blob: a563c509edcb6738687e1c63fded84cfbe4374f6 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_IRQ_VECTORS_H
2#define _ASM_X86_IRQ_VECTORS_H
Thomas Gleixner9b7dc562008-05-02 20:10:09 +02003
Shaohua Li60f6e652011-01-17 10:52:02 +08004#include <linux/threads.h>
Ingo Molnar9fc2e792009-01-31 02:48:17 +01005/*
6 * Linux IRQ vector layout.
7 *
8 * There are 256 IDT entries (per CPU - each entry is 8 bytes) which can
9 * be defined by Linux. They are used as a jump table by the CPU when a
10 * given vector is triggered - by a CPU-external, CPU-internal or
11 * software-triggered event.
12 *
13 * Linux sets the kernel code address each entry jumps to early during
14 * bootup, and never changes them. This is the general layout of the
15 * IDT entries:
16 *
17 * Vectors 0 ... 31 : system traps and exceptions - hardcoded events
18 * Vectors 32 ... 127 : device interrupts
19 * Vector 128 : legacy int80 syscall interface
Andy Lutomirski5cec93c2011-06-05 13:50:24 -040020 * Vector 204 : legacy x86_64 vsyscall emulation
21 * Vectors 129 ... INVALIDATE_TLB_VECTOR_START-1 except 204 : device interrupts
Shaohua Li70e4a362011-01-17 10:52:07 +080022 * Vectors INVALIDATE_TLB_VECTOR_START ... 255 : special interrupts
Ingo Molnar9fc2e792009-01-31 02:48:17 +010023 *
24 * 64-bit x86 has per CPU IDT tables, 32-bit has one shared IDT table.
25 *
26 * This file enumerates the exact layout of them:
27 */
28
29#define NMI_VECTOR 0x02
Andi Kleen8fa8dd92009-05-27 21:56:58 +020030#define MCE_VECTOR 0x12
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020031
32/*
Suresh Siddha6579b472010-01-13 16:19:11 -080033 * IDT vectors usable for external interrupt sources start at 0x20.
34 * (0x80 is the syscall vector, 0x30-0x3f are for ISA)
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020035 */
Suresh Siddha6579b472010-01-13 16:19:11 -080036#define FIRST_EXTERNAL_VECTOR 0x20
37/*
38 * We start allocating at 0x21 to spread out vectors evenly between
39 * priority levels. (0x80 is the syscall vector)
40 */
41#define VECTOR_OFFSET_START 1
42
43/*
44 * Reserve the lowest usable vector (and hence lowest priority) 0x20 for
45 * triggering cleanup after irq migration. 0x21-0x2f will still be used
46 * for device interrupts.
47 */
48#define IRQ_MOVE_CLEANUP_VECTOR FIRST_EXTERNAL_VECTOR
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020049
H. Peter Anvin99d113b2010-01-04 16:16:06 -080050#define IA32_SYSCALL_VECTOR 0x80
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020051#ifdef CONFIG_X86_32
Ingo Molnar9fc2e792009-01-31 02:48:17 +010052# define SYSCALL_VECTOR 0x80
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020053#endif
Andy Lutomirski5cec93c2011-06-05 13:50:24 -040054#ifdef CONFIG_X86_64
55# define VSYSCALL_EMU_VECTOR 0xcc
56#endif
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020057
58/*
Suresh Siddha6579b472010-01-13 16:19:11 -080059 * Vectors 0x30-0x3f are used for ISA interrupts.
H. Peter Anvin99d113b2010-01-04 16:16:06 -080060 * round up to the next 16-vector boundary
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020061 */
H. Peter Anvin99d113b2010-01-04 16:16:06 -080062#define IRQ0_VECTOR ((FIRST_EXTERNAL_VECTOR + 16) & ~15)
Ingo Molnar9fc2e792009-01-31 02:48:17 +010063
64#define IRQ1_VECTOR (IRQ0_VECTOR + 1)
65#define IRQ2_VECTOR (IRQ0_VECTOR + 2)
66#define IRQ3_VECTOR (IRQ0_VECTOR + 3)
67#define IRQ4_VECTOR (IRQ0_VECTOR + 4)
68#define IRQ5_VECTOR (IRQ0_VECTOR + 5)
69#define IRQ6_VECTOR (IRQ0_VECTOR + 6)
70#define IRQ7_VECTOR (IRQ0_VECTOR + 7)
71#define IRQ8_VECTOR (IRQ0_VECTOR + 8)
72#define IRQ9_VECTOR (IRQ0_VECTOR + 9)
73#define IRQ10_VECTOR (IRQ0_VECTOR + 10)
74#define IRQ11_VECTOR (IRQ0_VECTOR + 11)
75#define IRQ12_VECTOR (IRQ0_VECTOR + 12)
76#define IRQ13_VECTOR (IRQ0_VECTOR + 13)
77#define IRQ14_VECTOR (IRQ0_VECTOR + 14)
78#define IRQ15_VECTOR (IRQ0_VECTOR + 15)
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020079
80/*
81 * Special IRQ vectors used by the SMP architecture, 0xf0-0xff
82 *
83 * some of the following vectors are 'rare', they are merged
84 * into a single vector (CALL_FUNCTION_VECTOR) to save vector space.
85 * TLB, reschedule and local APIC vectors are performance-critical.
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020086 */
Ingo Molnar5da690d2009-01-31 02:10:03 +010087
88#define SPURIOUS_APIC_VECTOR 0xff
Ingo Molnar647ad942009-01-31 02:06:50 +010089/*
90 * Sanity check
91 */
92#if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
93# error SPURIOUS_APIC_VECTOR definition error
94#endif
95
Ingo Molnar5da690d2009-01-31 02:10:03 +010096#define ERROR_APIC_VECTOR 0xfe
97#define RESCHEDULE_VECTOR 0xfd
98#define CALL_FUNCTION_VECTOR 0xfc
99#define CALL_FUNCTION_SINGLE_VECTOR 0xfb
100#define THERMAL_APIC_VECTOR 0xfa
Andi Kleen7856f6c2009-04-28 23:32:56 +0200101#define THRESHOLD_APIC_VECTOR 0xf9
Andi Kleen4ef702c2009-05-27 21:56:52 +0200102#define REBOOT_VECTOR 0xf8
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200103
Shaohua Li60f6e652011-01-17 10:52:02 +0800104/*
105 * Generic system vector for platform specific use
106 */
107#define X86_PLATFORM_IPI_VECTOR 0xf7
108
109/*
110 * IRQ work vector:
111 */
112#define IRQ_WORK_VECTOR 0xf6
113
114#define UV_BAU_MESSAGE 0xf5
115
116/*
117 * Self IPI vector for machine checks
118 */
119#define MCE_SELF_VECTOR 0xf4
120
121/* Xen vector callback to receive events in a HVM domain */
122#define XEN_HVM_EVTCHN_CALLBACK 0xf3
Ingo Molnar5da690d2009-01-31 02:10:03 +0100123
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200124/*
125 * Local APIC timer IRQ vector is on a different priority level,
126 * to work around the 'lost local interrupt if more than 2 IRQ
127 * sources per level' errata.
128 */
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100129#define LOCAL_TIMER_VECTOR 0xef
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200130
Shaohua Li70e4a362011-01-17 10:52:07 +0800131/* up to 32 vectors used for spreading out TLB flushes: */
132#if NR_CPUS <= 32
Jan Beulichd04c5792011-03-03 10:55:29 +0000133# define NUM_INVALIDATE_TLB_VECTORS (NR_CPUS)
Shaohua Li70e4a362011-01-17 10:52:07 +0800134#else
Jan Beulichd04c5792011-03-03 10:55:29 +0000135# define NUM_INVALIDATE_TLB_VECTORS (32)
Shaohua Li70e4a362011-01-17 10:52:07 +0800136#endif
137
Jan Beulichd04c5792011-03-03 10:55:29 +0000138#define INVALIDATE_TLB_VECTOR_END (0xee)
Shaohua Li60f6e652011-01-17 10:52:02 +0800139#define INVALIDATE_TLB_VECTOR_START \
Jan Beulichd04c5792011-03-03 10:55:29 +0000140 (INVALIDATE_TLB_VECTOR_END-NUM_INVALIDATE_TLB_VECTORS+1)
Sheng Yang38e20b02010-05-14 12:40:51 +0100141
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100142#define NR_VECTORS 256
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200143
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100144#define FPU_IRQ 13
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200145
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100146#define FIRST_VM86_IRQ 3
147#define LAST_VM86_IRQ 15
Ingo Molnard8106d22009-01-31 03:06:17 +0100148
149#ifndef __ASSEMBLY__
150static inline int invalid_vm86_irq(int irq)
151{
Cyrill Gorcunov57e37292009-02-23 22:56:59 +0300152 return irq < FIRST_VM86_IRQ || irq > LAST_VM86_IRQ;
Ingo Molnard8106d22009-01-31 03:06:17 +0100153}
154#endif
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200155
Ingo Molnar009eb3f2009-01-31 02:56:44 +0100156/*
157 * Size the maximum number of interrupts.
158 *
159 * If the irq_desc[] array has a sparse layout, we can size things
160 * generously - it scales up linearly with the maximum number of CPUs,
161 * and the maximum number of IO-APICs, whichever is higher.
162 *
163 * In other cases we size more conservatively, to not create too large
164 * static arrays.
165 */
166
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100167#define NR_IRQS_LEGACY 16
Yinghai Lu99d093d2008-12-05 18:58:32 -0800168
Ingo Molnar009eb3f2009-01-31 02:56:44 +0100169#define IO_APIC_VECTOR_LIMIT ( 32 * MAX_IO_APICS )
170
Ingo Molnar3e92ab32009-01-31 02:21:42 +0100171#ifdef CONFIG_X86_IO_APIC
Ingo Molnar009eb3f2009-01-31 02:56:44 +0100172# ifdef CONFIG_SPARSE_IRQ
Yinghai Lu9959c882009-12-28 21:08:29 -0800173# define CPU_VECTOR_LIMIT (64 * NR_CPUS)
Ingo Molnarc3796982009-01-31 02:50:46 +0100174# define NR_IRQS \
Ingo Molnar009eb3f2009-01-31 02:56:44 +0100175 (CPU_VECTOR_LIMIT > IO_APIC_VECTOR_LIMIT ? \
176 (NR_VECTORS + CPU_VECTOR_LIMIT) : \
177 (NR_VECTORS + IO_APIC_VECTOR_LIMIT))
178# else
Yinghai Lu9959c882009-12-28 21:08:29 -0800179# define CPU_VECTOR_LIMIT (32 * NR_CPUS)
180# define NR_IRQS \
181 (CPU_VECTOR_LIMIT < IO_APIC_VECTOR_LIMIT ? \
182 (NR_VECTORS + CPU_VECTOR_LIMIT) : \
183 (NR_VECTORS + IO_APIC_VECTOR_LIMIT))
Ingo Molnarc3796982009-01-31 02:50:46 +0100184# endif
Ingo Molnar3e92ab32009-01-31 02:21:42 +0100185#else /* !CONFIG_X86_IO_APIC: */
Ingo Molnar009eb3f2009-01-31 02:56:44 +0100186# define NR_IRQS NR_IRQS_LEGACY
Yinghai Lu1b489762008-11-04 14:10:13 -0800187#endif
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200188
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700189#endif /* _ASM_X86_IRQ_VECTORS_H */