blob: bf69bbdcc1f9aa3975a7847ec323d23fa50a73ce [file] [log] [blame]
Geert Uytterhoevend94a0a32015-04-30 18:21:29 +02001#include <linux/bitops.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07002#include <linux/serial_core.h>
Paul Mundtedad1f22009-11-25 16:23:35 +09003#include <linux/io.h>
Magnus Damm69edbba2008-12-25 18:17:34 +09004#include <linux/gpio.h>
Markus Brunner3ea6bc32007-08-20 08:59:33 +09005
Geert Uytterhoevenc27ffc12015-04-30 18:21:25 +02006#define SCI_MAJOR 204
7#define SCI_MINOR_START 8
8
9
10/*
11 * SCI register subset common for all port types.
12 * Not all registers will exist on all parts.
13 */
14enum {
15 SCSMR, /* Serial Mode Register */
16 SCBRR, /* Bit Rate Register */
17 SCSCR, /* Serial Control Register */
18 SCxSR, /* Serial Status Register */
19 SCFCR, /* FIFO Control Register */
20 SCFDR, /* FIFO Data Count Register */
21 SCxTDR, /* Transmit (FIFO) Data Register */
22 SCxRDR, /* Receive (FIFO) Data Register */
23 SCLSR, /* Line Status Register */
24 SCTFDR, /* Transmit FIFO Data Count Register */
25 SCRFDR, /* Receive FIFO Data Count Register */
26 SCSPTR, /* Serial Port Register */
27 HSSRR, /* Sampling Rate Register */
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +020028 SCPCR, /* Serial Port Control Register */
29 SCPDR, /* Serial Port Data Register */
Geert Uytterhoevenc27ffc12015-04-30 18:21:25 +020030
31 SCIx_NR_REGS,
32};
33
34
35/* SCSMR (Serial Mode Register) */
Geert Uytterhoevend94a0a32015-04-30 18:21:29 +020036#define SCSMR_CHR BIT(6) /* 7-bit Character Length */
37#define SCSMR_PE BIT(5) /* Parity Enable */
38#define SCSMR_ODD BIT(4) /* Odd Parity */
39#define SCSMR_STOP BIT(3) /* Stop Bit Length */
40#define SCSMR_CKS 0x0003 /* Clock Select */
Geert Uytterhoevenc27ffc12015-04-30 18:21:25 +020041
42/* Serial Control Register, SCIFA/SCIFB only bits */
Geert Uytterhoevend94a0a32015-04-30 18:21:29 +020043#define SCSCR_TDRQE BIT(15) /* Tx Data Transfer Request Enable */
44#define SCSCR_RDRQE BIT(14) /* Rx Data Transfer Request Enable */
Geert Uytterhoevenc27ffc12015-04-30 18:21:25 +020045
46/* SCxSR (Serial Status Register) on SCI */
Geert Uytterhoevend94a0a32015-04-30 18:21:29 +020047#define SCI_TDRE BIT(7) /* Transmit Data Register Empty */
48#define SCI_RDRF BIT(6) /* Receive Data Register Full */
49#define SCI_ORER BIT(5) /* Overrun Error */
50#define SCI_FER BIT(4) /* Framing Error */
51#define SCI_PER BIT(3) /* Parity Error */
52#define SCI_TEND BIT(2) /* Transmit End */
Geert Uytterhoeven29225982015-04-30 18:21:30 +020053#define SCI_RESERVED 0x03 /* All reserved bits */
Geert Uytterhoevenc27ffc12015-04-30 18:21:25 +020054
55#define SCI_DEFAULT_ERROR_MASK (SCI_PER | SCI_FER)
56
Geert Uytterhoevena9efeca2015-08-21 20:02:26 +020057#define SCI_RDxF_CLEAR (u32)(~(SCI_RESERVED | SCI_RDRF))
58#define SCI_ERROR_CLEAR (u32)(~(SCI_RESERVED | SCI_PER | SCI_FER | SCI_ORER))
59#define SCI_TDxE_CLEAR (u32)(~(SCI_RESERVED | SCI_TEND | SCI_TDRE))
60#define SCI_BREAK_CLEAR (u32)(~(SCI_RESERVED | SCI_PER | SCI_FER | SCI_ORER))
Geert Uytterhoeven29225982015-04-30 18:21:30 +020061
62/* SCxSR (Serial Status Register) on SCIF, SCIFA, SCIFB, HSCIF */
Geert Uytterhoevend94a0a32015-04-30 18:21:29 +020063#define SCIF_ER BIT(7) /* Receive Error */
64#define SCIF_TEND BIT(6) /* Transmission End */
65#define SCIF_TDFE BIT(5) /* Transmit FIFO Data Empty */
66#define SCIF_BRK BIT(4) /* Break Detect */
67#define SCIF_FER BIT(3) /* Framing Error */
68#define SCIF_PER BIT(2) /* Parity Error */
69#define SCIF_RDF BIT(1) /* Receive FIFO Data Full */
70#define SCIF_DR BIT(0) /* Receive Data Ready */
Geert Uytterhoeven29225982015-04-30 18:21:30 +020071/* SCIF only (optional) */
72#define SCIF_PERC 0xf000 /* Number of Parity Errors */
73#define SCIF_FERC 0x0f00 /* Number of Framing Errors */
74/*SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 only */
75#define SCIFA_ORER BIT(9) /* Overrun Error */
Geert Uytterhoevenc27ffc12015-04-30 18:21:25 +020076
Geert Uytterhoeven29225982015-04-30 18:21:30 +020077#define SCIF_DEFAULT_ERROR_MASK (SCIF_PER | SCIF_FER | SCIF_BRK | SCIF_ER)
78
Geert Uytterhoevena9efeca2015-08-21 20:02:26 +020079#define SCIF_RDxF_CLEAR (u32)(~(SCIF_DR | SCIF_RDF))
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +020080#define SCIF_ERROR_CLEAR (u32)(~(SCIF_PER | SCIF_FER | SCIF_ER))
Geert Uytterhoevena9efeca2015-08-21 20:02:26 +020081#define SCIF_TDxE_CLEAR (u32)(~(SCIF_TDFE))
82#define SCIF_BREAK_CLEAR (u32)(~(SCIF_PER | SCIF_FER | SCIF_BRK))
Geert Uytterhoevenc27ffc12015-04-30 18:21:25 +020083
84/* SCFCR (FIFO Control Register) */
Geert Uytterhoevend94a0a32015-04-30 18:21:29 +020085#define SCFCR_MCE BIT(3) /* Modem Control Enable */
86#define SCFCR_TFRST BIT(2) /* Transmit FIFO Data Register Reset */
87#define SCFCR_RFRST BIT(1) /* Receive FIFO Data Register Reset */
88#define SCFCR_LOOP BIT(0) /* Loopback Test */
Geert Uytterhoevenc27ffc12015-04-30 18:21:25 +020089
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +020090/* SCLSR (Line Status Register) on (H)SCIF */
91#define SCLSR_ORER BIT(0) /* Overrun Error */
92
Geert Uytterhoevenc27ffc12015-04-30 18:21:25 +020093/* SCSPTR (Serial Port Register), optional */
Geert Uytterhoevend94a0a32015-04-30 18:21:29 +020094#define SCSPTR_RTSIO BIT(7) /* Serial Port RTS Pin Input/Output */
95#define SCSPTR_RTSDT BIT(6) /* Serial Port RTS Pin Data */
96#define SCSPTR_CTSIO BIT(5) /* Serial Port CTS Pin Input/Output */
97#define SCSPTR_CTSDT BIT(4) /* Serial Port CTS Pin Data */
98#define SCSPTR_SPB2IO BIT(1) /* Serial Port Break Input/Output */
99#define SCSPTR_SPB2DT BIT(0) /* Serial Port Break Data */
Geert Uytterhoevenc27ffc12015-04-30 18:21:25 +0200100
101/* HSSRR HSCIF */
Geert Uytterhoevend94a0a32015-04-30 18:21:29 +0200102#define HSCIF_SRE BIT(15) /* Sampling Rate Register Enable */
Geert Uytterhoevenc27ffc12015-04-30 18:21:25 +0200103
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200104/* SCPCR (Serial Port Control Register), SCIFA/SCIFB only */
Geert Uytterhoevend94a0a32015-04-30 18:21:29 +0200105#define SCPCR_RTSC BIT(4) /* Serial Port RTS Pin / Output Pin */
106#define SCPCR_CTSC BIT(3) /* Serial Port CTS Pin / Input Pin */
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200107
108/* SCPDR (Serial Port Data Register), SCIFA/SCIFB only */
Geert Uytterhoevend94a0a32015-04-30 18:21:29 +0200109#define SCPDR_RTSD BIT(4) /* Serial Port RTS Output Pin Data */
110#define SCPDR_CTSD BIT(3) /* Serial Port CTS Input Pin Data */
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200111
Geert Uytterhoevenc27ffc12015-04-30 18:21:25 +0200112
Paul Mundt15c73aa2008-10-02 19:47:12 +0900113#define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
Paul Mundt15c73aa2008-10-02 19:47:12 +0900114#define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
115#define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
116#define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
117#define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
118#define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
Paul Mundtdebf9502011-06-08 18:19:37 +0900119
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100120#define SCxSR_ERRORS(port) (to_sci_port(port)->error_mask)
Paul Mundt15c73aa2008-10-02 19:47:12 +0900121
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200122#define SCxSR_RDxF_CLEAR(port) \
123 (((port)->type == PORT_SCI) ? SCI_RDxF_CLEAR : SCIF_RDxF_CLEAR)
124#define SCxSR_ERROR_CLEAR(port) \
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +0200125 (to_sci_port(port)->error_clear)
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200126#define SCxSR_TDxE_CLEAR(port) \
127 (((port)->type == PORT_SCI) ? SCI_TDxE_CLEAR : SCIF_TDxE_CLEAR)
128#define SCxSR_BREAK_CLEAR(port) \
129 (((port)->type == PORT_SCI) ? SCI_BREAK_CLEAR : SCIF_BREAK_CLEAR)