blob: 4e31d655c4ea1babddd667e62022f29332d69900 [file] [log] [blame]
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2010-2011 Atheros Communications Inc.
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include "hw.h"
Felix Fietkauda6f1d72010-04-15 17:38:31 -040018#include "ar9003_phy.h"
Luis R. Rodriguez8525f282010-04-15 17:38:19 -040019
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040020static const int firstep_table[] =
21/* level: 0 1 2 3 4 5 6 7 8 */
22 { -4, -2, 0, 2, 4, 6, 8, 10, 12 }; /* lvl 0-8, default 2 */
23
24static const int cycpwrThr1_table[] =
25/* level: 0 1 2 3 4 5 6 7 8 */
26 { -6, -4, -2, 0, 2, 4, 6, 8 }; /* lvl 0-7, default 3 */
27
28/*
29 * register values to turn OFDM weak signal detection OFF
30 */
31static const int m1ThreshLow_off = 127;
32static const int m2ThreshLow_off = 127;
33static const int m1Thresh_off = 127;
34static const int m2Thresh_off = 127;
35static const int m2CountThr_off = 31;
36static const int m2CountThrLow_off = 63;
37static const int m1ThreshLowExt_off = 127;
38static const int m2ThreshLowExt_off = 127;
39static const int m1ThreshExt_off = 127;
40static const int m2ThreshExt_off = 127;
41
Luis R. Rodriguez8525f282010-04-15 17:38:19 -040042/**
43 * ar9003_hw_set_channel - set channel on single-chip device
44 * @ah: atheros hardware structure
45 * @chan:
46 *
47 * This is the function to change channel on single-chip devices, that is
48 * all devices after ar9280.
49 *
50 * This function takes the channel value in MHz and sets
51 * hardware channel value. Assumes writes have been enabled to analog bus.
52 *
53 * Actual Expression,
54 *
55 * For 2GHz channel,
56 * Channel Frequency = (3/4) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^17)
57 * (freq_ref = 40MHz)
58 *
59 * For 5GHz channel,
60 * Channel Frequency = (3/2) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^10)
61 * (freq_ref = 40MHz/(24>>amodeRefSel))
62 *
63 * For 5GHz channels which are 5MHz spaced,
64 * Channel Frequency = (3/2) * freq_ref * (chansel[8:0] + chanfrac[16:0]/2^17)
65 * (freq_ref = 40MHz)
66 */
67static int ar9003_hw_set_channel(struct ath_hw *ah, struct ath9k_channel *chan)
68{
Felix Fietkauf7abf0c2010-04-15 17:38:33 -040069 u16 bMode, fracMode = 0, aModeRefSel = 0;
70 u32 freq, channelSel = 0, reg32 = 0;
71 struct chan_centers centers;
72 int loadSynthChannel;
73
74 ath9k_hw_get_channel_centers(ah, chan, &centers);
75 freq = centers.synth_center;
76
77 if (freq < 4800) { /* 2 GHz, fractional mode */
Gabor Juhos5acb4b92011-06-21 11:23:34 +020078 if (AR_SREV_9330(ah)) {
79 u32 chan_frac;
80 u32 div;
81
82 if (ah->is_clk_25mhz)
83 div = 75;
84 else
85 div = 120;
86
87 channelSel = (freq * 4) / div;
88 chan_frac = (((freq * 4) % div) * 0x20000) / div;
89 channelSel = (channelSel << 17) | chan_frac;
90 } else if (AR_SREV_9485(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +053091 u32 chan_frac;
92
93 /*
94 * freq_ref = 40 / (refdiva >> amoderefsel); where refdiva=1 and amoderefsel=0
95 * ndiv = ((chan_mhz * 4) / 3) / freq_ref;
96 * chansel = int(ndiv), chanfrac = (ndiv - chansel) * 0x20000
97 */
98 channelSel = (freq * 4) / 120;
99 chan_frac = (((freq * 4) % 120) * 0x20000) / 120;
100 channelSel = (channelSel << 17) | chan_frac;
Vasanthakumar Thiagarajan17869f42011-04-19 19:29:08 +0530101 } else if (AR_SREV_9340(ah)) {
102 if (ah->is_clk_25mhz) {
103 u32 chan_frac;
104
105 channelSel = (freq * 2) / 75;
106 chan_frac = (((freq * 2) % 75) * 0x20000) / 75;
107 channelSel = (channelSel << 17) | chan_frac;
108 } else
109 channelSel = CHANSEL_2G(freq) >> 1;
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530110 } else
Vasanthakumar Thiagarajan85dd0922010-12-06 04:27:45 -0800111 channelSel = CHANSEL_2G(freq);
Felix Fietkauf7abf0c2010-04-15 17:38:33 -0400112 /* Set to 2G mode */
113 bMode = 1;
114 } else {
Vasanthakumar Thiagarajan17869f42011-04-19 19:29:08 +0530115 if (AR_SREV_9340(ah) && ah->is_clk_25mhz) {
116 u32 chan_frac;
117
118 channelSel = (freq * 2) / 75;
Gabor Juhosdbb204e2011-06-21 11:23:33 +0200119 chan_frac = (((freq * 2) % 75) * 0x20000) / 75;
Vasanthakumar Thiagarajan17869f42011-04-19 19:29:08 +0530120 channelSel = (channelSel << 17) | chan_frac;
121 } else {
122 channelSel = CHANSEL_5G(freq);
123 /* Doubler is ON, so, divide channelSel by 2. */
124 channelSel >>= 1;
125 }
Felix Fietkauf7abf0c2010-04-15 17:38:33 -0400126 /* Set to 5G mode */
127 bMode = 0;
128 }
129
130 /* Enable fractional mode for all channels */
131 fracMode = 1;
132 aModeRefSel = 0;
133 loadSynthChannel = 0;
134
135 reg32 = (bMode << 29);
136 REG_WRITE(ah, AR_PHY_SYNTH_CONTROL, reg32);
137
138 /* Enable Long shift Select for Synthesizer */
139 REG_RMW_FIELD(ah, AR_PHY_65NM_CH0_SYNTH4,
140 AR_PHY_SYNTH4_LONG_SHIFT_SELECT, 1);
141
142 /* Program Synth. setting */
143 reg32 = (channelSel << 2) | (fracMode << 30) |
144 (aModeRefSel << 28) | (loadSynthChannel << 31);
145 REG_WRITE(ah, AR_PHY_65NM_CH0_SYNTH7, reg32);
146
147 /* Toggle Load Synth channel bit */
148 loadSynthChannel = 1;
149 reg32 = (channelSel << 2) | (fracMode << 30) |
150 (aModeRefSel << 28) | (loadSynthChannel << 31);
151 REG_WRITE(ah, AR_PHY_65NM_CH0_SYNTH7, reg32);
152
153 ah->curchan = chan;
154 ah->curchan_rad_index = -1;
155
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400156 return 0;
157}
158
159/**
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400160 * ar9003_hw_spur_mitigate_mrc_cck - convert baseband spur frequency
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400161 * @ah: atheros hardware structure
162 * @chan:
163 *
164 * For single-chip solutions. Converts to baseband spur frequency given the
165 * input channel frequency and compute register settings below.
166 *
167 * Spur mitigation for MRC CCK
168 */
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400169static void ar9003_hw_spur_mitigate_mrc_cck(struct ath_hw *ah,
170 struct ath9k_channel *chan)
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400171{
Joe Perches07b2fa52010-11-20 18:38:53 -0800172 static const u32 spur_freq[4] = { 2420, 2440, 2464, 2480 };
Felix Fietkauca375552010-04-15 17:38:35 -0400173 int cur_bb_spur, negative = 0, cck_spur_freq;
174 int i;
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800175 int range, max_spur_cnts, synth_freq;
176 u8 *spur_fbin_ptr = NULL;
Felix Fietkauca375552010-04-15 17:38:35 -0400177
178 /*
179 * Need to verify range +/- 10 MHz in control channel, otherwise spur
180 * is out-of-band and can be ignored.
181 */
182
Gabor Juhosc1acfbe2011-06-21 11:23:32 +0200183 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah)) {
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800184 spur_fbin_ptr = ar9003_get_spur_chan_ptr(ah,
185 IS_CHAN_2GHZ(chan));
186 if (spur_fbin_ptr[0] == 0) /* No spur */
187 return;
188 max_spur_cnts = 5;
189 if (IS_CHAN_HT40(chan)) {
190 range = 19;
191 if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
192 AR_PHY_GC_DYN2040_PRI_CH) == 0)
193 synth_freq = chan->channel + 10;
194 else
195 synth_freq = chan->channel - 10;
196 } else {
197 range = 10;
198 synth_freq = chan->channel;
199 }
200 } else {
201 range = 10;
202 max_spur_cnts = 4;
203 synth_freq = chan->channel;
204 }
205
206 for (i = 0; i < max_spur_cnts; i++) {
Felix Fietkauca375552010-04-15 17:38:35 -0400207 negative = 0;
Gabor Juhosc1acfbe2011-06-21 11:23:32 +0200208 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah))
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800209 cur_bb_spur = FBIN2FREQ(spur_fbin_ptr[i],
210 IS_CHAN_2GHZ(chan)) - synth_freq;
211 else
212 cur_bb_spur = spur_freq[i] - synth_freq;
Felix Fietkauca375552010-04-15 17:38:35 -0400213
214 if (cur_bb_spur < 0) {
215 negative = 1;
216 cur_bb_spur = -cur_bb_spur;
217 }
Vasanthakumar Thiagarajand9a25452010-12-06 04:27:47 -0800218 if (cur_bb_spur < range) {
Felix Fietkauca375552010-04-15 17:38:35 -0400219 cck_spur_freq = (int)((cur_bb_spur << 19) / 11);
220
221 if (negative == 1)
222 cck_spur_freq = -cck_spur_freq;
223
224 cck_spur_freq = cck_spur_freq & 0xfffff;
225
226 REG_RMW_FIELD(ah, AR_PHY_AGC_CONTROL,
227 AR_PHY_AGC_CONTROL_YCOK_MAX, 0x7);
228 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
229 AR_PHY_CCK_SPUR_MIT_SPUR_RSSI_THR, 0x7f);
230 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
231 AR_PHY_CCK_SPUR_MIT_SPUR_FILTER_TYPE,
232 0x2);
233 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
234 AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT,
235 0x1);
236 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
237 AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ,
238 cck_spur_freq);
239
240 return;
241 }
242 }
243
244 REG_RMW_FIELD(ah, AR_PHY_AGC_CONTROL,
245 AR_PHY_AGC_CONTROL_YCOK_MAX, 0x5);
246 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
247 AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT, 0x0);
248 REG_RMW_FIELD(ah, AR_PHY_CCK_SPUR_MIT,
249 AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ, 0x0);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400250}
251
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400252/* Clean all spur register fields */
253static void ar9003_hw_spur_ofdm_clear(struct ath_hw *ah)
254{
255 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
256 AR_PHY_TIMING4_ENABLE_SPUR_FILTER, 0);
257 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
258 AR_PHY_TIMING11_SPUR_FREQ_SD, 0);
259 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
260 AR_PHY_TIMING11_SPUR_DELTA_PHASE, 0);
261 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
262 AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD, 0);
263 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
264 AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC, 0);
265 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
266 AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR, 0);
267 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
268 AR_PHY_TIMING4_ENABLE_SPUR_RSSI, 0);
269 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
270 AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI, 0);
271 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
272 AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT, 0);
273
274 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
275 AR_PHY_SPUR_REG_ENABLE_MASK_PPM, 0);
276 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
277 AR_PHY_TIMING4_ENABLE_PILOT_MASK, 0);
278 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
279 AR_PHY_TIMING4_ENABLE_CHAN_MASK, 0);
280 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
281 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A, 0);
282 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
283 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A, 0);
284 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
285 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A, 0);
286 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
287 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A, 0);
288 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
289 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A, 0);
290 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
291 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A, 0);
292 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
293 AR_PHY_SPUR_REG_MASK_RATE_CNTL, 0);
294}
295
296static void ar9003_hw_spur_ofdm(struct ath_hw *ah,
297 int freq_offset,
298 int spur_freq_sd,
299 int spur_delta_phase,
300 int spur_subchannel_sd)
301{
302 int mask_index = 0;
303
304 /* OFDM Spur mitigation */
305 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
306 AR_PHY_TIMING4_ENABLE_SPUR_FILTER, 0x1);
307 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
308 AR_PHY_TIMING11_SPUR_FREQ_SD, spur_freq_sd);
309 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
310 AR_PHY_TIMING11_SPUR_DELTA_PHASE, spur_delta_phase);
311 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
312 AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD, spur_subchannel_sd);
313 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
314 AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC, 0x1);
315 REG_RMW_FIELD(ah, AR_PHY_TIMING11,
316 AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR, 0x1);
317 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
318 AR_PHY_TIMING4_ENABLE_SPUR_RSSI, 0x1);
319 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
320 AR_PHY_SPUR_REG_SPUR_RSSI_THRESH, 34);
321 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
322 AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI, 1);
323
324 if (REG_READ_FIELD(ah, AR_PHY_MODE,
325 AR_PHY_MODE_DYNAMIC) == 0x1)
326 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
327 AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT, 1);
328
329 mask_index = (freq_offset << 4) / 5;
330 if (mask_index < 0)
331 mask_index = mask_index - 1;
332
333 mask_index = mask_index & 0x7f;
334
335 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
336 AR_PHY_SPUR_REG_ENABLE_MASK_PPM, 0x1);
337 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
338 AR_PHY_TIMING4_ENABLE_PILOT_MASK, 0x1);
339 REG_RMW_FIELD(ah, AR_PHY_TIMING4,
340 AR_PHY_TIMING4_ENABLE_CHAN_MASK, 0x1);
341 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
342 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A, mask_index);
343 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
344 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A, mask_index);
345 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
346 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A, mask_index);
347 REG_RMW_FIELD(ah, AR_PHY_PILOT_SPUR_MASK,
348 AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A, 0xc);
349 REG_RMW_FIELD(ah, AR_PHY_CHAN_SPUR_MASK,
350 AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A, 0xc);
351 REG_RMW_FIELD(ah, AR_PHY_SPUR_MASK_A,
352 AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A, 0xa0);
353 REG_RMW_FIELD(ah, AR_PHY_SPUR_REG,
354 AR_PHY_SPUR_REG_MASK_RATE_CNTL, 0xff);
355}
356
357static void ar9003_hw_spur_ofdm_work(struct ath_hw *ah,
358 struct ath9k_channel *chan,
359 int freq_offset)
360{
361 int spur_freq_sd = 0;
362 int spur_subchannel_sd = 0;
363 int spur_delta_phase = 0;
364
365 if (IS_CHAN_HT40(chan)) {
366 if (freq_offset < 0) {
367 if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
368 AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
369 spur_subchannel_sd = 1;
370 else
371 spur_subchannel_sd = 0;
372
Rajkumar Manoharana844adf2011-08-05 18:59:42 +0530373 spur_freq_sd = (freq_offset << 9) / 11;
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400374
375 } else {
376 if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
377 AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
378 spur_subchannel_sd = 0;
379 else
380 spur_subchannel_sd = 1;
381
Rajkumar Manoharana844adf2011-08-05 18:59:42 +0530382 spur_freq_sd = (freq_offset << 9) / 11;
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400383
384 }
385
386 spur_delta_phase = (freq_offset << 17) / 5;
387
388 } else {
389 spur_subchannel_sd = 0;
390 spur_freq_sd = (freq_offset << 9) /11;
391 spur_delta_phase = (freq_offset << 18) / 5;
392 }
393
394 spur_freq_sd = spur_freq_sd & 0x3ff;
395 spur_delta_phase = spur_delta_phase & 0xfffff;
396
397 ar9003_hw_spur_ofdm(ah,
398 freq_offset,
399 spur_freq_sd,
400 spur_delta_phase,
401 spur_subchannel_sd);
402}
403
404/* Spur mitigation for OFDM */
405static void ar9003_hw_spur_mitigate_ofdm(struct ath_hw *ah,
406 struct ath9k_channel *chan)
407{
408 int synth_freq;
409 int range = 10;
410 int freq_offset = 0;
411 int mode;
412 u8* spurChansPtr;
413 unsigned int i;
414 struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
415
416 if (IS_CHAN_5GHZ(chan)) {
417 spurChansPtr = &(eep->modalHeader5G.spurChans[0]);
418 mode = 0;
419 }
420 else {
421 spurChansPtr = &(eep->modalHeader2G.spurChans[0]);
422 mode = 1;
423 }
424
425 if (spurChansPtr[0] == 0)
426 return; /* No spur in the mode */
427
428 if (IS_CHAN_HT40(chan)) {
429 range = 19;
430 if (REG_READ_FIELD(ah, AR_PHY_GEN_CTRL,
431 AR_PHY_GC_DYN2040_PRI_CH) == 0x0)
432 synth_freq = chan->channel - 10;
433 else
434 synth_freq = chan->channel + 10;
435 } else {
436 range = 10;
437 synth_freq = chan->channel;
438 }
439
440 ar9003_hw_spur_ofdm_clear(ah);
441
roel0f8e94d2011-04-10 21:09:50 +0200442 for (i = 0; i < AR_EEPROM_MODAL_SPURS && spurChansPtr[i]; i++) {
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400443 freq_offset = FBIN2FREQ(spurChansPtr[i], mode) - synth_freq;
444 if (abs(freq_offset) < range) {
445 ar9003_hw_spur_ofdm_work(ah, chan, freq_offset);
446 break;
447 }
448 }
449}
450
451static void ar9003_hw_spur_mitigate(struct ath_hw *ah,
452 struct ath9k_channel *chan)
453{
454 ar9003_hw_spur_mitigate_mrc_cck(ah, chan);
455 ar9003_hw_spur_mitigate_ofdm(ah, chan);
456}
457
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400458static u32 ar9003_hw_compute_pll_control(struct ath_hw *ah,
459 struct ath9k_channel *chan)
460{
Felix Fietkau317d3322010-04-15 17:38:34 -0400461 u32 pll;
462
463 pll = SM(0x5, AR_RTC_9300_PLL_REFDIV);
464
465 if (chan && IS_CHAN_HALF_RATE(chan))
466 pll |= SM(0x1, AR_RTC_9300_PLL_CLKSEL);
467 else if (chan && IS_CHAN_QUARTER_RATE(chan))
468 pll |= SM(0x2, AR_RTC_9300_PLL_CLKSEL);
469
Felix Fietkau14bc1102010-04-26 15:04:30 -0400470 pll |= SM(0x2c, AR_RTC_9300_PLL_DIV);
Felix Fietkau317d3322010-04-15 17:38:34 -0400471
472 return pll;
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400473}
474
475static void ar9003_hw_set_channel_regs(struct ath_hw *ah,
476 struct ath9k_channel *chan)
477{
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400478 u32 phymode;
479 u32 enableDacFifo = 0;
480
481 enableDacFifo =
482 (REG_READ(ah, AR_PHY_GEN_CTRL) & AR_PHY_GC_ENABLE_DAC_FIFO);
483
484 /* Enable 11n HT, 20 MHz */
Rajkumar Manoharan8ad38d22011-08-20 17:34:19 +0530485 phymode = AR_PHY_GC_HT_EN | AR_PHY_GC_SINGLE_HT_LTF1 |
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400486 AR_PHY_GC_SHORT_GI_40 | enableDacFifo;
487
488 /* Configure baseband for dynamic 20/40 operation */
489 if (IS_CHAN_HT40(chan)) {
490 phymode |= AR_PHY_GC_DYN2040_EN;
491 /* Configure control (primary) channel at +-10MHz */
492 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
493 (chan->chanmode == CHANNEL_G_HT40PLUS))
494 phymode |= AR_PHY_GC_DYN2040_PRI_CH;
495
496 }
497
498 /* make sure we preserve INI settings */
499 phymode |= REG_READ(ah, AR_PHY_GEN_CTRL);
500 /* turn off Green Field detection for STA for now */
501 phymode &= ~AR_PHY_GC_GF_DETECT_EN;
502
503 REG_WRITE(ah, AR_PHY_GEN_CTRL, phymode);
504
505 /* Configure MAC for 20/40 operation */
506 ath9k_hw_set11nmac2040(ah);
507
508 /* global transmit timeout (25 TUs default)*/
509 REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
510 /* carrier sense timeout */
511 REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400512}
513
514static void ar9003_hw_init_bb(struct ath_hw *ah,
515 struct ath9k_channel *chan)
516{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400517 u32 synthDelay;
518
519 /*
520 * Wait for the frequency synth to settle (synth goes on
521 * via AR_PHY_ACTIVE_EN). Read the phy active delay register.
522 * Value is in 100ns increments.
523 */
524 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
525 if (IS_CHAN_B(chan))
526 synthDelay = (4 * synthDelay) / 22;
527 else
528 synthDelay /= 10;
529
530 /* Activate the PHY (includes baseband activate + synthesizer on) */
531 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
532
533 /*
534 * There is an issue if the AP starts the calibration before
535 * the base band timeout completes. This could result in the
536 * rx_clear false triggering. As a workaround we add delay an
537 * extra BASE_ACTIVATE_DELAY usecs to ensure this condition
538 * does not happen.
539 */
540 udelay(synthDelay + BASE_ACTIVATE_DELAY);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400541}
542
Rajkumar Manoharan56266bf2011-08-13 10:28:13 +0530543static void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx)
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400544{
545 switch (rx) {
546 case 0x5:
547 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
548 AR_PHY_SWAP_ALT_CHAIN);
549 case 0x3:
550 case 0x1:
551 case 0x2:
552 case 0x7:
553 REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx);
554 REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx);
555 break;
556 default:
557 break;
558 }
559
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530560 if ((ah->caps.hw_caps & ATH9K_HW_CAP_APM) && (tx == 0x7))
561 REG_WRITE(ah, AR_SELFGEN_MASK, 0x3);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530562 else if (AR_SREV_9480(ah))
563 /* xxx only when MCI support is enabled */
564 REG_WRITE(ah, AR_SELFGEN_MASK, 0x3);
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530565 else
566 REG_WRITE(ah, AR_SELFGEN_MASK, tx);
567
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400568 if (tx == 0x5) {
569 REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
570 AR_PHY_SWAP_ALT_CHAIN);
571 }
572}
573
574/*
575 * Override INI values with chip specific configuration.
576 */
577static void ar9003_hw_override_ini(struct ath_hw *ah)
578{
579 u32 val;
580
581 /*
582 * Set the RX_ABORT and RX_DIS and clear it only after
583 * RXE is set for MAC. This prevents frames with
584 * corrupted descriptor status.
585 */
586 REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
587
588 /*
589 * For AR9280 and above, there is a new feature that allows
590 * Multicast search based on both MAC Address and Key ID. By default,
591 * this feature is enabled. But since the driver is not using this
592 * feature, we switch it off; otherwise multicast search based on
593 * MAC addr only will fail.
594 */
595 val = REG_READ(ah, AR_PCU_MISC_MODE2) & (~AR_ADHOC_MCAST_KEYID_ENABLE);
596 REG_WRITE(ah, AR_PCU_MISC_MODE2,
597 val | AR_AGG_WEP_ENABLE_FIX | AR_AGG_WEP_ENABLE);
Felix Fietkaubf3f2042011-09-15 14:25:37 +0200598
599 REG_SET_BIT(ah, AR_PHY_CCK_DETECT,
600 AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV);
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400601}
602
603static void ar9003_hw_prog_ini(struct ath_hw *ah,
604 struct ar5416IniArray *iniArr,
605 int column)
606{
607 unsigned int i, regWrites = 0;
608
609 /* New INI format: Array may be undefined (pre, core, post arrays) */
610 if (!iniArr->ia_array)
611 return;
612
613 /*
614 * New INI format: Pre, core, and post arrays for a given subsystem
615 * may be modal (> 2 columns) or non-modal (2 columns). Determine if
616 * the array is non-modal and force the column to 1.
617 */
618 if (column >= iniArr->ia_columns)
619 column = 1;
620
621 for (i = 0; i < iniArr->ia_rows; i++) {
622 u32 reg = INI_RA(iniArr, i, 0);
623 u32 val = INI_RA(iniArr, i, column);
624
Vasanthakumar Thiagarajan7e68b742010-12-15 07:30:47 -0800625 REG_WRITE(ah, reg, val);
Felix Fietkaub2ccc502010-07-30 21:02:12 +0200626
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400627 DO_DELAY(regWrites);
628 }
629}
630
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400631static int ar9003_hw_process_ini(struct ath_hw *ah,
632 struct ath9k_channel *chan)
633{
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400634 unsigned int regWrites = 0, i;
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +0530635 u32 modesIndex;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400636
637 switch (chan->chanmode) {
638 case CHANNEL_A:
639 case CHANNEL_A_HT20:
640 modesIndex = 1;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400641 break;
642 case CHANNEL_A_HT40PLUS:
643 case CHANNEL_A_HT40MINUS:
644 modesIndex = 2;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400645 break;
646 case CHANNEL_G:
647 case CHANNEL_G_HT20:
648 case CHANNEL_B:
649 modesIndex = 4;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400650 break;
651 case CHANNEL_G_HT40PLUS:
652 case CHANNEL_G_HT40MINUS:
653 modesIndex = 3;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400654 break;
655
656 default:
657 return -EINVAL;
658 }
659
660 for (i = 0; i < ATH_INI_NUM_SPLIT; i++) {
661 ar9003_hw_prog_ini(ah, &ah->iniSOC[i], modesIndex);
662 ar9003_hw_prog_ini(ah, &ah->iniMac[i], modesIndex);
663 ar9003_hw_prog_ini(ah, &ah->iniBB[i], modesIndex);
664 ar9003_hw_prog_ini(ah, &ah->iniRadio[i], modesIndex);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530665 if (i == ATH_INI_POST && AR_SREV_9480_20(ah))
666 ar9003_hw_prog_ini(ah,
667 &ah->ini_radio_post_sys2ant,
668 modesIndex);
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400669 }
670
671 REG_WRITE_ARRAY(&ah->iniModesRxGain, 1, regWrites);
672 REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
673
674 /*
675 * For 5GHz channels requiring Fast Clock, apply
676 * different modal values.
677 */
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400678 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400679 REG_WRITE_ARRAY(&ah->iniModesAdditional,
680 modesIndex, regWrites);
681
Rajkumar Manoharan1c1bdd32011-08-26 12:42:11 +0530682 if (AR_SREV_9330(ah))
Gabor Juhos172805a2011-06-21 11:23:26 +0200683 REG_WRITE_ARRAY(&ah->iniModesAdditional, 1, regWrites);
684
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530685 if (AR_SREV_9340(ah) && !ah->is_clk_25mhz)
686 REG_WRITE_ARRAY(&ah->iniModesAdditional_40M, 1, regWrites);
687
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +0530688 if (AR_SREV_9480(ah))
689 ar9003_hw_prog_ini(ah, &ah->ini_BTCOEX_MAX_TXPWR, 1);
690
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530691 ah->modes_index = modesIndex;
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400692 ar9003_hw_override_ini(ah);
693 ar9003_hw_set_channel_regs(ah, chan);
694 ar9003_hw_set_chain_masks(ah, ah->rxchainmask, ah->txchainmask);
Felix Fietkauca2c68c2011-10-08 20:06:20 +0200695 ath9k_hw_apply_txpower(ah, chan);
Luis R. Rodriguezcffb5e42010-04-15 17:38:38 -0400696
697 return 0;
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400698}
699
700static void ar9003_hw_set_rfmode(struct ath_hw *ah,
701 struct ath9k_channel *chan)
702{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400703 u32 rfMode = 0;
704
705 if (chan == NULL)
706 return;
707
708 rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
709 ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
710
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400711 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400712 rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
713
714 REG_WRITE(ah, AR_PHY_MODE, rfMode);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400715}
716
717static void ar9003_hw_mark_phy_inactive(struct ath_hw *ah)
718{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400719 REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400720}
721
722static void ar9003_hw_set_delta_slope(struct ath_hw *ah,
723 struct ath9k_channel *chan)
724{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400725 u32 coef_scaled, ds_coef_exp, ds_coef_man;
726 u32 clockMhzScaled = 0x64000000;
727 struct chan_centers centers;
728
729 /*
730 * half and quarter rate can divide the scaled clock by 2 or 4
731 * scale for selected channel bandwidth
732 */
733 if (IS_CHAN_HALF_RATE(chan))
734 clockMhzScaled = clockMhzScaled >> 1;
735 else if (IS_CHAN_QUARTER_RATE(chan))
736 clockMhzScaled = clockMhzScaled >> 2;
737
738 /*
739 * ALGO -> coef = 1e8/fcarrier*fclock/40;
740 * scaled coef to provide precision for this floating calculation
741 */
742 ath9k_hw_get_channel_centers(ah, chan, &centers);
743 coef_scaled = clockMhzScaled / centers.synth_center;
744
745 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
746 &ds_coef_exp);
747
748 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
749 AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
750 REG_RMW_FIELD(ah, AR_PHY_TIMING3,
751 AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
752
753 /*
754 * For Short GI,
755 * scaled coeff is 9/10 that of normal coeff
756 */
757 coef_scaled = (9 * coef_scaled) / 10;
758
759 ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
760 &ds_coef_exp);
761
762 /* for short gi */
763 REG_RMW_FIELD(ah, AR_PHY_SGI_DELTA,
764 AR_PHY_SGI_DSC_MAN, ds_coef_man);
765 REG_RMW_FIELD(ah, AR_PHY_SGI_DELTA,
766 AR_PHY_SGI_DSC_EXP, ds_coef_exp);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400767}
768
769static bool ar9003_hw_rfbus_req(struct ath_hw *ah)
770{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400771 REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
772 return ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
773 AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400774}
775
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400776/*
777 * Wait for the frequency synth to settle (synth goes on via PHY_ACTIVE_EN).
778 * Read the phy active delay register. Value is in 100ns increments.
779 */
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400780static void ar9003_hw_rfbus_done(struct ath_hw *ah)
781{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400782 u32 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
783 if (IS_CHAN_B(ah->curchan))
784 synthDelay = (4 * synthDelay) / 22;
785 else
786 synthDelay /= 10;
787
788 udelay(synthDelay + BASE_ACTIVATE_DELAY);
789
790 REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400791}
792
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400793static bool ar9003_hw_ani_control(struct ath_hw *ah,
794 enum ath9k_ani_cmd cmd, int param)
795{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400796 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400797 struct ath9k_channel *chan = ah->curchan;
Felix Fietkau093115b2010-10-04 20:09:47 +0200798 struct ar5416AniState *aniState = &chan->ani;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400799 s32 value, value2;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400800
801 switch (cmd & ah->ani_function) {
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400802 case ATH9K_ANI_OFDM_WEAK_SIGNAL_DETECTION:{
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400803 /*
804 * on == 1 means ofdm weak signal detection is ON
805 * on == 1 is the default, for less noise immunity
806 *
807 * on == 0 means ofdm weak signal detection is OFF
808 * on == 0 means more noise imm
809 */
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400810 u32 on = param ? 1 : 0;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400811 /*
812 * make register setting for default
813 * (weak sig detect ON) come from INI file
814 */
815 int m1ThreshLow = on ?
816 aniState->iniDef.m1ThreshLow : m1ThreshLow_off;
817 int m2ThreshLow = on ?
818 aniState->iniDef.m2ThreshLow : m2ThreshLow_off;
819 int m1Thresh = on ?
820 aniState->iniDef.m1Thresh : m1Thresh_off;
821 int m2Thresh = on ?
822 aniState->iniDef.m2Thresh : m2Thresh_off;
823 int m2CountThr = on ?
824 aniState->iniDef.m2CountThr : m2CountThr_off;
825 int m2CountThrLow = on ?
826 aniState->iniDef.m2CountThrLow : m2CountThrLow_off;
827 int m1ThreshLowExt = on ?
828 aniState->iniDef.m1ThreshLowExt : m1ThreshLowExt_off;
829 int m2ThreshLowExt = on ?
830 aniState->iniDef.m2ThreshLowExt : m2ThreshLowExt_off;
831 int m1ThreshExt = on ?
832 aniState->iniDef.m1ThreshExt : m1ThreshExt_off;
833 int m2ThreshExt = on ?
834 aniState->iniDef.m2ThreshExt : m2ThreshExt_off;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400835
836 REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
837 AR_PHY_SFCORR_LOW_M1_THRESH_LOW,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400838 m1ThreshLow);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400839 REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
840 AR_PHY_SFCORR_LOW_M2_THRESH_LOW,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400841 m2ThreshLow);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400842 REG_RMW_FIELD(ah, AR_PHY_SFCORR,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400843 AR_PHY_SFCORR_M1_THRESH, m1Thresh);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400844 REG_RMW_FIELD(ah, AR_PHY_SFCORR,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400845 AR_PHY_SFCORR_M2_THRESH, m2Thresh);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400846 REG_RMW_FIELD(ah, AR_PHY_SFCORR,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400847 AR_PHY_SFCORR_M2COUNT_THR, m2CountThr);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400848 REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
849 AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400850 m2CountThrLow);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400851
852 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400853 AR_PHY_SFCORR_EXT_M1_THRESH_LOW, m1ThreshLowExt);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400854 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400855 AR_PHY_SFCORR_EXT_M2_THRESH_LOW, m2ThreshLowExt);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400856 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400857 AR_PHY_SFCORR_EXT_M1_THRESH, m1ThreshExt);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400858 REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400859 AR_PHY_SFCORR_EXT_M2_THRESH, m2ThreshExt);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400860
861 if (on)
862 REG_SET_BIT(ah, AR_PHY_SFCORR_LOW,
863 AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
864 else
865 REG_CLR_BIT(ah, AR_PHY_SFCORR_LOW,
866 AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
867
868 if (!on != aniState->ofdmWeakSigDetectOff) {
Joe Perches226afe62010-12-02 19:12:37 -0800869 ath_dbg(common, ATH_DBG_ANI,
870 "** ch %d: ofdm weak signal: %s=>%s\n",
871 chan->channel,
872 !aniState->ofdmWeakSigDetectOff ?
873 "on" : "off",
874 on ? "on" : "off");
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400875 if (on)
876 ah->stats.ast_ani_ofdmon++;
877 else
878 ah->stats.ast_ani_ofdmoff++;
879 aniState->ofdmWeakSigDetectOff = !on;
880 }
881 break;
882 }
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400883 case ATH9K_ANI_FIRSTEP_LEVEL:{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400884 u32 level = param;
885
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400886 if (level >= ARRAY_SIZE(firstep_table)) {
Joe Perches226afe62010-12-02 19:12:37 -0800887 ath_dbg(common, ATH_DBG_ANI,
888 "ATH9K_ANI_FIRSTEP_LEVEL: level out of range (%u > %zu)\n",
889 level, ARRAY_SIZE(firstep_table));
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400890 return false;
891 }
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400892
893 /*
894 * make register setting relative to default
895 * from INI file & cap value
896 */
897 value = firstep_table[level] -
898 firstep_table[ATH9K_ANI_FIRSTEP_LVL_NEW] +
899 aniState->iniDef.firstep;
900 if (value < ATH9K_SIG_FIRSTEP_SETTING_MIN)
901 value = ATH9K_SIG_FIRSTEP_SETTING_MIN;
902 if (value > ATH9K_SIG_FIRSTEP_SETTING_MAX)
903 value = ATH9K_SIG_FIRSTEP_SETTING_MAX;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400904 REG_RMW_FIELD(ah, AR_PHY_FIND_SIG,
905 AR_PHY_FIND_SIG_FIRSTEP,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400906 value);
907 /*
908 * we need to set first step low register too
909 * make register setting relative to default
910 * from INI file & cap value
911 */
912 value2 = firstep_table[level] -
913 firstep_table[ATH9K_ANI_FIRSTEP_LVL_NEW] +
914 aniState->iniDef.firstepLow;
915 if (value2 < ATH9K_SIG_FIRSTEP_SETTING_MIN)
916 value2 = ATH9K_SIG_FIRSTEP_SETTING_MIN;
917 if (value2 > ATH9K_SIG_FIRSTEP_SETTING_MAX)
918 value2 = ATH9K_SIG_FIRSTEP_SETTING_MAX;
919
920 REG_RMW_FIELD(ah, AR_PHY_FIND_SIG_LOW,
921 AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW, value2);
922
923 if (level != aniState->firstepLevel) {
Joe Perches226afe62010-12-02 19:12:37 -0800924 ath_dbg(common, ATH_DBG_ANI,
925 "** ch %d: level %d=>%d[def:%d] firstep[level]=%d ini=%d\n",
926 chan->channel,
927 aniState->firstepLevel,
928 level,
929 ATH9K_ANI_FIRSTEP_LVL_NEW,
930 value,
931 aniState->iniDef.firstep);
932 ath_dbg(common, ATH_DBG_ANI,
933 "** ch %d: level %d=>%d[def:%d] firstep_low[level]=%d ini=%d\n",
934 chan->channel,
935 aniState->firstepLevel,
936 level,
937 ATH9K_ANI_FIRSTEP_LVL_NEW,
938 value2,
939 aniState->iniDef.firstepLow);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400940 if (level > aniState->firstepLevel)
941 ah->stats.ast_ani_stepup++;
942 else if (level < aniState->firstepLevel)
943 ah->stats.ast_ani_stepdown++;
944 aniState->firstepLevel = level;
945 }
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400946 break;
947 }
948 case ATH9K_ANI_SPUR_IMMUNITY_LEVEL:{
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400949 u32 level = param;
950
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400951 if (level >= ARRAY_SIZE(cycpwrThr1_table)) {
Joe Perches226afe62010-12-02 19:12:37 -0800952 ath_dbg(common, ATH_DBG_ANI,
953 "ATH9K_ANI_SPUR_IMMUNITY_LEVEL: level out of range (%u > %zu)\n",
954 level, ARRAY_SIZE(cycpwrThr1_table));
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400955 return false;
956 }
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400957 /*
958 * make register setting relative to default
959 * from INI file & cap value
960 */
961 value = cycpwrThr1_table[level] -
962 cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL_NEW] +
963 aniState->iniDef.cycpwrThr1;
964 if (value < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
965 value = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
966 if (value > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
967 value = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -0400968 REG_RMW_FIELD(ah, AR_PHY_TIMING5,
969 AR_PHY_TIMING5_CYCPWR_THR1,
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400970 value);
971
972 /*
973 * set AR_PHY_EXT_CCA for extension channel
974 * make register setting relative to default
975 * from INI file & cap value
976 */
977 value2 = cycpwrThr1_table[level] -
978 cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL_NEW] +
979 aniState->iniDef.cycpwrThr1Ext;
980 if (value2 < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
981 value2 = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
982 if (value2 > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
983 value2 = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
984 REG_RMW_FIELD(ah, AR_PHY_EXT_CCA,
985 AR_PHY_EXT_CYCPWR_THR1, value2);
986
987 if (level != aniState->spurImmunityLevel) {
Joe Perches226afe62010-12-02 19:12:37 -0800988 ath_dbg(common, ATH_DBG_ANI,
989 "** ch %d: level %d=>%d[def:%d] cycpwrThr1[level]=%d ini=%d\n",
990 chan->channel,
991 aniState->spurImmunityLevel,
992 level,
993 ATH9K_ANI_SPUR_IMMUNE_LVL_NEW,
994 value,
995 aniState->iniDef.cycpwrThr1);
996 ath_dbg(common, ATH_DBG_ANI,
997 "** ch %d: level %d=>%d[def:%d] cycpwrThr1Ext[level]=%d ini=%d\n",
998 chan->channel,
999 aniState->spurImmunityLevel,
1000 level,
1001 ATH9K_ANI_SPUR_IMMUNE_LVL_NEW,
1002 value2,
1003 aniState->iniDef.cycpwrThr1Ext);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001004 if (level > aniState->spurImmunityLevel)
1005 ah->stats.ast_ani_spurup++;
1006 else if (level < aniState->spurImmunityLevel)
1007 ah->stats.ast_ani_spurdown++;
1008 aniState->spurImmunityLevel = level;
1009 }
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -04001010 break;
1011 }
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001012 case ATH9K_ANI_MRC_CCK:{
1013 /*
1014 * is_on == 1 means MRC CCK ON (default, less noise imm)
1015 * is_on == 0 means MRC CCK is OFF (more noise imm)
1016 */
1017 bool is_on = param ? 1 : 0;
1018 REG_RMW_FIELD(ah, AR_PHY_MRC_CCK_CTRL,
1019 AR_PHY_MRC_CCK_ENABLE, is_on);
1020 REG_RMW_FIELD(ah, AR_PHY_MRC_CCK_CTRL,
1021 AR_PHY_MRC_CCK_MUX_REG, is_on);
1022 if (!is_on != aniState->mrcCCKOff) {
Joe Perches226afe62010-12-02 19:12:37 -08001023 ath_dbg(common, ATH_DBG_ANI,
1024 "** ch %d: MRC CCK: %s=>%s\n",
1025 chan->channel,
1026 !aniState->mrcCCKOff ? "on" : "off",
1027 is_on ? "on" : "off");
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001028 if (is_on)
1029 ah->stats.ast_ani_ccklow++;
1030 else
1031 ah->stats.ast_ani_cckhigh++;
1032 aniState->mrcCCKOff = !is_on;
1033 }
1034 break;
1035 }
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -04001036 case ATH9K_ANI_PRESENT:
1037 break;
1038 default:
Joe Perches226afe62010-12-02 19:12:37 -08001039 ath_dbg(common, ATH_DBG_ANI, "invalid cmd %u\n", cmd);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -04001040 return false;
1041 }
1042
Joe Perches226afe62010-12-02 19:12:37 -08001043 ath_dbg(common, ATH_DBG_ANI,
1044 "ANI parameters: SI=%d, ofdmWS=%s FS=%d MRCcck=%s listenTime=%d ofdmErrs=%d cckErrs=%d\n",
1045 aniState->spurImmunityLevel,
1046 !aniState->ofdmWeakSigDetectOff ? "on" : "off",
1047 aniState->firstepLevel,
1048 !aniState->mrcCCKOff ? "on" : "off",
1049 aniState->listenTime,
1050 aniState->ofdmPhyErrCount,
1051 aniState->cckPhyErrCount);
Luis R. Rodriguezaf914a92010-04-15 17:38:40 -04001052 return true;
Felix Fietkauc16fcb42010-04-15 17:38:39 -04001053}
1054
Felix Fietkau641d9922010-04-15 17:38:49 -04001055static void ar9003_hw_do_getnf(struct ath_hw *ah,
1056 int16_t nfarray[NUM_NF_READINGS])
1057{
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001058#define AR_PHY_CH_MINCCA_PWR 0x1FF00000
1059#define AR_PHY_CH_MINCCA_PWR_S 20
1060#define AR_PHY_CH_EXT_MINCCA_PWR 0x01FF0000
1061#define AR_PHY_CH_EXT_MINCCA_PWR_S 16
1062
Felix Fietkau641d9922010-04-15 17:38:49 -04001063 int16_t nf;
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001064 int i;
Felix Fietkau641d9922010-04-15 17:38:49 -04001065
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001066 for (i = 0; i < AR9300_MAX_CHAINS; i++) {
1067 if (ah->rxchainmask & BIT(i)) {
1068 nf = MS(REG_READ(ah, ah->nf_regs[i]),
1069 AR_PHY_CH_MINCCA_PWR);
1070 nfarray[i] = sign_extend32(nf, 8);
Felix Fietkau641d9922010-04-15 17:38:49 -04001071
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001072 if (IS_CHAN_HT40(ah->curchan)) {
1073 u8 ext_idx = AR9300_MAX_CHAINS + i;
Felix Fietkau641d9922010-04-15 17:38:49 -04001074
Vasanthakumar Thiagarajanb06af7a2011-03-01 08:59:36 -08001075 nf = MS(REG_READ(ah, ah->nf_regs[ext_idx]),
1076 AR_PHY_CH_EXT_MINCCA_PWR);
1077 nfarray[ext_idx] = sign_extend32(nf, 8);
1078 }
1079 }
1080 }
Felix Fietkau641d9922010-04-15 17:38:49 -04001081}
1082
Felix Fietkauf2552e22010-07-02 00:09:50 +02001083static void ar9003_hw_set_nf_limits(struct ath_hw *ah)
Felix Fietkau641d9922010-04-15 17:38:49 -04001084{
Felix Fietkauf2552e22010-07-02 00:09:50 +02001085 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_2GHZ;
1086 ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_9300_2GHZ;
Gabor Juhos0c453732011-06-21 11:23:40 +02001087 if (AR_SREV_9330(ah))
1088 ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9330_2GHZ;
1089 else
1090 ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_9300_2GHZ;
Felix Fietkauf2552e22010-07-02 00:09:50 +02001091 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_5GHZ;
1092 ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_9300_5GHZ;
1093 ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_9300_5GHZ;
Felix Fietkau641d9922010-04-15 17:38:49 -04001094}
1095
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -04001096/*
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001097 * Initialize the ANI register values with default (ini) values.
1098 * This routine is called during a (full) hardware reset after
1099 * all the registers are initialised from the INI.
1100 */
1101static void ar9003_hw_ani_cache_ini_regs(struct ath_hw *ah)
1102{
1103 struct ar5416AniState *aniState;
1104 struct ath_common *common = ath9k_hw_common(ah);
1105 struct ath9k_channel *chan = ah->curchan;
1106 struct ath9k_ani_default *iniDef;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001107 u32 val;
1108
Felix Fietkau093115b2010-10-04 20:09:47 +02001109 aniState = &ah->curchan->ani;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001110 iniDef = &aniState->iniDef;
1111
Joe Perches226afe62010-12-02 19:12:37 -08001112 ath_dbg(common, ATH_DBG_ANI,
1113 "ver %d.%d opmode %u chan %d Mhz/0x%x\n",
1114 ah->hw_version.macVersion,
1115 ah->hw_version.macRev,
1116 ah->opmode,
1117 chan->channel,
1118 chan->channelFlags);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001119
1120 val = REG_READ(ah, AR_PHY_SFCORR);
1121 iniDef->m1Thresh = MS(val, AR_PHY_SFCORR_M1_THRESH);
1122 iniDef->m2Thresh = MS(val, AR_PHY_SFCORR_M2_THRESH);
1123 iniDef->m2CountThr = MS(val, AR_PHY_SFCORR_M2COUNT_THR);
1124
1125 val = REG_READ(ah, AR_PHY_SFCORR_LOW);
1126 iniDef->m1ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M1_THRESH_LOW);
1127 iniDef->m2ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M2_THRESH_LOW);
1128 iniDef->m2CountThrLow = MS(val, AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW);
1129
1130 val = REG_READ(ah, AR_PHY_SFCORR_EXT);
1131 iniDef->m1ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH);
1132 iniDef->m2ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH);
1133 iniDef->m1ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH_LOW);
1134 iniDef->m2ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH_LOW);
1135 iniDef->firstep = REG_READ_FIELD(ah,
1136 AR_PHY_FIND_SIG,
1137 AR_PHY_FIND_SIG_FIRSTEP);
1138 iniDef->firstepLow = REG_READ_FIELD(ah,
1139 AR_PHY_FIND_SIG_LOW,
1140 AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW);
1141 iniDef->cycpwrThr1 = REG_READ_FIELD(ah,
1142 AR_PHY_TIMING5,
1143 AR_PHY_TIMING5_CYCPWR_THR1);
1144 iniDef->cycpwrThr1Ext = REG_READ_FIELD(ah,
1145 AR_PHY_EXT_CCA,
1146 AR_PHY_EXT_CYCPWR_THR1);
1147
1148 /* these levels just got reset to defaults by the INI */
1149 aniState->spurImmunityLevel = ATH9K_ANI_SPUR_IMMUNE_LVL_NEW;
1150 aniState->firstepLevel = ATH9K_ANI_FIRSTEP_LVL_NEW;
1151 aniState->ofdmWeakSigDetectOff = !ATH9K_ANI_USE_OFDM_WEAK_SIG;
1152 aniState->mrcCCKOff = !ATH9K_ANI_ENABLE_MRC_CCK;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001153}
1154
Felix Fietkau4e8c14e2010-11-11 03:18:38 +01001155static void ar9003_hw_set_radar_params(struct ath_hw *ah,
1156 struct ath_hw_radar_conf *conf)
1157{
1158 u32 radar_0 = 0, radar_1 = 0;
1159
1160 if (!conf) {
1161 REG_CLR_BIT(ah, AR_PHY_RADAR_0, AR_PHY_RADAR_0_ENA);
1162 return;
1163 }
1164
1165 radar_0 |= AR_PHY_RADAR_0_ENA | AR_PHY_RADAR_0_FFT_ENA;
1166 radar_0 |= SM(conf->fir_power, AR_PHY_RADAR_0_FIRPWR);
1167 radar_0 |= SM(conf->radar_rssi, AR_PHY_RADAR_0_RRSSI);
1168 radar_0 |= SM(conf->pulse_height, AR_PHY_RADAR_0_HEIGHT);
1169 radar_0 |= SM(conf->pulse_rssi, AR_PHY_RADAR_0_PRSSI);
1170 radar_0 |= SM(conf->pulse_inband, AR_PHY_RADAR_0_INBAND);
1171
1172 radar_1 |= AR_PHY_RADAR_1_MAX_RRSSI;
1173 radar_1 |= AR_PHY_RADAR_1_BLOCK_CHECK;
1174 radar_1 |= SM(conf->pulse_maxlen, AR_PHY_RADAR_1_MAXLEN);
1175 radar_1 |= SM(conf->pulse_inband_step, AR_PHY_RADAR_1_RELSTEP_THRESH);
1176 radar_1 |= SM(conf->radar_inband, AR_PHY_RADAR_1_RELPWR_THRESH);
1177
1178 REG_WRITE(ah, AR_PHY_RADAR_0, radar_0);
1179 REG_WRITE(ah, AR_PHY_RADAR_1, radar_1);
1180 if (conf->ext_channel)
1181 REG_SET_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
1182 else
1183 REG_CLR_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
1184}
1185
Felix Fietkauc5d08552010-11-13 20:22:41 +01001186static void ar9003_hw_set_radar_conf(struct ath_hw *ah)
1187{
1188 struct ath_hw_radar_conf *conf = &ah->radar_conf;
1189
1190 conf->fir_power = -28;
1191 conf->radar_rssi = 0;
1192 conf->pulse_height = 10;
1193 conf->pulse_rssi = 24;
1194 conf->pulse_inband = 8;
1195 conf->pulse_maxlen = 255;
1196 conf->pulse_inband_step = 12;
1197 conf->radar_inband = 8;
1198}
1199
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301200static void ar9003_hw_antdiv_comb_conf_get(struct ath_hw *ah,
1201 struct ath_hw_antcomb_conf *antconf)
1202{
1203 u32 regval;
1204
1205 regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
1206 antconf->main_lna_conf = (regval & AR_PHY_9485_ANT_DIV_MAIN_LNACONF) >>
1207 AR_PHY_9485_ANT_DIV_MAIN_LNACONF_S;
1208 antconf->alt_lna_conf = (regval & AR_PHY_9485_ANT_DIV_ALT_LNACONF) >>
1209 AR_PHY_9485_ANT_DIV_ALT_LNACONF_S;
1210 antconf->fast_div_bias = (regval & AR_PHY_9485_ANT_FAST_DIV_BIAS) >>
1211 AR_PHY_9485_ANT_FAST_DIV_BIAS_S;
Gabor Juhoscd0ed1b2011-06-21 11:23:44 +02001212
Gabor Juhosc4cf2c52011-06-21 11:23:47 +02001213 if (AR_SREV_9330_11(ah)) {
1214 antconf->lna1_lna2_delta = -9;
1215 antconf->div_group = 1;
1216 } else if (AR_SREV_9485(ah)) {
Gabor Juhoscd0ed1b2011-06-21 11:23:44 +02001217 antconf->lna1_lna2_delta = -9;
1218 antconf->div_group = 2;
1219 } else {
1220 antconf->lna1_lna2_delta = -3;
1221 antconf->div_group = 0;
1222 }
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301223}
1224
1225static void ar9003_hw_antdiv_comb_conf_set(struct ath_hw *ah,
1226 struct ath_hw_antcomb_conf *antconf)
1227{
1228 u32 regval;
1229
1230 regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
1231 regval &= ~(AR_PHY_9485_ANT_DIV_MAIN_LNACONF |
1232 AR_PHY_9485_ANT_DIV_ALT_LNACONF |
1233 AR_PHY_9485_ANT_FAST_DIV_BIAS |
1234 AR_PHY_9485_ANT_DIV_MAIN_GAINTB |
1235 AR_PHY_9485_ANT_DIV_ALT_GAINTB);
1236 regval |= ((antconf->main_lna_conf <<
1237 AR_PHY_9485_ANT_DIV_MAIN_LNACONF_S)
1238 & AR_PHY_9485_ANT_DIV_MAIN_LNACONF);
1239 regval |= ((antconf->alt_lna_conf << AR_PHY_9485_ANT_DIV_ALT_LNACONF_S)
1240 & AR_PHY_9485_ANT_DIV_ALT_LNACONF);
1241 regval |= ((antconf->fast_div_bias << AR_PHY_9485_ANT_FAST_DIV_BIAS_S)
1242 & AR_PHY_9485_ANT_FAST_DIV_BIAS);
1243 regval |= ((antconf->main_gaintb << AR_PHY_9485_ANT_DIV_MAIN_GAINTB_S)
1244 & AR_PHY_9485_ANT_DIV_MAIN_GAINTB);
1245 regval |= ((antconf->alt_gaintb << AR_PHY_9485_ANT_DIV_ALT_GAINTB_S)
1246 & AR_PHY_9485_ANT_DIV_ALT_GAINTB);
1247
1248 REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
1249}
1250
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301251static int ar9003_hw_fast_chan_change(struct ath_hw *ah,
1252 struct ath9k_channel *chan,
1253 u8 *ini_reloaded)
1254{
1255 unsigned int regWrites = 0;
1256 u32 modesIndex;
1257
1258 switch (chan->chanmode) {
1259 case CHANNEL_A:
1260 case CHANNEL_A_HT20:
1261 modesIndex = 1;
1262 break;
1263 case CHANNEL_A_HT40PLUS:
1264 case CHANNEL_A_HT40MINUS:
1265 modesIndex = 2;
1266 break;
1267 case CHANNEL_G:
1268 case CHANNEL_G_HT20:
1269 case CHANNEL_B:
1270 modesIndex = 4;
1271 break;
1272 case CHANNEL_G_HT40PLUS:
1273 case CHANNEL_G_HT40MINUS:
1274 modesIndex = 3;
1275 break;
1276
1277 default:
1278 return -EINVAL;
1279 }
1280
1281 if (modesIndex == ah->modes_index) {
1282 *ini_reloaded = false;
1283 goto set_rfmode;
1284 }
1285
1286 ar9003_hw_prog_ini(ah, &ah->iniSOC[ATH_INI_POST], modesIndex);
1287 ar9003_hw_prog_ini(ah, &ah->iniMac[ATH_INI_POST], modesIndex);
1288 ar9003_hw_prog_ini(ah, &ah->iniBB[ATH_INI_POST], modesIndex);
1289 ar9003_hw_prog_ini(ah, &ah->iniRadio[ATH_INI_POST], modesIndex);
1290 if (AR_SREV_9480_20(ah))
1291 ar9003_hw_prog_ini(ah,
1292 &ah->ini_radio_post_sys2ant,
1293 modesIndex);
1294
1295 REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1296
1297 /*
1298 * For 5GHz channels requiring Fast Clock, apply
1299 * different modal values.
1300 */
1301 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1302 REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex, regWrites);
1303
1304 if (AR_SREV_9330(ah))
1305 REG_WRITE_ARRAY(&ah->iniModesAdditional, 1, regWrites);
1306
1307 if (AR_SREV_9340(ah) && !ah->is_clk_25mhz)
1308 REG_WRITE_ARRAY(&ah->iniModesAdditional_40M, 1, regWrites);
1309
1310 ah->modes_index = modesIndex;
1311 *ini_reloaded = true;
1312
1313set_rfmode:
1314 ar9003_hw_set_rfmode(ah, chan);
1315 return 0;
1316}
1317
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001318void ar9003_hw_attach_phy_ops(struct ath_hw *ah)
1319{
1320 struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301321 struct ath_hw_ops *ops = ath9k_hw_ops(ah);
Joe Perches07b2fa52010-11-20 18:38:53 -08001322 static const u32 ar9300_cca_regs[6] = {
Felix Fietkaubbacee12010-07-11 15:44:42 +02001323 AR_PHY_CCA_0,
1324 AR_PHY_CCA_1,
1325 AR_PHY_CCA_2,
1326 AR_PHY_EXT_CCA,
1327 AR_PHY_EXT_CCA_1,
1328 AR_PHY_EXT_CCA_2,
1329 };
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001330
1331 priv_ops->rf_set_freq = ar9003_hw_set_channel;
1332 priv_ops->spur_mitigate_freq = ar9003_hw_spur_mitigate;
1333 priv_ops->compute_pll_control = ar9003_hw_compute_pll_control;
1334 priv_ops->set_channel_regs = ar9003_hw_set_channel_regs;
1335 priv_ops->init_bb = ar9003_hw_init_bb;
1336 priv_ops->process_ini = ar9003_hw_process_ini;
1337 priv_ops->set_rfmode = ar9003_hw_set_rfmode;
1338 priv_ops->mark_phy_inactive = ar9003_hw_mark_phy_inactive;
1339 priv_ops->set_delta_slope = ar9003_hw_set_delta_slope;
1340 priv_ops->rfbus_req = ar9003_hw_rfbus_req;
1341 priv_ops->rfbus_done = ar9003_hw_rfbus_done;
Felix Fietkauc16fcb42010-04-15 17:38:39 -04001342 priv_ops->ani_control = ar9003_hw_ani_control;
Felix Fietkau641d9922010-04-15 17:38:49 -04001343 priv_ops->do_getnf = ar9003_hw_do_getnf;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001344 priv_ops->ani_cache_ini_regs = ar9003_hw_ani_cache_ini_regs;
Felix Fietkau4e8c14e2010-11-11 03:18:38 +01001345 priv_ops->set_radar_params = ar9003_hw_set_radar_params;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301346 priv_ops->fast_chan_change = ar9003_hw_fast_chan_change;
Felix Fietkauf2552e22010-07-02 00:09:50 +02001347
Mohammed Shafi Shajakhan6bcbc062011-05-13 20:30:41 +05301348 ops->antdiv_comb_conf_get = ar9003_hw_antdiv_comb_conf_get;
1349 ops->antdiv_comb_conf_set = ar9003_hw_antdiv_comb_conf_set;
1350
Felix Fietkauf2552e22010-07-02 00:09:50 +02001351 ar9003_hw_set_nf_limits(ah);
Felix Fietkauc5d08552010-11-13 20:22:41 +01001352 ar9003_hw_set_radar_conf(ah);
Felix Fietkaubbacee12010-07-11 15:44:42 +02001353 memcpy(ah->nf_regs, ar9300_cca_regs, sizeof(ah->nf_regs));
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001354}
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001355
1356void ar9003_hw_bb_watchdog_config(struct ath_hw *ah)
1357{
1358 struct ath_common *common = ath9k_hw_common(ah);
1359 u32 idle_tmo_ms = ah->bb_watchdog_timeout_ms;
1360 u32 val, idle_count;
1361
1362 if (!idle_tmo_ms) {
1363 /* disable IRQ, disable chip-reset for BB panic */
1364 REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_2,
1365 REG_READ(ah, AR_PHY_WATCHDOG_CTL_2) &
1366 ~(AR_PHY_WATCHDOG_RST_ENABLE |
1367 AR_PHY_WATCHDOG_IRQ_ENABLE));
1368
1369 /* disable watchdog in non-IDLE mode, disable in IDLE mode */
1370 REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_1,
1371 REG_READ(ah, AR_PHY_WATCHDOG_CTL_1) &
1372 ~(AR_PHY_WATCHDOG_NON_IDLE_ENABLE |
1373 AR_PHY_WATCHDOG_IDLE_ENABLE));
1374
Joe Perches226afe62010-12-02 19:12:37 -08001375 ath_dbg(common, ATH_DBG_RESET, "Disabled BB Watchdog\n");
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001376 return;
1377 }
1378
1379 /* enable IRQ, disable chip-reset for BB watchdog */
1380 val = REG_READ(ah, AR_PHY_WATCHDOG_CTL_2) & AR_PHY_WATCHDOG_CNTL2_MASK;
1381 REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_2,
1382 (val | AR_PHY_WATCHDOG_IRQ_ENABLE) &
1383 ~AR_PHY_WATCHDOG_RST_ENABLE);
1384
1385 /* bound limit to 10 secs */
1386 if (idle_tmo_ms > 10000)
1387 idle_tmo_ms = 10000;
1388
1389 /*
1390 * The time unit for watchdog event is 2^15 44/88MHz cycles.
1391 *
1392 * For HT20 we have a time unit of 2^15/44 MHz = .74 ms per tick
1393 * For HT40 we have a time unit of 2^15/88 MHz = .37 ms per tick
1394 *
1395 * Given we use fast clock now in 5 GHz, these time units should
1396 * be common for both 2 GHz and 5 GHz.
1397 */
1398 idle_count = (100 * idle_tmo_ms) / 74;
1399 if (ah->curchan && IS_CHAN_HT40(ah->curchan))
1400 idle_count = (100 * idle_tmo_ms) / 37;
1401
1402 /*
1403 * enable watchdog in non-IDLE mode, disable in IDLE mode,
1404 * set idle time-out.
1405 */
1406 REG_WRITE(ah, AR_PHY_WATCHDOG_CTL_1,
1407 AR_PHY_WATCHDOG_NON_IDLE_ENABLE |
1408 AR_PHY_WATCHDOG_IDLE_MASK |
1409 (AR_PHY_WATCHDOG_NON_IDLE_MASK & (idle_count << 2)));
1410
Joe Perches226afe62010-12-02 19:12:37 -08001411 ath_dbg(common, ATH_DBG_RESET,
1412 "Enabled BB Watchdog timeout (%u ms)\n",
1413 idle_tmo_ms);
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001414}
1415
1416void ar9003_hw_bb_watchdog_read(struct ath_hw *ah)
1417{
1418 /*
1419 * we want to avoid printing in ISR context so we save the
1420 * watchdog status to be printed later in bottom half context.
1421 */
1422 ah->bb_watchdog_last_status = REG_READ(ah, AR_PHY_WATCHDOG_STATUS);
1423
1424 /*
1425 * the watchdog timer should reset on status read but to be sure
1426 * sure we write 0 to the watchdog status bit.
1427 */
1428 REG_WRITE(ah, AR_PHY_WATCHDOG_STATUS,
1429 ah->bb_watchdog_last_status & ~AR_PHY_WATCHDOG_STATUS_CLR);
1430}
1431
1432void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah)
1433{
1434 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau9dbebc72010-10-03 19:07:17 +02001435 u32 status;
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001436
1437 if (likely(!(common->debug_mask & ATH_DBG_RESET)))
1438 return;
1439
1440 status = ah->bb_watchdog_last_status;
Joe Perches226afe62010-12-02 19:12:37 -08001441 ath_dbg(common, ATH_DBG_RESET,
1442 "\n==== BB update: BB status=0x%08x ====\n", status);
1443 ath_dbg(common, ATH_DBG_RESET,
1444 "** BB state: wd=%u det=%u rdar=%u rOFDM=%d rCCK=%u tOFDM=%u tCCK=%u agc=%u src=%u **\n",
1445 MS(status, AR_PHY_WATCHDOG_INFO),
1446 MS(status, AR_PHY_WATCHDOG_DET_HANG),
1447 MS(status, AR_PHY_WATCHDOG_RADAR_SM),
1448 MS(status, AR_PHY_WATCHDOG_RX_OFDM_SM),
1449 MS(status, AR_PHY_WATCHDOG_RX_CCK_SM),
1450 MS(status, AR_PHY_WATCHDOG_TX_OFDM_SM),
1451 MS(status, AR_PHY_WATCHDOG_TX_CCK_SM),
1452 MS(status, AR_PHY_WATCHDOG_AGC_SM),
1453 MS(status, AR_PHY_WATCHDOG_SRCH_SM));
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001454
Joe Perches226afe62010-12-02 19:12:37 -08001455 ath_dbg(common, ATH_DBG_RESET,
1456 "** BB WD cntl: cntl1=0x%08x cntl2=0x%08x **\n",
1457 REG_READ(ah, AR_PHY_WATCHDOG_CTL_1),
1458 REG_READ(ah, AR_PHY_WATCHDOG_CTL_2));
1459 ath_dbg(common, ATH_DBG_RESET,
1460 "** BB mode: BB_gen_controls=0x%08x **\n",
1461 REG_READ(ah, AR_PHY_GEN_CTRL));
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001462
Felix Fietkaub5bfc562010-10-08 22:13:53 +02001463#define PCT(_field) (common->cc_survey._field * 100 / common->cc_survey.cycles)
1464 if (common->cc_survey.cycles)
Joe Perches226afe62010-12-02 19:12:37 -08001465 ath_dbg(common, ATH_DBG_RESET,
1466 "** BB busy times: rx_clear=%d%%, rx_frame=%d%%, tx_frame=%d%% **\n",
1467 PCT(rx_busy), PCT(rx_frame), PCT(tx_frame));
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001468
Joe Perches226afe62010-12-02 19:12:37 -08001469 ath_dbg(common, ATH_DBG_RESET,
1470 "==== BB update: done ====\n\n");
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001471}
1472EXPORT_SYMBOL(ar9003_hw_bb_watchdog_dbg_info);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301473
1474void ar9003_hw_disable_phy_restart(struct ath_hw *ah)
1475{
1476 u32 val;
1477
1478 /* While receiving unsupported rate frame rx state machine
1479 * gets into a state 0xb and if phy_restart happens in that
1480 * state, BB would go hang. If RXSM is in 0xb state after
1481 * first bb panic, ensure to disable the phy_restart.
1482 */
1483 if (!((MS(ah->bb_watchdog_last_status,
1484 AR_PHY_WATCHDOG_RX_OFDM_SM) == 0xb) ||
1485 ah->bb_hang_rx_ofdm))
1486 return;
1487
1488 ah->bb_hang_rx_ofdm = true;
1489 val = REG_READ(ah, AR_PHY_RESTART);
1490 val &= ~AR_PHY_RESTART_ENA;
1491
1492 REG_WRITE(ah, AR_PHY_RESTART, val);
1493}
1494EXPORT_SYMBOL(ar9003_hw_disable_phy_restart);