blob: e2738543847228aea97ca77825a23edf65611d65 [file] [log] [blame]
Alexander Shiyanf6544412012-08-06 19:42:32 +04001/*
Alexander Shiyan003236d2013-06-29 10:44:19 +04002 * Maxim (Dallas) MAX3107/8/9, MAX14830 serial driver
Alexander Shiyanf6544412012-08-06 19:42:32 +04003 *
Alexander Shiyane97e1552014-02-07 18:16:04 +04004 * Copyright (C) 2012-2014 Alexander Shiyan <shc_work@mail.ru>
Alexander Shiyanf6544412012-08-06 19:42:32 +04005 *
6 * Based on max3100.c, by Christian Pellegrin <chripell@evolware.org>
7 * Based on max3110.c, by Feng Tang <feng.tang@intel.com>
8 * Based on max3107.c, by Aavamobile
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 */
15
Alexander Shiyan10d8b342013-06-29 10:44:17 +040016#include <linux/bitops.h>
Alexander Shiyand3a8a252014-02-10 22:18:31 +040017#include <linux/clk.h>
Alexander Shiyan5f529042014-02-10 22:18:35 +040018#include <linux/delay.h>
19#include <linux/device.h>
20#include <linux/gpio.h>
21#include <linux/module.h>
22#include <linux/regmap.h>
Alexander Shiyanf6544412012-08-06 19:42:32 +040023#include <linux/serial_core.h>
24#include <linux/serial.h>
25#include <linux/tty.h>
26#include <linux/tty_flip.h>
Alexander Shiyanf6544412012-08-06 19:42:32 +040027#include <linux/spi/spi.h>
Alexander Shiyan10d8b342013-06-29 10:44:17 +040028
Alexander Shiyan10d8b342013-06-29 10:44:17 +040029#define MAX310X_NAME "max310x"
Alexander Shiyanf6544412012-08-06 19:42:32 +040030#define MAX310X_MAJOR 204
31#define MAX310X_MINOR 209
32
33/* MAX310X register definitions */
34#define MAX310X_RHR_REG (0x00) /* RX FIFO */
35#define MAX310X_THR_REG (0x00) /* TX FIFO */
36#define MAX310X_IRQEN_REG (0x01) /* IRQ enable */
37#define MAX310X_IRQSTS_REG (0x02) /* IRQ status */
38#define MAX310X_LSR_IRQEN_REG (0x03) /* LSR IRQ enable */
39#define MAX310X_LSR_IRQSTS_REG (0x04) /* LSR IRQ status */
Alexander Shiyan10d8b342013-06-29 10:44:17 +040040#define MAX310X_REG_05 (0x05)
41#define MAX310X_SPCHR_IRQEN_REG MAX310X_REG_05 /* Special char IRQ en */
Alexander Shiyanf6544412012-08-06 19:42:32 +040042#define MAX310X_SPCHR_IRQSTS_REG (0x06) /* Special char IRQ status */
43#define MAX310X_STS_IRQEN_REG (0x07) /* Status IRQ enable */
44#define MAX310X_STS_IRQSTS_REG (0x08) /* Status IRQ status */
45#define MAX310X_MODE1_REG (0x09) /* MODE1 */
46#define MAX310X_MODE2_REG (0x0a) /* MODE2 */
47#define MAX310X_LCR_REG (0x0b) /* LCR */
48#define MAX310X_RXTO_REG (0x0c) /* RX timeout */
49#define MAX310X_HDPIXDELAY_REG (0x0d) /* Auto transceiver delays */
50#define MAX310X_IRDA_REG (0x0e) /* IRDA settings */
51#define MAX310X_FLOWLVL_REG (0x0f) /* Flow control levels */
52#define MAX310X_FIFOTRIGLVL_REG (0x10) /* FIFO IRQ trigger levels */
53#define MAX310X_TXFIFOLVL_REG (0x11) /* TX FIFO level */
54#define MAX310X_RXFIFOLVL_REG (0x12) /* RX FIFO level */
55#define MAX310X_FLOWCTRL_REG (0x13) /* Flow control */
56#define MAX310X_XON1_REG (0x14) /* XON1 character */
57#define MAX310X_XON2_REG (0x15) /* XON2 character */
58#define MAX310X_XOFF1_REG (0x16) /* XOFF1 character */
59#define MAX310X_XOFF2_REG (0x17) /* XOFF2 character */
60#define MAX310X_GPIOCFG_REG (0x18) /* GPIO config */
61#define MAX310X_GPIODATA_REG (0x19) /* GPIO data */
62#define MAX310X_PLLCFG_REG (0x1a) /* PLL config */
63#define MAX310X_BRGCFG_REG (0x1b) /* Baud rate generator conf */
64#define MAX310X_BRGDIVLSB_REG (0x1c) /* Baud rate divisor LSB */
65#define MAX310X_BRGDIVMSB_REG (0x1d) /* Baud rate divisor MSB */
66#define MAX310X_CLKSRC_REG (0x1e) /* Clock source */
Alexander Shiyan10d8b342013-06-29 10:44:17 +040067#define MAX310X_REG_1F (0x1f)
68
69#define MAX310X_REVID_REG MAX310X_REG_1F /* Revision ID */
70
71#define MAX310X_GLOBALIRQ_REG MAX310X_REG_1F /* Global IRQ (RO) */
72#define MAX310X_GLOBALCMD_REG MAX310X_REG_1F /* Global Command (WO) */
73
74/* Extended registers */
75#define MAX310X_REVID_EXTREG MAX310X_REG_05 /* Revision ID */
Alexander Shiyanf6544412012-08-06 19:42:32 +040076
77/* IRQ register bits */
78#define MAX310X_IRQ_LSR_BIT (1 << 0) /* LSR interrupt */
79#define MAX310X_IRQ_SPCHR_BIT (1 << 1) /* Special char interrupt */
80#define MAX310X_IRQ_STS_BIT (1 << 2) /* Status interrupt */
81#define MAX310X_IRQ_RXFIFO_BIT (1 << 3) /* RX FIFO interrupt */
82#define MAX310X_IRQ_TXFIFO_BIT (1 << 4) /* TX FIFO interrupt */
83#define MAX310X_IRQ_TXEMPTY_BIT (1 << 5) /* TX FIFO empty interrupt */
84#define MAX310X_IRQ_RXEMPTY_BIT (1 << 6) /* RX FIFO empty interrupt */
85#define MAX310X_IRQ_CTS_BIT (1 << 7) /* CTS interrupt */
86
87/* LSR register bits */
88#define MAX310X_LSR_RXTO_BIT (1 << 0) /* RX timeout */
89#define MAX310X_LSR_RXOVR_BIT (1 << 1) /* RX overrun */
90#define MAX310X_LSR_RXPAR_BIT (1 << 2) /* RX parity error */
91#define MAX310X_LSR_FRERR_BIT (1 << 3) /* Frame error */
92#define MAX310X_LSR_RXBRK_BIT (1 << 4) /* RX break */
93#define MAX310X_LSR_RXNOISE_BIT (1 << 5) /* RX noise */
94#define MAX310X_LSR_CTS_BIT (1 << 7) /* CTS pin state */
95
96/* Special character register bits */
97#define MAX310X_SPCHR_XON1_BIT (1 << 0) /* XON1 character */
98#define MAX310X_SPCHR_XON2_BIT (1 << 1) /* XON2 character */
99#define MAX310X_SPCHR_XOFF1_BIT (1 << 2) /* XOFF1 character */
100#define MAX310X_SPCHR_XOFF2_BIT (1 << 3) /* XOFF2 character */
101#define MAX310X_SPCHR_BREAK_BIT (1 << 4) /* RX break */
102#define MAX310X_SPCHR_MULTIDROP_BIT (1 << 5) /* 9-bit multidrop addr char */
103
104/* Status register bits */
105#define MAX310X_STS_GPIO0_BIT (1 << 0) /* GPIO 0 interrupt */
106#define MAX310X_STS_GPIO1_BIT (1 << 1) /* GPIO 1 interrupt */
107#define MAX310X_STS_GPIO2_BIT (1 << 2) /* GPIO 2 interrupt */
108#define MAX310X_STS_GPIO3_BIT (1 << 3) /* GPIO 3 interrupt */
109#define MAX310X_STS_CLKREADY_BIT (1 << 5) /* Clock ready */
110#define MAX310X_STS_SLEEP_BIT (1 << 6) /* Sleep interrupt */
111
112/* MODE1 register bits */
113#define MAX310X_MODE1_RXDIS_BIT (1 << 0) /* RX disable */
114#define MAX310X_MODE1_TXDIS_BIT (1 << 1) /* TX disable */
115#define MAX310X_MODE1_TXHIZ_BIT (1 << 2) /* TX pin three-state */
116#define MAX310X_MODE1_RTSHIZ_BIT (1 << 3) /* RTS pin three-state */
117#define MAX310X_MODE1_TRNSCVCTRL_BIT (1 << 4) /* Transceiver ctrl enable */
118#define MAX310X_MODE1_FORCESLEEP_BIT (1 << 5) /* Force sleep mode */
119#define MAX310X_MODE1_AUTOSLEEP_BIT (1 << 6) /* Auto sleep enable */
120#define MAX310X_MODE1_IRQSEL_BIT (1 << 7) /* IRQ pin enable */
121
122/* MODE2 register bits */
123#define MAX310X_MODE2_RST_BIT (1 << 0) /* Chip reset */
124#define MAX310X_MODE2_FIFORST_BIT (1 << 1) /* FIFO reset */
125#define MAX310X_MODE2_RXTRIGINV_BIT (1 << 2) /* RX FIFO INT invert */
126#define MAX310X_MODE2_RXEMPTINV_BIT (1 << 3) /* RX FIFO empty INT invert */
127#define MAX310X_MODE2_SPCHR_BIT (1 << 4) /* Special chr detect enable */
128#define MAX310X_MODE2_LOOPBACK_BIT (1 << 5) /* Internal loopback enable */
129#define MAX310X_MODE2_MULTIDROP_BIT (1 << 6) /* 9-bit multidrop enable */
130#define MAX310X_MODE2_ECHOSUPR_BIT (1 << 7) /* ECHO suppression enable */
131
132/* LCR register bits */
133#define MAX310X_LCR_LENGTH0_BIT (1 << 0) /* Word length bit 0 */
134#define MAX310X_LCR_LENGTH1_BIT (1 << 1) /* Word length bit 1
135 *
136 * Word length bits table:
137 * 00 -> 5 bit words
138 * 01 -> 6 bit words
139 * 10 -> 7 bit words
140 * 11 -> 8 bit words
141 */
142#define MAX310X_LCR_STOPLEN_BIT (1 << 2) /* STOP length bit
143 *
144 * STOP length bit table:
145 * 0 -> 1 stop bit
146 * 1 -> 1-1.5 stop bits if
147 * word length is 5,
148 * 2 stop bits otherwise
149 */
150#define MAX310X_LCR_PARITY_BIT (1 << 3) /* Parity bit enable */
151#define MAX310X_LCR_EVENPARITY_BIT (1 << 4) /* Even parity bit enable */
152#define MAX310X_LCR_FORCEPARITY_BIT (1 << 5) /* 9-bit multidrop parity */
153#define MAX310X_LCR_TXBREAK_BIT (1 << 6) /* TX break enable */
154#define MAX310X_LCR_RTS_BIT (1 << 7) /* RTS pin control */
155#define MAX310X_LCR_WORD_LEN_5 (0x00)
156#define MAX310X_LCR_WORD_LEN_6 (0x01)
157#define MAX310X_LCR_WORD_LEN_7 (0x02)
158#define MAX310X_LCR_WORD_LEN_8 (0x03)
159
160/* IRDA register bits */
161#define MAX310X_IRDA_IRDAEN_BIT (1 << 0) /* IRDA mode enable */
162#define MAX310X_IRDA_SIR_BIT (1 << 1) /* SIR mode enable */
Alexander Shiyanf6544412012-08-06 19:42:32 +0400163
164/* Flow control trigger level register masks */
165#define MAX310X_FLOWLVL_HALT_MASK (0x000f) /* Flow control halt level */
166#define MAX310X_FLOWLVL_RES_MASK (0x00f0) /* Flow control resume level */
167#define MAX310X_FLOWLVL_HALT(words) ((words / 8) & 0x0f)
168#define MAX310X_FLOWLVL_RES(words) (((words / 8) & 0x0f) << 4)
169
170/* FIFO interrupt trigger level register masks */
171#define MAX310X_FIFOTRIGLVL_TX_MASK (0x0f) /* TX FIFO trigger level */
172#define MAX310X_FIFOTRIGLVL_RX_MASK (0xf0) /* RX FIFO trigger level */
173#define MAX310X_FIFOTRIGLVL_TX(words) ((words / 8) & 0x0f)
174#define MAX310X_FIFOTRIGLVL_RX(words) (((words / 8) & 0x0f) << 4)
175
176/* Flow control register bits */
177#define MAX310X_FLOWCTRL_AUTORTS_BIT (1 << 0) /* Auto RTS flow ctrl enable */
178#define MAX310X_FLOWCTRL_AUTOCTS_BIT (1 << 1) /* Auto CTS flow ctrl enable */
179#define MAX310X_FLOWCTRL_GPIADDR_BIT (1 << 2) /* Enables that GPIO inputs
180 * are used in conjunction with
181 * XOFF2 for definition of
182 * special character */
183#define MAX310X_FLOWCTRL_SWFLOWEN_BIT (1 << 3) /* Auto SW flow ctrl enable */
184#define MAX310X_FLOWCTRL_SWFLOW0_BIT (1 << 4) /* SWFLOW bit 0 */
185#define MAX310X_FLOWCTRL_SWFLOW1_BIT (1 << 5) /* SWFLOW bit 1
186 *
187 * SWFLOW bits 1 & 0 table:
188 * 00 -> no transmitter flow
189 * control
190 * 01 -> receiver compares
191 * XON2 and XOFF2
192 * and controls
193 * transmitter
194 * 10 -> receiver compares
195 * XON1 and XOFF1
196 * and controls
197 * transmitter
198 * 11 -> receiver compares
199 * XON1, XON2, XOFF1 and
200 * XOFF2 and controls
201 * transmitter
202 */
203#define MAX310X_FLOWCTRL_SWFLOW2_BIT (1 << 6) /* SWFLOW bit 2 */
204#define MAX310X_FLOWCTRL_SWFLOW3_BIT (1 << 7) /* SWFLOW bit 3
205 *
206 * SWFLOW bits 3 & 2 table:
207 * 00 -> no received flow
208 * control
209 * 01 -> transmitter generates
210 * XON2 and XOFF2
211 * 10 -> transmitter generates
212 * XON1 and XOFF1
213 * 11 -> transmitter generates
214 * XON1, XON2, XOFF1 and
215 * XOFF2
216 */
217
Alexander Shiyanf6544412012-08-06 19:42:32 +0400218/* PLL configuration register masks */
219#define MAX310X_PLLCFG_PREDIV_MASK (0x3f) /* PLL predivision value */
220#define MAX310X_PLLCFG_PLLFACTOR_MASK (0xc0) /* PLL multiplication factor */
221
222/* Baud rate generator configuration register bits */
223#define MAX310X_BRGCFG_2XMODE_BIT (1 << 4) /* Double baud rate */
224#define MAX310X_BRGCFG_4XMODE_BIT (1 << 5) /* Quadruple baud rate */
225
226/* Clock source register bits */
227#define MAX310X_CLKSRC_CRYST_BIT (1 << 1) /* Crystal osc enable */
228#define MAX310X_CLKSRC_PLL_BIT (1 << 2) /* PLL enable */
229#define MAX310X_CLKSRC_PLLBYP_BIT (1 << 3) /* PLL bypass */
230#define MAX310X_CLKSRC_EXTCLK_BIT (1 << 4) /* External clock enable */
231#define MAX310X_CLKSRC_CLK2RTS_BIT (1 << 7) /* Baud clk to RTS pin */
232
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400233/* Global commands */
234#define MAX310X_EXTREG_ENBL (0xce)
235#define MAX310X_EXTREG_DSBL (0xcd)
236
Alexander Shiyanf6544412012-08-06 19:42:32 +0400237/* Misc definitions */
238#define MAX310X_FIFO_SIZE (128)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400239#define MAX310x_REV_MASK (0xfc)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400240
241/* MAX3107 specific */
242#define MAX3107_REV_ID (0xa0)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400243
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400244/* MAX3109 specific */
245#define MAX3109_REV_ID (0xc0)
246
Alexander Shiyan003236d2013-06-29 10:44:19 +0400247/* MAX14830 specific */
248#define MAX14830_BRGCFG_CLKDIS_BIT (1 << 6) /* Clock Disable */
249#define MAX14830_REV_ID (0xb0)
250
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400251struct max310x_devtype {
252 char name[9];
253 int nr;
254 int (*detect)(struct device *);
255 void (*power)(struct uart_port *, int);
256};
Alexander Shiyanf6544412012-08-06 19:42:32 +0400257
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400258struct max310x_one {
259 struct uart_port port;
260 struct work_struct tx_work;
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400261 struct work_struct md_work;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400262};
263
264struct max310x_port {
265 struct uart_driver uart;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400266 struct max310x_devtype *devtype;
267 struct regmap *regmap;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400268 struct mutex mutex;
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400269 struct clk *clk;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400270#ifdef CONFIG_GPIOLIB
271 struct gpio_chip gpio;
272#endif
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400273 struct max310x_one p[0];
Alexander Shiyanf6544412012-08-06 19:42:32 +0400274};
275
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400276static u8 max310x_port_read(struct uart_port *port, u8 reg)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400277{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400278 struct max310x_port *s = dev_get_drvdata(port->dev);
279 unsigned int val = 0;
280
281 regmap_read(s->regmap, port->iobase + reg, &val);
282
283 return val;
284}
285
286static void max310x_port_write(struct uart_port *port, u8 reg, u8 val)
287{
288 struct max310x_port *s = dev_get_drvdata(port->dev);
289
290 regmap_write(s->regmap, port->iobase + reg, val);
291}
292
293static void max310x_port_update(struct uart_port *port, u8 reg, u8 mask, u8 val)
294{
295 struct max310x_port *s = dev_get_drvdata(port->dev);
296
297 regmap_update_bits(s->regmap, port->iobase + reg, mask, val);
298}
299
300static int max3107_detect(struct device *dev)
301{
302 struct max310x_port *s = dev_get_drvdata(dev);
303 unsigned int val = 0;
304 int ret;
305
306 ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val);
307 if (ret)
308 return ret;
309
310 if (((val & MAX310x_REV_MASK) != MAX3107_REV_ID)) {
311 dev_err(dev,
312 "%s ID 0x%02x does not match\n", s->devtype->name, val);
313 return -ENODEV;
314 }
315
316 return 0;
317}
318
319static int max3108_detect(struct device *dev)
320{
321 struct max310x_port *s = dev_get_drvdata(dev);
322 unsigned int val = 0;
323 int ret;
324
325 /* MAX3108 have not REV ID register, we just check default value
326 * from clocksource register to make sure everything works.
327 */
328 ret = regmap_read(s->regmap, MAX310X_CLKSRC_REG, &val);
329 if (ret)
330 return ret;
331
332 if (val != (MAX310X_CLKSRC_EXTCLK_BIT | MAX310X_CLKSRC_PLLBYP_BIT)) {
333 dev_err(dev, "%s not present\n", s->devtype->name);
334 return -ENODEV;
335 }
336
337 return 0;
338}
339
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400340static int max3109_detect(struct device *dev)
341{
342 struct max310x_port *s = dev_get_drvdata(dev);
343 unsigned int val = 0;
344 int ret;
345
346 ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val);
347 if (ret)
348 return ret;
349
350 if (((val & MAX310x_REV_MASK) != MAX3109_REV_ID)) {
351 dev_err(dev,
352 "%s ID 0x%02x does not match\n", s->devtype->name, val);
353 return -ENODEV;
354 }
355
356 return 0;
357}
358
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400359static void max310x_power(struct uart_port *port, int on)
360{
361 max310x_port_update(port, MAX310X_MODE1_REG,
362 MAX310X_MODE1_FORCESLEEP_BIT,
363 on ? 0 : MAX310X_MODE1_FORCESLEEP_BIT);
364 if (on)
365 msleep(50);
366}
367
Alexander Shiyan003236d2013-06-29 10:44:19 +0400368static int max14830_detect(struct device *dev)
369{
370 struct max310x_port *s = dev_get_drvdata(dev);
371 unsigned int val = 0;
372 int ret;
373
374 ret = regmap_write(s->regmap, MAX310X_GLOBALCMD_REG,
375 MAX310X_EXTREG_ENBL);
376 if (ret)
377 return ret;
378
379 regmap_read(s->regmap, MAX310X_REVID_EXTREG, &val);
380 regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, MAX310X_EXTREG_DSBL);
381 if (((val & MAX310x_REV_MASK) != MAX14830_REV_ID)) {
382 dev_err(dev,
383 "%s ID 0x%02x does not match\n", s->devtype->name, val);
384 return -ENODEV;
385 }
386
387 return 0;
388}
389
390static void max14830_power(struct uart_port *port, int on)
391{
392 max310x_port_update(port, MAX310X_BRGCFG_REG,
393 MAX14830_BRGCFG_CLKDIS_BIT,
394 on ? 0 : MAX14830_BRGCFG_CLKDIS_BIT);
395 if (on)
396 msleep(50);
397}
398
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400399static const struct max310x_devtype max3107_devtype = {
400 .name = "MAX3107",
401 .nr = 1,
402 .detect = max3107_detect,
403 .power = max310x_power,
404};
405
406static const struct max310x_devtype max3108_devtype = {
407 .name = "MAX3108",
408 .nr = 1,
409 .detect = max3108_detect,
410 .power = max310x_power,
411};
412
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400413static const struct max310x_devtype max3109_devtype = {
414 .name = "MAX3109",
415 .nr = 2,
416 .detect = max3109_detect,
417 .power = max310x_power,
418};
419
Alexander Shiyan003236d2013-06-29 10:44:19 +0400420static const struct max310x_devtype max14830_devtype = {
421 .name = "MAX14830",
422 .nr = 4,
423 .detect = max14830_detect,
424 .power = max14830_power,
425};
426
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400427static bool max310x_reg_writeable(struct device *dev, unsigned int reg)
428{
429 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400430 case MAX310X_IRQSTS_REG:
431 case MAX310X_LSR_IRQSTS_REG:
432 case MAX310X_SPCHR_IRQSTS_REG:
433 case MAX310X_STS_IRQSTS_REG:
434 case MAX310X_TXFIFOLVL_REG:
435 case MAX310X_RXFIFOLVL_REG:
Alexander Shiyanf6544412012-08-06 19:42:32 +0400436 return false;
437 default:
438 break;
439 }
440
441 return true;
442}
443
444static bool max310x_reg_volatile(struct device *dev, unsigned int reg)
445{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400446 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400447 case MAX310X_RHR_REG:
448 case MAX310X_IRQSTS_REG:
449 case MAX310X_LSR_IRQSTS_REG:
450 case MAX310X_SPCHR_IRQSTS_REG:
451 case MAX310X_STS_IRQSTS_REG:
452 case MAX310X_TXFIFOLVL_REG:
453 case MAX310X_RXFIFOLVL_REG:
454 case MAX310X_GPIODATA_REG:
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400455 case MAX310X_BRGDIVLSB_REG:
456 case MAX310X_REG_05:
457 case MAX310X_REG_1F:
Alexander Shiyanf6544412012-08-06 19:42:32 +0400458 return true;
459 default:
460 break;
461 }
462
463 return false;
464}
465
466static bool max310x_reg_precious(struct device *dev, unsigned int reg)
467{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400468 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400469 case MAX310X_RHR_REG:
470 case MAX310X_IRQSTS_REG:
471 case MAX310X_SPCHR_IRQSTS_REG:
472 case MAX310X_STS_IRQSTS_REG:
473 return true;
474 default:
475 break;
476 }
477
478 return false;
479}
480
Alexander Shiyane97e1552014-02-07 18:16:04 +0400481static int max310x_set_baud(struct uart_port *port, int baud)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400482{
Alexander Shiyane97e1552014-02-07 18:16:04 +0400483 unsigned int mode = 0, clk = port->uartclk, div = clk / baud;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400484
Alexander Shiyane97e1552014-02-07 18:16:04 +0400485 /* Check for minimal value for divider */
486 if (div < 16)
487 div = 16;
488
489 if (clk % baud && (div / 16) < 0x8000) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400490 /* Mode x2 */
491 mode = MAX310X_BRGCFG_2XMODE_BIT;
Alexander Shiyane97e1552014-02-07 18:16:04 +0400492 clk = port->uartclk * 2;
493 div = clk / baud;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400494
Alexander Shiyane97e1552014-02-07 18:16:04 +0400495 if (clk % baud && (div / 16) < 0x8000) {
496 /* Mode x4 */
497 mode = MAX310X_BRGCFG_4XMODE_BIT;
498 clk = port->uartclk * 4;
499 div = clk / baud;
500 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400501 }
502
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400503 max310x_port_write(port, MAX310X_BRGDIVMSB_REG, (div / 16) >> 8);
504 max310x_port_write(port, MAX310X_BRGDIVLSB_REG, div / 16);
505 max310x_port_write(port, MAX310X_BRGCFG_REG, (div % 16) | mode);
Alexander Shiyane97e1552014-02-07 18:16:04 +0400506
507 return DIV_ROUND_CLOSEST(clk, div);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400508}
509
Bill Pemberton9671f092012-11-19 13:21:50 -0500510static int max310x_update_best_err(unsigned long f, long *besterr)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400511{
512 /* Use baudrate 115200 for calculate error */
513 long err = f % (115200 * 16);
514
515 if ((*besterr < 0) || (*besterr > err)) {
516 *besterr = err;
517 return 0;
518 }
519
520 return 1;
521}
522
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400523static int max310x_set_ref_clk(struct max310x_port *s, unsigned long freq,
524 bool xtal)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400525{
526 unsigned int div, clksrc, pllcfg = 0;
527 long besterr = -1;
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400528 unsigned long fdiv, fmul, bestfreq = freq;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400529
530 /* First, update error without PLL */
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400531 max310x_update_best_err(freq, &besterr);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400532
533 /* Try all possible PLL dividers */
534 for (div = 1; (div <= 63) && besterr; div++) {
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400535 fdiv = DIV_ROUND_CLOSEST(freq, div);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400536
537 /* Try multiplier 6 */
538 fmul = fdiv * 6;
539 if ((fdiv >= 500000) && (fdiv <= 800000))
540 if (!max310x_update_best_err(fmul, &besterr)) {
541 pllcfg = (0 << 6) | div;
542 bestfreq = fmul;
543 }
544 /* Try multiplier 48 */
545 fmul = fdiv * 48;
546 if ((fdiv >= 850000) && (fdiv <= 1200000))
547 if (!max310x_update_best_err(fmul, &besterr)) {
548 pllcfg = (1 << 6) | div;
549 bestfreq = fmul;
550 }
551 /* Try multiplier 96 */
552 fmul = fdiv * 96;
553 if ((fdiv >= 425000) && (fdiv <= 1000000))
554 if (!max310x_update_best_err(fmul, &besterr)) {
555 pllcfg = (2 << 6) | div;
556 bestfreq = fmul;
557 }
558 /* Try multiplier 144 */
559 fmul = fdiv * 144;
560 if ((fdiv >= 390000) && (fdiv <= 667000))
561 if (!max310x_update_best_err(fmul, &besterr)) {
562 pllcfg = (3 << 6) | div;
563 bestfreq = fmul;
564 }
565 }
566
567 /* Configure clock source */
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400568 clksrc = xtal ? MAX310X_CLKSRC_CRYST_BIT : MAX310X_CLKSRC_EXTCLK_BIT;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400569
570 /* Configure PLL */
571 if (pllcfg) {
572 clksrc |= MAX310X_CLKSRC_PLL_BIT;
573 regmap_write(s->regmap, MAX310X_PLLCFG_REG, pllcfg);
574 } else
575 clksrc |= MAX310X_CLKSRC_PLLBYP_BIT;
576
577 regmap_write(s->regmap, MAX310X_CLKSRC_REG, clksrc);
578
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400579 /* Wait for crystal */
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400580 if (pllcfg && xtal)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400581 msleep(10);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400582
583 return (int)bestfreq;
584}
585
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400586static void max310x_handle_rx(struct uart_port *port, unsigned int rxlen)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400587{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400588 unsigned int sts, ch, flag;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400589
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400590 if (unlikely(rxlen >= port->fifosize)) {
591 dev_warn_ratelimited(port->dev,
592 "Port %i: Possible RX FIFO overrun\n",
593 port->line);
594 port->icount.buf_overrun++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400595 /* Ensure sanity of RX level */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400596 rxlen = port->fifosize;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400597 }
598
Alexander Shiyanf6544412012-08-06 19:42:32 +0400599 while (rxlen--) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400600 ch = max310x_port_read(port, MAX310X_RHR_REG);
601 sts = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400602
603 sts &= MAX310X_LSR_RXPAR_BIT | MAX310X_LSR_FRERR_BIT |
604 MAX310X_LSR_RXOVR_BIT | MAX310X_LSR_RXBRK_BIT;
605
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400606 port->icount.rx++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400607 flag = TTY_NORMAL;
608
609 if (unlikely(sts)) {
610 if (sts & MAX310X_LSR_RXBRK_BIT) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400611 port->icount.brk++;
612 if (uart_handle_break(port))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400613 continue;
614 } else if (sts & MAX310X_LSR_RXPAR_BIT)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400615 port->icount.parity++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400616 else if (sts & MAX310X_LSR_FRERR_BIT)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400617 port->icount.frame++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400618 else if (sts & MAX310X_LSR_RXOVR_BIT)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400619 port->icount.overrun++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400620
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400621 sts &= port->read_status_mask;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400622 if (sts & MAX310X_LSR_RXBRK_BIT)
623 flag = TTY_BREAK;
624 else if (sts & MAX310X_LSR_RXPAR_BIT)
625 flag = TTY_PARITY;
626 else if (sts & MAX310X_LSR_FRERR_BIT)
627 flag = TTY_FRAME;
628 else if (sts & MAX310X_LSR_RXOVR_BIT)
629 flag = TTY_OVERRUN;
630 }
631
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400632 if (uart_handle_sysrq_char(port, ch))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400633 continue;
634
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400635 if (sts & port->ignore_status_mask)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400636 continue;
637
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400638 uart_insert_char(port, sts, MAX310X_LSR_RXOVR_BIT, ch, flag);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400639 }
640
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400641 tty_flip_buffer_push(&port->state->port);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400642}
643
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400644static void max310x_handle_tx(struct uart_port *port)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400645{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400646 struct circ_buf *xmit = &port->state->xmit;
647 unsigned int txlen, to_send;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400648
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400649 if (unlikely(port->x_char)) {
650 max310x_port_write(port, MAX310X_THR_REG, port->x_char);
651 port->icount.tx++;
652 port->x_char = 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400653 return;
654 }
655
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400656 if (uart_circ_empty(xmit) || uart_tx_stopped(port))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400657 return;
658
659 /* Get length of data pending in circular buffer */
660 to_send = uart_circ_chars_pending(xmit);
661 if (likely(to_send)) {
662 /* Limit to size of TX FIFO */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400663 txlen = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
664 txlen = port->fifosize - txlen;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400665 to_send = (to_send > txlen) ? txlen : to_send;
666
Alexander Shiyanf6544412012-08-06 19:42:32 +0400667 /* Add data to send */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400668 port->icount.tx += to_send;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400669 while (to_send--) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400670 max310x_port_write(port, MAX310X_THR_REG,
671 xmit->buf[xmit->tail]);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400672 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Joe Perchesfc8114722013-10-08 16:14:21 -0700673 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400674 }
675
676 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400677 uart_write_wakeup(port);
678}
679
680static void max310x_port_irq(struct max310x_port *s, int portno)
681{
682 struct uart_port *port = &s->p[portno].port;
683
684 do {
685 unsigned int ists, lsr, rxlen;
686
687 /* Read IRQ status & RX FIFO level */
688 ists = max310x_port_read(port, MAX310X_IRQSTS_REG);
689 rxlen = max310x_port_read(port, MAX310X_RXFIFOLVL_REG);
690 if (!ists && !rxlen)
691 break;
692
693 if (ists & MAX310X_IRQ_CTS_BIT) {
694 lsr = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
695 uart_handle_cts_change(port,
696 !!(lsr & MAX310X_LSR_CTS_BIT));
697 }
698 if (rxlen)
699 max310x_handle_rx(port, rxlen);
700 if (ists & MAX310X_IRQ_TXEMPTY_BIT) {
701 mutex_lock(&s->mutex);
702 max310x_handle_tx(port);
703 mutex_unlock(&s->mutex);
704 }
705 } while (1);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400706}
707
708static irqreturn_t max310x_ist(int irq, void *dev_id)
709{
710 struct max310x_port *s = (struct max310x_port *)dev_id;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400711
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400712 if (s->uart.nr > 1) {
713 do {
714 unsigned int val = ~0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400715
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400716 WARN_ON_ONCE(regmap_read(s->regmap,
717 MAX310X_GLOBALIRQ_REG, &val));
718 val = ((1 << s->uart.nr) - 1) & ~val;
719 if (!val)
720 break;
721 max310x_port_irq(s, fls(val) - 1);
722 } while (1);
723 } else
724 max310x_port_irq(s, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400725
726 return IRQ_HANDLED;
727}
728
729static void max310x_wq_proc(struct work_struct *ws)
730{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400731 struct max310x_one *one = container_of(ws, struct max310x_one, tx_work);
732 struct max310x_port *s = dev_get_drvdata(one->port.dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400733
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400734 mutex_lock(&s->mutex);
735 max310x_handle_tx(&one->port);
736 mutex_unlock(&s->mutex);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400737}
738
739static void max310x_start_tx(struct uart_port *port)
740{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400741 struct max310x_one *one = container_of(port, struct max310x_one, port);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400742
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400743 if (!work_pending(&one->tx_work))
744 schedule_work(&one->tx_work);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400745}
746
747static unsigned int max310x_tx_empty(struct uart_port *port)
748{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400749 unsigned int lvl, sts;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400750
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400751 lvl = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
752 sts = max310x_port_read(port, MAX310X_IRQSTS_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400753
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400754 return ((sts & MAX310X_IRQ_TXEMPTY_BIT) && !lvl) ? TIOCSER_TEMT : 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400755}
756
757static unsigned int max310x_get_mctrl(struct uart_port *port)
758{
759 /* DCD and DSR are not wired and CTS/RTS is handled automatically
760 * so just indicate DSR and CAR asserted
761 */
762 return TIOCM_DSR | TIOCM_CAR;
763}
764
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400765static void max310x_md_proc(struct work_struct *ws)
766{
767 struct max310x_one *one = container_of(ws, struct max310x_one, md_work);
768
769 max310x_port_update(&one->port, MAX310X_MODE2_REG,
770 MAX310X_MODE2_LOOPBACK_BIT,
771 (one->port.mctrl & TIOCM_LOOP) ?
772 MAX310X_MODE2_LOOPBACK_BIT : 0);
773}
774
Alexander Shiyanf6544412012-08-06 19:42:32 +0400775static void max310x_set_mctrl(struct uart_port *port, unsigned int mctrl)
776{
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400777 struct max310x_one *one = container_of(port, struct max310x_one, port);
778
779 schedule_work(&one->md_work);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400780}
781
782static void max310x_break_ctl(struct uart_port *port, int break_state)
783{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400784 max310x_port_update(port, MAX310X_LCR_REG,
785 MAX310X_LCR_TXBREAK_BIT,
786 break_state ? MAX310X_LCR_TXBREAK_BIT : 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400787}
788
789static void max310x_set_termios(struct uart_port *port,
790 struct ktermios *termios,
791 struct ktermios *old)
792{
Alexander Shiyanf6544412012-08-06 19:42:32 +0400793 unsigned int lcr, flow = 0;
794 int baud;
795
Alexander Shiyanf6544412012-08-06 19:42:32 +0400796 /* Mask termios capabilities we don't support */
797 termios->c_cflag &= ~CMSPAR;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400798
799 /* Word size */
800 switch (termios->c_cflag & CSIZE) {
801 case CS5:
802 lcr = MAX310X_LCR_WORD_LEN_5;
803 break;
804 case CS6:
805 lcr = MAX310X_LCR_WORD_LEN_6;
806 break;
807 case CS7:
808 lcr = MAX310X_LCR_WORD_LEN_7;
809 break;
810 case CS8:
811 default:
812 lcr = MAX310X_LCR_WORD_LEN_8;
813 break;
814 }
815
816 /* Parity */
817 if (termios->c_cflag & PARENB) {
818 lcr |= MAX310X_LCR_PARITY_BIT;
819 if (!(termios->c_cflag & PARODD))
820 lcr |= MAX310X_LCR_EVENPARITY_BIT;
821 }
822
823 /* Stop bits */
824 if (termios->c_cflag & CSTOPB)
825 lcr |= MAX310X_LCR_STOPLEN_BIT; /* 2 stops */
826
827 /* Update LCR register */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400828 max310x_port_write(port, MAX310X_LCR_REG, lcr);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400829
830 /* Set read status mask */
831 port->read_status_mask = MAX310X_LSR_RXOVR_BIT;
832 if (termios->c_iflag & INPCK)
833 port->read_status_mask |= MAX310X_LSR_RXPAR_BIT |
834 MAX310X_LSR_FRERR_BIT;
835 if (termios->c_iflag & (BRKINT | PARMRK))
836 port->read_status_mask |= MAX310X_LSR_RXBRK_BIT;
837
838 /* Set status ignore mask */
839 port->ignore_status_mask = 0;
840 if (termios->c_iflag & IGNBRK)
841 port->ignore_status_mask |= MAX310X_LSR_RXBRK_BIT;
842 if (!(termios->c_cflag & CREAD))
843 port->ignore_status_mask |= MAX310X_LSR_RXPAR_BIT |
844 MAX310X_LSR_RXOVR_BIT |
845 MAX310X_LSR_FRERR_BIT |
846 MAX310X_LSR_RXBRK_BIT;
847
848 /* Configure flow control */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400849 max310x_port_write(port, MAX310X_XON1_REG, termios->c_cc[VSTART]);
850 max310x_port_write(port, MAX310X_XOFF1_REG, termios->c_cc[VSTOP]);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400851 if (termios->c_cflag & CRTSCTS)
852 flow |= MAX310X_FLOWCTRL_AUTOCTS_BIT |
853 MAX310X_FLOWCTRL_AUTORTS_BIT;
854 if (termios->c_iflag & IXON)
855 flow |= MAX310X_FLOWCTRL_SWFLOW3_BIT |
856 MAX310X_FLOWCTRL_SWFLOWEN_BIT;
857 if (termios->c_iflag & IXOFF)
858 flow |= MAX310X_FLOWCTRL_SWFLOW1_BIT |
859 MAX310X_FLOWCTRL_SWFLOWEN_BIT;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400860 max310x_port_write(port, MAX310X_FLOWCTRL_REG, flow);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400861
862 /* Get baud rate generator configuration */
863 baud = uart_get_baud_rate(port, termios, old,
864 port->uartclk / 16 / 0xffff,
865 port->uartclk / 4);
866
867 /* Setup baudrate generator */
Alexander Shiyane97e1552014-02-07 18:16:04 +0400868 baud = max310x_set_baud(port, baud);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400869
870 /* Update timeout according to new baud rate */
871 uart_update_timeout(port, termios->c_cflag, baud);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400872}
873
Alexander Shiyan55367c62014-02-10 22:18:34 +0400874static int max310x_ioctl(struct uart_port *port, unsigned int cmd,
875 unsigned long arg)
876{
877 struct serial_rs485 rs485;
878 unsigned int val;
879
880 switch (cmd) {
881 case TIOCSRS485:
882 if (copy_from_user(&rs485, (struct serial_rs485 *)arg,
883 sizeof(rs485)))
884 return -EFAULT;
885 if (rs485.delay_rts_before_send > 0x0f ||
886 rs485.delay_rts_after_send > 0x0f)
887 return -ERANGE;
888 val = (rs485.delay_rts_before_send << 4) |
889 rs485.delay_rts_after_send;
890 max310x_port_write(port, MAX310X_HDPIXDELAY_REG, val);
891 if (rs485.flags & SER_RS485_ENABLED) {
892 max310x_port_update(port, MAX310X_MODE1_REG,
893 MAX310X_MODE1_TRNSCVCTRL_BIT,
894 MAX310X_MODE1_TRNSCVCTRL_BIT);
895 max310x_port_update(port, MAX310X_MODE2_REG,
896 MAX310X_MODE2_ECHOSUPR_BIT,
897 MAX310X_MODE2_ECHOSUPR_BIT);
898 } else {
899 max310x_port_update(port, MAX310X_MODE1_REG,
900 MAX310X_MODE1_TRNSCVCTRL_BIT, 0);
901 max310x_port_update(port, MAX310X_MODE2_REG,
902 MAX310X_MODE2_ECHOSUPR_BIT, 0);
903 }
904 break;
905 case TIOCGRS485:
906 memset(&rs485, 0, sizeof(rs485));
907 val = max310x_port_read(port, MAX310X_MODE1_REG);
908 rs485.flags = (val & MAX310X_MODE1_TRNSCVCTRL_BIT) ?
909 SER_RS485_ENABLED : 0;
910 rs485.flags |= SER_RS485_RTS_ON_SEND;
911 val = max310x_port_read(port, MAX310X_HDPIXDELAY_REG);
912 rs485.delay_rts_before_send = val >> 4;
913 rs485.delay_rts_after_send = val & 0x0f;
914 if (copy_to_user((struct serial_rs485 *)arg, &rs485,
915 sizeof(rs485)))
916 return -EFAULT;
917 break;
918 default:
919 return -ENOIOCTLCMD;
920 }
921
922 return 0;
923}
924
Alexander Shiyanf6544412012-08-06 19:42:32 +0400925static int max310x_startup(struct uart_port *port)
926{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400927 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyan55367c62014-02-10 22:18:34 +0400928 unsigned int val;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400929
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400930 s->devtype->power(port, 1);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400931
Alexander Shiyanf6544412012-08-06 19:42:32 +0400932 /* Configure MODE1 register */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400933 max310x_port_update(port, MAX310X_MODE1_REG,
Alexander Shiyan55367c62014-02-10 22:18:34 +0400934 MAX310X_MODE1_TRNSCVCTRL_BIT, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400935
Alexander Shiyan55367c62014-02-10 22:18:34 +0400936 /* Configure MODE2 register & Reset FIFOs*/
937 val = MAX310X_MODE2_RXEMPTINV_BIT | MAX310X_MODE2_FIFORST_BIT;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400938 max310x_port_write(port, MAX310X_MODE2_REG, val);
939 max310x_port_update(port, MAX310X_MODE2_REG,
940 MAX310X_MODE2_FIFORST_BIT, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400941
942 /* Configure flow control levels */
943 /* Flow control halt level 96, resume level 48 */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400944 max310x_port_write(port, MAX310X_FLOWLVL_REG,
945 MAX310X_FLOWLVL_RES(48) | MAX310X_FLOWLVL_HALT(96));
Alexander Shiyanf6544412012-08-06 19:42:32 +0400946
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400947 /* Clear IRQ status register */
948 max310x_port_read(port, MAX310X_IRQSTS_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400949
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400950 /* Enable RX, TX, CTS change interrupts */
951 val = MAX310X_IRQ_RXEMPTY_BIT | MAX310X_IRQ_TXEMPTY_BIT;
952 max310x_port_write(port, MAX310X_IRQEN_REG, val | MAX310X_IRQ_CTS_BIT);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400953
954 return 0;
955}
956
957static void max310x_shutdown(struct uart_port *port)
958{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400959 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400960
961 /* Disable all interrupts */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400962 max310x_port_write(port, MAX310X_IRQEN_REG, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400963
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400964 s->devtype->power(port, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400965}
966
967static const char *max310x_type(struct uart_port *port)
968{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400969 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400970
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400971 return (port->type == PORT_MAX310X) ? s->devtype->name : NULL;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400972}
973
974static int max310x_request_port(struct uart_port *port)
975{
976 /* Do nothing */
977 return 0;
978}
979
Alexander Shiyanf6544412012-08-06 19:42:32 +0400980static void max310x_config_port(struct uart_port *port, int flags)
981{
982 if (flags & UART_CONFIG_TYPE)
983 port->type = PORT_MAX310X;
984}
985
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400986static int max310x_verify_port(struct uart_port *port, struct serial_struct *s)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400987{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400988 if ((s->type != PORT_UNKNOWN) && (s->type != PORT_MAX310X))
989 return -EINVAL;
990 if (s->irq != port->irq)
991 return -EINVAL;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400992
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400993 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400994}
995
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400996static void max310x_null_void(struct uart_port *port)
997{
998 /* Do nothing */
999}
1000
1001static const struct uart_ops max310x_ops = {
Alexander Shiyanf6544412012-08-06 19:42:32 +04001002 .tx_empty = max310x_tx_empty,
1003 .set_mctrl = max310x_set_mctrl,
1004 .get_mctrl = max310x_get_mctrl,
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001005 .stop_tx = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001006 .start_tx = max310x_start_tx,
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001007 .stop_rx = max310x_null_void,
1008 .enable_ms = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001009 .break_ctl = max310x_break_ctl,
1010 .startup = max310x_startup,
1011 .shutdown = max310x_shutdown,
1012 .set_termios = max310x_set_termios,
1013 .type = max310x_type,
1014 .request_port = max310x_request_port,
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001015 .release_port = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001016 .config_port = max310x_config_port,
1017 .verify_port = max310x_verify_port,
Alexander Shiyan55367c62014-02-10 22:18:34 +04001018 .ioctl = max310x_ioctl,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001019};
1020
Alexander Shiyanc2978292013-07-29 19:27:32 +04001021static int __maybe_unused max310x_suspend(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001022{
Alexander Shiyanc2978292013-07-29 19:27:32 +04001023 struct max310x_port *s = dev_get_drvdata(dev);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001024 int i;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001025
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001026 for (i = 0; i < s->uart.nr; i++) {
1027 uart_suspend_port(&s->uart, &s->p[i].port);
1028 s->devtype->power(&s->p[i].port, 0);
1029 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001030
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001031 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001032}
1033
Alexander Shiyanc2978292013-07-29 19:27:32 +04001034static int __maybe_unused max310x_resume(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001035{
Alexander Shiyanc2978292013-07-29 19:27:32 +04001036 struct max310x_port *s = dev_get_drvdata(dev);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001037 int i;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001038
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001039 for (i = 0; i < s->uart.nr; i++) {
1040 s->devtype->power(&s->p[i].port, 1);
1041 uart_resume_port(&s->uart, &s->p[i].port);
1042 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001043
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001044 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001045}
1046
Alexander Shiyan27027a72014-02-10 22:18:30 +04001047static SIMPLE_DEV_PM_OPS(max310x_pm_ops, max310x_suspend, max310x_resume);
1048
Alexander Shiyanf6544412012-08-06 19:42:32 +04001049#ifdef CONFIG_GPIOLIB
1050static int max310x_gpio_get(struct gpio_chip *chip, unsigned offset)
1051{
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001052 unsigned int val;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001053 struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001054 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001055
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001056 val = max310x_port_read(port, MAX310X_GPIODATA_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001057
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001058 return !!((val >> 4) & (1 << (offset % 4)));
Alexander Shiyanf6544412012-08-06 19:42:32 +04001059}
1060
1061static void max310x_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1062{
1063 struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001064 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001065
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001066 max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
1067 value ? 1 << (offset % 4) : 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001068}
1069
1070static int max310x_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
1071{
1072 struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001073 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001074
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001075 max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4), 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001076
1077 return 0;
1078}
1079
1080static int max310x_gpio_direction_output(struct gpio_chip *chip,
1081 unsigned offset, int value)
1082{
1083 struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001084 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001085
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001086 max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
1087 value ? 1 << (offset % 4) : 0);
1088 max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4),
1089 1 << (offset % 4));
Alexander Shiyanf6544412012-08-06 19:42:32 +04001090
1091 return 0;
1092}
1093#endif
1094
Alexander Shiyan27027a72014-02-10 22:18:30 +04001095static int max310x_probe(struct device *dev, struct max310x_devtype *devtype,
1096 struct regmap *regmap, int irq)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001097{
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001098 int i, ret, fmin, fmax, freq, uartclk;
1099 struct clk *clk_osc, *clk_xtal;
1100 struct max310x_port *s;
1101 bool xtal = false;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001102
Alexander Shiyan27027a72014-02-10 22:18:30 +04001103 if (IS_ERR(regmap))
1104 return PTR_ERR(regmap);
1105
Alexander Shiyanf6544412012-08-06 19:42:32 +04001106 /* Alloc port structure */
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001107 s = devm_kzalloc(dev, sizeof(*s) +
1108 sizeof(struct max310x_one) * devtype->nr, GFP_KERNEL);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001109 if (!s) {
1110 dev_err(dev, "Error allocating port structure\n");
1111 return -ENOMEM;
1112 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001113
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001114 clk_osc = devm_clk_get(dev, "osc");
1115 clk_xtal = devm_clk_get(dev, "xtal");
1116 if (!IS_ERR(clk_osc)) {
1117 s->clk = clk_osc;
1118 fmin = 500000;
1119 fmax = 35000000;
1120 } else if (!IS_ERR(clk_xtal)) {
1121 s->clk = clk_xtal;
1122 fmin = 1000000;
1123 fmax = 4000000;
1124 xtal = true;
1125 } else if (PTR_ERR(clk_osc) == -EPROBE_DEFER ||
1126 PTR_ERR(clk_xtal) == -EPROBE_DEFER) {
1127 return -EPROBE_DEFER;
1128 } else {
1129 dev_err(dev, "Cannot get clock\n");
1130 return -EINVAL;
1131 }
1132
1133 ret = clk_prepare_enable(s->clk);
1134 if (ret)
1135 return ret;
1136
1137 freq = clk_get_rate(s->clk);
1138 /* Check frequency limits */
1139 if (freq < fmin || freq > fmax) {
1140 ret = -ERANGE;
1141 goto out_clk;
1142 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001143
Alexander Shiyan27027a72014-02-10 22:18:30 +04001144 s->regmap = regmap;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001145 s->devtype = devtype;
1146 dev_set_drvdata(dev, s);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001147
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001148 /* Check device to ensure we are talking to what we expect */
1149 ret = devtype->detect(dev);
1150 if (ret)
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001151 goto out_clk;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001152
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001153 for (i = 0; i < devtype->nr; i++) {
1154 unsigned int offs = i << 5;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001155
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001156 /* Reset port */
1157 regmap_write(s->regmap, MAX310X_MODE2_REG + offs,
1158 MAX310X_MODE2_RST_BIT);
1159 /* Clear port reset */
1160 regmap_write(s->regmap, MAX310X_MODE2_REG + offs, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001161
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001162 /* Wait for port startup */
1163 do {
1164 regmap_read(s->regmap,
1165 MAX310X_BRGDIVLSB_REG + offs, &ret);
1166 } while (ret != 0x01);
1167
1168 regmap_update_bits(s->regmap, MAX310X_MODE1_REG + offs,
1169 MAX310X_MODE1_AUTOSLEEP_BIT,
1170 MAX310X_MODE1_AUTOSLEEP_BIT);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001171 }
1172
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001173 uartclk = max310x_set_ref_clk(s, freq, xtal);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001174 dev_dbg(dev, "Reference clock set to %i Hz\n", uartclk);
1175
Alexander Shiyanf6544412012-08-06 19:42:32 +04001176 /* Register UART driver */
1177 s->uart.owner = THIS_MODULE;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001178 s->uart.dev_name = "ttyMAX";
1179 s->uart.major = MAX310X_MAJOR;
1180 s->uart.minor = MAX310X_MINOR;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001181 s->uart.nr = devtype->nr;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001182 ret = uart_register_driver(&s->uart);
1183 if (ret) {
1184 dev_err(dev, "Registering UART driver failed\n");
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001185 goto out_clk;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001186 }
1187
Alexander Shiyandba29a22014-02-10 22:18:32 +04001188#ifdef CONFIG_GPIOLIB
1189 /* Setup GPIO cotroller */
1190 s->gpio.owner = THIS_MODULE;
1191 s->gpio.dev = dev;
1192 s->gpio.label = dev_name(dev);
1193 s->gpio.direction_input = max310x_gpio_direction_input;
1194 s->gpio.get = max310x_gpio_get;
1195 s->gpio.direction_output= max310x_gpio_direction_output;
1196 s->gpio.set = max310x_gpio_set;
1197 s->gpio.base = -1;
1198 s->gpio.ngpio = devtype->nr * 4;
1199 s->gpio.can_sleep = 1;
1200 ret = gpiochip_add(&s->gpio);
1201 if (ret)
1202 goto out_uart;
1203#endif
1204
Alexander Shiyan0fbae882014-02-10 22:18:33 +04001205 mutex_init(&s->mutex);
1206
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001207 for (i = 0; i < devtype->nr; i++) {
1208 /* Initialize port data */
1209 s->p[i].port.line = i;
1210 s->p[i].port.dev = dev;
1211 s->p[i].port.irq = irq;
1212 s->p[i].port.type = PORT_MAX310X;
1213 s->p[i].port.fifosize = MAX310X_FIFO_SIZE;
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001214 s->p[i].port.flags = UPF_FIXED_TYPE | UPF_LOW_LATENCY;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001215 s->p[i].port.iotype = UPIO_PORT;
1216 s->p[i].port.iobase = i * 0x20;
1217 s->p[i].port.membase = (void __iomem *)~0;
1218 s->p[i].port.uartclk = uartclk;
1219 s->p[i].port.ops = &max310x_ops;
1220 /* Disable all interrupts */
1221 max310x_port_write(&s->p[i].port, MAX310X_IRQEN_REG, 0);
1222 /* Clear IRQ status register */
1223 max310x_port_read(&s->p[i].port, MAX310X_IRQSTS_REG);
1224 /* Enable IRQ pin */
1225 max310x_port_update(&s->p[i].port, MAX310X_MODE1_REG,
1226 MAX310X_MODE1_IRQSEL_BIT,
1227 MAX310X_MODE1_IRQSEL_BIT);
1228 /* Initialize queue for start TX */
1229 INIT_WORK(&s->p[i].tx_work, max310x_wq_proc);
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001230 /* Initialize queue for changing mode */
1231 INIT_WORK(&s->p[i].md_work, max310x_md_proc);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001232 /* Register port */
1233 uart_add_one_port(&s->uart, &s->p[i].port);
1234 /* Go to suspend mode */
1235 devtype->power(&s->p[i].port, 0);
1236 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001237
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001238 /* Setup interrupt */
1239 ret = devm_request_threaded_irq(dev, irq, NULL, max310x_ist,
1240 IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
1241 dev_name(dev), s);
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001242 if (!ret)
1243 return 0;
1244
1245 dev_err(dev, "Unable to reguest IRQ %i\n", irq);
Alexander Shiyandba29a22014-02-10 22:18:32 +04001246
Alexander Shiyan0fbae882014-02-10 22:18:33 +04001247 mutex_destroy(&s->mutex);
1248
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001249#ifdef CONFIG_GPIOLIB
Alexander Shiyandba29a22014-02-10 22:18:32 +04001250 WARN_ON(gpiochip_remove(&s->gpio));
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001251#endif
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001252
Alexander Shiyandba29a22014-02-10 22:18:32 +04001253out_uart:
1254 uart_unregister_driver(&s->uart);
1255
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001256out_clk:
1257 clk_disable_unprepare(s->clk);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001258
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001259 return ret;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001260}
1261
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001262static int max310x_remove(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001263{
Alexander Shiyanf6544412012-08-06 19:42:32 +04001264 struct max310x_port *s = dev_get_drvdata(dev);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001265 int i, ret = 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001266
Alexander Shiyandba29a22014-02-10 22:18:32 +04001267#ifdef CONFIG_GPIOLIB
1268 ret = gpiochip_remove(&s->gpio);
1269 if (ret)
1270 return ret;
1271#endif
1272
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001273 for (i = 0; i < s->uart.nr; i++) {
1274 cancel_work_sync(&s->p[i].tx_work);
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001275 cancel_work_sync(&s->p[i].md_work);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001276 uart_remove_one_port(&s->uart, &s->p[i].port);
1277 s->devtype->power(&s->p[i].port, 0);
1278 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001279
Alexander Shiyan0fbae882014-02-10 22:18:33 +04001280 mutex_destroy(&s->mutex);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001281 uart_unregister_driver(&s->uart);
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001282 clk_disable_unprepare(s->clk);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001283
Emil Goode23e7c6a2012-08-18 18:12:48 +02001284 return ret;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001285}
1286
Alexander Shiyan27027a72014-02-10 22:18:30 +04001287static struct regmap_config regcfg = {
1288 .reg_bits = 8,
1289 .val_bits = 8,
1290 .write_flag_mask = 0x80,
1291 .cache_type = REGCACHE_RBTREE,
1292 .writeable_reg = max310x_reg_writeable,
1293 .volatile_reg = max310x_reg_volatile,
1294 .precious_reg = max310x_reg_precious,
1295};
1296
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001297#ifdef CONFIG_SPI_MASTER
1298static int max310x_spi_probe(struct spi_device *spi)
1299{
1300 struct max310x_devtype *devtype =
1301 (struct max310x_devtype *)spi_get_device_id(spi)->driver_data;
Alexander Shiyan27027a72014-02-10 22:18:30 +04001302 struct regmap *regmap;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001303 int ret;
1304
1305 /* Setup SPI bus */
1306 spi->bits_per_word = 8;
1307 spi->mode = spi->mode ? : SPI_MODE_0;
1308 spi->max_speed_hz = spi->max_speed_hz ? : 26000000;
1309 ret = spi_setup(spi);
Alexander Shiyan27027a72014-02-10 22:18:30 +04001310 if (ret)
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001311 return ret;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001312
Alexander Shiyan27027a72014-02-10 22:18:30 +04001313 regcfg.max_register = devtype->nr * 0x20 - 1;
1314 regmap = devm_regmap_init_spi(spi, &regcfg);
1315
1316 return max310x_probe(&spi->dev, devtype, regmap, spi->irq);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001317}
1318
1319static int max310x_spi_remove(struct spi_device *spi)
1320{
1321 return max310x_remove(&spi->dev);
1322}
1323
Alexander Shiyanf6544412012-08-06 19:42:32 +04001324static const struct spi_device_id max310x_id_table[] = {
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001325 { "max3107", (kernel_ulong_t)&max3107_devtype, },
1326 { "max3108", (kernel_ulong_t)&max3108_devtype, },
Alexander Shiyan21fc5092013-06-29 10:44:18 +04001327 { "max3109", (kernel_ulong_t)&max3109_devtype, },
Alexander Shiyan003236d2013-06-29 10:44:19 +04001328 { "max14830", (kernel_ulong_t)&max14830_devtype, },
Axel Lin1838b8c2012-11-04 23:34:18 +08001329 { }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001330};
1331MODULE_DEVICE_TABLE(spi, max310x_id_table);
1332
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001333static struct spi_driver max310x_uart_driver = {
Alexander Shiyanf6544412012-08-06 19:42:32 +04001334 .driver = {
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001335 .name = MAX310X_NAME,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001336 .owner = THIS_MODULE,
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001337 .pm = &max310x_pm_ops,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001338 },
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001339 .probe = max310x_spi_probe,
1340 .remove = max310x_spi_remove,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001341 .id_table = max310x_id_table,
1342};
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001343module_spi_driver(max310x_uart_driver);
1344#endif
Alexander Shiyanf6544412012-08-06 19:42:32 +04001345
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001346MODULE_LICENSE("GPL");
Alexander Shiyanf6544412012-08-06 19:42:32 +04001347MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
1348MODULE_DESCRIPTION("MAX310X serial driver");