blob: a491338e1bfed7aac5611513000d3c65d4d032c7 [file] [log] [blame]
Andrew Vasquezfa90c542005-10-27 11:10:08 -07001/*
2 * QLogic Fibre Channel HBA Driver
Andrew Vasquez01e58d82008-04-03 13:13:13 -07003 * Copyright (c) 2003-2008 QLogic Corporation
Andrew Vasquezfa90c542005-10-27 11:10:08 -07004 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
Andrew Vasquezabbd8872005-07-06 10:30:05 -070023#include <linux/interrupt.h>
James.Smart@Emulex.Com19a7b4a2005-10-18 12:03:35 -040024#include <linux/workqueue.h>
Andrew Vasquez54333832005-11-09 15:49:04 -080025#include <linux/firmware.h>
Seokmann Ju14e660e2007-09-20 14:07:36 -070026#include <linux/aer.h>
Harihara Kadayam4d4df192008-04-03 13:13:26 -070027#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29#include <scsi/scsi.h>
30#include <scsi/scsi_host.h>
31#include <scsi/scsi_device.h>
32#include <scsi/scsi_cmnd.h>
andrew.vasquez@qlogic.com392e2f62006-01-31 16:05:02 -080033#include <scsi/scsi_transport_fc.h>
Giridhar Malavali9a069e12010-01-12 13:02:47 -080034#include <scsi/scsi_bsg_fc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Giridhar Malavali6e980162010-03-19 17:03:58 -070036#include "qla_bsg.h"
Giridhar Malavalia9083012010-04-12 17:59:55 -070037#include "qla_nx.h"
Harish Zunjarrao6a03b4c2010-05-04 15:01:24 -070038#define QLA2XXX_DRIVER_NAME "qla2xxx"
39#define QLA2XXX_APIDEV "ql2xapidev"
Andrew Vasquezcb630672006-05-17 15:09:45 -070040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/*
42 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
43 * but that's fine as we don't look at the last 24 ones for
44 * ISP2100 HBAs.
45 */
46#define MAILBOX_REGISTER_COUNT_2100 8
47#define MAILBOX_REGISTER_COUNT 32
48
49#define QLA2200A_RISC_ROM_VER 4
50#define FPM_2300 6
51#define FPM_2310 7
52
53#include "qla_settings.h"
54
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -070055/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 * Data bit definitions
57 */
58#define BIT_0 0x1
59#define BIT_1 0x2
60#define BIT_2 0x4
61#define BIT_3 0x8
62#define BIT_4 0x10
63#define BIT_5 0x20
64#define BIT_6 0x40
65#define BIT_7 0x80
66#define BIT_8 0x100
67#define BIT_9 0x200
68#define BIT_10 0x400
69#define BIT_11 0x800
70#define BIT_12 0x1000
71#define BIT_13 0x2000
72#define BIT_14 0x4000
73#define BIT_15 0x8000
74#define BIT_16 0x10000
75#define BIT_17 0x20000
76#define BIT_18 0x40000
77#define BIT_19 0x80000
78#define BIT_20 0x100000
79#define BIT_21 0x200000
80#define BIT_22 0x400000
81#define BIT_23 0x800000
82#define BIT_24 0x1000000
83#define BIT_25 0x2000000
84#define BIT_26 0x4000000
85#define BIT_27 0x8000000
86#define BIT_28 0x10000000
87#define BIT_29 0x20000000
88#define BIT_30 0x40000000
89#define BIT_31 0x80000000
90
91#define LSB(x) ((uint8_t)(x))
92#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
93
94#define LSW(x) ((uint16_t)(x))
95#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
96
97#define LSD(x) ((uint32_t)((uint64_t)(x)))
98#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
99
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700100#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
102/*
103 * I/O register
104*/
105
106#define RD_REG_BYTE(addr) readb(addr)
107#define RD_REG_WORD(addr) readw(addr)
108#define RD_REG_DWORD(addr) readl(addr)
109#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
110#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
111#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
112#define WRT_REG_BYTE(addr, data) writeb(data,addr)
113#define WRT_REG_WORD(addr, data) writew(data,addr)
114#define WRT_REG_DWORD(addr, data) writel(data,addr)
115
116/*
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -0800117 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
118 * 133Mhz slot.
119 */
120#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
121#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
122
123/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 * Fibre Channel device definitions.
125 */
126#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
127#define MAX_FIBRE_DEVICES 512
Andrew Vasquezcc4731f2005-07-06 10:32:37 -0700128#define MAX_FIBRE_LUNS 0xFFFF
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129#define MAX_RSCN_COUNT 32
130#define MAX_HOST_COUNT 16
131
132/*
133 * Host adapter default definitions.
134 */
135#define MAX_BUSES 1 /* We only have one bus today */
136#define MAX_TARGETS_2100 MAX_FIBRE_DEVICES
137#define MAX_TARGETS_2200 MAX_FIBRE_DEVICES
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138#define MIN_LUNS 8
139#define MAX_LUNS MAX_FIBRE_LUNS
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700140#define MAX_CMDS_PER_LUN 255
141
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142/*
143 * Fibre Channel device definitions.
144 */
145#define SNS_LAST_LOOP_ID_2100 0xfe
146#define SNS_LAST_LOOP_ID_2300 0x7ff
147
148#define LAST_LOCAL_LOOP_ID 0x7d
149#define SNS_FL_PORT 0x7e
150#define FABRIC_CONTROLLER 0x7f
151#define SIMPLE_NAME_SERVER 0x80
152#define SNS_FIRST_LOOP_ID 0x81
153#define MANAGEMENT_SERVER 0xfe
154#define BROADCAST 0xff
155
Andrew Vasquez3d716442005-07-06 10:30:26 -0700156/*
157 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
158 * valid range of an N-PORT id is 0 through 0x7ef.
159 */
160#define NPH_LAST_HANDLE 0x7ef
Andrew Vasquezcca53352005-08-26 19:08:30 -0700161#define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700162#define NPH_SNS 0x7fc /* FFFFFC */
163#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
164#define NPH_F_PORT 0x7fe /* FFFFFE */
165#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
166
167#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
168#include "qla_fw.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
170/*
171 * Timeout timer counts in seconds
172 */
8482e1182005-04-17 15:04:54 -0500173#define PORT_RETRY_TIME 1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174#define LOOP_DOWN_TIMEOUT 60
175#define LOOP_DOWN_TIME 255 /* 240 */
176#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
177
178/* Maximum outstanding commands in ISP queues (1-65535) */
179#define MAX_OUTSTANDING_COMMANDS 1024
180
181/* ISP request and response entry counts (37-65535) */
182#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
183#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
Andrew Vasquezd743de62009-03-24 09:08:15 -0700184#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
186#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -0700187#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
Anirban Chakraborty17d98632008-12-18 10:06:15 -0800189struct req_que;
190
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191/*
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700192 * SCSI Request Block
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 */
194typedef struct srb {
bdf79622005-04-17 15:06:53 -0500195 struct fc_port *fcport;
Andrew Vasquezcf53b062009-08-20 11:06:04 -0700196 uint32_t handle;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197
198 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
199
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 uint16_t flags;
201
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 uint32_t request_sense_length;
203 uint8_t *request_sense_ptr;
Andrew Vasquezcf53b062009-08-20 11:06:04 -0700204
205 void *ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206} srb_t;
207
208/*
209 * SRB flag definitions
210 */
Shyam Sundarddb9b122009-03-24 09:08:10 -0700211#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
Giridhar Malavalia9083012010-04-12 17:59:55 -0700212#define SRB_FCP_CMND_DMA_VALID BIT_12 /* FCP command in IOCB */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213
214/*
Andrew Vasquezac280b62009-08-20 11:06:05 -0700215 * SRB extensions.
216 */
Andrew Vasquezac280b62009-08-20 11:06:05 -0700217#define SRB_LOGIN_CMD 1
218#define SRB_LOGOUT_CMD 2
Andrew Vasquez99b0bec2010-05-04 15:01:25 -0700219#define SRB_ELS_CMD_RPT 3
220#define SRB_ELS_CMD_HST 4
221#define SRB_CT_CMD 5
Andrew Vasquez5ff1d582010-05-04 15:01:26 -0700222#define SRB_ADISC_CMD 6
Andrew Vasquez99b0bec2010-05-04 15:01:25 -0700223
224struct srb_ctx {
Andrew Vasquezac280b62009-08-20 11:06:05 -0700225 uint16_t type;
Andrew Vasquez99b0bec2010-05-04 15:01:25 -0700226 char *name;
227
Andrew Vasquezac280b62009-08-20 11:06:05 -0700228 struct timer_list timer;
229
Andrew Vasquez99b0bec2010-05-04 15:01:25 -0700230 void (*done)(srb_t *);
231 void (*free)(srb_t *);
232 void (*timeout)(srb_t *);
Andrew Vasquezac280b62009-08-20 11:06:05 -0700233};
234
235struct srb_logio {
236 struct srb_ctx ctx;
237
238#define SRB_LOGIN_RETRIED BIT_0
239#define SRB_LOGIN_COND_PLOGI BIT_1
240#define SRB_LOGIN_SKIP_PRLI BIT_2
241 uint16_t flags;
Andrew Vasquez99b0bec2010-05-04 15:01:25 -0700242 uint16_t data[2];
Andrew Vasquezac280b62009-08-20 11:06:05 -0700243};
244
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800245struct srb_bsg_ctx {
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800246 uint16_t type;
247};
248
249struct srb_bsg {
250 struct srb_bsg_ctx ctx;
251 struct fc_bsg_job *bsg_job;
252};
253
254struct msg_echo_lb {
255 dma_addr_t send_dma;
256 dma_addr_t rcv_dma;
257 uint16_t req_sg_cnt;
258 uint16_t rsp_sg_cnt;
259 uint16_t options;
260 uint32_t transfer_size;
261};
262
Andrew Vasquezac280b62009-08-20 11:06:05 -0700263/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 * ISP I/O Register Set structure definitions.
265 */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700266struct device_reg_2xxx {
267 uint16_t flash_address; /* Flash BIOS address */
268 uint16_t flash_data; /* Flash BIOS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 uint16_t unused_1[1]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700270 uint16_t ctrl_status; /* Control/Status */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700271#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
273#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
274
Andrew Vasquez3d716442005-07-06 10:30:26 -0700275 uint16_t ictrl; /* Interrupt control */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
277#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
278
Andrew Vasquez3d716442005-07-06 10:30:26 -0700279 uint16_t istatus; /* Interrupt status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280#define ISR_RISC_INT BIT_3 /* RISC interrupt */
281
Andrew Vasquez3d716442005-07-06 10:30:26 -0700282 uint16_t semaphore; /* Semaphore */
283 uint16_t nvram; /* NVRAM register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284#define NVR_DESELECT 0
285#define NVR_BUSY BIT_15
286#define NVR_WRT_ENABLE BIT_14 /* Write enable */
287#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
288#define NVR_DATA_IN BIT_3
289#define NVR_DATA_OUT BIT_2
290#define NVR_SELECT BIT_1
291#define NVR_CLOCK BIT_0
292
Ravi Anand45aeaf12006-05-17 15:08:49 -0700293#define NVR_WAIT_CNT 20000
294
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 union {
296 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700297 uint16_t mailbox0;
298 uint16_t mailbox1;
299 uint16_t mailbox2;
300 uint16_t mailbox3;
301 uint16_t mailbox4;
302 uint16_t mailbox5;
303 uint16_t mailbox6;
304 uint16_t mailbox7;
305 uint16_t unused_2[59]; /* Gap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 } __attribute__((packed)) isp2100;
307 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700308 /* Request Queue */
309 uint16_t req_q_in; /* In-Pointer */
310 uint16_t req_q_out; /* Out-Pointer */
311 /* Response Queue */
312 uint16_t rsp_q_in; /* In-Pointer */
313 uint16_t rsp_q_out; /* Out-Pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
315 /* RISC to Host Status */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700316 uint32_t host_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317#define HSR_RISC_INT BIT_15 /* RISC interrupt */
318#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
319
320 /* Host to Host Semaphore */
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -0700321 uint16_t host_semaphore;
Andrew Vasquez3d716442005-07-06 10:30:26 -0700322 uint16_t unused_3[17]; /* Gap */
323 uint16_t mailbox0;
324 uint16_t mailbox1;
325 uint16_t mailbox2;
326 uint16_t mailbox3;
327 uint16_t mailbox4;
328 uint16_t mailbox5;
329 uint16_t mailbox6;
330 uint16_t mailbox7;
331 uint16_t mailbox8;
332 uint16_t mailbox9;
333 uint16_t mailbox10;
334 uint16_t mailbox11;
335 uint16_t mailbox12;
336 uint16_t mailbox13;
337 uint16_t mailbox14;
338 uint16_t mailbox15;
339 uint16_t mailbox16;
340 uint16_t mailbox17;
341 uint16_t mailbox18;
342 uint16_t mailbox19;
343 uint16_t mailbox20;
344 uint16_t mailbox21;
345 uint16_t mailbox22;
346 uint16_t mailbox23;
347 uint16_t mailbox24;
348 uint16_t mailbox25;
349 uint16_t mailbox26;
350 uint16_t mailbox27;
351 uint16_t mailbox28;
352 uint16_t mailbox29;
353 uint16_t mailbox30;
354 uint16_t mailbox31;
355 uint16_t fb_cmd;
356 uint16_t unused_4[10]; /* Gap */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 } __attribute__((packed)) isp2300;
358 } u;
359
Andrew Vasquez3d716442005-07-06 10:30:26 -0700360 uint16_t fpm_diag_config;
Andrew Vasquezc81d04c2007-07-26 11:41:13 -0700361 uint16_t unused_5[0x4]; /* Gap */
362 uint16_t risc_hw;
363 uint16_t unused_5_1; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700364 uint16_t pcr; /* Processor Control Register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 uint16_t unused_6[0x5]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700366 uint16_t mctr; /* Memory Configuration and Timing. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 uint16_t unused_7[0x3]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700368 uint16_t fb_cmd_2100; /* Unused on 23XX */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 uint16_t unused_8[0x3]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700370 uint16_t hccr; /* Host command & control register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
372#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
373 /* HCCR commands */
374#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
375#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
376#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
377#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
378#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
379#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
380#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
381#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
382
383 uint16_t unused_9[5]; /* Gap */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700384 uint16_t gpiod; /* GPIO Data register. */
385 uint16_t gpioe; /* GPIO Enable register. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386#define GPIO_LED_MASK 0x00C0
387#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
388#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
389#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
390#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -0800391#define GPIO_LED_ALL_OFF 0x0000
392#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
393#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
395 union {
396 struct {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700397 uint16_t unused_10[8]; /* Gap */
398 uint16_t mailbox8;
399 uint16_t mailbox9;
400 uint16_t mailbox10;
401 uint16_t mailbox11;
402 uint16_t mailbox12;
403 uint16_t mailbox13;
404 uint16_t mailbox14;
405 uint16_t mailbox15;
406 uint16_t mailbox16;
407 uint16_t mailbox17;
408 uint16_t mailbox18;
409 uint16_t mailbox19;
410 uint16_t mailbox20;
411 uint16_t mailbox21;
412 uint16_t mailbox22;
413 uint16_t mailbox23; /* Also probe reg. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 } __attribute__((packed)) isp2200;
415 } u_end;
Andrew Vasquez3d716442005-07-06 10:30:26 -0700416};
417
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800418struct device_reg_25xxmq {
Andrew Vasquez08029992009-03-24 09:07:55 -0700419 uint32_t req_q_in;
420 uint32_t req_q_out;
421 uint32_t rsp_q_in;
422 uint32_t rsp_q_out;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800423};
424
Andrew Morton9a168bd2005-07-26 14:11:28 -0700425typedef union {
Andrew Vasquez3d716442005-07-06 10:30:26 -0700426 struct device_reg_2xxx isp;
427 struct device_reg_24xx isp24;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800428 struct device_reg_25xxmq isp25mq;
Giridhar Malavalia9083012010-04-12 17:59:55 -0700429 struct device_reg_82xx isp82;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430} device_reg_t;
431
432#define ISP_REQ_Q_IN(ha, reg) \
433 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
434 &(reg)->u.isp2100.mailbox4 : \
435 &(reg)->u.isp2300.req_q_in)
436#define ISP_REQ_Q_OUT(ha, reg) \
437 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
438 &(reg)->u.isp2100.mailbox4 : \
439 &(reg)->u.isp2300.req_q_out)
440#define ISP_RSP_Q_IN(ha, reg) \
441 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
442 &(reg)->u.isp2100.mailbox5 : \
443 &(reg)->u.isp2300.rsp_q_in)
444#define ISP_RSP_Q_OUT(ha, reg) \
445 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
446 &(reg)->u.isp2100.mailbox5 : \
447 &(reg)->u.isp2300.rsp_q_out)
448
449#define MAILBOX_REG(ha, reg, num) \
450 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
451 (num < 8 ? \
452 &(reg)->u.isp2100.mailbox0 + (num) : \
453 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
454 &(reg)->u.isp2300.mailbox0 + (num))
455#define RD_MAILBOX_REG(ha, reg, num) \
456 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
457#define WRT_MAILBOX_REG(ha, reg, num, data) \
458 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
459
460#define FB_CMD_REG(ha, reg) \
461 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
462 &(reg)->fb_cmd_2100 : \
463 &(reg)->u.isp2300.fb_cmd)
464#define RD_FB_CMD_REG(ha, reg) \
465 RD_REG_WORD(FB_CMD_REG(ha, reg))
466#define WRT_FB_CMD_REG(ha, reg, data) \
467 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
468
469typedef struct {
470 uint32_t out_mb; /* outbound from driver */
471 uint32_t in_mb; /* Incoming from RISC */
472 uint16_t mb[MAILBOX_REGISTER_COUNT];
473 long buf_size;
474 void *bufp;
475 uint32_t tov;
476 uint8_t flags;
477#define MBX_DMA_IN BIT_0
478#define MBX_DMA_OUT BIT_1
479#define IOCTL_CMD BIT_2
480} mbx_cmd_t;
481
482#define MBX_TOV_SECONDS 30
483
484/*
485 * ISP product identification definitions in mailboxes after reset.
486 */
487#define PROD_ID_1 0x4953
488#define PROD_ID_2 0x0000
489#define PROD_ID_2a 0x5020
490#define PROD_ID_3 0x2020
491
492/*
493 * ISP mailbox Self-Test status codes
494 */
495#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
496#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
497#define MBS_BUSY 4 /* Busy. */
498
499/*
500 * ISP mailbox command complete status codes
501 */
502#define MBS_COMMAND_COMPLETE 0x4000
503#define MBS_INVALID_COMMAND 0x4001
504#define MBS_HOST_INTERFACE_ERROR 0x4002
505#define MBS_TEST_FAILED 0x4003
506#define MBS_COMMAND_ERROR 0x4005
507#define MBS_COMMAND_PARAMETER_ERROR 0x4006
508#define MBS_PORT_ID_USED 0x4007
509#define MBS_LOOP_ID_USED 0x4008
510#define MBS_ALL_IDS_IN_USE 0x4009
511#define MBS_NOT_LOGGED_IN 0x400A
Andrew Vasquez3d716442005-07-06 10:30:26 -0700512#define MBS_LINK_DOWN_ERROR 0x400B
513#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514
515/*
516 * ISP mailbox asynchronous event status codes
517 */
518#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
519#define MBA_RESET 0x8001 /* Reset Detected. */
520#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
521#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
522#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
523#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
524#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
525 /* occurred. */
526#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
527#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
528#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
529#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
530#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
531#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
532#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
533#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
534#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
535#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
536#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
537#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
538#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
539#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
540#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
541#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
542 /* used. */
Andrew Vasquez45ebeb52006-08-01 13:48:14 -0700543#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
545#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
546#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
547#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
548#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
549#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
550#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
551#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
552#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
553#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
554#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
555#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
556#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
557
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800558/* ISP mailbox loopback echo diagnostic error code */
559#define MBS_LB_RESET 0x17
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560/*
561 * Firmware options 1, 2, 3.
562 */
563#define FO1_AE_ON_LIPF8 BIT_0
564#define FO1_AE_ALL_LIP_RESET BIT_1
565#define FO1_CTIO_RETRY BIT_3
566#define FO1_DISABLE_LIP_F7_SW BIT_4
567#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
Andrew Vasquez3d716442005-07-06 10:30:26 -0700568#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
570#define FO1_SET_EMPHASIS_SWING BIT_8
571#define FO1_AE_AUTO_BYPASS BIT_9
572#define FO1_ENABLE_PURE_IOCB BIT_10
573#define FO1_AE_PLOGI_RJT BIT_11
574#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
575#define FO1_AE_QUEUE_FULL BIT_13
576
577#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
578#define FO2_REV_LOOPBACK BIT_1
579
580#define FO3_ENABLE_EMERG_IOCB BIT_0
581#define FO3_AE_RND_ERROR BIT_1
582
Andrew Vasquez3d716442005-07-06 10:30:26 -0700583/* 24XX additional firmware options */
584#define ADD_FO_COUNT 3
585#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
586#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
587
588#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
589
590#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
591
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592/*
593 * ISP mailbox commands
594 */
595#define MBC_LOAD_RAM 1 /* Load RAM. */
596#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
597#define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */
598#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
599#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
600#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
601#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
602#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
603#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
604#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
605#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
606#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
607#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
608#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
Andrew Vasquezf6ef3b12005-08-26 19:10:20 -0700609#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
611#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
612#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
613#define MBC_RESET 0x18 /* Reset. */
614#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
615#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
616#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
617#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
618#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
619#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
620#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
621#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
622#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
623#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
624#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
625#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
626#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
627#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
628#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
629#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
630#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
631#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
632#define MBC_GET_RNID_PARAMS 0x5a /* Data Rate */
633#define MBC_DATA_RATE 0x5d /* Get RNID parameters */
634#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
635#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
636 /* Initialization Procedure */
637#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
638#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
639#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
640#define MBC_TARGET_RESET 0x66 /* Target Reset. */
641#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
642#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
643#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
644#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
645#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
646#define MBC_LIP_RESET 0x6c /* LIP reset. */
647#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
648 /* commandd. */
649#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
650#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
651#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
652#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
653#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
654#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
655#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
656#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
657#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
658#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
659#define MBC_LUN_RESET 0x7E /* Send LUN reset */
660
Andrew Vasquez3d716442005-07-06 10:30:26 -0700661/*
662 * ISP24xx mailbox commands
663 */
664#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
665#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
Andrew Vasquezd8b45212006-10-02 12:00:43 -0700666#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700667#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
Andrew Vasqueza7a167b2006-06-23 16:10:29 -0700668#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700669#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
Joe Carnuccioad0ecd62009-03-24 09:08:12 -0700670#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
Andrew Vasquez88729e52006-06-23 16:10:50 -0700671#define MBC_READ_SFP 0x31 /* Read SFP Data. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700672#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
673#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
674#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
675#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
676#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
677#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
678#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
679#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
680
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681/* Firmware return data sizes */
682#define FCAL_MAP_SIZE 128
683
684/* Mailbox bit definitions for out_mb and in_mb */
685#define MBX_31 BIT_31
686#define MBX_30 BIT_30
687#define MBX_29 BIT_29
688#define MBX_28 BIT_28
689#define MBX_27 BIT_27
690#define MBX_26 BIT_26
691#define MBX_25 BIT_25
692#define MBX_24 BIT_24
693#define MBX_23 BIT_23
694#define MBX_22 BIT_22
695#define MBX_21 BIT_21
696#define MBX_20 BIT_20
697#define MBX_19 BIT_19
698#define MBX_18 BIT_18
699#define MBX_17 BIT_17
700#define MBX_16 BIT_16
701#define MBX_15 BIT_15
702#define MBX_14 BIT_14
703#define MBX_13 BIT_13
704#define MBX_12 BIT_12
705#define MBX_11 BIT_11
706#define MBX_10 BIT_10
707#define MBX_9 BIT_9
708#define MBX_8 BIT_8
709#define MBX_7 BIT_7
710#define MBX_6 BIT_6
711#define MBX_5 BIT_5
712#define MBX_4 BIT_4
713#define MBX_3 BIT_3
714#define MBX_2 BIT_2
715#define MBX_1 BIT_1
716#define MBX_0 BIT_0
717
718/*
719 * Firmware state codes from get firmware state mailbox command
720 */
721#define FSTATE_CONFIG_WAIT 0
722#define FSTATE_WAIT_AL_PA 1
723#define FSTATE_WAIT_LOGIN 2
724#define FSTATE_READY 3
725#define FSTATE_LOSS_OF_SYNC 4
726#define FSTATE_ERROR 5
727#define FSTATE_REINIT 6
728#define FSTATE_NON_PART 7
729
730#define FSTATE_CONFIG_CORRECT 0
731#define FSTATE_P2P_RCV_LIP 1
732#define FSTATE_P2P_CHOOSE_LOOP 2
733#define FSTATE_P2P_RCV_UNIDEN_LIP 3
734#define FSTATE_FATAL_ERROR 4
735#define FSTATE_LOOP_BACK_CONN 5
736
737/*
738 * Port Database structure definition
739 * Little endian except where noted.
740 */
741#define PORT_DATABASE_SIZE 128 /* bytes */
742typedef struct {
743 uint8_t options;
744 uint8_t control;
745 uint8_t master_state;
746 uint8_t slave_state;
747 uint8_t reserved[2];
748 uint8_t hard_address;
749 uint8_t reserved_1;
750 uint8_t port_id[4];
751 uint8_t node_name[WWN_SIZE];
752 uint8_t port_name[WWN_SIZE];
753 uint16_t execution_throttle;
754 uint16_t execution_count;
755 uint8_t reset_count;
756 uint8_t reserved_2;
757 uint16_t resource_allocation;
758 uint16_t current_allocation;
759 uint16_t queue_head;
760 uint16_t queue_tail;
761 uint16_t transmit_execution_list_next;
762 uint16_t transmit_execution_list_previous;
763 uint16_t common_features;
764 uint16_t total_concurrent_sequences;
765 uint16_t RO_by_information_category;
766 uint8_t recipient;
767 uint8_t initiator;
768 uint16_t receive_data_size;
769 uint16_t concurrent_sequences;
770 uint16_t open_sequences_per_exchange;
771 uint16_t lun_abort_flags;
772 uint16_t lun_stop_flags;
773 uint16_t stop_queue_head;
774 uint16_t stop_queue_tail;
775 uint16_t port_retry_timer;
776 uint16_t next_sequence_id;
777 uint16_t frame_count;
778 uint16_t PRLI_payload_length;
779 uint8_t prli_svc_param_word_0[2]; /* Big endian */
780 /* Bits 15-0 of word 0 */
781 uint8_t prli_svc_param_word_3[2]; /* Big endian */
782 /* Bits 15-0 of word 3 */
783 uint16_t loop_id;
784 uint16_t extended_lun_info_list_pointer;
785 uint16_t extended_lun_stop_list_pointer;
786} port_database_t;
787
788/*
789 * Port database slave/master states
790 */
791#define PD_STATE_DISCOVERY 0
792#define PD_STATE_WAIT_DISCOVERY_ACK 1
793#define PD_STATE_PORT_LOGIN 2
794#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
795#define PD_STATE_PROCESS_LOGIN 4
796#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
797#define PD_STATE_PORT_LOGGED_IN 6
798#define PD_STATE_PORT_UNAVAILABLE 7
799#define PD_STATE_PROCESS_LOGOUT 8
800#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
801#define PD_STATE_PORT_LOGOUT 10
802#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
803
804
Andrew Vasquez4fdfefe2005-10-27 11:09:48 -0700805#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
806#define QLA_ZIO_DISABLED 0
807#define QLA_ZIO_DEFAULT_TIMER 2
808
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809/*
810 * ISP Initialization Control Block.
811 * Little endian except where noted.
812 */
813#define ICB_VERSION 1
814typedef struct {
815 uint8_t version;
816 uint8_t reserved_1;
817
818 /*
819 * LSB BIT 0 = Enable Hard Loop Id
820 * LSB BIT 1 = Enable Fairness
821 * LSB BIT 2 = Enable Full-Duplex
822 * LSB BIT 3 = Enable Fast Posting
823 * LSB BIT 4 = Enable Target Mode
824 * LSB BIT 5 = Disable Initiator Mode
825 * LSB BIT 6 = Enable ADISC
826 * LSB BIT 7 = Enable Target Inquiry Data
827 *
828 * MSB BIT 0 = Enable PDBC Notify
829 * MSB BIT 1 = Non Participating LIP
830 * MSB BIT 2 = Descending Loop ID Search
831 * MSB BIT 3 = Acquire Loop ID in LIPA
832 * MSB BIT 4 = Stop PortQ on Full Status
833 * MSB BIT 5 = Full Login after LIP
834 * MSB BIT 6 = Node Name Option
835 * MSB BIT 7 = Ext IFWCB enable bit
836 */
837 uint8_t firmware_options[2];
838
839 uint16_t frame_payload_size;
840 uint16_t max_iocb_allocation;
841 uint16_t execution_throttle;
842 uint8_t retry_count;
843 uint8_t retry_delay; /* unused */
844 uint8_t port_name[WWN_SIZE]; /* Big endian. */
845 uint16_t hard_address;
846 uint8_t inquiry_data;
847 uint8_t login_timeout;
848 uint8_t node_name[WWN_SIZE]; /* Big endian. */
849
850 uint16_t request_q_outpointer;
851 uint16_t response_q_inpointer;
852 uint16_t request_q_length;
853 uint16_t response_q_length;
854 uint32_t request_q_address[2];
855 uint32_t response_q_address[2];
856
857 uint16_t lun_enables;
858 uint8_t command_resource_count;
859 uint8_t immediate_notify_resource_count;
860 uint16_t timeout;
861 uint8_t reserved_2[2];
862
863 /*
864 * LSB BIT 0 = Timer Operation mode bit 0
865 * LSB BIT 1 = Timer Operation mode bit 1
866 * LSB BIT 2 = Timer Operation mode bit 2
867 * LSB BIT 3 = Timer Operation mode bit 3
868 * LSB BIT 4 = Init Config Mode bit 0
869 * LSB BIT 5 = Init Config Mode bit 1
870 * LSB BIT 6 = Init Config Mode bit 2
871 * LSB BIT 7 = Enable Non part on LIHA failure
872 *
873 * MSB BIT 0 = Enable class 2
874 * MSB BIT 1 = Enable ACK0
875 * MSB BIT 2 =
876 * MSB BIT 3 =
877 * MSB BIT 4 = FC Tape Enable
878 * MSB BIT 5 = Enable FC Confirm
879 * MSB BIT 6 = Enable command queuing in target mode
880 * MSB BIT 7 = No Logo On Link Down
881 */
882 uint8_t add_firmware_options[2];
883
884 uint8_t response_accumulation_timer;
885 uint8_t interrupt_delay_timer;
886
887 /*
888 * LSB BIT 0 = Enable Read xfr_rdy
889 * LSB BIT 1 = Soft ID only
890 * LSB BIT 2 =
891 * LSB BIT 3 =
892 * LSB BIT 4 = FCP RSP Payload [0]
893 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
894 * LSB BIT 6 = Enable Out-of-Order frame handling
895 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
896 *
897 * MSB BIT 0 = Sbus enable - 2300
898 * MSB BIT 1 =
899 * MSB BIT 2 =
900 * MSB BIT 3 =
Andrew Vasquez06c22bd2005-08-26 19:09:00 -0700901 * MSB BIT 4 = LED mode
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 * MSB BIT 5 = enable 50 ohm termination
903 * MSB BIT 6 = Data Rate (2300 only)
904 * MSB BIT 7 = Data Rate (2300 only)
905 */
906 uint8_t special_options[2];
907
908 uint8_t reserved_3[26];
909} init_cb_t;
910
911/*
912 * Get Link Status mailbox command return buffer.
913 */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700914#define GLSO_SEND_RPS BIT_0
915#define GLSO_USE_DID BIT_3
916
Andrew Vasquez43ef0582008-01-17 09:02:08 -0800917struct link_statistics {
918 uint32_t link_fail_cnt;
919 uint32_t loss_sync_cnt;
920 uint32_t loss_sig_cnt;
921 uint32_t prim_seq_err_cnt;
922 uint32_t inval_xmit_word_cnt;
923 uint32_t inval_crc_cnt;
Harish Zunjarrao032d8dd2008-07-10 16:55:50 -0700924 uint32_t lip_cnt;
925 uint32_t unused1[0x1a];
Andrew Vasquez43ef0582008-01-17 09:02:08 -0800926 uint32_t tx_frames;
927 uint32_t rx_frames;
928 uint32_t dumped_frames;
929 uint32_t unused2[2];
930 uint32_t nos_rcvd;
931};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932
933/*
934 * NVRAM Command values.
935 */
936#define NV_START_BIT BIT_2
937#define NV_WRITE_OP (BIT_26+BIT_24)
938#define NV_READ_OP (BIT_26+BIT_25)
939#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
940#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
941#define NV_DELAY_COUNT 10
942
943/*
944 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
945 */
946typedef struct {
947 /*
948 * NVRAM header
949 */
950 uint8_t id[4];
951 uint8_t nvram_version;
952 uint8_t reserved_0;
953
954 /*
955 * NVRAM RISC parameter block
956 */
957 uint8_t parameter_block_version;
958 uint8_t reserved_1;
959
960 /*
961 * LSB BIT 0 = Enable Hard Loop Id
962 * LSB BIT 1 = Enable Fairness
963 * LSB BIT 2 = Enable Full-Duplex
964 * LSB BIT 3 = Enable Fast Posting
965 * LSB BIT 4 = Enable Target Mode
966 * LSB BIT 5 = Disable Initiator Mode
967 * LSB BIT 6 = Enable ADISC
968 * LSB BIT 7 = Enable Target Inquiry Data
969 *
970 * MSB BIT 0 = Enable PDBC Notify
971 * MSB BIT 1 = Non Participating LIP
972 * MSB BIT 2 = Descending Loop ID Search
973 * MSB BIT 3 = Acquire Loop ID in LIPA
974 * MSB BIT 4 = Stop PortQ on Full Status
975 * MSB BIT 5 = Full Login after LIP
976 * MSB BIT 6 = Node Name Option
977 * MSB BIT 7 = Ext IFWCB enable bit
978 */
979 uint8_t firmware_options[2];
980
981 uint16_t frame_payload_size;
982 uint16_t max_iocb_allocation;
983 uint16_t execution_throttle;
984 uint8_t retry_count;
985 uint8_t retry_delay; /* unused */
986 uint8_t port_name[WWN_SIZE]; /* Big endian. */
987 uint16_t hard_address;
988 uint8_t inquiry_data;
989 uint8_t login_timeout;
990 uint8_t node_name[WWN_SIZE]; /* Big endian. */
991
992 /*
993 * LSB BIT 0 = Timer Operation mode bit 0
994 * LSB BIT 1 = Timer Operation mode bit 1
995 * LSB BIT 2 = Timer Operation mode bit 2
996 * LSB BIT 3 = Timer Operation mode bit 3
997 * LSB BIT 4 = Init Config Mode bit 0
998 * LSB BIT 5 = Init Config Mode bit 1
999 * LSB BIT 6 = Init Config Mode bit 2
1000 * LSB BIT 7 = Enable Non part on LIHA failure
1001 *
1002 * MSB BIT 0 = Enable class 2
1003 * MSB BIT 1 = Enable ACK0
1004 * MSB BIT 2 =
1005 * MSB BIT 3 =
1006 * MSB BIT 4 = FC Tape Enable
1007 * MSB BIT 5 = Enable FC Confirm
1008 * MSB BIT 6 = Enable command queuing in target mode
1009 * MSB BIT 7 = No Logo On Link Down
1010 */
1011 uint8_t add_firmware_options[2];
1012
1013 uint8_t response_accumulation_timer;
1014 uint8_t interrupt_delay_timer;
1015
1016 /*
1017 * LSB BIT 0 = Enable Read xfr_rdy
1018 * LSB BIT 1 = Soft ID only
1019 * LSB BIT 2 =
1020 * LSB BIT 3 =
1021 * LSB BIT 4 = FCP RSP Payload [0]
1022 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1023 * LSB BIT 6 = Enable Out-of-Order frame handling
1024 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1025 *
1026 * MSB BIT 0 = Sbus enable - 2300
1027 * MSB BIT 1 =
1028 * MSB BIT 2 =
1029 * MSB BIT 3 =
Andrew Vasquez06c22bd2005-08-26 19:09:00 -07001030 * MSB BIT 4 = LED mode
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 * MSB BIT 5 = enable 50 ohm termination
1032 * MSB BIT 6 = Data Rate (2300 only)
1033 * MSB BIT 7 = Data Rate (2300 only)
1034 */
1035 uint8_t special_options[2];
1036
1037 /* Reserved for expanded RISC parameter block */
1038 uint8_t reserved_2[22];
1039
1040 /*
1041 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1042 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1043 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1044 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1045 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1046 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1047 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1048 * LSB BIT 7 = Rx Sensitivity 1G bit 3
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001049 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1051 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1052 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1053 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1054 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1055 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1056 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1057 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1058 *
1059 * LSB BIT 0 = Output Swing 1G bit 0
1060 * LSB BIT 1 = Output Swing 1G bit 1
1061 * LSB BIT 2 = Output Swing 1G bit 2
1062 * LSB BIT 3 = Output Emphasis 1G bit 0
1063 * LSB BIT 4 = Output Emphasis 1G bit 1
1064 * LSB BIT 5 = Output Swing 2G bit 0
1065 * LSB BIT 6 = Output Swing 2G bit 1
1066 * LSB BIT 7 = Output Swing 2G bit 2
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07001067 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 * MSB BIT 0 = Output Emphasis 2G bit 0
1069 * MSB BIT 1 = Output Emphasis 2G bit 1
1070 * MSB BIT 2 = Output Enable
1071 * MSB BIT 3 =
1072 * MSB BIT 4 =
1073 * MSB BIT 5 =
1074 * MSB BIT 6 =
1075 * MSB BIT 7 =
1076 */
1077 uint8_t seriallink_options[4];
1078
1079 /*
1080 * NVRAM host parameter block
1081 *
1082 * LSB BIT 0 = Enable spinup delay
1083 * LSB BIT 1 = Disable BIOS
1084 * LSB BIT 2 = Enable Memory Map BIOS
1085 * LSB BIT 3 = Enable Selectable Boot
1086 * LSB BIT 4 = Disable RISC code load
1087 * LSB BIT 5 = Set cache line size 1
1088 * LSB BIT 6 = PCI Parity Disable
1089 * LSB BIT 7 = Enable extended logging
1090 *
1091 * MSB BIT 0 = Enable 64bit addressing
1092 * MSB BIT 1 = Enable lip reset
1093 * MSB BIT 2 = Enable lip full login
1094 * MSB BIT 3 = Enable target reset
1095 * MSB BIT 4 = Enable database storage
1096 * MSB BIT 5 = Enable cache flush read
1097 * MSB BIT 6 = Enable database load
1098 * MSB BIT 7 = Enable alternate WWN
1099 */
1100 uint8_t host_p[2];
1101
1102 uint8_t boot_node_name[WWN_SIZE];
1103 uint8_t boot_lun_number;
1104 uint8_t reset_delay;
1105 uint8_t port_down_retry_count;
1106 uint8_t boot_id_number;
1107 uint16_t max_luns_per_target;
1108 uint8_t fcode_boot_port_name[WWN_SIZE];
1109 uint8_t alternate_port_name[WWN_SIZE];
1110 uint8_t alternate_node_name[WWN_SIZE];
1111
1112 /*
1113 * BIT 0 = Selective Login
1114 * BIT 1 = Alt-Boot Enable
1115 * BIT 2 =
1116 * BIT 3 = Boot Order List
1117 * BIT 4 =
1118 * BIT 5 = Selective LUN
1119 * BIT 6 =
1120 * BIT 7 = unused
1121 */
1122 uint8_t efi_parameters;
1123
1124 uint8_t link_down_timeout;
1125
Andrew Vasquezcca53352005-08-26 19:08:30 -07001126 uint8_t adapter_id[16];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127
1128 uint8_t alt1_boot_node_name[WWN_SIZE];
1129 uint16_t alt1_boot_lun_number;
1130 uint8_t alt2_boot_node_name[WWN_SIZE];
1131 uint16_t alt2_boot_lun_number;
1132 uint8_t alt3_boot_node_name[WWN_SIZE];
1133 uint16_t alt3_boot_lun_number;
1134 uint8_t alt4_boot_node_name[WWN_SIZE];
1135 uint16_t alt4_boot_lun_number;
1136 uint8_t alt5_boot_node_name[WWN_SIZE];
1137 uint16_t alt5_boot_lun_number;
1138 uint8_t alt6_boot_node_name[WWN_SIZE];
1139 uint16_t alt6_boot_lun_number;
1140 uint8_t alt7_boot_node_name[WWN_SIZE];
1141 uint16_t alt7_boot_lun_number;
1142
1143 uint8_t reserved_3[2];
1144
1145 /* Offset 200-215 : Model Number */
1146 uint8_t model_number[16];
1147
1148 /* OEM related items */
1149 uint8_t oem_specific[16];
1150
1151 /*
1152 * NVRAM Adapter Features offset 232-239
1153 *
1154 * LSB BIT 0 = External GBIC
1155 * LSB BIT 1 = Risc RAM parity
1156 * LSB BIT 2 = Buffer Plus Module
1157 * LSB BIT 3 = Multi Chip Adapter
1158 * LSB BIT 4 = Internal connector
1159 * LSB BIT 5 =
1160 * LSB BIT 6 =
1161 * LSB BIT 7 =
1162 *
1163 * MSB BIT 0 =
1164 * MSB BIT 1 =
1165 * MSB BIT 2 =
1166 * MSB BIT 3 =
1167 * MSB BIT 4 =
1168 * MSB BIT 5 =
1169 * MSB BIT 6 =
1170 * MSB BIT 7 =
1171 */
1172 uint8_t adapter_features[2];
1173
1174 uint8_t reserved_4[16];
1175
1176 /* Subsystem vendor ID for ISP2200 */
1177 uint16_t subsystem_vendor_id_2200;
1178
1179 /* Subsystem device ID for ISP2200 */
1180 uint16_t subsystem_device_id_2200;
1181
1182 uint8_t reserved_5;
1183 uint8_t checksum;
1184} nvram_t;
1185
1186/*
1187 * ISP queue - response queue entry definition.
1188 */
1189typedef struct {
1190 uint8_t data[60];
1191 uint32_t signature;
1192#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1193} response_t;
1194
1195typedef union {
1196 uint16_t extended;
1197 struct {
1198 uint8_t reserved;
1199 uint8_t standard;
1200 } id;
1201} target_id_t;
1202
1203#define SET_TARGET_ID(ha, to, from) \
1204do { \
1205 if (HAS_EXTENDED_IDS(ha)) \
1206 to.extended = cpu_to_le16(from); \
1207 else \
1208 to.id.standard = (uint8_t)from; \
1209} while (0)
1210
1211/*
1212 * ISP queue - command entry structure definition.
1213 */
1214#define COMMAND_TYPE 0x11 /* Command entry */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215typedef struct {
1216 uint8_t entry_type; /* Entry type. */
1217 uint8_t entry_count; /* Entry count. */
1218 uint8_t sys_define; /* System defined. */
1219 uint8_t entry_status; /* Entry Status. */
1220 uint32_t handle; /* System handle. */
1221 target_id_t target; /* SCSI ID */
1222 uint16_t lun; /* SCSI LUN */
1223 uint16_t control_flags; /* Control flags. */
1224#define CF_WRITE BIT_6
1225#define CF_READ BIT_5
1226#define CF_SIMPLE_TAG BIT_3
1227#define CF_ORDERED_TAG BIT_2
1228#define CF_HEAD_TAG BIT_1
1229 uint16_t reserved_1;
1230 uint16_t timeout; /* Command timeout. */
1231 uint16_t dseg_count; /* Data segment count. */
1232 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1233 uint32_t byte_count; /* Total byte count. */
1234 uint32_t dseg_0_address; /* Data segment 0 address. */
1235 uint32_t dseg_0_length; /* Data segment 0 length. */
1236 uint32_t dseg_1_address; /* Data segment 1 address. */
1237 uint32_t dseg_1_length; /* Data segment 1 length. */
1238 uint32_t dseg_2_address; /* Data segment 2 address. */
1239 uint32_t dseg_2_length; /* Data segment 2 length. */
1240} cmd_entry_t;
1241
1242/*
1243 * ISP queue - 64-Bit addressing, command entry structure definition.
1244 */
1245#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1246typedef struct {
1247 uint8_t entry_type; /* Entry type. */
1248 uint8_t entry_count; /* Entry count. */
1249 uint8_t sys_define; /* System defined. */
1250 uint8_t entry_status; /* Entry Status. */
1251 uint32_t handle; /* System handle. */
1252 target_id_t target; /* SCSI ID */
1253 uint16_t lun; /* SCSI LUN */
1254 uint16_t control_flags; /* Control flags. */
1255 uint16_t reserved_1;
1256 uint16_t timeout; /* Command timeout. */
1257 uint16_t dseg_count; /* Data segment count. */
1258 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1259 uint32_t byte_count; /* Total byte count. */
1260 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1261 uint32_t dseg_0_length; /* Data segment 0 length. */
1262 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1263 uint32_t dseg_1_length; /* Data segment 1 length. */
1264} cmd_a64_entry_t, request_t;
1265
1266/*
1267 * ISP queue - continuation entry structure definition.
1268 */
1269#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1270typedef struct {
1271 uint8_t entry_type; /* Entry type. */
1272 uint8_t entry_count; /* Entry count. */
1273 uint8_t sys_define; /* System defined. */
1274 uint8_t entry_status; /* Entry Status. */
1275 uint32_t reserved;
1276 uint32_t dseg_0_address; /* Data segment 0 address. */
1277 uint32_t dseg_0_length; /* Data segment 0 length. */
1278 uint32_t dseg_1_address; /* Data segment 1 address. */
1279 uint32_t dseg_1_length; /* Data segment 1 length. */
1280 uint32_t dseg_2_address; /* Data segment 2 address. */
1281 uint32_t dseg_2_length; /* Data segment 2 length. */
1282 uint32_t dseg_3_address; /* Data segment 3 address. */
1283 uint32_t dseg_3_length; /* Data segment 3 length. */
1284 uint32_t dseg_4_address; /* Data segment 4 address. */
1285 uint32_t dseg_4_length; /* Data segment 4 length. */
1286 uint32_t dseg_5_address; /* Data segment 5 address. */
1287 uint32_t dseg_5_length; /* Data segment 5 length. */
1288 uint32_t dseg_6_address; /* Data segment 6 address. */
1289 uint32_t dseg_6_length; /* Data segment 6 length. */
1290} cont_entry_t;
1291
1292/*
1293 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1294 */
1295#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1296typedef struct {
1297 uint8_t entry_type; /* Entry type. */
1298 uint8_t entry_count; /* Entry count. */
1299 uint8_t sys_define; /* System defined. */
1300 uint8_t entry_status; /* Entry Status. */
1301 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1302 uint32_t dseg_0_length; /* Data segment 0 length. */
1303 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1304 uint32_t dseg_1_length; /* Data segment 1 length. */
1305 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1306 uint32_t dseg_2_length; /* Data segment 2 length. */
1307 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1308 uint32_t dseg_3_length; /* Data segment 3 length. */
1309 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1310 uint32_t dseg_4_length; /* Data segment 4 length. */
1311} cont_a64_entry_t;
1312
1313/*
1314 * ISP queue - status entry structure definition.
1315 */
1316#define STATUS_TYPE 0x03 /* Status entry. */
1317typedef struct {
1318 uint8_t entry_type; /* Entry type. */
1319 uint8_t entry_count; /* Entry count. */
1320 uint8_t sys_define; /* System defined. */
1321 uint8_t entry_status; /* Entry Status. */
1322 uint32_t handle; /* System handle. */
1323 uint16_t scsi_status; /* SCSI status. */
1324 uint16_t comp_status; /* Completion status. */
1325 uint16_t state_flags; /* State flags. */
1326 uint16_t status_flags; /* Status flags. */
1327 uint16_t rsp_info_len; /* Response Info Length. */
1328 uint16_t req_sense_length; /* Request sense data length. */
1329 uint32_t residual_length; /* Residual transfer length. */
1330 uint8_t rsp_info[8]; /* FCP response information. */
1331 uint8_t req_sense_data[32]; /* Request sense data. */
1332} sts_entry_t;
1333
1334/*
1335 * Status entry entry status
1336 */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001337#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1339#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1340#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1341#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1342#define RF_BUSY BIT_1 /* Busy */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001343#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1344 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1345#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1346 RF_INV_E_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347
1348/*
1349 * Status entry SCSI status bit definitions.
1350 */
1351#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1352#define SS_RESIDUAL_UNDER BIT_11
1353#define SS_RESIDUAL_OVER BIT_10
1354#define SS_SENSE_LEN_VALID BIT_9
1355#define SS_RESPONSE_INFO_LEN_VALID BIT_8
1356
1357#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1358#define SS_BUSY_CONDITION BIT_3
1359#define SS_CONDITION_MET BIT_2
1360#define SS_CHECK_CONDITION BIT_1
1361
1362/*
1363 * Status entry completion status
1364 */
1365#define CS_COMPLETE 0x0 /* No errors */
1366#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1367#define CS_DMA 0x2 /* A DMA direction error. */
1368#define CS_TRANSPORT 0x3 /* Transport error. */
1369#define CS_RESET 0x4 /* SCSI bus reset occurred */
1370#define CS_ABORTED 0x5 /* System aborted command. */
1371#define CS_TIMEOUT 0x6 /* Timeout error. */
1372#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
1373
1374#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1375#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1376#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1377 /* (selection timeout) */
1378#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1379#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1380#define CS_PORT_BUSY 0x2B /* Port Busy */
1381#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
1382#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1383#define CS_UNKNOWN 0x81 /* Driver defined */
1384#define CS_RETRY 0x82 /* Driver defined */
1385#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1386
1387/*
1388 * Status entry status flags
1389 */
1390#define SF_ABTS_TERMINATED BIT_10
1391#define SF_LOGOUT_SENT BIT_13
1392
1393/*
1394 * ISP queue - status continuation entry structure definition.
1395 */
1396#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1397typedef struct {
1398 uint8_t entry_type; /* Entry type. */
1399 uint8_t entry_count; /* Entry count. */
1400 uint8_t sys_define; /* System defined. */
1401 uint8_t entry_status; /* Entry Status. */
1402 uint8_t data[60]; /* data */
1403} sts_cont_entry_t;
1404
1405/*
1406 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1407 * structure definition.
1408 */
1409#define STATUS_TYPE_21 0x21 /* Status entry. */
1410typedef struct {
1411 uint8_t entry_type; /* Entry type. */
1412 uint8_t entry_count; /* Entry count. */
1413 uint8_t handle_count; /* Handle count. */
1414 uint8_t entry_status; /* Entry Status. */
1415 uint32_t handle[15]; /* System handles. */
1416} sts21_entry_t;
1417
1418/*
1419 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
1420 * structure definition.
1421 */
1422#define STATUS_TYPE_22 0x22 /* Status entry. */
1423typedef struct {
1424 uint8_t entry_type; /* Entry type. */
1425 uint8_t entry_count; /* Entry count. */
1426 uint8_t handle_count; /* Handle count. */
1427 uint8_t entry_status; /* Entry Status. */
1428 uint16_t handle[30]; /* System handles. */
1429} sts22_entry_t;
1430
1431/*
1432 * ISP queue - marker entry structure definition.
1433 */
1434#define MARKER_TYPE 0x04 /* Marker entry. */
1435typedef struct {
1436 uint8_t entry_type; /* Entry type. */
1437 uint8_t entry_count; /* Entry count. */
1438 uint8_t handle_count; /* Handle count. */
1439 uint8_t entry_status; /* Entry Status. */
1440 uint32_t sys_define_2; /* System defined. */
1441 target_id_t target; /* SCSI ID */
1442 uint8_t modifier; /* Modifier (7-0). */
1443#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
1444#define MK_SYNC_ID 1 /* Synchronize ID */
1445#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
1446#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
1447 /* clear port changed, */
1448 /* use sequence number. */
1449 uint8_t reserved_1;
1450 uint16_t sequence_number; /* Sequence number of event */
1451 uint16_t lun; /* SCSI LUN */
1452 uint8_t reserved_2[48];
1453} mrk_entry_t;
1454
1455/*
1456 * ISP queue - Management Server entry structure definition.
1457 */
1458#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
1459typedef struct {
1460 uint8_t entry_type; /* Entry type. */
1461 uint8_t entry_count; /* Entry count. */
1462 uint8_t handle_count; /* Handle count. */
1463 uint8_t entry_status; /* Entry Status. */
1464 uint32_t handle1; /* System handle. */
1465 target_id_t loop_id;
1466 uint16_t status;
1467 uint16_t control_flags; /* Control flags. */
1468 uint16_t reserved2;
1469 uint16_t timeout;
1470 uint16_t cmd_dsd_count;
1471 uint16_t total_dsd_count;
1472 uint8_t type;
1473 uint8_t r_ctl;
1474 uint16_t rx_id;
1475 uint16_t reserved3;
1476 uint32_t handle2;
1477 uint32_t rsp_bytecount;
1478 uint32_t req_bytecount;
1479 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
1480 uint32_t dseg_req_length; /* Data segment 0 length. */
1481 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
1482 uint32_t dseg_rsp_length; /* Data segment 1 length. */
1483} ms_iocb_entry_t;
1484
1485
1486/*
1487 * ISP queue - Mailbox Command entry structure definition.
1488 */
1489#define MBX_IOCB_TYPE 0x39
1490struct mbx_entry {
1491 uint8_t entry_type;
1492 uint8_t entry_count;
1493 uint8_t sys_define1;
1494 /* Use sys_define1 for source type */
1495#define SOURCE_SCSI 0x00
1496#define SOURCE_IP 0x01
1497#define SOURCE_VI 0x02
1498#define SOURCE_SCTP 0x03
1499#define SOURCE_MP 0x04
1500#define SOURCE_MPIOCTL 0x05
1501#define SOURCE_ASYNC_IOCB 0x07
1502
1503 uint8_t entry_status;
1504
1505 uint32_t handle;
1506 target_id_t loop_id;
1507
1508 uint16_t status;
1509 uint16_t state_flags;
1510 uint16_t status_flags;
1511
1512 uint32_t sys_define2[2];
1513
1514 uint16_t mb0;
1515 uint16_t mb1;
1516 uint16_t mb2;
1517 uint16_t mb3;
1518 uint16_t mb6;
1519 uint16_t mb7;
1520 uint16_t mb9;
1521 uint16_t mb10;
1522 uint32_t reserved_2[2];
1523 uint8_t node_name[WWN_SIZE];
1524 uint8_t port_name[WWN_SIZE];
1525};
1526
1527/*
1528 * ISP request and response queue entry sizes
1529 */
1530#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
1531#define REQUEST_ENTRY_SIZE (sizeof(request_t))
1532
1533
1534/*
1535 * 24 bit port ID type definition.
1536 */
1537typedef union {
1538 uint32_t b24 : 24;
1539
1540 struct {
Malahal Nainenib889d532007-03-12 10:41:26 -07001541#ifdef __BIG_ENDIAN
1542 uint8_t domain;
1543 uint8_t area;
1544 uint8_t al_pa;
Dave Jones0fd30f72009-07-13 16:27:46 -04001545#elif defined(__LITTLE_ENDIAN)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546 uint8_t al_pa;
1547 uint8_t area;
1548 uint8_t domain;
Malahal Nainenib889d532007-03-12 10:41:26 -07001549#else
1550#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
1551#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 uint8_t rsvd_1;
1553 } b;
1554} port_id_t;
1555#define INVALID_PORT_ID 0xFFFFFF
1556
1557/*
1558 * Switch info gathering structure.
1559 */
1560typedef struct {
1561 port_id_t d_id;
1562 uint8_t node_name[WWN_SIZE];
1563 uint8_t port_name[WWN_SIZE];
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001564 uint8_t fabric_port_name[WWN_SIZE];
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001565 uint16_t fp_speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566} sw_info_t;
1567
1568/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569 * Fibre channel port type.
1570 */
1571 typedef enum {
1572 FCT_UNKNOWN,
1573 FCT_RSCN,
1574 FCT_SWITCH,
1575 FCT_BROADCAST,
1576 FCT_INITIATOR,
1577 FCT_TARGET
1578} fc_port_type_t;
1579
1580/*
1581 * Fibre channel port structure.
1582 */
1583typedef struct fc_port {
1584 struct list_head list;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08001585 struct scsi_qla_host *vha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586
1587 uint8_t node_name[WWN_SIZE];
1588 uint8_t port_name[WWN_SIZE];
1589 port_id_t d_id;
1590 uint16_t loop_id;
1591 uint16_t old_loop_id;
1592
Sarang Radke09ff7012010-03-19 17:03:59 -07001593 uint8_t fcp_prio;
1594
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001595 uint8_t fabric_port_name[WWN_SIZE];
1596 uint16_t fp_speed;
1597
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598 fc_port_type_t port_type;
1599
1600 atomic_t state;
1601 uint32_t flags;
1602
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603 int port_login_retry_count;
1604 int login_retry;
1605 atomic_t port_down_timer;
1606
andrew.vasquez@qlogic.comd97994d2006-01-20 14:53:13 -08001607 struct fc_rport *rport, *drport;
Andrew Vasquezad3e0ed2005-08-26 19:08:10 -07001608 u32 supported_classes;
Andrew Vasquezdf7baa52006-10-13 09:33:39 -07001609
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001610 uint16_t vp_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611} fc_port_t;
1612
1613/*
1614 * Fibre channel port/lun states.
1615 */
1616#define FCS_UNCONFIGURED 1
1617#define FCS_DEVICE_DEAD 2
1618#define FCS_DEVICE_LOST 3
1619#define FCS_ONLINE 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620
1621/*
1622 * FC port flags.
1623 */
1624#define FCF_FABRIC_DEVICE BIT_0
1625#define FCF_LOGIN_NEEDED BIT_1
Andrew Vasquezf08b7252010-01-12 12:59:48 -08001626#define FCF_FCP2_DEVICE BIT_2
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07001627#define FCF_ASYNC_SENT BIT_3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628
1629/* No loop ID flag. */
1630#define FC_NO_LOOP_ID 0x1000
1631
1632/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633 * FC-CT interface
1634 *
1635 * NOTE: All structures are big-endian in form.
1636 */
1637
1638#define CT_REJECT_RESPONSE 0x8001
1639#define CT_ACCEPT_RESPONSE 0x8002
Andrew Vasquez4346b142006-12-13 19:20:28 -08001640#define CT_REASON_INVALID_COMMAND_CODE 0x01
Andrew Vasquezcca53352005-08-26 19:08:30 -07001641#define CT_REASON_CANNOT_PERFORM 0x09
Andrew Vasquez3fe7cfb2008-04-03 13:13:23 -07001642#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
Andrew Vasquezcca53352005-08-26 19:08:30 -07001643#define CT_EXPL_ALREADY_REGISTERED 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644
1645#define NS_N_PORT_TYPE 0x01
1646#define NS_NL_PORT_TYPE 0x02
1647#define NS_NX_PORT_TYPE 0x7F
1648
1649#define GA_NXT_CMD 0x100
1650#define GA_NXT_REQ_SIZE (16 + 4)
1651#define GA_NXT_RSP_SIZE (16 + 620)
1652
1653#define GID_PT_CMD 0x1A1
1654#define GID_PT_REQ_SIZE (16 + 4)
1655#define GID_PT_RSP_SIZE (16 + (MAX_FIBRE_DEVICES * 4))
1656
1657#define GPN_ID_CMD 0x112
1658#define GPN_ID_REQ_SIZE (16 + 4)
1659#define GPN_ID_RSP_SIZE (16 + 8)
1660
1661#define GNN_ID_CMD 0x113
1662#define GNN_ID_REQ_SIZE (16 + 4)
1663#define GNN_ID_RSP_SIZE (16 + 8)
1664
1665#define GFT_ID_CMD 0x117
1666#define GFT_ID_REQ_SIZE (16 + 4)
1667#define GFT_ID_RSP_SIZE (16 + 32)
1668
1669#define RFT_ID_CMD 0x217
1670#define RFT_ID_REQ_SIZE (16 + 4 + 32)
1671#define RFT_ID_RSP_SIZE 16
1672
1673#define RFF_ID_CMD 0x21F
1674#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
1675#define RFF_ID_RSP_SIZE 16
1676
1677#define RNN_ID_CMD 0x213
1678#define RNN_ID_REQ_SIZE (16 + 4 + 8)
1679#define RNN_ID_RSP_SIZE 16
1680
1681#define RSNN_NN_CMD 0x239
1682#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
1683#define RSNN_NN_RSP_SIZE 16
1684
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001685#define GFPN_ID_CMD 0x11C
1686#define GFPN_ID_REQ_SIZE (16 + 4)
1687#define GFPN_ID_RSP_SIZE (16 + 8)
1688
1689#define GPSC_CMD 0x127
1690#define GPSC_REQ_SIZE (16 + 8)
1691#define GPSC_RSP_SIZE (16 + 2 + 2)
1692
1693
Andrew Vasquezcca53352005-08-26 19:08:30 -07001694/*
1695 * HBA attribute types.
1696 */
1697#define FDMI_HBA_ATTR_COUNT 9
1698#define FDMI_HBA_NODE_NAME 1
1699#define FDMI_HBA_MANUFACTURER 2
1700#define FDMI_HBA_SERIAL_NUMBER 3
1701#define FDMI_HBA_MODEL 4
1702#define FDMI_HBA_MODEL_DESCRIPTION 5
1703#define FDMI_HBA_HARDWARE_VERSION 6
1704#define FDMI_HBA_DRIVER_VERSION 7
1705#define FDMI_HBA_OPTION_ROM_VERSION 8
1706#define FDMI_HBA_FIRMWARE_VERSION 9
1707#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
1708#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
1709
1710struct ct_fdmi_hba_attr {
1711 uint16_t type;
1712 uint16_t len;
1713 union {
1714 uint8_t node_name[WWN_SIZE];
1715 uint8_t manufacturer[32];
1716 uint8_t serial_num[8];
1717 uint8_t model[16];
1718 uint8_t model_desc[80];
1719 uint8_t hw_version[16];
1720 uint8_t driver_version[32];
1721 uint8_t orom_version[16];
1722 uint8_t fw_version[16];
1723 uint8_t os_version[128];
1724 uint8_t max_ct_len[4];
1725 } a;
1726};
1727
1728struct ct_fdmi_hba_attributes {
1729 uint32_t count;
1730 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
1731};
1732
1733/*
1734 * Port attribute types.
1735 */
Andrew Vasquez8a85e1712007-09-20 14:07:41 -07001736#define FDMI_PORT_ATTR_COUNT 6
Andrew Vasquezcca53352005-08-26 19:08:30 -07001737#define FDMI_PORT_FC4_TYPES 1
1738#define FDMI_PORT_SUPPORT_SPEED 2
1739#define FDMI_PORT_CURRENT_SPEED 3
1740#define FDMI_PORT_MAX_FRAME_SIZE 4
1741#define FDMI_PORT_OS_DEVICE_NAME 5
1742#define FDMI_PORT_HOST_NAME 6
1743
Andrew Vasquez58815692007-07-19 15:05:58 -07001744#define FDMI_PORT_SPEED_1GB 0x1
1745#define FDMI_PORT_SPEED_2GB 0x2
1746#define FDMI_PORT_SPEED_10GB 0x4
1747#define FDMI_PORT_SPEED_4GB 0x8
1748#define FDMI_PORT_SPEED_8GB 0x10
1749#define FDMI_PORT_SPEED_16GB 0x20
1750#define FDMI_PORT_SPEED_UNKNOWN 0x8000
1751
Andrew Vasquezcca53352005-08-26 19:08:30 -07001752struct ct_fdmi_port_attr {
1753 uint16_t type;
1754 uint16_t len;
1755 union {
1756 uint8_t fc4_types[32];
1757 uint32_t sup_speed;
1758 uint32_t cur_speed;
1759 uint32_t max_frame_size;
1760 uint8_t os_dev_name[32];
1761 uint8_t host_name[32];
1762 } a;
1763};
1764
1765/*
1766 * Port Attribute Block.
1767 */
1768struct ct_fdmi_port_attributes {
1769 uint32_t count;
1770 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
1771};
1772
1773/* FDMI definitions. */
1774#define GRHL_CMD 0x100
1775#define GHAT_CMD 0x101
1776#define GRPL_CMD 0x102
1777#define GPAT_CMD 0x110
1778
1779#define RHBA_CMD 0x200
1780#define RHBA_RSP_SIZE 16
1781
1782#define RHAT_CMD 0x201
1783#define RPRT_CMD 0x210
1784
1785#define RPA_CMD 0x211
1786#define RPA_RSP_SIZE 16
1787
1788#define DHBA_CMD 0x300
1789#define DHBA_REQ_SIZE (16 + 8)
1790#define DHBA_RSP_SIZE 16
1791
1792#define DHAT_CMD 0x301
1793#define DPRT_CMD 0x310
1794#define DPA_CMD 0x311
1795
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796/* CT command header -- request/response common fields */
1797struct ct_cmd_hdr {
1798 uint8_t revision;
1799 uint8_t in_id[3];
1800 uint8_t gs_type;
1801 uint8_t gs_subtype;
1802 uint8_t options;
1803 uint8_t reserved;
1804};
1805
1806/* CT command request */
1807struct ct_sns_req {
1808 struct ct_cmd_hdr header;
1809 uint16_t command;
1810 uint16_t max_rsp_size;
1811 uint8_t fragment_id;
1812 uint8_t reserved[3];
1813
1814 union {
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001815 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 struct {
1817 uint8_t reserved;
1818 uint8_t port_id[3];
1819 } port_id;
1820
1821 struct {
1822 uint8_t port_type;
1823 uint8_t domain;
1824 uint8_t area;
1825 uint8_t reserved;
1826 } gid_pt;
1827
1828 struct {
1829 uint8_t reserved;
1830 uint8_t port_id[3];
1831 uint8_t fc4_types[32];
1832 } rft_id;
1833
1834 struct {
1835 uint8_t reserved;
1836 uint8_t port_id[3];
1837 uint16_t reserved2;
1838 uint8_t fc4_feature;
1839 uint8_t fc4_type;
1840 } rff_id;
1841
1842 struct {
1843 uint8_t reserved;
1844 uint8_t port_id[3];
1845 uint8_t node_name[8];
1846 } rnn_id;
1847
1848 struct {
1849 uint8_t node_name[8];
1850 uint8_t name_len;
1851 uint8_t sym_node_name[255];
1852 } rsnn_nn;
Andrew Vasquezcca53352005-08-26 19:08:30 -07001853
1854 struct {
1855 uint8_t hba_indentifier[8];
1856 } ghat;
1857
1858 struct {
1859 uint8_t hba_identifier[8];
1860 uint32_t entry_count;
1861 uint8_t port_name[8];
1862 struct ct_fdmi_hba_attributes attrs;
1863 } rhba;
1864
1865 struct {
1866 uint8_t hba_identifier[8];
1867 struct ct_fdmi_hba_attributes attrs;
1868 } rhat;
1869
1870 struct {
1871 uint8_t port_name[8];
1872 struct ct_fdmi_port_attributes attrs;
1873 } rpa;
1874
1875 struct {
1876 uint8_t port_name[8];
1877 } dhba;
1878
1879 struct {
1880 uint8_t port_name[8];
1881 } dhat;
1882
1883 struct {
1884 uint8_t port_name[8];
1885 } dprt;
1886
1887 struct {
1888 uint8_t port_name[8];
1889 } dpa;
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001890
1891 struct {
1892 uint8_t port_name[8];
1893 } gpsc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 } req;
1895};
1896
1897/* CT command response header */
1898struct ct_rsp_hdr {
1899 struct ct_cmd_hdr header;
1900 uint16_t response;
1901 uint16_t residual;
1902 uint8_t fragment_id;
1903 uint8_t reason_code;
1904 uint8_t explanation_code;
1905 uint8_t vendor_unique;
1906};
1907
1908struct ct_sns_gid_pt_data {
1909 uint8_t control_byte;
1910 uint8_t port_id[3];
1911};
1912
1913struct ct_sns_rsp {
1914 struct ct_rsp_hdr header;
1915
1916 union {
1917 struct {
1918 uint8_t port_type;
1919 uint8_t port_id[3];
1920 uint8_t port_name[8];
1921 uint8_t sym_port_name_len;
1922 uint8_t sym_port_name[255];
1923 uint8_t node_name[8];
1924 uint8_t sym_node_name_len;
1925 uint8_t sym_node_name[255];
1926 uint8_t init_proc_assoc[8];
1927 uint8_t node_ip_addr[16];
1928 uint8_t class_of_service[4];
1929 uint8_t fc4_types[32];
1930 uint8_t ip_address[16];
1931 uint8_t fabric_port_name[8];
1932 uint8_t reserved;
1933 uint8_t hard_address[3];
1934 } ga_nxt;
1935
1936 struct {
1937 struct ct_sns_gid_pt_data entries[MAX_FIBRE_DEVICES];
1938 } gid_pt;
1939
1940 struct {
1941 uint8_t port_name[8];
1942 } gpn_id;
1943
1944 struct {
1945 uint8_t node_name[8];
1946 } gnn_id;
1947
1948 struct {
1949 uint8_t fc4_types[32];
1950 } gft_id;
Andrew Vasquezcca53352005-08-26 19:08:30 -07001951
1952 struct {
1953 uint32_t entry_count;
1954 uint8_t port_name[8];
1955 struct ct_fdmi_hba_attributes attrs;
1956 } ghat;
Andrew Vasquezd8b45212006-10-02 12:00:43 -07001957
1958 struct {
1959 uint8_t port_name[8];
1960 } gfpn_id;
1961
1962 struct {
1963 uint16_t speeds;
1964 uint16_t speed;
1965 } gpsc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966 } rsp;
1967};
1968
1969struct ct_sns_pkt {
1970 union {
1971 struct ct_sns_req req;
1972 struct ct_sns_rsp rsp;
1973 } p;
1974};
1975
1976/*
1977 * SNS command structures -- for 2200 compatability.
1978 */
1979#define RFT_ID_SNS_SCMD_LEN 22
1980#define RFT_ID_SNS_CMD_SIZE 60
1981#define RFT_ID_SNS_DATA_SIZE 16
1982
1983#define RNN_ID_SNS_SCMD_LEN 10
1984#define RNN_ID_SNS_CMD_SIZE 36
1985#define RNN_ID_SNS_DATA_SIZE 16
1986
1987#define GA_NXT_SNS_SCMD_LEN 6
1988#define GA_NXT_SNS_CMD_SIZE 28
1989#define GA_NXT_SNS_DATA_SIZE (620 + 16)
1990
1991#define GID_PT_SNS_SCMD_LEN 6
1992#define GID_PT_SNS_CMD_SIZE 28
1993#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES * 4 + 16)
1994
1995#define GPN_ID_SNS_SCMD_LEN 6
1996#define GPN_ID_SNS_CMD_SIZE 28
1997#define GPN_ID_SNS_DATA_SIZE (8 + 16)
1998
1999#define GNN_ID_SNS_SCMD_LEN 6
2000#define GNN_ID_SNS_CMD_SIZE 28
2001#define GNN_ID_SNS_DATA_SIZE (8 + 16)
2002
2003struct sns_cmd_pkt {
2004 union {
2005 struct {
2006 uint16_t buffer_length;
2007 uint16_t reserved_1;
2008 uint32_t buffer_address[2];
2009 uint16_t subcommand_length;
2010 uint16_t reserved_2;
2011 uint16_t subcommand;
2012 uint16_t size;
2013 uint32_t reserved_3;
2014 uint8_t param[36];
2015 } cmd;
2016
2017 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
2018 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
2019 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
2020 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
2021 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
2022 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
2023 } p;
2024};
2025
Andrew Vasquez54333832005-11-09 15:49:04 -08002026struct fw_blob {
2027 char *name;
2028 uint32_t segs[4];
2029 const struct firmware *fw;
2030};
2031
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032/* Return data from MBC_GET_ID_LIST call. */
2033struct gid_list_info {
2034 uint8_t al_pa;
2035 uint8_t area;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002036 uint8_t domain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
2038 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
Andrew Vasquez3d716442005-07-06 10:30:26 -07002039 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040};
2041#define GID_LIST_SIZE (sizeof(struct gid_list_info) * MAX_FIBRE_DEVICES)
2042
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002043/* NPIV */
2044typedef struct vport_info {
2045 uint8_t port_name[WWN_SIZE];
2046 uint8_t node_name[WWN_SIZE];
2047 int vp_id;
2048 uint16_t loop_id;
2049 unsigned long host_no;
2050 uint8_t port_id[3];
2051 int loop_state;
2052} vport_info_t;
2053
2054typedef struct vport_params {
2055 uint8_t port_name[WWN_SIZE];
2056 uint8_t node_name[WWN_SIZE];
2057 uint32_t options;
2058#define VP_OPTS_RETRY_ENABLE BIT_0
2059#define VP_OPTS_VP_DISABLE BIT_1
2060} vport_params_t;
2061
2062/* NPIV - return codes of VP create and modify */
2063#define VP_RET_CODE_OK 0
2064#define VP_RET_CODE_FATAL 1
2065#define VP_RET_CODE_WRONG_ID 2
2066#define VP_RET_CODE_WWPN 3
2067#define VP_RET_CODE_RESOURCES 4
2068#define VP_RET_CODE_NO_MEM 5
2069#define VP_RET_CODE_NOT_FOUND 6
2070
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002071struct qla_hw_data;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002072struct rsp_que;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073/*
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002074 * ISP operations
2075 */
2076struct isp_operations {
2077
2078 int (*pci_config) (struct scsi_qla_host *);
2079 void (*reset_chip) (struct scsi_qla_host *);
2080 int (*chip_diag) (struct scsi_qla_host *);
2081 void (*config_rings) (struct scsi_qla_host *);
2082 void (*reset_adapter) (struct scsi_qla_host *);
2083 int (*nvram_config) (struct scsi_qla_host *);
2084 void (*update_fw_options) (struct scsi_qla_host *);
2085 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
2086
2087 char * (*pci_info_str) (struct scsi_qla_host *, char *);
2088 char * (*fw_version_str) (struct scsi_qla_host *, char *);
2089
David Howells7d12e782006-10-05 14:55:46 +01002090 irq_handler_t intr_handler;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002091 void (*enable_intrs) (struct qla_hw_data *);
2092 void (*disable_intrs) (struct qla_hw_data *);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002093
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002094 int (*abort_command) (srb_t *);
2095 int (*target_reset) (struct fc_port *, unsigned int, int);
2096 int (*lun_reset) (struct fc_port *, unsigned int, int);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002097 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
2098 uint8_t, uint8_t, uint16_t *, uint8_t);
Andrew Vasquez1c7c6352005-07-06 10:30:57 -07002099 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
2100 uint8_t, uint8_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002101
2102 uint16_t (*calc_req_entries) (uint16_t);
2103 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
Andrew Vasquez8c958a92005-07-06 10:30:47 -07002104 void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
Andrew Vasquezcca53352005-08-26 19:08:30 -07002105 void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
2106 uint32_t);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002107
2108 uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
2109 uint32_t, uint32_t);
2110 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
2111 uint32_t);
2112
2113 void (*fw_dump) (struct scsi_qla_host *, int);
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08002114
2115 int (*beacon_on) (struct scsi_qla_host *);
2116 int (*beacon_off) (struct scsi_qla_host *);
2117 void (*beacon_blink) (struct scsi_qla_host *);
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002118
2119 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
2120 uint32_t, uint32_t);
2121 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
2122 uint32_t);
Andrew Vasquez30c47662007-01-29 10:22:21 -08002123
2124 int (*get_flash_version) (struct scsi_qla_host *, void *);
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002125 int (*start_scsi) (srb_t *);
Giridhar Malavalia9083012010-04-12 17:59:55 -07002126 int (*abort_isp) (struct scsi_qla_host *);
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002127};
2128
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002129/* MSI-X Support *************************************************************/
2130
2131#define QLA_MSIX_CHIP_REV_24XX 3
2132#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
2133#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
2134
2135#define QLA_MSIX_DEFAULT 0x00
2136#define QLA_MSIX_RSP_Q 0x01
2137
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002138#define QLA_MIDX_DEFAULT 0
2139#define QLA_MIDX_RSP_Q 1
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002140#define QLA_PCI_MSIX_CONTROL 0xa2
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002141
2142struct scsi_qla_host;
2143
2144struct qla_msix_entry {
2145 int have_irq;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002146 uint32_t vector;
2147 uint16_t entry;
2148 struct rsp_que *rsp;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002149};
2150
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002151#define WATCH_INTERVAL 1 /* number of seconds */
2152
Andrew Vasquez0971de72008-04-03 13:13:18 -07002153/* Work events. */
2154enum qla_work_type {
2155 QLA_EVT_AEN,
Andrew Vasquez8a659572009-02-08 20:50:12 -08002156 QLA_EVT_IDC_ACK,
Andrew Vasquezac280b62009-08-20 11:06:05 -07002157 QLA_EVT_ASYNC_LOGIN,
2158 QLA_EVT_ASYNC_LOGIN_DONE,
2159 QLA_EVT_ASYNC_LOGOUT,
2160 QLA_EVT_ASYNC_LOGOUT_DONE,
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07002161 QLA_EVT_ASYNC_ADISC,
2162 QLA_EVT_ASYNC_ADISC_DONE,
Andrew Vasquez3420d362009-10-13 15:16:45 -07002163 QLA_EVT_UEVENT,
Andrew Vasquez0971de72008-04-03 13:13:18 -07002164};
2165
2166
2167struct qla_work_evt {
2168 struct list_head list;
2169 enum qla_work_type type;
2170 u32 flags;
2171#define QLA_EVT_FLAG_FREE 0x1
2172
2173 union {
2174 struct {
2175 enum fc_host_event_code code;
2176 u32 data;
2177 } aen;
Andrew Vasquez8a659572009-02-08 20:50:12 -08002178 struct {
2179#define QLA_IDC_ACK_REGS 7
2180 uint16_t mb[QLA_IDC_ACK_REGS];
2181 } idc_ack;
Andrew Vasquezac280b62009-08-20 11:06:05 -07002182 struct {
2183 struct fc_port *fcport;
2184#define QLA_LOGIO_LOGIN_RETRIED BIT_0
2185 u16 data[2];
2186 } logio;
Andrew Vasquez3420d362009-10-13 15:16:45 -07002187 struct {
2188 u32 code;
2189#define QLA_UEVENT_CODE_FW_DUMP 0
2190 } uevent;
Andrew Vasquez0971de72008-04-03 13:13:18 -07002191 } u;
2192};
2193
Harihara Kadayam4d4df192008-04-03 13:13:26 -07002194struct qla_chip_state_84xx {
2195 struct list_head list;
2196 struct kref kref;
2197
2198 void *bus;
2199 spinlock_t access_lock;
2200 struct mutex fw_update_mutex;
2201 uint32_t fw_update;
2202 uint32_t op_fw_version;
2203 uint32_t op_fw_size;
2204 uint32_t op_fw_seq_size;
2205 uint32_t diag_fw_version;
2206 uint32_t gold_fw_version;
2207};
2208
Harish Zunjarraoe5f5f6f2008-07-10 16:55:49 -07002209struct qla_statistics {
2210 uint32_t total_isp_aborts;
Harish Zunjarrao49fd4622008-09-11 21:22:47 -07002211 uint64_t input_bytes;
2212 uint64_t output_bytes;
Harish Zunjarraoe5f5f6f2008-07-10 16:55:49 -07002213};
2214
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002215/* Multi queue support */
2216#define MBC_INITIALIZE_MULTIQ 0x1f
2217#define QLA_QUE_PAGE 0X1000
2218#define QLA_MQ_SIZE 32
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002219#define QLA_MAX_QUEUES 256
2220#define ISP_QUE_REG(ha, id) \
2221 ((ha->mqenable) ? \
2222 ((void *)(ha->mqiobase) +\
2223 (QLA_QUE_PAGE * id)) :\
2224 ((void *)(ha->iobase)))
2225#define QLA_REQ_QUE_ID(tag) \
2226 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
2227#define QLA_DEFAULT_QUE_QOS 5
2228#define QLA_PRECONFIG_VPORTS 32
2229#define QLA_MAX_VPORTS_QLA24XX 128
2230#define QLA_MAX_VPORTS_QLA25XX 256
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002231/* Response queue data structure */
2232struct rsp_que {
2233 dma_addr_t dma;
2234 response_t *ring;
2235 response_t *ring_ptr;
Andrew Vasquez08029992009-03-24 09:07:55 -07002236 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
2237 uint32_t __iomem *rsp_q_out;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002238 uint16_t ring_index;
2239 uint16_t out_ptr;
2240 uint16_t length;
2241 uint16_t options;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002242 uint16_t rid;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002243 uint16_t id;
2244 uint16_t vp_idx;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002245 struct qla_hw_data *hw;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002246 struct qla_msix_entry *msix;
2247 struct req_que *req;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002248 srb_t *status_srb; /* status continuation entry */
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07002249 struct work_struct q_work;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002250};
2251
2252/* Request queue data structure */
2253struct req_que {
2254 dma_addr_t dma;
2255 request_t *ring;
2256 request_t *ring_ptr;
Andrew Vasquez08029992009-03-24 09:07:55 -07002257 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
2258 uint32_t __iomem *req_q_out;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002259 uint16_t ring_index;
2260 uint16_t in_ptr;
2261 uint16_t cnt;
2262 uint16_t length;
2263 uint16_t options;
2264 uint16_t rid;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002265 uint16_t id;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002266 uint16_t qos;
2267 uint16_t vp_idx;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002268 struct rsp_que *rsp;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002269 srb_t *outstanding_cmds[MAX_OUTSTANDING_COMMANDS];
2270 uint32_t current_outstanding_cmd;
2271 int max_q_depth;
2272};
2273
Giridhar Malavali9a069e12010-01-12 13:02:47 -08002274/* Place holder for FW buffer parameters */
2275struct qlfc_fw {
2276 void *fw_buf;
2277 dma_addr_t fw_dma;
2278 uint32_t len;
2279};
2280
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002281/*
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002282 * Qlogic host adapter specific data structure.
2283*/
2284struct qla_hw_data {
2285 struct pci_dev *pdev;
2286 /* SRB cache. */
2287#define SRB_MIN_REQ 128
2288 mempool_t *srb_mempool;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289
2290 volatile struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002291 uint32_t mbox_int :1;
2292 uint32_t mbox_busy :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002293
2294 uint32_t disable_risc_code_load :1;
2295 uint32_t enable_64bit_addressing :1;
2296 uint32_t enable_lip_reset :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002297 uint32_t enable_target_reset :1;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002298 uint32_t enable_lip_full_login :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002299 uint32_t enable_led_scheme :1;
Andrew Vasquezd88021a2007-01-29 10:22:20 -08002300 uint32_t inta_enabled :1;
Andrew Vasquez3d716442005-07-06 10:30:26 -07002301 uint32_t msi_enabled :1;
2302 uint32_t msix_enabled :1;
Andrew Vasquezd4c760c2006-06-23 16:10:39 -07002303 uint32_t disable_serdes :1;
Andrew Vasquez4346b142006-12-13 19:20:28 -08002304 uint32_t gpsc_supported :1;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002305 uint32_t npiv_supported :1;
Andrew Vasquez85880802009-12-15 21:29:46 -08002306 uint32_t pci_channel_io_perm_failure :1;
Andrew Vasquezdf613b92008-01-17 09:02:17 -08002307 uint32_t fce_enabled :1;
Joe Carnuccio1d2874d2009-03-24 09:08:06 -07002308 uint32_t fac_supported :1;
Lalit Chandivade2533cf62009-03-24 09:08:07 -07002309 uint32_t chip_reset_done :1;
Anirban Chakrabortye5b68a62009-04-06 22:33:50 -07002310 uint32_t port0 :1;
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07002311 uint32_t running_gold_fw :1;
Andrew Vasquez85880802009-12-15 21:29:46 -08002312 uint32_t eeh_busy :1;
Anirban Chakraborty7163ea82009-08-05 09:18:40 -07002313 uint32_t cpu_affinity_enabled :1;
Anirban Chakraborty31557542009-12-02 10:36:55 -08002314 uint32_t disable_msix_handshake :1;
Sarang Radke09ff7012010-03-19 17:03:59 -07002315 uint32_t fcp_prio_enabled :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002316 } flags;
2317
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002318 /* This spinlock is used to protect "io transactions", you must
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002319 * acquire it before doing any IO to the card, eg with RD_REG*() and
2320 * WRT_REG*() for the duration of your entire commandtransaction.
2321 *
2322 * This spinlock is of lower priority than the io request lock.
2323 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002324
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002325 spinlock_t hardware_lock ____cacheline_aligned;
Andrew Vasquez285d0322007-10-19 15:59:17 -07002326 int bars;
Benjamin Herrenschmidt09483912007-12-20 15:28:09 +11002327 int mem_only;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002328 device_reg_t __iomem *iobase; /* Base I/O address */
Andrew Vasquez37765412008-01-17 09:02:09 -08002329 resource_size_t pio_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002331#define MIN_IOBASE_LEN 0x100
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002332/* Multi queue data structs */
Andrew Vasquez08029992009-03-24 09:07:55 -07002333 device_reg_t __iomem *mqiobase;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002334 uint16_t msix_count;
2335 uint8_t mqenable;
2336 struct req_que **req_q_map;
2337 struct rsp_que **rsp_q_map;
2338 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2339 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002340 uint8_t max_req_queues;
2341 uint8_t max_rsp_queues;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002342 struct qla_npiv_entry *npiv_info;
2343 uint16_t nvram_npiv_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002344
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002345 uint16_t switch_cap;
2346#define FLOGI_SEQ_DEL BIT_8
2347#define FLOGI_MID_SUPPORT BIT_10
2348#define FLOGI_VSAN_SUPPORT BIT_12
2349#define FLOGI_SP_SUPPORT BIT_13
Anirban Chakrabortye5b68a62009-04-06 22:33:50 -07002350
2351 uint8_t port_no; /* Physical port of adapter */
2352
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002353 /* Timeout timers. */
2354 uint8_t loop_down_abort_time; /* port down timer */
2355 atomic_t loop_down_timer; /* loop down timer */
2356 uint8_t link_down_timeout; /* link down timeout */
2357 uint16_t max_loop_id;
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002358
Linus Torvalds1da177e2005-04-16 15:20:36 -07002359 uint16_t fb_rev;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002360 uint16_t min_external_loopid; /* First external loop Id */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002361
Andrew Vasquezd8b45212006-10-02 12:00:43 -07002362#define PORT_SPEED_UNKNOWN 0xFFFF
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002363#define PORT_SPEED_1GB 0x00
2364#define PORT_SPEED_2GB 0x01
2365#define PORT_SPEED_4GB 0x03
2366#define PORT_SPEED_8GB 0x04
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002367#define PORT_SPEED_10GB 0x13
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002368 uint16_t link_data_rate; /* F/W operating speed */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002369
2370 uint8_t current_topology;
2371 uint8_t prev_topology;
2372#define ISP_CFG_NL 1
2373#define ISP_CFG_N 2
2374#define ISP_CFG_FL 4
2375#define ISP_CFG_F 8
2376
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002377 uint8_t operating_mode; /* F/W operating mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002378#define LOOP 0
2379#define P2P 1
2380#define LOOP_P2P 2
2381#define P2P_LOOP 3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002382 uint8_t interrupts_on;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002383 uint32_t isp_abort_cnt;
2384
2385#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
2386#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002387#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002388 uint32_t device_type;
2389#define DT_ISP2100 BIT_0
2390#define DT_ISP2200 BIT_1
2391#define DT_ISP2300 BIT_2
2392#define DT_ISP2312 BIT_3
2393#define DT_ISP2322 BIT_4
2394#define DT_ISP6312 BIT_5
2395#define DT_ISP6322 BIT_6
2396#define DT_ISP2422 BIT_7
2397#define DT_ISP2432 BIT_8
2398#define DT_ISP5422 BIT_9
2399#define DT_ISP5432 BIT_10
2400#define DT_ISP2532 BIT_11
2401#define DT_ISP8432 BIT_12
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002402#define DT_ISP8001 BIT_13
Giridhar Malavalia9083012010-04-12 17:59:55 -07002403#define DT_ISP8021 BIT_14
2404#define DT_ISP_LAST (DT_ISP8021 << 1)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002405
2406#define DT_IIDMA BIT_26
2407#define DT_FWI2 BIT_27
2408#define DT_ZIO_SUPPORTED BIT_28
2409#define DT_OEM_001 BIT_29
2410#define DT_ISP2200A BIT_30
2411#define DT_EXTENDED_IDS BIT_31
2412#define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
2413#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
2414#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
2415#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
2416#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
2417#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
2418#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
2419#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
2420#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
2421#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
2422#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
2423#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
2424#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
2425#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002426#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
Giridhar Malavalia9083012010-04-12 17:59:55 -07002427#define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002428
2429#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
2430 IS_QLA6312(ha) || IS_QLA6322(ha))
2431#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
2432#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
2433#define IS_QLA25XX(ha) (IS_QLA2532(ha))
2434#define IS_QLA84XX(ha) (IS_QLA8432(ha))
2435#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
2436 IS_QLA84XX(ha))
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002437#define IS_QLA81XX(ha) (IS_QLA8001(ha))
Giridhar Malavalia9083012010-04-12 17:59:55 -07002438#define IS_QLA8XXX_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002439#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
Giridhar Malavalia9083012010-04-12 17:59:55 -07002440 IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
2441 IS_QLA82XX(ha))
Anirban Chakraborty31557542009-12-02 10:36:55 -08002442#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha))
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002443#define IS_NOPOLLING_TYPE(ha) ((IS_QLA25XX(ha) || IS_QLA81XX(ha)) && \
Andrew Vasquez124f85e2009-01-05 11:18:06 -08002444 (ha)->flags.msix_enabled)
Joe Carnuccio1d2874d2009-03-24 09:08:06 -07002445#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha))
Andrew Vasquez6749ce32009-03-24 09:08:17 -07002446#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha))
Andrew Vasquezac280b62009-08-20 11:06:05 -07002447#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002448
2449#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
2450#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
2451#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
2452#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
2453#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454
2455 /* HBA serial number */
2456 uint8_t serial0;
2457 uint8_t serial1;
2458 uint8_t serial2;
2459
2460 /* NVRAM configuration data */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002461#define MAX_NVRAM_SIZE 4096
2462#define VPD_OFFSET MAX_NVRAM_SIZE / 2
Andrew Vasquez3d716442005-07-06 10:30:26 -07002463 uint16_t nvram_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002464 uint16_t nvram_base;
Seokmann Ju281afe12007-07-26 13:43:34 -07002465 void *nvram;
andrew.vasquez@qlogic.com6f641792006-03-09 14:27:34 -08002466 uint16_t vpd_size;
2467 uint16_t vpd_base;
Seokmann Ju281afe12007-07-26 13:43:34 -07002468 void *vpd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002469
2470 uint16_t loop_reset_delay;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002471 uint8_t retry_count;
2472 uint8_t login_timeout;
2473 uint16_t r_a_tov;
2474 int port_down_retry_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002475 uint8_t mbx_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002477 uint32_t login_retry_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478 /* SNS command interfaces. */
2479 ms_iocb_entry_t *ms_iocb;
2480 dma_addr_t ms_iocb_dma;
2481 struct ct_sns_pkt *ct_sns;
2482 dma_addr_t ct_sns_dma;
2483 /* SNS command interfaces for 2200. */
2484 struct sns_cmd_pkt *sns_cmd;
2485 dma_addr_t sns_cmd_dma;
2486
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002487#define SFP_DEV_SIZE 256
2488#define SFP_BLOCK_SIZE 64
2489 void *sfp_data;
2490 dma_addr_t sfp_data_dma;
Andrew Vasquez88729e52006-06-23 16:10:50 -07002491
Joe Carnuccioad0ecd62009-03-24 09:08:12 -07002492 uint8_t *edc_data;
2493 dma_addr_t edc_data_dma;
2494 uint16_t edc_data_len;
2495
Giridhar Malavalib5d03292009-10-13 15:16:48 -07002496#define XGMAC_DATA_SIZE 4096
Andrew Vasquezce0423f2009-06-03 09:55:13 -07002497 void *xgmac_data;
2498 dma_addr_t xgmac_data_dma;
2499
Giridhar Malavalib5d03292009-10-13 15:16:48 -07002500#define DCBX_TLV_DATA_SIZE 4096
Andrew Vasquez11bbc1d2009-06-03 09:55:14 -07002501 void *dcbx_tlv;
2502 dma_addr_t dcbx_tlv_dma;
2503
Christoph Hellwig39a11242006-02-14 18:46:22 +01002504 struct task_struct *dpc_thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505 uint8_t dpc_active; /* DPC routine is active */
2506
Linus Torvalds1da177e2005-04-16 15:20:36 -07002507 dma_addr_t gid_list_dma;
2508 struct gid_list_info *gid_list;
Andrew Vasquezabbd8872005-07-06 10:30:05 -07002509 int gid_list_info_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002510
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002511 /* Small DMA pool allocations -- maximum 256 bytes in length. */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002512#define DMA_POOL_SIZE 256
Linus Torvalds1da177e2005-04-16 15:20:36 -07002513 struct dma_pool *s_dma_pool;
2514
2515 dma_addr_t init_cb_dma;
Andrew Vasquez3d716442005-07-06 10:30:26 -07002516 init_cb_t *init_cb;
2517 int init_cb_size;
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07002518 dma_addr_t ex_init_cb_dma;
2519 struct ex_init_cb_81xx *ex_init_cb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002520
Andrew Vasquez5ff1d582010-05-04 15:01:26 -07002521 void *async_pd;
2522 dma_addr_t async_pd_dma;
2523
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524 /* These are used by mailbox operations. */
2525 volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
2526
2527 mbx_cmd_t *mcp;
2528 unsigned long mbx_cmd_flags;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002529#define MBX_INTERRUPT 1
2530#define MBX_INTR_WAIT 2
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531#define MBX_UPDATE_FLASH_ACTIVE 3
2532
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002533 struct mutex vport_lock; /* Virtual port synchronization */
2534 struct completion mbx_cmd_comp; /* Serialize mbx access */
Marcus Barrow0b05a1f2008-01-17 09:02:13 -08002535 struct completion mbx_intr_comp; /* Used for completion notification */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537 /* Basic firmware related information. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538 uint16_t fw_major_version;
2539 uint16_t fw_minor_version;
2540 uint16_t fw_subminor_version;
2541 uint16_t fw_attributes;
2542 uint32_t fw_memory_size;
2543 uint32_t fw_transfer_size;
Andrew Vasquez441d1072006-05-17 15:09:34 -07002544 uint32_t fw_srisc_address;
2545#define RISC_START_ADDRESS_2100 0x1000
2546#define RISC_START_ADDRESS_2300 0x800
2547#define RISC_START_ADDRESS_2400 0x100000
Andrew Vasquez24a08132009-03-24 09:08:16 -07002548 uint16_t fw_xcb_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002550 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002551 uint8_t fw_seriallink_options[4];
Andrew Vasquez3d716442005-07-06 10:30:26 -07002552 uint16_t fw_seriallink_options24[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002553
Andrew Vasquez55a96152009-03-24 09:08:03 -07002554 uint8_t mpi_version[3];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002555 uint32_t mpi_capabilities;
Andrew Vasquez55a96152009-03-24 09:08:03 -07002556 uint8_t phy_version[3];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002557
Linus Torvalds1da177e2005-04-16 15:20:36 -07002558 /* Firmware dump information. */
Andrew Vasqueza7a167b2006-06-23 16:10:29 -07002559 struct qla2xxx_fw_dump *fw_dump;
2560 uint32_t fw_dump_len;
Andrew Vasquezd4e3e042006-05-17 15:09:50 -07002561 int fw_dumped;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002562 int fw_dump_reading;
Andrew Vasqueza7a167b2006-06-23 16:10:29 -07002563 dma_addr_t eft_dma;
2564 void *eft;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002565
Andrew Vasquezbb99de62009-01-05 11:18:08 -08002566 uint32_t chain_offset;
Andrew Vasquezdf613b92008-01-17 09:02:17 -08002567 struct dentry *dfs_dir;
2568 struct dentry *dfs_fce;
2569 dma_addr_t fce_dma;
2570 void *fce;
2571 uint32_t fce_bufs;
2572 uint16_t fce_mb[8];
2573 uint64_t fce_wr, fce_rd;
2574 struct mutex fce_mutex;
2575
Andrew Vasquez3d716442005-07-06 10:30:26 -07002576 uint32_t pci_attr;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002577 uint16_t chip_revision;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002578
2579 uint16_t product_id[4];
2580
2581 uint8_t model_number[16+1];
2582#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
Joe Carnuccio1ee27142008-07-10 16:55:53 -07002583 char model_desc[80];
Andrew Vasquezcca53352005-08-26 19:08:30 -07002584 uint8_t adapter_id[16+1];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002585
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002586 /* Option ROM information. */
2587 char *optrom_buffer;
2588 uint32_t optrom_size;
2589 int optrom_state;
2590#define QLA_SWAITING 0
2591#define QLA_SREADING 1
2592#define QLA_SWRITING 2
Joe Carnucciob7cc1762007-09-20 14:07:35 -07002593 uint32_t optrom_region_start;
2594 uint32_t optrom_region_size;
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002595
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002596/* PCI expansion ROM image information. */
Andrew Vasquez30c47662007-01-29 10:22:21 -08002597#define ROM_CODE_TYPE_BIOS 0
2598#define ROM_CODE_TYPE_FCODE 1
2599#define ROM_CODE_TYPE_EFI 3
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002600 uint8_t bios_revision[2];
2601 uint8_t efi_revision[2];
2602 uint8_t fcode_revision[16];
Andrew Vasquez30c47662007-01-29 10:22:21 -08002603 uint32_t fw_revision[4];
2604
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002605 /* Offsets for flash/nvram access (set to ~0 if not used). */
2606 uint32_t flash_conf_off;
2607 uint32_t flash_data_off;
2608 uint32_t nvram_conf_off;
2609 uint32_t nvram_data_off;
2610
Andrew Vasquez7d232c72008-04-03 13:13:22 -07002611 uint32_t fdt_wrt_disable;
2612 uint32_t fdt_erase_cmd;
2613 uint32_t fdt_block_size;
2614 uint32_t fdt_unprotect_sec_cmd;
2615 uint32_t fdt_protect_sec_cmd;
2616
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002617 uint32_t flt_region_flt;
2618 uint32_t flt_region_fdt;
2619 uint32_t flt_region_boot;
2620 uint32_t flt_region_fw;
2621 uint32_t flt_region_vpd_nvram;
Andrew Vasquez3d79038f2009-03-24 09:08:14 -07002622 uint32_t flt_region_vpd;
2623 uint32_t flt_region_nvram;
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002624 uint32_t flt_region_npiv_conf;
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07002625 uint32_t flt_region_gold_fw;
Sarang Radke09ff7012010-03-19 17:03:59 -07002626 uint32_t flt_region_fcp_prio;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002627 uint32_t flt_region_bootload;
Andrew Vasquezc00d8992008-09-11 21:22:49 -07002628
Linus Torvalds1da177e2005-04-16 15:20:36 -07002629 /* Needed for BEACON */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002630 uint16_t beacon_blink_led;
2631 uint8_t beacon_color_state;
andrew.vasquez@qlogic.comf6df1442006-01-31 16:05:07 -08002632#define QLA_LED_GRN_ON 0x01
2633#define QLA_LED_YLW_ON 0x02
2634#define QLA_LED_ABR_ON 0x04
2635#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
2636 /* ISP2322: red, green, amber. */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002637 uint16_t zio_mode;
2638 uint16_t zio_timer;
andrew.vasquez@qlogic.com392e2f62006-01-31 16:05:02 -08002639 struct fc_host_statistics fc_host_stat;
Andrew Vasqueza8488ab2007-01-29 10:22:19 -08002640
Anirban Chakraborty73208df2008-12-09 16:45:39 -08002641 struct qla_msix_entry *msix_entries;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002642
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002643 struct list_head vp_list; /* list of VP */
2644 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
2645 sizeof(unsigned long)];
2646 uint16_t num_vhosts; /* number of vports created */
2647 uint16_t num_vsans; /* number of vsan created */
2648 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
2649 int cur_vport_count;
2650
2651 struct qla_chip_state_84xx *cs84xx;
2652 struct qla_statistics qla_stats;
2653 struct isp_operations *isp_ops;
Anirban Chakraborty68ca9492009-04-06 22:33:41 -07002654 struct workqueue_struct *wq;
Giridhar Malavali9a069e12010-01-12 13:02:47 -08002655 struct qlfc_fw fw_buf;
Sarang Radke09ff7012010-03-19 17:03:59 -07002656
2657 /* FCP_CMND priority support */
2658 struct qla_fcp_prio_cfg *fcp_prio_cfg;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002659
2660 struct dma_pool *dl_dma_pool;
2661#define DSD_LIST_DMA_POOL_SIZE 512
2662
2663 struct dma_pool *fcp_cmnd_dma_pool;
2664 mempool_t *ctx_mempool;
2665#define FCP_CMND_DMA_POOL_SIZE 512
2666
2667 unsigned long nx_pcibase; /* Base I/O address */
2668 uint8_t *nxdb_rd_ptr; /* Doorbell read pointer */
2669 unsigned long nxdb_wr_ptr; /* Door bell write pointer */
2670 unsigned long first_page_group_start;
2671 unsigned long first_page_group_end;
2672
2673 uint32_t crb_win;
2674 uint32_t curr_window;
2675 uint32_t ddr_mn_window;
2676 unsigned long mn_win_crb;
2677 unsigned long ms_win_crb;
2678 int qdr_sn_window;
2679 uint32_t nx_dev_init_timeout;
2680 uint32_t nx_reset_timeout;
2681 rwlock_t hw_lock;
2682 uint16_t portnum; /* port number */
2683 int link_width;
2684 struct fw_blob *hablob;
2685 struct qla82xx_legacy_intr_set nx_legacy_intr;
2686
2687 uint16_t gbl_dsd_inuse;
2688 uint16_t gbl_dsd_avail;
2689 struct list_head gbl_dsd_list;
2690#define NUM_DSD_CHAIN 4096
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002691};
2692
2693/*
2694 * Qlogic scsi host structure
2695 */
2696typedef struct scsi_qla_host {
2697 struct list_head list;
2698 struct list_head vp_fcports; /* list of fcports */
2699 struct list_head work_list;
Andrew Vasquezf999f4c2009-06-03 09:55:28 -07002700 spinlock_t work_lock;
2701
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002702 /* Commonly used flags and state information. */
2703 struct Scsi_Host *host;
2704 unsigned long host_no;
2705 uint8_t host_str[16];
2706
2707 volatile struct {
2708 uint32_t init_done :1;
2709 uint32_t online :1;
2710 uint32_t rscn_queue_overflow :1;
2711 uint32_t reset_active :1;
2712
2713 uint32_t management_server_logged_in :1;
2714 uint32_t process_response_queue :1;
2715 } flags;
2716
2717 atomic_t loop_state;
2718#define LOOP_TIMEOUT 1
2719#define LOOP_DOWN 2
2720#define LOOP_UP 3
2721#define LOOP_UPDATE 4
2722#define LOOP_READY 5
2723#define LOOP_DEAD 6
2724
2725 unsigned long dpc_flags;
2726#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
2727#define RESET_ACTIVE 1
2728#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
2729#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
2730#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
2731#define LOOP_RESYNC_ACTIVE 5
2732#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
2733#define RSCN_UPDATE 7 /* Perform an RSCN update. */
Shyam Sundarddb9b122009-03-24 09:08:10 -07002734#define RELOGIN_NEEDED 8
2735#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
2736#define ISP_ABORT_RETRY 10 /* ISP aborted. */
2737#define BEACON_BLINK_NEEDED 11
2738#define REGISTER_FDMI_NEEDED 12
2739#define FCPORT_UPDATE_NEEDED 13
2740#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
2741#define UNLOADING 15
2742#define NPIV_CONFIG_NEEDED 16
Giridhar Malavalia9083012010-04-12 17:59:55 -07002743#define ISP_UNRECOVERABLE 17
2744#define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002745
2746 uint32_t device_flags;
Shyam Sundarddb9b122009-03-24 09:08:10 -07002747#define SWITCH_FOUND BIT_0
2748#define DFLG_NO_CABLE BIT_1
Giridhar Malavalia9083012010-04-12 17:59:55 -07002749#define DFLG_DEV_FAILED BIT_5
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002750
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002751 /* ISP configuration data. */
2752 uint16_t loop_id; /* Host adapter loop id */
2753
2754 port_id_t d_id; /* Host adapter port id */
2755 uint8_t marker_needed;
2756 uint16_t mgmt_svr_loop_id;
2757
2758
2759
2760 /* RSCN queue. */
2761 uint32_t rscn_queue[MAX_RSCN_COUNT];
2762 uint8_t rscn_in_ptr;
2763 uint8_t rscn_out_ptr;
2764
2765 /* Timeout timers. */
2766 uint8_t loop_down_abort_time; /* port down timer */
2767 atomic_t loop_down_timer; /* loop down timer */
2768 uint8_t link_down_timeout; /* link down timeout */
2769
2770 uint32_t timer_active;
2771 struct timer_list timer;
2772
2773 uint8_t node_name[WWN_SIZE];
2774 uint8_t port_name[WWN_SIZE];
2775 uint8_t fabric_node_name[WWN_SIZE];
Andrew Vasquezbad70012009-04-06 22:33:38 -07002776
2777 uint16_t fcoe_vlan_id;
2778 uint16_t fcoe_fcf_idx;
2779 uint8_t fcoe_vn_port_mac[6];
2780
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002781 uint32_t vp_abort_cnt;
2782
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002783 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002784 uint16_t vp_idx; /* vport ID */
2785
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002786 unsigned long vp_flags;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07002787#define VP_IDX_ACQUIRED 0 /* bit no 0 */
2788#define VP_CREATE_NEEDED 1
2789#define VP_BIND_NEEDED 2
2790#define VP_DELETE_NEEDED 3
2791#define VP_SCR_NEEDED 4 /* State Change Request registration */
2792 atomic_t vp_state;
2793#define VP_OFFLINE 0
2794#define VP_ACTIVE 1
2795#define VP_FAILED 2
2796// #define VP_DISABLE 3
2797 uint16_t vp_err_state;
2798 uint16_t vp_prev_err_state;
2799#define VP_ERR_UNKWN 0
2800#define VP_ERR_PORTDWN 1
2801#define VP_ERR_FAB_UNSUPPORTED 2
2802#define VP_ERR_FAB_NORESOURCES 3
2803#define VP_ERR_FAB_LOGOUT 4
2804#define VP_ERR_ADAP_NORESOURCES 5
Anirban Chakraborty7b867cf2008-11-06 10:40:19 -08002805 struct qla_hw_data *hw;
Anirban Chakraborty2afa19a2009-04-06 22:33:40 -07002806 struct req_que *req;
Giridhar Malavalia9083012010-04-12 17:59:55 -07002807 int fw_heartbeat_counter;
2808 int seconds_since_last_heartbeat;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002809} scsi_qla_host_t;
2810
Linus Torvalds1da177e2005-04-16 15:20:36 -07002811/*
2812 * Macros to help code, maintain, etc.
2813 */
2814#define LOOP_TRANSITION(ha) \
2815 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
Andrew Vasquez23443b12005-12-06 10:57:06 -08002816 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002817 atomic_read(&ha->loop_state) == LOOP_DOWN)
Andrew Vasquezfa2a1ce2005-07-06 10:32:07 -07002818
Linus Torvalds1da177e2005-04-16 15:20:36 -07002819#define qla_printk(level, ha, format, arg...) \
2820 dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
2821
2822/*
2823 * qla2x00 local function return status codes
2824 */
2825#define MBS_MASK 0x3fff
2826
2827#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
2828#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
2829#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
2830#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
2831#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
2832#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
2833#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
2834#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
2835#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
2836#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
2837
2838#define QLA_FUNCTION_TIMEOUT 0x100
2839#define QLA_FUNCTION_PARAMETER_ERROR 0x101
2840#define QLA_FUNCTION_FAILED 0x102
2841#define QLA_MEMORY_ALLOC_FAILED 0x103
2842#define QLA_LOCK_TIMEOUT 0x104
2843#define QLA_ABORTED 0x105
2844#define QLA_SUSPENDED 0x106
2845#define QLA_BUSY 0x107
2846#define QLA_RSCNS_HANDLED 0x108
Andrew Vasquezcca53352005-08-26 19:08:30 -07002847#define QLA_ALREADY_REGISTERED 0x109
Linus Torvalds1da177e2005-04-16 15:20:36 -07002848
Linus Torvalds1da177e2005-04-16 15:20:36 -07002849#define NVRAM_DELAY() udelay(10)
2850
2851#define INVALID_HANDLE (MAX_OUTSTANDING_COMMANDS+1)
2852
2853/*
2854 * Flash support definitions
2855 */
andrew.vasquez@qlogic.com854165f2006-01-31 16:05:17 -08002856#define OPTROM_SIZE_2300 0x20000
2857#define OPTROM_SIZE_2322 0x100000
2858#define OPTROM_SIZE_24XX 0x100000
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07002859#define OPTROM_SIZE_25XX 0x200000
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08002860#define OPTROM_SIZE_81XX 0x400000
Giridhar Malavalia9083012010-04-12 17:59:55 -07002861#define OPTROM_SIZE_82XX 0x800000
2862
2863#define OPTROM_BURST_SIZE 0x1000
2864#define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002865
2866#include "qla_gbl.h"
2867#include "qla_dbg.h"
2868#include "qla_inline.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002869
Linus Torvalds1da177e2005-04-16 15:20:36 -07002870#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002871#endif