blob: fbd0f88fc81b044f37ccc6718033b6c6df1332c0 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Eilon Greensteind05c26c2009-01-17 23:26:13 -08003 * Copyright (c) 2007-2009 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
13 * Slowpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018#include <linux/module.h>
19#include <linux/moduleparam.h>
20#include <linux/kernel.h>
21#include <linux/device.h> /* for dev_info() */
22#include <linux/timer.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/slab.h>
26#include <linux/vmalloc.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/dma-mapping.h>
34#include <linux/bitops.h>
35#include <linux/irq.h>
36#include <linux/delay.h>
37#include <asm/byteorder.h>
38#include <linux/time.h>
39#include <linux/ethtool.h>
40#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080041#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020042#include <net/ip.h>
43#include <net/tcp.h>
44#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070045#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <linux/workqueue.h>
47#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/prefetch.h>
50#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/io.h>
52
Eilon Greenstein359d8b12009-02-12 08:38:25 +000053
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020054#include "bnx2x.h"
55#include "bnx2x_init.h"
56
Eilon Greenstein2b144022009-02-12 08:38:35 +000057#define DRV_MODULE_VERSION "1.48.102"
58#define DRV_MODULE_RELDATE "2009/02/12"
Eilon Greenstein34f80b02008-06-23 20:33:01 -070059#define BNX2X_BC_VER 0x040200
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020060
Eilon Greenstein34f80b02008-06-23 20:33:01 -070061/* Time in jiffies before concluding the transmitter is hung */
62#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020063
Andrew Morton53a10562008-02-09 23:16:41 -080064static char version[] __devinitdata =
Eilon Greenstein34f80b02008-06-23 20:33:01 -070065 "Broadcom NetXtreme II 5771x 10Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020066 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
67
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070068MODULE_AUTHOR("Eliezer Tamir");
Eilon Greensteine47d7e62009-01-14 06:44:28 +000069MODULE_DESCRIPTION("Broadcom NetXtreme II BCM57710/57711/57711E Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020070MODULE_LICENSE("GPL");
71MODULE_VERSION(DRV_MODULE_VERSION);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020072
Eilon Greenstein555f6c72009-02-12 08:36:11 +000073static int multi_mode = 1;
74module_param(multi_mode, int, 0);
75
Eilon Greenstein19680c42008-08-13 15:47:33 -070076static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -070077module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +000078MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +000079
80static int int_mode;
81module_param(int_mode, int, 0);
82MODULE_PARM_DESC(int_mode, " Force interrupt mode (1 INT#x; 2 MSI)");
83
Eilon Greenstein9898f862009-02-12 08:38:27 +000084static int poll;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020085module_param(poll, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +000086MODULE_PARM_DESC(poll, " Use polling (for debug)");
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000087
88static int mrrs = -1;
89module_param(mrrs, int, 0);
90MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
91
Eilon Greenstein9898f862009-02-12 08:38:27 +000092static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020093module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +000094MODULE_PARM_DESC(debug, " Default debug msglevel");
95
96static int load_count[3]; /* 0-common, 1-port0, 2-port1 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020097
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080098static struct workqueue_struct *bnx2x_wq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020099
100enum bnx2x_board_type {
101 BCM57710 = 0,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700102 BCM57711 = 1,
103 BCM57711E = 2,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200104};
105
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700106/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800107static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200108 char *name;
109} board_info[] __devinitdata = {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700110 { "Broadcom NetXtreme II BCM57710 XGb" },
111 { "Broadcom NetXtreme II BCM57711 XGb" },
112 { "Broadcom NetXtreme II BCM57711E XGb" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200113};
114
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700115
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200116static const struct pci_device_id bnx2x_pci_tbl[] = {
117 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57710,
118 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57710 },
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700119 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57711,
120 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57711 },
121 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_57711E,
122 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM57711E },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200123 { 0 }
124};
125
126MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
127
128/****************************************************************************
129* General service functions
130****************************************************************************/
131
132/* used only at init
133 * locking is done by mcp
134 */
135static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
136{
137 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
138 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
139 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
140 PCICFG_VENDOR_ID_OFFSET);
141}
142
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200143static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
144{
145 u32 val;
146
147 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
148 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
149 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
150 PCICFG_VENDOR_ID_OFFSET);
151
152 return val;
153}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200154
155static const u32 dmae_reg_go_c[] = {
156 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
157 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
158 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
159 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
160};
161
162/* copy command into DMAE command memory and set DMAE command go */
163static void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae,
164 int idx)
165{
166 u32 cmd_offset;
167 int i;
168
169 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
170 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
171 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
172
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700173 DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n",
174 idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200175 }
176 REG_WR(bp, dmae_reg_go_c[idx], 1);
177}
178
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700179void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
180 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200181{
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700182 struct dmae_command *dmae = &bp->init_dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200183 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700184 int cnt = 200;
185
186 if (!bp->dmae_ready) {
187 u32 *data = bnx2x_sp(bp, wb_data[0]);
188
189 DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)"
190 " using indirect\n", dst_addr, len32);
191 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
192 return;
193 }
194
195 mutex_lock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200196
197 memset(dmae, 0, sizeof(struct dmae_command));
198
199 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
200 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
201 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
202#ifdef __BIG_ENDIAN
203 DMAE_CMD_ENDIANITY_B_DW_SWAP |
204#else
205 DMAE_CMD_ENDIANITY_DW_SWAP |
206#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700207 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
208 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200209 dmae->src_addr_lo = U64_LO(dma_addr);
210 dmae->src_addr_hi = U64_HI(dma_addr);
211 dmae->dst_addr_lo = dst_addr >> 2;
212 dmae->dst_addr_hi = 0;
213 dmae->len = len32;
214 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
215 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700216 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200217
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700218 DP(BNX2X_MSG_OFF, "dmae: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200219 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
220 "dst_addr [%x:%08x (%08x)]\n"
221 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
222 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
223 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo, dst_addr,
224 dmae->comp_addr_hi, dmae->comp_addr_lo, dmae->comp_val);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700225 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200226 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
227 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200228
229 *wb_comp = 0;
230
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700231 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200232
233 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700234
235 while (*wb_comp != DMAE_COMP_VAL) {
236 DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp);
237
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700238 if (!cnt) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200239 BNX2X_ERR("dmae timeout!\n");
240 break;
241 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700242 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700243 /* adjust delay for emulation/FPGA */
244 if (CHIP_REV_IS_SLOW(bp))
245 msleep(100);
246 else
247 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200248 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700249
250 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200251}
252
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700253void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200254{
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700255 struct dmae_command *dmae = &bp->init_dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200256 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700257 int cnt = 200;
258
259 if (!bp->dmae_ready) {
260 u32 *data = bnx2x_sp(bp, wb_data[0]);
261 int i;
262
263 DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)"
264 " using indirect\n", src_addr, len32);
265 for (i = 0; i < len32; i++)
266 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
267 return;
268 }
269
270 mutex_lock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200271
272 memset(bnx2x_sp(bp, wb_data[0]), 0, sizeof(u32) * 4);
273 memset(dmae, 0, sizeof(struct dmae_command));
274
275 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
276 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
277 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
278#ifdef __BIG_ENDIAN
279 DMAE_CMD_ENDIANITY_B_DW_SWAP |
280#else
281 DMAE_CMD_ENDIANITY_DW_SWAP |
282#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700283 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
284 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200285 dmae->src_addr_lo = src_addr >> 2;
286 dmae->src_addr_hi = 0;
287 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
288 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
289 dmae->len = len32;
290 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
291 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700292 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200293
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700294 DP(BNX2X_MSG_OFF, "dmae: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200295 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
296 "dst_addr [%x:%08x (%08x)]\n"
297 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
298 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
299 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo, src_addr,
300 dmae->comp_addr_hi, dmae->comp_addr_lo, dmae->comp_val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200301
302 *wb_comp = 0;
303
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700304 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200305
306 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700307
308 while (*wb_comp != DMAE_COMP_VAL) {
309
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700310 if (!cnt) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200311 BNX2X_ERR("dmae timeout!\n");
312 break;
313 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700314 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700315 /* adjust delay for emulation/FPGA */
316 if (CHIP_REV_IS_SLOW(bp))
317 msleep(100);
318 else
319 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200320 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700321 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200322 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
323 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700324
325 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200326}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200327
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700328/* used only for slowpath so not inlined */
329static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo)
330{
331 u32 wb_write[2];
332
333 wb_write[0] = val_hi;
334 wb_write[1] = val_lo;
335 REG_WR_DMAE(bp, reg, wb_write, 2);
336}
337
338#ifdef USE_WB_RD
339static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg)
340{
341 u32 wb_data[2];
342
343 REG_RD_DMAE(bp, reg, wb_data, 2);
344
345 return HILO_U64(wb_data[0], wb_data[1]);
346}
347#endif
348
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200349static int bnx2x_mc_assert(struct bnx2x *bp)
350{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200351 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700352 int i, rc = 0;
353 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200354
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700355 /* XSTORM */
356 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
357 XSTORM_ASSERT_LIST_INDEX_OFFSET);
358 if (last_idx)
359 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200360
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700361 /* print the asserts */
362 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200363
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700364 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
365 XSTORM_ASSERT_LIST_OFFSET(i));
366 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
367 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
368 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
369 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
370 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
371 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200372
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700373 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
374 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x"
375 " 0x%08x 0x%08x 0x%08x\n",
376 i, row3, row2, row1, row0);
377 rc++;
378 } else {
379 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200380 }
381 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700382
383 /* TSTORM */
384 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
385 TSTORM_ASSERT_LIST_INDEX_OFFSET);
386 if (last_idx)
387 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
388
389 /* print the asserts */
390 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
391
392 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
393 TSTORM_ASSERT_LIST_OFFSET(i));
394 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
395 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
396 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
397 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
398 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
399 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
400
401 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
402 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x"
403 " 0x%08x 0x%08x 0x%08x\n",
404 i, row3, row2, row1, row0);
405 rc++;
406 } else {
407 break;
408 }
409 }
410
411 /* CSTORM */
412 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
413 CSTORM_ASSERT_LIST_INDEX_OFFSET);
414 if (last_idx)
415 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
416
417 /* print the asserts */
418 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
419
420 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
421 CSTORM_ASSERT_LIST_OFFSET(i));
422 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
423 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
424 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
425 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
426 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
427 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
428
429 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
430 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x"
431 " 0x%08x 0x%08x 0x%08x\n",
432 i, row3, row2, row1, row0);
433 rc++;
434 } else {
435 break;
436 }
437 }
438
439 /* USTORM */
440 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
441 USTORM_ASSERT_LIST_INDEX_OFFSET);
442 if (last_idx)
443 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
444
445 /* print the asserts */
446 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
447
448 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
449 USTORM_ASSERT_LIST_OFFSET(i));
450 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
451 USTORM_ASSERT_LIST_OFFSET(i) + 4);
452 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
453 USTORM_ASSERT_LIST_OFFSET(i) + 8);
454 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
455 USTORM_ASSERT_LIST_OFFSET(i) + 12);
456
457 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
458 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x"
459 " 0x%08x 0x%08x 0x%08x\n",
460 i, row3, row2, row1, row0);
461 rc++;
462 } else {
463 break;
464 }
465 }
466
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200467 return rc;
468}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800469
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200470static void bnx2x_fw_dump(struct bnx2x *bp)
471{
472 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000473 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200474 int word;
475
476 mark = REG_RD(bp, MCP_REG_MCPR_SCRATCH + 0xf104);
Eliezer Tamir49d66772008-02-28 11:53:13 -0800477 mark = ((mark + 0x3) & ~0x3);
478 printk(KERN_ERR PFX "begin fw dump (mark 0x%x)\n" KERN_ERR, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200479
480 for (offset = mark - 0x08000000; offset <= 0xF900; offset += 0x8*4) {
481 for (word = 0; word < 8; word++)
482 data[word] = htonl(REG_RD(bp, MCP_REG_MCPR_SCRATCH +
483 offset + 4*word));
484 data[8] = 0x0;
Eliezer Tamir49d66772008-02-28 11:53:13 -0800485 printk(KERN_CONT "%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200486 }
487 for (offset = 0xF108; offset <= mark - 0x08000000; offset += 0x8*4) {
488 for (word = 0; word < 8; word++)
489 data[word] = htonl(REG_RD(bp, MCP_REG_MCPR_SCRATCH +
490 offset + 4*word));
491 data[8] = 0x0;
Eliezer Tamir49d66772008-02-28 11:53:13 -0800492 printk(KERN_CONT "%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200493 }
494 printk("\n" KERN_ERR PFX "end of fw dump\n");
495}
496
497static void bnx2x_panic_dump(struct bnx2x *bp)
498{
499 int i;
500 u16 j, start, end;
501
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700502 bp->stats_state = STATS_STATE_DISABLED;
503 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
504
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200505 BNX2X_ERR("begin crash dump -----------------\n");
506
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000507 /* Indices */
508 /* Common */
509 BNX2X_ERR("def_c_idx(%u) def_u_idx(%u) def_x_idx(%u)"
510 " def_t_idx(%u) def_att_idx(%u) attn_state(%u)"
511 " spq_prod_idx(%u)\n",
512 bp->def_c_idx, bp->def_u_idx, bp->def_x_idx, bp->def_t_idx,
513 bp->def_att_idx, bp->attn_state, bp->spq_prod_idx);
514
515 /* Rx */
516 for_each_rx_queue(bp, i) {
517 struct bnx2x_fastpath *fp = &bp->fp[i];
518
519 BNX2X_ERR("queue[%d]: rx_bd_prod(%x) rx_bd_cons(%x)"
520 " *rx_bd_cons_sb(%x) rx_comp_prod(%x)"
521 " rx_comp_cons(%x) *rx_cons_sb(%x)\n",
522 i, fp->rx_bd_prod, fp->rx_bd_cons,
523 le16_to_cpu(*fp->rx_bd_cons_sb), fp->rx_comp_prod,
524 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
525 BNX2X_ERR(" rx_sge_prod(%x) last_max_sge(%x)"
526 " fp_u_idx(%x) *sb_u_idx(%x)\n",
527 fp->rx_sge_prod, fp->last_max_sge,
528 le16_to_cpu(fp->fp_u_idx),
529 fp->status_blk->u_status_block.status_block_index);
530 }
531
532 /* Tx */
533 for_each_tx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200534 struct bnx2x_fastpath *fp = &bp->fp[i];
535 struct eth_tx_db_data *hw_prods = fp->hw_tx_prods;
536
537 BNX2X_ERR("queue[%d]: tx_pkt_prod(%x) tx_pkt_cons(%x)"
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700538 " tx_bd_prod(%x) tx_bd_cons(%x) *tx_cons_sb(%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200539 i, fp->tx_pkt_prod, fp->tx_pkt_cons, fp->tx_bd_prod,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700540 fp->tx_bd_cons, le16_to_cpu(*fp->tx_cons_sb));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000541 BNX2X_ERR(" fp_c_idx(%x) *sb_c_idx(%x)"
542 " bd data(%x,%x)\n", le16_to_cpu(fp->fp_c_idx),
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700543 fp->status_blk->c_status_block.status_block_index,
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700544 hw_prods->packets_prod, hw_prods->bds_prod);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000545 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200546
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000547 /* Rings */
548 /* Rx */
549 for_each_rx_queue(bp, i) {
550 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200551
552 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
553 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000554 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200555 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
556 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
557
558 BNX2X_ERR("rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700559 j, rx_bd[1], rx_bd[0], sw_bd->skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200560 }
561
Eilon Greenstein3196a882008-08-13 15:58:49 -0700562 start = RX_SGE(fp->rx_sge_prod);
563 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000564 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700565 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
566 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
567
568 BNX2X_ERR("rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
569 j, rx_sge[1], rx_sge[0], sw_page->page);
570 }
571
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200572 start = RCQ_BD(fp->rx_comp_cons - 10);
573 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000574 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200575 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
576
577 BNX2X_ERR("cqe[%x]=[%x:%x:%x:%x]\n",
578 j, cqe[0], cqe[1], cqe[2], cqe[3]);
579 }
580 }
581
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000582 /* Tx */
583 for_each_tx_queue(bp, i) {
584 struct bnx2x_fastpath *fp = &bp->fp[i];
585
586 start = TX_BD(le16_to_cpu(*fp->tx_cons_sb) - 10);
587 end = TX_BD(le16_to_cpu(*fp->tx_cons_sb) + 245);
588 for (j = start; j != end; j = TX_BD(j + 1)) {
589 struct sw_tx_bd *sw_bd = &fp->tx_buf_ring[j];
590
591 BNX2X_ERR("packet[%x]=[%p,%x]\n", j,
592 sw_bd->skb, sw_bd->first_bd);
593 }
594
595 start = TX_BD(fp->tx_bd_cons - 10);
596 end = TX_BD(fp->tx_bd_cons + 254);
597 for (j = start; j != end; j = TX_BD(j + 1)) {
598 u32 *tx_bd = (u32 *)&fp->tx_desc_ring[j];
599
600 BNX2X_ERR("tx_bd[%x]=[%x:%x:%x:%x]\n",
601 j, tx_bd[0], tx_bd[1], tx_bd[2], tx_bd[3]);
602 }
603 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200604
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700605 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200606 bnx2x_mc_assert(bp);
607 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200608}
609
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800610static void bnx2x_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200611{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700612 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200613 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
614 u32 val = REG_RD(bp, addr);
615 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000616 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200617
618 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000619 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
620 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200621 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
622 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +0000623 } else if (msi) {
624 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
625 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
626 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
627 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200628 } else {
629 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800630 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200631 HC_CONFIG_0_REG_INT_LINE_EN_0 |
632 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800633
Eilon Greenstein8badd272009-02-12 08:36:15 +0000634 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
635 val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800636
637 REG_WR(bp, addr, val);
638
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200639 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
640 }
641
Eilon Greenstein8badd272009-02-12 08:36:15 +0000642 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) mode %s\n",
643 val, port, addr, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200644
645 REG_WR(bp, addr, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700646
647 if (CHIP_IS_E1H(bp)) {
648 /* init leading/trailing edge */
649 if (IS_E1HMF(bp)) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000650 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700651 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +0000652 /* enable nig and gpio3 attention */
653 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700654 } else
655 val = 0xffff;
656
657 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
658 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
659 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200660}
661
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800662static void bnx2x_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200663{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700664 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200665 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
666 u32 val = REG_RD(bp, addr);
667
668 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
669 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
670 HC_CONFIG_0_REG_INT_LINE_EN_0 |
671 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
672
673 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
674 val, port, addr);
675
Eilon Greenstein8badd272009-02-12 08:36:15 +0000676 /* flush all outstanding writes */
677 mmiowb();
678
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200679 REG_WR(bp, addr, val);
680 if (REG_RD(bp, addr) != val)
681 BNX2X_ERR("BUG! proper val not read from IGU!\n");
Eilon Greenstein356e2382009-02-12 08:38:32 +0000682
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200683}
684
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700685static void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200686{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200687 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000688 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200689
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700690 /* disable interrupt handling */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200691 atomic_inc(&bp->intr_sem);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700692 if (disable_hw)
693 /* prevent the HW from sending interrupts */
694 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200695
696 /* make sure all ISRs are done */
697 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000698 synchronize_irq(bp->msix_table[0].vector);
699 offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200700 for_each_queue(bp, i)
Eilon Greenstein8badd272009-02-12 08:36:15 +0000701 synchronize_irq(bp->msix_table[i + offset].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200702 } else
703 synchronize_irq(bp->pdev->irq);
704
705 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800706 cancel_delayed_work(&bp->sp_task);
707 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200708}
709
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700710/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200711
712/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700713 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200714 */
715
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700716static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 sb_id,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200717 u8 storm, u16 index, u8 op, u8 update)
718{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700719 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
720 COMMAND_REG_INT_ACK);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200721 struct igu_ack_register igu_ack;
722
723 igu_ack.status_block_index = index;
724 igu_ack.sb_id_and_flags =
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700725 ((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200726 (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
727 (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
728 (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
729
Eilon Greenstein5c862842008-08-13 15:51:48 -0700730 DP(BNX2X_MSG_OFF, "write 0x%08x to HC addr 0x%x\n",
731 (*(u32 *)&igu_ack), hc_addr);
732 REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200733}
734
735static inline u16 bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
736{
737 struct host_status_block *fpsb = fp->status_blk;
738 u16 rc = 0;
739
740 barrier(); /* status block is written to by the chip */
741 if (fp->fp_c_idx != fpsb->c_status_block.status_block_index) {
742 fp->fp_c_idx = fpsb->c_status_block.status_block_index;
743 rc |= 1;
744 }
745 if (fp->fp_u_idx != fpsb->u_status_block.status_block_index) {
746 fp->fp_u_idx = fpsb->u_status_block.status_block_index;
747 rc |= 2;
748 }
749 return rc;
750}
751
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200752static u16 bnx2x_ack_int(struct bnx2x *bp)
753{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700754 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
755 COMMAND_REG_SIMD_MASK);
756 u32 result = REG_RD(bp, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200757
Eilon Greenstein5c862842008-08-13 15:51:48 -0700758 DP(BNX2X_MSG_OFF, "read 0x%08x from HC addr 0x%x\n",
759 result, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200760
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200761 return result;
762}
763
764
765/*
766 * fast path service functions
767 */
768
Eilon Greenstein237907c2009-01-14 06:42:44 +0000769static inline int bnx2x_has_tx_work(struct bnx2x_fastpath *fp)
770{
771 u16 tx_cons_sb;
772
773 /* Tell compiler that status block fields can change */
774 barrier();
775 tx_cons_sb = le16_to_cpu(*fp->tx_cons_sb);
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -0800776 return (fp->tx_pkt_cons != tx_cons_sb);
777}
778
779static inline int bnx2x_has_tx_work_unload(struct bnx2x_fastpath *fp)
780{
781 /* Tell compiler that consumer and producer can change */
782 barrier();
783 return (fp->tx_pkt_prod != fp->tx_pkt_cons);
Eilon Greenstein237907c2009-01-14 06:42:44 +0000784}
785
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200786/* free skb in the packet ring at pos idx
787 * return idx of last bd freed
788 */
789static u16 bnx2x_free_tx_pkt(struct bnx2x *bp, struct bnx2x_fastpath *fp,
790 u16 idx)
791{
792 struct sw_tx_bd *tx_buf = &fp->tx_buf_ring[idx];
793 struct eth_tx_bd *tx_bd;
794 struct sk_buff *skb = tx_buf->skb;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700795 u16 bd_idx = TX_BD(tx_buf->first_bd), new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200796 int nbd;
797
798 DP(BNX2X_MSG_OFF, "pkt_idx %d buff @(%p)->skb %p\n",
799 idx, tx_buf, skb);
800
801 /* unmap first bd */
802 DP(BNX2X_MSG_OFF, "free bd_idx %d\n", bd_idx);
803 tx_bd = &fp->tx_desc_ring[bd_idx];
804 pci_unmap_single(bp->pdev, BD_UNMAP_ADDR(tx_bd),
805 BD_UNMAP_LEN(tx_bd), PCI_DMA_TODEVICE);
806
807 nbd = le16_to_cpu(tx_bd->nbd) - 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700808 new_cons = nbd + tx_buf->first_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200809#ifdef BNX2X_STOP_ON_ERROR
810 if (nbd > (MAX_SKB_FRAGS + 2)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700811 BNX2X_ERR("BAD nbd!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200812 bnx2x_panic();
813 }
814#endif
815
816 /* Skip a parse bd and the TSO split header bd
817 since they have no mapping */
818 if (nbd)
819 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
820
821 if (tx_bd->bd_flags.as_bitfield & (ETH_TX_BD_FLAGS_IP_CSUM |
822 ETH_TX_BD_FLAGS_TCP_CSUM |
823 ETH_TX_BD_FLAGS_SW_LSO)) {
824 if (--nbd)
825 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
826 tx_bd = &fp->tx_desc_ring[bd_idx];
827 /* is this a TSO split header bd? */
828 if (tx_bd->bd_flags.as_bitfield & ETH_TX_BD_FLAGS_SW_LSO) {
829 if (--nbd)
830 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
831 }
832 }
833
834 /* now free frags */
835 while (nbd > 0) {
836
837 DP(BNX2X_MSG_OFF, "free frag bd_idx %d\n", bd_idx);
838 tx_bd = &fp->tx_desc_ring[bd_idx];
839 pci_unmap_page(bp->pdev, BD_UNMAP_ADDR(tx_bd),
840 BD_UNMAP_LEN(tx_bd), PCI_DMA_TODEVICE);
841 if (--nbd)
842 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
843 }
844
845 /* release skb */
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700846 WARN_ON(!skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200847 dev_kfree_skb(skb);
848 tx_buf->first_bd = 0;
849 tx_buf->skb = NULL;
850
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700851 return new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200852}
853
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700854static inline u16 bnx2x_tx_avail(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200855{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700856 s16 used;
857 u16 prod;
858 u16 cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200859
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700860 barrier(); /* Tell compiler that prod and cons can change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200861 prod = fp->tx_bd_prod;
862 cons = fp->tx_bd_cons;
863
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700864 /* NUM_TX_RINGS = number of "next-page" entries
865 It will be used as a threshold */
866 used = SUB_S16(prod, cons) + (s16)NUM_TX_RINGS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200867
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700868#ifdef BNX2X_STOP_ON_ERROR
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700869 WARN_ON(used < 0);
870 WARN_ON(used > fp->bp->tx_ring_size);
871 WARN_ON((fp->bp->tx_ring_size - used) > MAX_TX_AVAIL);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700872#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200873
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700874 return (s16)(fp->bp->tx_ring_size) - used;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200875}
876
877static void bnx2x_tx_int(struct bnx2x_fastpath *fp, int work)
878{
879 struct bnx2x *bp = fp->bp;
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000880 struct netdev_queue *txq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200881 u16 hw_cons, sw_cons, bd_cons = fp->tx_bd_cons;
882 int done = 0;
883
884#ifdef BNX2X_STOP_ON_ERROR
885 if (unlikely(bp->panic))
886 return;
887#endif
888
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000889 txq = netdev_get_tx_queue(bp->dev, fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200890 hw_cons = le16_to_cpu(*fp->tx_cons_sb);
891 sw_cons = fp->tx_pkt_cons;
892
893 while (sw_cons != hw_cons) {
894 u16 pkt_cons;
895
896 pkt_cons = TX_BD(sw_cons);
897
898 /* prefetch(bp->tx_buf_ring[pkt_cons].skb); */
899
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700900 DP(NETIF_MSG_TX_DONE, "hw_cons %u sw_cons %u pkt_cons %u\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200901 hw_cons, sw_cons, pkt_cons);
902
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700903/* if (NEXT_TX_IDX(sw_cons) != hw_cons) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200904 rmb();
905 prefetch(fp->tx_buf_ring[NEXT_TX_IDX(sw_cons)].skb);
906 }
907*/
908 bd_cons = bnx2x_free_tx_pkt(bp, fp, pkt_cons);
909 sw_cons++;
910 done++;
911
912 if (done == work)
913 break;
914 }
915
916 fp->tx_pkt_cons = sw_cons;
917 fp->tx_bd_cons = bd_cons;
918
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200919 /* TBD need a thresh? */
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000920 if (unlikely(netif_tx_queue_stopped(txq))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200921
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000922 __netif_tx_lock(txq, smp_processor_id());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200923
Eilon Greenstein60447352009-03-02 07:59:24 +0000924 /* Need to make the tx_bd_cons update visible to start_xmit()
925 * before checking for netif_tx_queue_stopped(). Without the
926 * memory barrier, there is a small possibility that
927 * start_xmit() will miss it and cause the queue to be stopped
928 * forever.
929 */
930 smp_mb();
931
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000932 if ((netif_tx_queue_stopped(txq)) &&
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -0700933 (bp->state == BNX2X_STATE_OPEN) &&
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200934 (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3))
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000935 netif_tx_wake_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200936
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000937 __netif_tx_unlock(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200938 }
939}
940
Eilon Greenstein3196a882008-08-13 15:58:49 -0700941
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200942static void bnx2x_sp_event(struct bnx2x_fastpath *fp,
943 union eth_rx_cqe *rr_cqe)
944{
945 struct bnx2x *bp = fp->bp;
946 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
947 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
948
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700949 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200950 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +0000951 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700952 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200953
954 bp->spq_left++;
955
Eilon Greenstein0626b892009-02-12 08:38:14 +0000956 if (fp->index) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200957 switch (command | fp->state) {
958 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP |
959 BNX2X_FP_STATE_OPENING):
960 DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n",
961 cid);
962 fp->state = BNX2X_FP_STATE_OPEN;
963 break;
964
965 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_FP_STATE_HALTING):
966 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n",
967 cid);
968 fp->state = BNX2X_FP_STATE_HALTED;
969 break;
970
971 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700972 BNX2X_ERR("unexpected MC reply (%d) "
973 "fp->state is %x\n", command, fp->state);
974 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200975 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700976 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200977 return;
978 }
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800979
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200980 switch (command | bp->state) {
981 case (RAMROD_CMD_ID_ETH_PORT_SETUP | BNX2X_STATE_OPENING_WAIT4_PORT):
982 DP(NETIF_MSG_IFUP, "got setup ramrod\n");
983 bp->state = BNX2X_STATE_OPEN;
984 break;
985
986 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_STATE_CLOSING_WAIT4_HALT):
987 DP(NETIF_MSG_IFDOWN, "got halt ramrod\n");
988 bp->state = BNX2X_STATE_CLOSING_WAIT4_DELETE;
989 fp->state = BNX2X_FP_STATE_HALTED;
990 break;
991
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200992 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700993 DP(NETIF_MSG_IFDOWN, "got delete ramrod for MULTI[%d]\n", cid);
Eliezer Tamir49d66772008-02-28 11:53:13 -0800994 bnx2x_fp(bp, cid, state) = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200995 break;
996
Eilon Greenstein3196a882008-08-13 15:58:49 -0700997
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200998 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_OPEN):
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700999 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_DIAG):
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001000 DP(NETIF_MSG_IFUP, "got set mac ramrod\n");
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001001 bp->set_mac_pending = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001002 break;
1003
Eliezer Tamir49d66772008-02-28 11:53:13 -08001004 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001005 DP(NETIF_MSG_IFDOWN, "got (un)set mac ramrod\n");
Eliezer Tamir49d66772008-02-28 11:53:13 -08001006 break;
1007
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001008 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001009 BNX2X_ERR("unexpected MC reply (%d) bp->state is %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001010 command, bp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001011 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001012 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001013 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001014}
1015
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001016static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
1017 struct bnx2x_fastpath *fp, u16 index)
1018{
1019 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
1020 struct page *page = sw_buf->page;
1021 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
1022
1023 /* Skip "next page" elements */
1024 if (!page)
1025 return;
1026
1027 pci_unmap_page(bp->pdev, pci_unmap_addr(sw_buf, mapping),
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001028 SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001029 __free_pages(page, PAGES_PER_SGE_SHIFT);
1030
1031 sw_buf->page = NULL;
1032 sge->addr_hi = 0;
1033 sge->addr_lo = 0;
1034}
1035
1036static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
1037 struct bnx2x_fastpath *fp, int last)
1038{
1039 int i;
1040
1041 for (i = 0; i < last; i++)
1042 bnx2x_free_rx_sge(bp, fp, i);
1043}
1044
1045static inline int bnx2x_alloc_rx_sge(struct bnx2x *bp,
1046 struct bnx2x_fastpath *fp, u16 index)
1047{
1048 struct page *page = alloc_pages(GFP_ATOMIC, PAGES_PER_SGE_SHIFT);
1049 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
1050 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
1051 dma_addr_t mapping;
1052
1053 if (unlikely(page == NULL))
1054 return -ENOMEM;
1055
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001056 mapping = pci_map_page(bp->pdev, page, 0, SGE_PAGE_SIZE*PAGES_PER_SGE,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001057 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001058 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001059 __free_pages(page, PAGES_PER_SGE_SHIFT);
1060 return -ENOMEM;
1061 }
1062
1063 sw_buf->page = page;
1064 pci_unmap_addr_set(sw_buf, mapping, mapping);
1065
1066 sge->addr_hi = cpu_to_le32(U64_HI(mapping));
1067 sge->addr_lo = cpu_to_le32(U64_LO(mapping));
1068
1069 return 0;
1070}
1071
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001072static inline int bnx2x_alloc_rx_skb(struct bnx2x *bp,
1073 struct bnx2x_fastpath *fp, u16 index)
1074{
1075 struct sk_buff *skb;
1076 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[index];
1077 struct eth_rx_bd *rx_bd = &fp->rx_desc_ring[index];
1078 dma_addr_t mapping;
1079
1080 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1081 if (unlikely(skb == NULL))
1082 return -ENOMEM;
1083
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001084 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_size,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001085 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001086 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001087 dev_kfree_skb(skb);
1088 return -ENOMEM;
1089 }
1090
1091 rx_buf->skb = skb;
1092 pci_unmap_addr_set(rx_buf, mapping, mapping);
1093
1094 rx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1095 rx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1096
1097 return 0;
1098}
1099
1100/* note that we are not allocating a new skb,
1101 * we are just moving one from cons to prod
1102 * we are not creating a new mapping,
1103 * so there is no need to check for dma_mapping_error().
1104 */
1105static void bnx2x_reuse_rx_skb(struct bnx2x_fastpath *fp,
1106 struct sk_buff *skb, u16 cons, u16 prod)
1107{
1108 struct bnx2x *bp = fp->bp;
1109 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1110 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1111 struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
1112 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1113
1114 pci_dma_sync_single_for_device(bp->pdev,
1115 pci_unmap_addr(cons_rx_buf, mapping),
Eilon Greenstein87942b42009-02-12 08:36:49 +00001116 RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001117
1118 prod_rx_buf->skb = cons_rx_buf->skb;
1119 pci_unmap_addr_set(prod_rx_buf, mapping,
1120 pci_unmap_addr(cons_rx_buf, mapping));
1121 *prod_bd = *cons_bd;
1122}
1123
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001124static inline void bnx2x_update_last_max_sge(struct bnx2x_fastpath *fp,
1125 u16 idx)
1126{
1127 u16 last_max = fp->last_max_sge;
1128
1129 if (SUB_S16(idx, last_max) > 0)
1130 fp->last_max_sge = idx;
1131}
1132
1133static void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
1134{
1135 int i, j;
1136
1137 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
1138 int idx = RX_SGE_CNT * i - 1;
1139
1140 for (j = 0; j < 2; j++) {
1141 SGE_MASK_CLEAR_BIT(fp, idx);
1142 idx--;
1143 }
1144 }
1145}
1146
1147static void bnx2x_update_sge_prod(struct bnx2x_fastpath *fp,
1148 struct eth_fast_path_rx_cqe *fp_cqe)
1149{
1150 struct bnx2x *bp = fp->bp;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001151 u16 sge_len = SGE_PAGE_ALIGN(le16_to_cpu(fp_cqe->pkt_len) -
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001152 le16_to_cpu(fp_cqe->len_on_bd)) >>
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001153 SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001154 u16 last_max, last_elem, first_elem;
1155 u16 delta = 0;
1156 u16 i;
1157
1158 if (!sge_len)
1159 return;
1160
1161 /* First mark all used pages */
1162 for (i = 0; i < sge_len; i++)
1163 SGE_MASK_CLEAR_BIT(fp, RX_SGE(le16_to_cpu(fp_cqe->sgl[i])));
1164
1165 DP(NETIF_MSG_RX_STATUS, "fp_cqe->sgl[%d] = %d\n",
1166 sge_len - 1, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1167
1168 /* Here we assume that the last SGE index is the biggest */
1169 prefetch((void *)(fp->sge_mask));
1170 bnx2x_update_last_max_sge(fp, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1171
1172 last_max = RX_SGE(fp->last_max_sge);
1173 last_elem = last_max >> RX_SGE_MASK_ELEM_SHIFT;
1174 first_elem = RX_SGE(fp->rx_sge_prod) >> RX_SGE_MASK_ELEM_SHIFT;
1175
1176 /* If ring is not full */
1177 if (last_elem + 1 != first_elem)
1178 last_elem++;
1179
1180 /* Now update the prod */
1181 for (i = first_elem; i != last_elem; i = NEXT_SGE_MASK_ELEM(i)) {
1182 if (likely(fp->sge_mask[i]))
1183 break;
1184
1185 fp->sge_mask[i] = RX_SGE_MASK_ELEM_ONE_MASK;
1186 delta += RX_SGE_MASK_ELEM_SZ;
1187 }
1188
1189 if (delta > 0) {
1190 fp->rx_sge_prod += delta;
1191 /* clear page-end entries */
1192 bnx2x_clear_sge_mask_next_elems(fp);
1193 }
1194
1195 DP(NETIF_MSG_RX_STATUS,
1196 "fp->last_max_sge = %d fp->rx_sge_prod = %d\n",
1197 fp->last_max_sge, fp->rx_sge_prod);
1198}
1199
1200static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
1201{
1202 /* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
1203 memset(fp->sge_mask, 0xff,
1204 (NUM_RX_SGE >> RX_SGE_MASK_ELEM_SHIFT)*sizeof(u64));
1205
Eilon Greenstein33471622008-08-13 15:59:08 -07001206 /* Clear the two last indices in the page to 1:
1207 these are the indices that correspond to the "next" element,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001208 hence will never be indicated and should be removed from
1209 the calculations. */
1210 bnx2x_clear_sge_mask_next_elems(fp);
1211}
1212
1213static void bnx2x_tpa_start(struct bnx2x_fastpath *fp, u16 queue,
1214 struct sk_buff *skb, u16 cons, u16 prod)
1215{
1216 struct bnx2x *bp = fp->bp;
1217 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1218 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1219 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1220 dma_addr_t mapping;
1221
1222 /* move empty skb from pool to prod and map it */
1223 prod_rx_buf->skb = fp->tpa_pool[queue].skb;
1224 mapping = pci_map_single(bp->pdev, fp->tpa_pool[queue].skb->data,
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001225 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001226 pci_unmap_addr_set(prod_rx_buf, mapping, mapping);
1227
1228 /* move partial skb from cons to pool (don't unmap yet) */
1229 fp->tpa_pool[queue] = *cons_rx_buf;
1230
1231 /* mark bin state as start - print error if current state != stop */
1232 if (fp->tpa_state[queue] != BNX2X_TPA_STOP)
1233 BNX2X_ERR("start of bin not in stop [%d]\n", queue);
1234
1235 fp->tpa_state[queue] = BNX2X_TPA_START;
1236
1237 /* point prod_bd to new skb */
1238 prod_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1239 prod_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1240
1241#ifdef BNX2X_STOP_ON_ERROR
1242 fp->tpa_queue_used |= (1 << queue);
1243#ifdef __powerpc64__
1244 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%lx\n",
1245#else
1246 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%llx\n",
1247#endif
1248 fp->tpa_queue_used);
1249#endif
1250}
1251
1252static int bnx2x_fill_frag_skb(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1253 struct sk_buff *skb,
1254 struct eth_fast_path_rx_cqe *fp_cqe,
1255 u16 cqe_idx)
1256{
1257 struct sw_rx_page *rx_pg, old_rx_pg;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001258 u16 len_on_bd = le16_to_cpu(fp_cqe->len_on_bd);
1259 u32 i, frag_len, frag_size, pages;
1260 int err;
1261 int j;
1262
1263 frag_size = le16_to_cpu(fp_cqe->pkt_len) - len_on_bd;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001264 pages = SGE_PAGE_ALIGN(frag_size) >> SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001265
1266 /* This is needed in order to enable forwarding support */
1267 if (frag_size)
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001268 skb_shinfo(skb)->gso_size = min((u32)SGE_PAGE_SIZE,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001269 max(frag_size, (u32)len_on_bd));
1270
1271#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001272 if (pages >
1273 min((u32)8, (u32)MAX_SKB_FRAGS) * SGE_PAGE_SIZE * PAGES_PER_SGE) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001274 BNX2X_ERR("SGL length is too long: %d. CQE index is %d\n",
1275 pages, cqe_idx);
1276 BNX2X_ERR("fp_cqe->pkt_len = %d fp_cqe->len_on_bd = %d\n",
1277 fp_cqe->pkt_len, len_on_bd);
1278 bnx2x_panic();
1279 return -EINVAL;
1280 }
1281#endif
1282
1283 /* Run through the SGL and compose the fragmented skb */
1284 for (i = 0, j = 0; i < pages; i += PAGES_PER_SGE, j++) {
1285 u16 sge_idx = RX_SGE(le16_to_cpu(fp_cqe->sgl[j]));
1286
1287 /* FW gives the indices of the SGE as if the ring is an array
1288 (meaning that "next" element will consume 2 indices) */
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001289 frag_len = min(frag_size, (u32)(SGE_PAGE_SIZE*PAGES_PER_SGE));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001290 rx_pg = &fp->rx_page_ring[sge_idx];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001291 old_rx_pg = *rx_pg;
1292
1293 /* If we fail to allocate a substitute page, we simply stop
1294 where we are and drop the whole packet */
1295 err = bnx2x_alloc_rx_sge(bp, fp, sge_idx);
1296 if (unlikely(err)) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00001297 fp->eth_q_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001298 return err;
1299 }
1300
1301 /* Unmap the page as we r going to pass it to the stack */
1302 pci_unmap_page(bp->pdev, pci_unmap_addr(&old_rx_pg, mapping),
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001303 SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001304
1305 /* Add one frag and update the appropriate fields in the skb */
1306 skb_fill_page_desc(skb, j, old_rx_pg.page, 0, frag_len);
1307
1308 skb->data_len += frag_len;
1309 skb->truesize += frag_len;
1310 skb->len += frag_len;
1311
1312 frag_size -= frag_len;
1313 }
1314
1315 return 0;
1316}
1317
1318static void bnx2x_tpa_stop(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1319 u16 queue, int pad, int len, union eth_rx_cqe *cqe,
1320 u16 cqe_idx)
1321{
1322 struct sw_rx_bd *rx_buf = &fp->tpa_pool[queue];
1323 struct sk_buff *skb = rx_buf->skb;
1324 /* alloc new skb */
1325 struct sk_buff *new_skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1326
1327 /* Unmap skb in the pool anyway, as we are going to change
1328 pool entry status to BNX2X_TPA_STOP even if new skb allocation
1329 fails. */
1330 pci_unmap_single(bp->pdev, pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001331 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001332
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001333 if (likely(new_skb)) {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001334 /* fix ip xsum and give it to the stack */
1335 /* (no need to map the new skb) */
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001336#ifdef BCM_VLAN
1337 int is_vlan_cqe =
1338 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1339 PARSING_FLAGS_VLAN);
1340 int is_not_hwaccel_vlan_cqe =
1341 (is_vlan_cqe && (!(bp->flags & HW_VLAN_RX_FLAG)));
1342#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001343
1344 prefetch(skb);
1345 prefetch(((char *)(skb)) + 128);
1346
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001347#ifdef BNX2X_STOP_ON_ERROR
1348 if (pad + len > bp->rx_buf_size) {
1349 BNX2X_ERR("skb_put is about to fail... "
1350 "pad %d len %d rx_buf_size %d\n",
1351 pad, len, bp->rx_buf_size);
1352 bnx2x_panic();
1353 return;
1354 }
1355#endif
1356
1357 skb_reserve(skb, pad);
1358 skb_put(skb, len);
1359
1360 skb->protocol = eth_type_trans(skb, bp->dev);
1361 skb->ip_summed = CHECKSUM_UNNECESSARY;
1362
1363 {
1364 struct iphdr *iph;
1365
1366 iph = (struct iphdr *)skb->data;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001367#ifdef BCM_VLAN
1368 /* If there is no Rx VLAN offloading -
1369 take VLAN tag into an account */
1370 if (unlikely(is_not_hwaccel_vlan_cqe))
1371 iph = (struct iphdr *)((u8 *)iph + VLAN_HLEN);
1372#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001373 iph->check = 0;
1374 iph->check = ip_fast_csum((u8 *)iph, iph->ihl);
1375 }
1376
1377 if (!bnx2x_fill_frag_skb(bp, fp, skb,
1378 &cqe->fast_path_cqe, cqe_idx)) {
1379#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001380 if ((bp->vlgrp != NULL) && is_vlan_cqe &&
1381 (!is_not_hwaccel_vlan_cqe))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001382 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
1383 le16_to_cpu(cqe->fast_path_cqe.
1384 vlan_tag));
1385 else
1386#endif
1387 netif_receive_skb(skb);
1388 } else {
1389 DP(NETIF_MSG_RX_STATUS, "Failed to allocate new pages"
1390 " - dropping packet!\n");
1391 dev_kfree_skb(skb);
1392 }
1393
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001394
1395 /* put new skb in bin */
1396 fp->tpa_pool[queue].skb = new_skb;
1397
1398 } else {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001399 /* else drop the packet and keep the buffer in the bin */
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001400 DP(NETIF_MSG_RX_STATUS,
1401 "Failed to allocate new skb - dropping packet!\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001402 fp->eth_q_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001403 }
1404
1405 fp->tpa_state[queue] = BNX2X_TPA_STOP;
1406}
1407
1408static inline void bnx2x_update_rx_prod(struct bnx2x *bp,
1409 struct bnx2x_fastpath *fp,
1410 u16 bd_prod, u16 rx_comp_prod,
1411 u16 rx_sge_prod)
1412{
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001413 struct ustorm_eth_rx_producers rx_prods = {0};
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001414 int i;
1415
1416 /* Update producers */
1417 rx_prods.bd_prod = bd_prod;
1418 rx_prods.cqe_prod = rx_comp_prod;
1419 rx_prods.sge_prod = rx_sge_prod;
1420
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001421 /*
1422 * Make sure that the BD and SGE data is updated before updating the
1423 * producers since FW might read the BD/SGE right after the producer
1424 * is updated.
1425 * This is only applicable for weak-ordered memory model archs such
1426 * as IA-64. The following barrier is also mandatory since FW will
1427 * assumes BDs must have buffers.
1428 */
1429 wmb();
1430
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001431 for (i = 0; i < sizeof(struct ustorm_eth_rx_producers)/4; i++)
1432 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00001433 USTORM_RX_PRODS_OFFSET(BP_PORT(bp), fp->cl_id) + i*4,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001434 ((u32 *)&rx_prods)[i]);
1435
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001436 mmiowb(); /* keep prod updates ordered */
1437
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001438 DP(NETIF_MSG_RX_STATUS,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001439 "queue[%d]: wrote bd_prod %u cqe_prod %u sge_prod %u\n",
1440 fp->index, bd_prod, rx_comp_prod, rx_sge_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001441}
1442
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001443static int bnx2x_rx_int(struct bnx2x_fastpath *fp, int budget)
1444{
1445 struct bnx2x *bp = fp->bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001446 u16 bd_cons, bd_prod, bd_prod_fw, comp_ring_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001447 u16 hw_comp_cons, sw_comp_cons, sw_comp_prod;
1448 int rx_pkt = 0;
1449
1450#ifdef BNX2X_STOP_ON_ERROR
1451 if (unlikely(bp->panic))
1452 return 0;
1453#endif
1454
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001455 /* CQ "next element" is of the size of the regular element,
1456 that's why it's ok here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001457 hw_comp_cons = le16_to_cpu(*fp->rx_cons_sb);
1458 if ((hw_comp_cons & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
1459 hw_comp_cons++;
1460
1461 bd_cons = fp->rx_bd_cons;
1462 bd_prod = fp->rx_bd_prod;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001463 bd_prod_fw = bd_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001464 sw_comp_cons = fp->rx_comp_cons;
1465 sw_comp_prod = fp->rx_comp_prod;
1466
1467 /* Memory barrier necessary as speculative reads of the rx
1468 * buffer can be ahead of the index in the status block
1469 */
1470 rmb();
1471
1472 DP(NETIF_MSG_RX_STATUS,
1473 "queue[%d]: hw_comp_cons %u sw_comp_cons %u\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001474 fp->index, hw_comp_cons, sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001475
1476 while (sw_comp_cons != hw_comp_cons) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001477 struct sw_rx_bd *rx_buf = NULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001478 struct sk_buff *skb;
1479 union eth_rx_cqe *cqe;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001480 u8 cqe_fp_flags;
1481 u16 len, pad;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001482
1483 comp_ring_cons = RCQ_BD(sw_comp_cons);
1484 bd_prod = RX_BD(bd_prod);
1485 bd_cons = RX_BD(bd_cons);
1486
1487 cqe = &fp->rx_comp_ring[comp_ring_cons];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001488 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001489
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001490 DP(NETIF_MSG_RX_STATUS, "CQE type %x err %x status %x"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001491 " queue %x vlan %x len %u\n", CQE_TYPE(cqe_fp_flags),
1492 cqe_fp_flags, cqe->fast_path_cqe.status_flags,
Eilon Greenstein68d59482009-01-14 21:27:36 -08001493 le32_to_cpu(cqe->fast_path_cqe.rss_hash_result),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001494 le16_to_cpu(cqe->fast_path_cqe.vlan_tag),
1495 le16_to_cpu(cqe->fast_path_cqe.pkt_len));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001496
1497 /* is this a slowpath msg? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001498 if (unlikely(CQE_TYPE(cqe_fp_flags))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001499 bnx2x_sp_event(fp, cqe);
1500 goto next_cqe;
1501
1502 /* this is an rx packet */
1503 } else {
1504 rx_buf = &fp->rx_buf_ring[bd_cons];
1505 skb = rx_buf->skb;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001506 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
1507 pad = cqe->fast_path_cqe.placement_offset;
1508
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001509 /* If CQE is marked both TPA_START and TPA_END
1510 it is a non-TPA CQE */
1511 if ((!fp->disable_tpa) &&
1512 (TPA_TYPE(cqe_fp_flags) !=
1513 (TPA_TYPE_START | TPA_TYPE_END))) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07001514 u16 queue = cqe->fast_path_cqe.queue_index;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001515
1516 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_START) {
1517 DP(NETIF_MSG_RX_STATUS,
1518 "calling tpa_start on queue %d\n",
1519 queue);
1520
1521 bnx2x_tpa_start(fp, queue, skb,
1522 bd_cons, bd_prod);
1523 goto next_rx;
1524 }
1525
1526 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_END) {
1527 DP(NETIF_MSG_RX_STATUS,
1528 "calling tpa_stop on queue %d\n",
1529 queue);
1530
1531 if (!BNX2X_RX_SUM_FIX(cqe))
1532 BNX2X_ERR("STOP on none TCP "
1533 "data\n");
1534
1535 /* This is a size of the linear data
1536 on this skb */
1537 len = le16_to_cpu(cqe->fast_path_cqe.
1538 len_on_bd);
1539 bnx2x_tpa_stop(bp, fp, queue, pad,
1540 len, cqe, comp_ring_cons);
1541#ifdef BNX2X_STOP_ON_ERROR
1542 if (bp->panic)
1543 return -EINVAL;
1544#endif
1545
1546 bnx2x_update_sge_prod(fp,
1547 &cqe->fast_path_cqe);
1548 goto next_cqe;
1549 }
1550 }
1551
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001552 pci_dma_sync_single_for_device(bp->pdev,
1553 pci_unmap_addr(rx_buf, mapping),
1554 pad + RX_COPY_THRESH,
1555 PCI_DMA_FROMDEVICE);
1556 prefetch(skb);
1557 prefetch(((char *)(skb)) + 128);
1558
1559 /* is this an error packet? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001560 if (unlikely(cqe_fp_flags & ETH_RX_ERROR_FALGS)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001561 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001562 "ERROR flags %x rx packet %u\n",
1563 cqe_fp_flags, sw_comp_cons);
Eilon Greensteinde832a52009-02-12 08:36:33 +00001564 fp->eth_q_stats.rx_err_discard_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001565 goto reuse_rx;
1566 }
1567
1568 /* Since we don't have a jumbo ring
1569 * copy small packets if mtu > 1500
1570 */
1571 if ((bp->dev->mtu > ETH_MAX_PACKET_SIZE) &&
1572 (len <= RX_COPY_THRESH)) {
1573 struct sk_buff *new_skb;
1574
1575 new_skb = netdev_alloc_skb(bp->dev,
1576 len + pad);
1577 if (new_skb == NULL) {
1578 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001579 "ERROR packet dropped "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001580 "because of alloc failure\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001581 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001582 goto reuse_rx;
1583 }
1584
1585 /* aligned copy */
1586 skb_copy_from_linear_data_offset(skb, pad,
1587 new_skb->data + pad, len);
1588 skb_reserve(new_skb, pad);
1589 skb_put(new_skb, len);
1590
1591 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1592
1593 skb = new_skb;
1594
1595 } else if (bnx2x_alloc_rx_skb(bp, fp, bd_prod) == 0) {
1596 pci_unmap_single(bp->pdev,
1597 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001598 bp->rx_buf_size,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001599 PCI_DMA_FROMDEVICE);
1600 skb_reserve(skb, pad);
1601 skb_put(skb, len);
1602
1603 } else {
1604 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001605 "ERROR packet dropped because "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001606 "of alloc failure\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001607 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001608reuse_rx:
1609 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1610 goto next_rx;
1611 }
1612
1613 skb->protocol = eth_type_trans(skb, bp->dev);
1614
1615 skb->ip_summed = CHECKSUM_NONE;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001616 if (bp->rx_csum) {
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -07001617 if (likely(BNX2X_RX_CSUM_OK(cqe)))
1618 skb->ip_summed = CHECKSUM_UNNECESSARY;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001619 else
Eilon Greensteinde832a52009-02-12 08:36:33 +00001620 fp->eth_q_stats.hw_csum_err++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001621 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001622 }
1623
Eilon Greenstein748e5432009-02-12 08:36:37 +00001624 skb_record_rx_queue(skb, fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001625#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001626 if ((bp->vlgrp != NULL) && (bp->flags & HW_VLAN_RX_FLAG) &&
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001627 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1628 PARSING_FLAGS_VLAN))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001629 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
1630 le16_to_cpu(cqe->fast_path_cqe.vlan_tag));
1631 else
1632#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001633 netif_receive_skb(skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001634
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001635
1636next_rx:
1637 rx_buf->skb = NULL;
1638
1639 bd_cons = NEXT_RX_IDX(bd_cons);
1640 bd_prod = NEXT_RX_IDX(bd_prod);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001641 bd_prod_fw = NEXT_RX_IDX(bd_prod_fw);
1642 rx_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001643next_cqe:
1644 sw_comp_prod = NEXT_RCQ_IDX(sw_comp_prod);
1645 sw_comp_cons = NEXT_RCQ_IDX(sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001646
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001647 if (rx_pkt == budget)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001648 break;
1649 } /* while */
1650
1651 fp->rx_bd_cons = bd_cons;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001652 fp->rx_bd_prod = bd_prod_fw;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001653 fp->rx_comp_cons = sw_comp_cons;
1654 fp->rx_comp_prod = sw_comp_prod;
1655
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001656 /* Update producers */
1657 bnx2x_update_rx_prod(bp, fp, bd_prod_fw, sw_comp_prod,
1658 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001659
1660 fp->rx_pkt += rx_pkt;
1661 fp->rx_calls++;
1662
1663 return rx_pkt;
1664}
1665
1666static irqreturn_t bnx2x_msix_fp_int(int irq, void *fp_cookie)
1667{
1668 struct bnx2x_fastpath *fp = fp_cookie;
1669 struct bnx2x *bp = fp->bp;
Eilon Greenstein0626b892009-02-12 08:38:14 +00001670 int index = fp->index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001671
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07001672 /* Return here if interrupt is disabled */
1673 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1674 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1675 return IRQ_HANDLED;
1676 }
1677
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001678 DP(BNX2X_MSG_FP, "got an MSI-X interrupt on IDX:SB [%d:%d]\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001679 index, fp->sb_id);
1680 bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001681
1682#ifdef BNX2X_STOP_ON_ERROR
1683 if (unlikely(bp->panic))
1684 return IRQ_HANDLED;
1685#endif
1686
1687 prefetch(fp->rx_cons_sb);
1688 prefetch(fp->tx_cons_sb);
1689 prefetch(&fp->status_blk->c_status_block.status_block_index);
1690 prefetch(&fp->status_blk->u_status_block.status_block_index);
1691
Ben Hutchings288379f2009-01-19 16:43:59 -08001692 napi_schedule(&bnx2x_fp(bp, index, napi));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001693
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001694 return IRQ_HANDLED;
1695}
1696
1697static irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
1698{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001699 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001700 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001701 u16 mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001702
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001703 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001704 if (unlikely(status == 0)) {
1705 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1706 return IRQ_NONE;
1707 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001708 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001709
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001710 /* Return here if interrupt is disabled */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001711 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1712 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1713 return IRQ_HANDLED;
1714 }
1715
Eilon Greenstein3196a882008-08-13 15:58:49 -07001716#ifdef BNX2X_STOP_ON_ERROR
1717 if (unlikely(bp->panic))
1718 return IRQ_HANDLED;
1719#endif
1720
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001721 mask = 0x2 << bp->fp[0].sb_id;
1722 if (status & mask) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001723 struct bnx2x_fastpath *fp = &bp->fp[0];
1724
1725 prefetch(fp->rx_cons_sb);
1726 prefetch(fp->tx_cons_sb);
1727 prefetch(&fp->status_blk->c_status_block.status_block_index);
1728 prefetch(&fp->status_blk->u_status_block.status_block_index);
1729
Ben Hutchings288379f2009-01-19 16:43:59 -08001730 napi_schedule(&bnx2x_fp(bp, 0, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001731
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001732 status &= ~mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001733 }
1734
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001735
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001736 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001737 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001738
1739 status &= ~0x1;
1740 if (!status)
1741 return IRQ_HANDLED;
1742 }
1743
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001744 if (status)
1745 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status %u)\n",
1746 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001747
1748 return IRQ_HANDLED;
1749}
1750
1751/* end of fast path */
1752
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001753static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001754
1755/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001756
1757/*
1758 * General service functions
1759 */
1760
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001761static int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001762{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001763 u32 lock_status;
1764 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001765 int func = BP_FUNC(bp);
1766 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001767 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001768
1769 /* Validating that the resource is within range */
1770 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1771 DP(NETIF_MSG_HW,
1772 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1773 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1774 return -EINVAL;
1775 }
1776
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001777 if (func <= 5) {
1778 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1779 } else {
1780 hw_lock_control_reg =
1781 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1782 }
1783
Eliezer Tamirf1410642008-02-28 11:51:50 -08001784 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001785 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001786 if (lock_status & resource_bit) {
1787 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1788 lock_status, resource_bit);
1789 return -EEXIST;
1790 }
1791
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001792 /* Try for 5 second every 5ms */
1793 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001794 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001795 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1796 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001797 if (lock_status & resource_bit)
1798 return 0;
1799
1800 msleep(5);
1801 }
1802 DP(NETIF_MSG_HW, "Timeout\n");
1803 return -EAGAIN;
1804}
1805
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001806static int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001807{
1808 u32 lock_status;
1809 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001810 int func = BP_FUNC(bp);
1811 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001812
1813 /* Validating that the resource is within range */
1814 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1815 DP(NETIF_MSG_HW,
1816 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1817 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1818 return -EINVAL;
1819 }
1820
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001821 if (func <= 5) {
1822 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1823 } else {
1824 hw_lock_control_reg =
1825 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1826 }
1827
Eliezer Tamirf1410642008-02-28 11:51:50 -08001828 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001829 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001830 if (!(lock_status & resource_bit)) {
1831 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1832 lock_status, resource_bit);
1833 return -EFAULT;
1834 }
1835
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001836 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001837 return 0;
1838}
1839
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001840/* HW Lock for shared dual port PHYs */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001841static void bnx2x_acquire_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001842{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001843 mutex_lock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001844
Eilon Greenstein46c6a672009-02-12 08:36:58 +00001845 if (bp->port.need_hw_lock)
1846 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001847}
1848
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001849static void bnx2x_release_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001850{
Eilon Greenstein46c6a672009-02-12 08:36:58 +00001851 if (bp->port.need_hw_lock)
1852 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001853
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001854 mutex_unlock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001855}
1856
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001857int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1858{
1859 /* The GPIO should be swapped if swap register is set and active */
1860 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1861 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1862 int gpio_shift = gpio_num +
1863 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1864 u32 gpio_mask = (1 << gpio_shift);
1865 u32 gpio_reg;
1866 int value;
1867
1868 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1869 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1870 return -EINVAL;
1871 }
1872
1873 /* read GPIO value */
1874 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1875
1876 /* get the requested pin value */
1877 if ((gpio_reg & gpio_mask) == gpio_mask)
1878 value = 1;
1879 else
1880 value = 0;
1881
1882 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1883
1884 return value;
1885}
1886
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001887int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001888{
1889 /* The GPIO should be swapped if swap register is set and active */
1890 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001891 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001892 int gpio_shift = gpio_num +
1893 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1894 u32 gpio_mask = (1 << gpio_shift);
1895 u32 gpio_reg;
1896
1897 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1898 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1899 return -EINVAL;
1900 }
1901
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001902 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001903 /* read GPIO and mask except the float bits */
1904 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1905
1906 switch (mode) {
1907 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1908 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n",
1909 gpio_num, gpio_shift);
1910 /* clear FLOAT and set CLR */
1911 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1912 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1913 break;
1914
1915 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1916 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n",
1917 gpio_num, gpio_shift);
1918 /* clear FLOAT and set SET */
1919 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1920 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1921 break;
1922
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001923 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Eliezer Tamirf1410642008-02-28 11:51:50 -08001924 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n",
1925 gpio_num, gpio_shift);
1926 /* set FLOAT */
1927 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1928 break;
1929
1930 default:
1931 break;
1932 }
1933
1934 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001935 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001936
1937 return 0;
1938}
1939
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001940int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
1941{
1942 /* The GPIO should be swapped if swap register is set and active */
1943 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1944 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1945 int gpio_shift = gpio_num +
1946 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1947 u32 gpio_mask = (1 << gpio_shift);
1948 u32 gpio_reg;
1949
1950 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1951 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1952 return -EINVAL;
1953 }
1954
1955 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1956 /* read GPIO int */
1957 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
1958
1959 switch (mode) {
1960 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
1961 DP(NETIF_MSG_LINK, "Clear GPIO INT %d (shift %d) -> "
1962 "output low\n", gpio_num, gpio_shift);
1963 /* clear SET and set CLR */
1964 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1965 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1966 break;
1967
1968 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
1969 DP(NETIF_MSG_LINK, "Set GPIO INT %d (shift %d) -> "
1970 "output high\n", gpio_num, gpio_shift);
1971 /* clear CLR and set SET */
1972 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
1973 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
1974 break;
1975
1976 default:
1977 break;
1978 }
1979
1980 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
1981 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1982
1983 return 0;
1984}
1985
Eliezer Tamirf1410642008-02-28 11:51:50 -08001986static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
1987{
1988 u32 spio_mask = (1 << spio_num);
1989 u32 spio_reg;
1990
1991 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
1992 (spio_num > MISC_REGISTERS_SPIO_7)) {
1993 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
1994 return -EINVAL;
1995 }
1996
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001997 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001998 /* read SPIO and mask except the float bits */
1999 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
2000
2001 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07002002 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002003 DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num);
2004 /* clear FLOAT and set CLR */
2005 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2006 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
2007 break;
2008
Eilon Greenstein6378c022008-08-13 15:59:25 -07002009 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002010 DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num);
2011 /* clear FLOAT and set SET */
2012 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2013 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
2014 break;
2015
2016 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
2017 DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num);
2018 /* set FLOAT */
2019 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2020 break;
2021
2022 default:
2023 break;
2024 }
2025
2026 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002027 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002028
2029 return 0;
2030}
2031
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002032static void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002033{
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002034 switch (bp->link_vars.ieee_fc &
2035 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002036 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002037 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002038 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002039 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002040
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002041 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002042 bp->port.advertising |= (ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002043 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002044 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002045
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002046 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002047 bp->port.advertising |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002048 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002049
Eliezer Tamirf1410642008-02-28 11:51:50 -08002050 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002051 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002052 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002053 break;
2054 }
2055}
2056
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002057static void bnx2x_link_report(struct bnx2x *bp)
2058{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002059 if (bp->link_vars.link_up) {
2060 if (bp->state == BNX2X_STATE_OPEN)
2061 netif_carrier_on(bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002062 printk(KERN_INFO PFX "%s NIC Link is Up, ", bp->dev->name);
2063
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002064 printk("%d Mbps ", bp->link_vars.line_speed);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002065
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002066 if (bp->link_vars.duplex == DUPLEX_FULL)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002067 printk("full duplex");
2068 else
2069 printk("half duplex");
2070
David S. Millerc0700f92008-12-16 23:53:20 -08002071 if (bp->link_vars.flow_ctrl != BNX2X_FLOW_CTRL_NONE) {
2072 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002073 printk(", receive ");
Eilon Greenstein356e2382009-02-12 08:38:32 +00002074 if (bp->link_vars.flow_ctrl &
2075 BNX2X_FLOW_CTRL_TX)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002076 printk("& transmit ");
2077 } else {
2078 printk(", transmit ");
2079 }
2080 printk("flow control ON");
2081 }
2082 printk("\n");
2083
2084 } else { /* link_down */
2085 netif_carrier_off(bp->dev);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002086 printk(KERN_ERR PFX "%s NIC Link is Down\n", bp->dev->name);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002087 }
2088}
2089
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002090static u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002091{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002092 if (!BP_NOMCP(bp)) {
2093 u8 rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002094
Eilon Greenstein19680c42008-08-13 15:47:33 -07002095 /* Initialize link parameters structure variables */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002096 /* It is recommended to turn off RX FC for jumbo frames
2097 for better performance */
2098 if (IS_E1HMF(bp))
David S. Millerc0700f92008-12-16 23:53:20 -08002099 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002100 else if (bp->dev->mtu > 5000)
David S. Millerc0700f92008-12-16 23:53:20 -08002101 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002102 else
David S. Millerc0700f92008-12-16 23:53:20 -08002103 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002104
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002105 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002106
2107 if (load_mode == LOAD_DIAG)
2108 bp->link_params.loopback_mode = LOOPBACK_XGXS_10;
2109
Eilon Greenstein19680c42008-08-13 15:47:33 -07002110 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002111
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002112 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002113
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002114 bnx2x_calc_fc_adv(bp);
2115
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002116 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
2117 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002118 bnx2x_link_report(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002119 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002120
Eilon Greenstein19680c42008-08-13 15:47:33 -07002121 return rc;
2122 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002123 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002124 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002125}
2126
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002127static void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002128{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002129 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002130 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002131 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002132 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002133
Eilon Greenstein19680c42008-08-13 15:47:33 -07002134 bnx2x_calc_fc_adv(bp);
2135 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002136 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002137}
2138
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002139static void bnx2x__link_reset(struct bnx2x *bp)
2140{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002141 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002142 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002143 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002144 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002145 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002146 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002147}
2148
2149static u8 bnx2x_link_test(struct bnx2x *bp)
2150{
2151 u8 rc;
2152
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002153 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002154 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002155 bnx2x_release_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002156
2157 return rc;
2158}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002159
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002160static void bnx2x_init_port_minmax(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002161{
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002162 u32 r_param = bp->link_vars.line_speed / 8;
2163 u32 fair_periodic_timeout_usec;
2164 u32 t_fair;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002165
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002166 memset(&(bp->cmng.rs_vars), 0,
2167 sizeof(struct rate_shaping_vars_per_port));
2168 memset(&(bp->cmng.fair_vars), 0, sizeof(struct fairness_vars_per_port));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002169
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002170 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
2171 bp->cmng.rs_vars.rs_periodic_timeout = RS_PERIODIC_TIMEOUT_USEC / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002172
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002173 /* this is the threshold below which no timer arming will occur
2174 1.25 coefficient is for the threshold to be a little bigger
2175 than the real time, to compensate for timer in-accuracy */
2176 bp->cmng.rs_vars.rs_threshold =
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002177 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
2178
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002179 /* resolution of fairness timer */
2180 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
2181 /* for 10G it is 1000usec. for 1G it is 10000usec. */
2182 t_fair = T_FAIR_COEF / bp->link_vars.line_speed;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002183
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002184 /* this is the threshold below which we won't arm the timer anymore */
2185 bp->cmng.fair_vars.fair_threshold = QM_ARB_BYTES;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002186
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002187 /* we multiply by 1e3/8 to get bytes/msec.
2188 We don't want the credits to pass a credit
2189 of the t_fair*FAIR_MEM (algorithm resolution) */
2190 bp->cmng.fair_vars.upper_bound = r_param * t_fair * FAIR_MEM;
2191 /* since each tick is 4 usec */
2192 bp->cmng.fair_vars.fairness_timeout = fair_periodic_timeout_usec / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002193}
2194
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002195static void bnx2x_init_vn_minmax(struct bnx2x *bp, int func)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002196{
2197 struct rate_shaping_vars_per_vn m_rs_vn;
2198 struct fairness_vars_per_vn m_fair_vn;
2199 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
2200 u16 vn_min_rate, vn_max_rate;
2201 int i;
2202
2203 /* If function is hidden - set min and max to zeroes */
2204 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
2205 vn_min_rate = 0;
2206 vn_max_rate = 0;
2207
2208 } else {
2209 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2210 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002211 /* If fairness is enabled (not all min rates are zeroes) and
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002212 if current min rate is zero - set it to 1.
Eilon Greenstein33471622008-08-13 15:59:08 -07002213 This is a requirement of the algorithm. */
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002214 if (bp->vn_weight_sum && (vn_min_rate == 0))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002215 vn_min_rate = DEF_MIN_RATE;
2216 vn_max_rate = ((vn_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
2217 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
2218 }
2219
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002220 DP(NETIF_MSG_IFUP,
2221 "func %d: vn_min_rate=%d vn_max_rate=%d vn_weight_sum=%d\n",
2222 func, vn_min_rate, vn_max_rate, bp->vn_weight_sum);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002223
2224 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
2225 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
2226
2227 /* global vn counter - maximal Mbps for this vn */
2228 m_rs_vn.vn_counter.rate = vn_max_rate;
2229
2230 /* quota - number of bytes transmitted in this period */
2231 m_rs_vn.vn_counter.quota =
2232 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
2233
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002234 if (bp->vn_weight_sum) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002235 /* credit for each period of the fairness algorithm:
2236 number of bytes in T_FAIR (the vn share the port rate).
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002237 vn_weight_sum should not be larger than 10000, thus
2238 T_FAIR_COEF / (8 * vn_weight_sum) will always be greater
2239 than zero */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002240 m_fair_vn.vn_credit_delta =
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002241 max((u32)(vn_min_rate * (T_FAIR_COEF /
2242 (8 * bp->vn_weight_sum))),
2243 (u32)(bp->cmng.fair_vars.fair_threshold * 2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002244 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta=%d\n",
2245 m_fair_vn.vn_credit_delta);
2246 }
2247
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002248 /* Store it to internal memory */
2249 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
2250 REG_WR(bp, BAR_XSTRORM_INTMEM +
2251 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
2252 ((u32 *)(&m_rs_vn))[i]);
2253
2254 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
2255 REG_WR(bp, BAR_XSTRORM_INTMEM +
2256 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
2257 ((u32 *)(&m_fair_vn))[i]);
2258}
2259
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002260
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002261/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002262static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002263{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002264 /* Make sure that we are synced with the current statistics */
2265 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2266
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002267 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002268
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002269 if (bp->link_vars.link_up) {
2270
Eilon Greenstein1c063282009-02-12 08:36:43 +00002271 /* dropless flow control */
2272 if (CHIP_IS_E1H(bp)) {
2273 int port = BP_PORT(bp);
2274 u32 pause_enabled = 0;
2275
2276 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2277 pause_enabled = 1;
2278
2279 REG_WR(bp, BAR_USTRORM_INTMEM +
2280 USTORM_PAUSE_ENABLED_OFFSET(port),
2281 pause_enabled);
2282 }
2283
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002284 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
2285 struct host_port_stats *pstats;
2286
2287 pstats = bnx2x_sp(bp, port_stats);
2288 /* reset old bmac stats */
2289 memset(&(pstats->mac_stx[0]), 0,
2290 sizeof(struct mac_stx));
2291 }
2292 if ((bp->state == BNX2X_STATE_OPEN) ||
2293 (bp->state == BNX2X_STATE_DISABLED))
2294 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2295 }
2296
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002297 /* indicate link status */
2298 bnx2x_link_report(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002299
2300 if (IS_E1HMF(bp)) {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002301 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002302 int func;
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002303 int vn;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002304
2305 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2306 if (vn == BP_E1HVN(bp))
2307 continue;
2308
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002309 func = ((vn << 1) | port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002310
2311 /* Set the attention towards other drivers
2312 on the same port */
2313 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2314 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2315 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002316
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002317 if (bp->link_vars.link_up) {
2318 int i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002319
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002320 /* Init rate shaping and fairness contexts */
2321 bnx2x_init_port_minmax(bp);
2322
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002323 for (vn = VN_0; vn < E1HVN_MAX; vn++)
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002324 bnx2x_init_vn_minmax(bp, 2*vn + port);
2325
2326 /* Store it to internal memory */
2327 for (i = 0;
2328 i < sizeof(struct cmng_struct_per_port) / 4; i++)
2329 REG_WR(bp, BAR_XSTRORM_INTMEM +
2330 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4,
2331 ((u32 *)(&bp->cmng))[i]);
2332 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002333 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002334}
2335
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002336static void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002337{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002338 if (bp->state != BNX2X_STATE_OPEN)
2339 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002340
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002341 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2342
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002343 if (bp->link_vars.link_up)
2344 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2345 else
2346 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2347
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002348 /* indicate link status */
2349 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002350}
2351
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002352static void bnx2x_pmf_update(struct bnx2x *bp)
2353{
2354 int port = BP_PORT(bp);
2355 u32 val;
2356
2357 bp->port.pmf = 1;
2358 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
2359
2360 /* enable nig attention */
2361 val = (0xff0f | (1 << (BP_E1HVN(bp) + 4)));
2362 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2363 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002364
2365 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002366}
2367
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002368/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002369
2370/* slow path */
2371
2372/*
2373 * General service functions
2374 */
2375
2376/* the slow path queue is odd since completions arrive on the fastpath ring */
2377static int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
2378 u32 data_hi, u32 data_lo, int common)
2379{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002380 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002381
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002382 DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/,
2383 "SPQE (%x:%x) command %d hw_cid %x data (%x:%x) left %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002384 (u32)U64_HI(bp->spq_mapping), (u32)(U64_LO(bp->spq_mapping) +
2385 (void *)bp->spq_prod_bd - (void *)bp->spq), command,
2386 HW_CID(bp, cid), data_hi, data_lo, bp->spq_left);
2387
2388#ifdef BNX2X_STOP_ON_ERROR
2389 if (unlikely(bp->panic))
2390 return -EIO;
2391#endif
2392
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002393 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002394
2395 if (!bp->spq_left) {
2396 BNX2X_ERR("BUG! SPQ ring full!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002397 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002398 bnx2x_panic();
2399 return -EBUSY;
2400 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08002401
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002402 /* CID needs port number to be encoded int it */
2403 bp->spq_prod_bd->hdr.conn_and_cmd_data =
2404 cpu_to_le32(((command << SPE_HDR_CMD_ID_SHIFT) |
2405 HW_CID(bp, cid)));
2406 bp->spq_prod_bd->hdr.type = cpu_to_le16(ETH_CONNECTION_TYPE);
2407 if (common)
2408 bp->spq_prod_bd->hdr.type |=
2409 cpu_to_le16((1 << SPE_HDR_COMMON_RAMROD_SHIFT));
2410
2411 bp->spq_prod_bd->data.mac_config_addr.hi = cpu_to_le32(data_hi);
2412 bp->spq_prod_bd->data.mac_config_addr.lo = cpu_to_le32(data_lo);
2413
2414 bp->spq_left--;
2415
2416 if (bp->spq_prod_bd == bp->spq_last_bd) {
2417 bp->spq_prod_bd = bp->spq;
2418 bp->spq_prod_idx = 0;
2419 DP(NETIF_MSG_TIMER, "end of spq\n");
2420
2421 } else {
2422 bp->spq_prod_bd++;
2423 bp->spq_prod_idx++;
2424 }
2425
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002426 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002427 bp->spq_prod_idx);
2428
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002429 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002430 return 0;
2431}
2432
2433/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002434static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002435{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002436 u32 i, j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002437 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002438
2439 might_sleep();
2440 i = 100;
2441 for (j = 0; j < i*10; j++) {
2442 val = (1UL << 31);
2443 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2444 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
2445 if (val & (1L << 31))
2446 break;
2447
2448 msleep(5);
2449 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002450 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07002451 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002452 rc = -EBUSY;
2453 }
2454
2455 return rc;
2456}
2457
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002458/* release split MCP access lock register */
2459static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002460{
2461 u32 val = 0;
2462
2463 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2464}
2465
2466static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
2467{
2468 struct host_def_status_block *def_sb = bp->def_status_blk;
2469 u16 rc = 0;
2470
2471 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002472 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
2473 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
2474 rc |= 1;
2475 }
2476 if (bp->def_c_idx != def_sb->c_def_status_block.status_block_index) {
2477 bp->def_c_idx = def_sb->c_def_status_block.status_block_index;
2478 rc |= 2;
2479 }
2480 if (bp->def_u_idx != def_sb->u_def_status_block.status_block_index) {
2481 bp->def_u_idx = def_sb->u_def_status_block.status_block_index;
2482 rc |= 4;
2483 }
2484 if (bp->def_x_idx != def_sb->x_def_status_block.status_block_index) {
2485 bp->def_x_idx = def_sb->x_def_status_block.status_block_index;
2486 rc |= 8;
2487 }
2488 if (bp->def_t_idx != def_sb->t_def_status_block.status_block_index) {
2489 bp->def_t_idx = def_sb->t_def_status_block.status_block_index;
2490 rc |= 16;
2491 }
2492 return rc;
2493}
2494
2495/*
2496 * slow path service functions
2497 */
2498
2499static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
2500{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002501 int port = BP_PORT(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002502 u32 hc_addr = (HC_REG_COMMAND_REG + port*32 +
2503 COMMAND_REG_ATTN_BITS_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002504 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2505 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002506 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
2507 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002508 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00002509 u32 nig_mask = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002510
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002511 if (bp->attn_state & asserted)
2512 BNX2X_ERR("IGU ERROR\n");
2513
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002514 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2515 aeu_mask = REG_RD(bp, aeu_addr);
2516
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002517 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002518 aeu_mask, asserted);
2519 aeu_mask &= ~(asserted & 0xff);
2520 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002521
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002522 REG_WR(bp, aeu_addr, aeu_mask);
2523 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002524
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002525 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002526 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002527 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002528
2529 if (asserted & ATTN_HARD_WIRED_MASK) {
2530 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002531
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002532 bnx2x_acquire_phy_lock(bp);
2533
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002534 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00002535 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002536 REG_WR(bp, nig_int_mask_addr, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002537
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002538 bnx2x_link_attn(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002539
2540 /* handle unicore attn? */
2541 }
2542 if (asserted & ATTN_SW_TIMER_4_FUNC)
2543 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
2544
2545 if (asserted & GPIO_2_FUNC)
2546 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
2547
2548 if (asserted & GPIO_3_FUNC)
2549 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
2550
2551 if (asserted & GPIO_4_FUNC)
2552 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
2553
2554 if (port == 0) {
2555 if (asserted & ATTN_GENERAL_ATTN_1) {
2556 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
2557 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
2558 }
2559 if (asserted & ATTN_GENERAL_ATTN_2) {
2560 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
2561 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
2562 }
2563 if (asserted & ATTN_GENERAL_ATTN_3) {
2564 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
2565 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
2566 }
2567 } else {
2568 if (asserted & ATTN_GENERAL_ATTN_4) {
2569 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
2570 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
2571 }
2572 if (asserted & ATTN_GENERAL_ATTN_5) {
2573 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
2574 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
2575 }
2576 if (asserted & ATTN_GENERAL_ATTN_6) {
2577 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
2578 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
2579 }
2580 }
2581
2582 } /* if hardwired */
2583
Eilon Greenstein5c862842008-08-13 15:51:48 -07002584 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2585 asserted, hc_addr);
2586 REG_WR(bp, hc_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002587
2588 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002589 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00002590 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002591 bnx2x_release_phy_lock(bp);
2592 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002593}
2594
2595static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
2596{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002597 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002598 int reg_offset;
2599 u32 val;
2600
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002601 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
2602 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002603
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002604 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002605
2606 val = REG_RD(bp, reg_offset);
2607 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
2608 REG_WR(bp, reg_offset, val);
2609
2610 BNX2X_ERR("SPIO5 hw attention\n");
2611
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00002612 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
2613 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002614 /* Fan failure attention */
2615
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002616 /* The PHY reset is controlled by GPIO 1 */
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002617 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002618 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
2619 /* Low power mode is controlled by GPIO 2 */
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002620 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002621 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002622 /* mark the failure */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002623 bp->link_params.ext_phy_config &=
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002624 ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002625 bp->link_params.ext_phy_config |=
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002626 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
2627 SHMEM_WR(bp,
2628 dev_info.port_hw_config[port].
2629 external_phy_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002630 bp->link_params.ext_phy_config);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002631 /* log the failure */
2632 printk(KERN_ERR PFX "Fan Failure on Network"
2633 " Controller %s has caused the driver to"
2634 " shutdown the card to prevent permanent"
2635 " damage. Please contact Dell Support for"
2636 " assistance\n", bp->dev->name);
2637 break;
2638
2639 default:
2640 break;
2641 }
2642 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002643
Eilon Greenstein589abe32009-02-12 08:36:55 +00002644 if (attn & (AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 |
2645 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1)) {
2646 bnx2x_acquire_phy_lock(bp);
2647 bnx2x_handle_module_detect_int(&bp->link_params);
2648 bnx2x_release_phy_lock(bp);
2649 }
2650
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002651 if (attn & HW_INTERRUT_ASSERT_SET_0) {
2652
2653 val = REG_RD(bp, reg_offset);
2654 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
2655 REG_WR(bp, reg_offset, val);
2656
2657 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
2658 (attn & HW_INTERRUT_ASSERT_SET_0));
2659 bnx2x_panic();
2660 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002661}
2662
2663static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
2664{
2665 u32 val;
2666
Eilon Greenstein0626b892009-02-12 08:38:14 +00002667 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002668
2669 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
2670 BNX2X_ERR("DB hw attention 0x%x\n", val);
2671 /* DORQ discard attention */
2672 if (val & 0x2)
2673 BNX2X_ERR("FATAL error from DORQ\n");
2674 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002675
2676 if (attn & HW_INTERRUT_ASSERT_SET_1) {
2677
2678 int port = BP_PORT(bp);
2679 int reg_offset;
2680
2681 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
2682 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
2683
2684 val = REG_RD(bp, reg_offset);
2685 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
2686 REG_WR(bp, reg_offset, val);
2687
2688 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
2689 (attn & HW_INTERRUT_ASSERT_SET_1));
2690 bnx2x_panic();
2691 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002692}
2693
2694static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
2695{
2696 u32 val;
2697
2698 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
2699
2700 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
2701 BNX2X_ERR("CFC hw attention 0x%x\n", val);
2702 /* CFC error attention */
2703 if (val & 0x2)
2704 BNX2X_ERR("FATAL error from CFC\n");
2705 }
2706
2707 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
2708
2709 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
2710 BNX2X_ERR("PXP hw attention 0x%x\n", val);
2711 /* RQ_USDMDP_FIFO_OVERFLOW */
2712 if (val & 0x18000)
2713 BNX2X_ERR("FATAL error from PXP\n");
2714 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002715
2716 if (attn & HW_INTERRUT_ASSERT_SET_2) {
2717
2718 int port = BP_PORT(bp);
2719 int reg_offset;
2720
2721 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
2722 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
2723
2724 val = REG_RD(bp, reg_offset);
2725 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
2726 REG_WR(bp, reg_offset, val);
2727
2728 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
2729 (attn & HW_INTERRUT_ASSERT_SET_2));
2730 bnx2x_panic();
2731 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002732}
2733
2734static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
2735{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002736 u32 val;
2737
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002738 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
2739
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002740 if (attn & BNX2X_PMF_LINK_ASSERT) {
2741 int func = BP_FUNC(bp);
2742
2743 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
2744 bnx2x__link_status_update(bp);
2745 if (SHMEM_RD(bp, func_mb[func].drv_status) &
2746 DRV_STATUS_PMF)
2747 bnx2x_pmf_update(bp);
2748
2749 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002750
2751 BNX2X_ERR("MC assert!\n");
2752 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
2753 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
2754 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
2755 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
2756 bnx2x_panic();
2757
2758 } else if (attn & BNX2X_MCP_ASSERT) {
2759
2760 BNX2X_ERR("MCP assert!\n");
2761 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002762 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002763
2764 } else
2765 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
2766 }
2767
2768 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002769 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
2770 if (attn & BNX2X_GRC_TIMEOUT) {
2771 val = CHIP_IS_E1H(bp) ?
2772 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN) : 0;
2773 BNX2X_ERR("GRC time-out 0x%08x\n", val);
2774 }
2775 if (attn & BNX2X_GRC_RSV) {
2776 val = CHIP_IS_E1H(bp) ?
2777 REG_RD(bp, MISC_REG_GRC_RSV_ATTN) : 0;
2778 BNX2X_ERR("GRC reserved 0x%08x\n", val);
2779 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002780 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002781 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002782}
2783
2784static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
2785{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002786 struct attn_route attn;
2787 struct attn_route group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002788 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002789 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002790 u32 reg_addr;
2791 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002792 u32 aeu_mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002793
2794 /* need to take HW lock because MCP or other port might also
2795 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002796 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002797
2798 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
2799 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
2800 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
2801 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002802 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x\n",
2803 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002804
2805 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
2806 if (deasserted & (1 << index)) {
2807 group_mask = bp->attn_group[index];
2808
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002809 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x\n",
2810 index, group_mask.sig[0], group_mask.sig[1],
2811 group_mask.sig[2], group_mask.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002812
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002813 bnx2x_attn_int_deasserted3(bp,
2814 attn.sig[3] & group_mask.sig[3]);
2815 bnx2x_attn_int_deasserted1(bp,
2816 attn.sig[1] & group_mask.sig[1]);
2817 bnx2x_attn_int_deasserted2(bp,
2818 attn.sig[2] & group_mask.sig[2]);
2819 bnx2x_attn_int_deasserted0(bp,
2820 attn.sig[0] & group_mask.sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002821
2822 if ((attn.sig[0] & group_mask.sig[0] &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002823 HW_PRTY_ASSERT_SET_0) ||
2824 (attn.sig[1] & group_mask.sig[1] &
2825 HW_PRTY_ASSERT_SET_1) ||
2826 (attn.sig[2] & group_mask.sig[2] &
2827 HW_PRTY_ASSERT_SET_2))
Eilon Greenstein6378c022008-08-13 15:59:25 -07002828 BNX2X_ERR("FATAL HW block parity attention\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002829 }
2830 }
2831
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002832 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002833
Eilon Greenstein5c862842008-08-13 15:51:48 -07002834 reg_addr = (HC_REG_COMMAND_REG + port*32 + COMMAND_REG_ATTN_BITS_CLR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002835
2836 val = ~deasserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002837 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2838 val, reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002839 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002840
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002841 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002842 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002843
2844 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2845 MISC_REG_AEU_MASK_ATTN_FUNC_0;
2846
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002847 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2848 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002849
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002850 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
2851 aeu_mask, deasserted);
2852 aeu_mask |= (deasserted & 0xff);
2853 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
2854
2855 REG_WR(bp, reg_addr, aeu_mask);
2856 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002857
2858 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
2859 bp->attn_state &= ~deasserted;
2860 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
2861}
2862
2863static void bnx2x_attn_int(struct bnx2x *bp)
2864{
2865 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08002866 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
2867 attn_bits);
2868 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
2869 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002870 u32 attn_state = bp->attn_state;
2871
2872 /* look for changed bits */
2873 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
2874 u32 deasserted = ~attn_bits & attn_ack & attn_state;
2875
2876 DP(NETIF_MSG_HW,
2877 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
2878 attn_bits, attn_ack, asserted, deasserted);
2879
2880 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002881 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002882
2883 /* handle bits that were raised */
2884 if (asserted)
2885 bnx2x_attn_int_asserted(bp, asserted);
2886
2887 if (deasserted)
2888 bnx2x_attn_int_deasserted(bp, deasserted);
2889}
2890
2891static void bnx2x_sp_task(struct work_struct *work)
2892{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08002893 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002894 u16 status;
2895
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002896
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002897 /* Return here if interrupt is disabled */
2898 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07002899 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002900 return;
2901 }
2902
2903 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002904/* if (status == 0) */
2905/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002906
Eilon Greenstein3196a882008-08-13 15:58:49 -07002907 DP(NETIF_MSG_INTR, "got a slowpath interrupt (updated %x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002908
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002909 /* HW attentions */
2910 if (status & 0x1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002911 bnx2x_attn_int(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002912
Eilon Greenstein68d59482009-01-14 21:27:36 -08002913 bnx2x_ack_sb(bp, DEF_SB_ID, ATTENTION_ID, le16_to_cpu(bp->def_att_idx),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002914 IGU_INT_NOP, 1);
2915 bnx2x_ack_sb(bp, DEF_SB_ID, USTORM_ID, le16_to_cpu(bp->def_u_idx),
2916 IGU_INT_NOP, 1);
2917 bnx2x_ack_sb(bp, DEF_SB_ID, CSTORM_ID, le16_to_cpu(bp->def_c_idx),
2918 IGU_INT_NOP, 1);
2919 bnx2x_ack_sb(bp, DEF_SB_ID, XSTORM_ID, le16_to_cpu(bp->def_x_idx),
2920 IGU_INT_NOP, 1);
2921 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, le16_to_cpu(bp->def_t_idx),
2922 IGU_INT_ENABLE, 1);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002923
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002924}
2925
2926static irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
2927{
2928 struct net_device *dev = dev_instance;
2929 struct bnx2x *bp = netdev_priv(dev);
2930
2931 /* Return here if interrupt is disabled */
2932 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07002933 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002934 return IRQ_HANDLED;
2935 }
2936
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002937 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002938
2939#ifdef BNX2X_STOP_ON_ERROR
2940 if (unlikely(bp->panic))
2941 return IRQ_HANDLED;
2942#endif
2943
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08002944 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002945
2946 return IRQ_HANDLED;
2947}
2948
2949/* end of slow path */
2950
2951/* Statistics */
2952
2953/****************************************************************************
2954* Macros
2955****************************************************************************/
2956
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002957/* sum[hi:lo] += add[hi:lo] */
2958#define ADD_64(s_hi, a_hi, s_lo, a_lo) \
2959 do { \
2960 s_lo += a_lo; \
Eilon Greensteinf5ba6772009-01-14 21:29:18 -08002961 s_hi += a_hi + ((s_lo < a_lo) ? 1 : 0); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002962 } while (0)
2963
2964/* difference = minuend - subtrahend */
2965#define DIFF_64(d_hi, m_hi, s_hi, d_lo, m_lo, s_lo) \
2966 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002967 if (m_lo < s_lo) { \
2968 /* underflow */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002969 d_hi = m_hi - s_hi; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002970 if (d_hi > 0) { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07002971 /* we can 'loan' 1 */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002972 d_hi--; \
2973 d_lo = m_lo + (UINT_MAX - s_lo) + 1; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002974 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07002975 /* m_hi <= s_hi */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002976 d_hi = 0; \
2977 d_lo = 0; \
2978 } \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002979 } else { \
2980 /* m_lo >= s_lo */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002981 if (m_hi < s_hi) { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002982 d_hi = 0; \
2983 d_lo = 0; \
2984 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07002985 /* m_hi >= s_hi */ \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002986 d_hi = m_hi - s_hi; \
2987 d_lo = m_lo - s_lo; \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002988 } \
2989 } \
2990 } while (0)
2991
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002992#define UPDATE_STAT64(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002993 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002994 DIFF_64(diff.hi, new->s##_hi, pstats->mac_stx[0].t##_hi, \
2995 diff.lo, new->s##_lo, pstats->mac_stx[0].t##_lo); \
2996 pstats->mac_stx[0].t##_hi = new->s##_hi; \
2997 pstats->mac_stx[0].t##_lo = new->s##_lo; \
2998 ADD_64(pstats->mac_stx[1].t##_hi, diff.hi, \
2999 pstats->mac_stx[1].t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003000 } while (0)
3001
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003002#define UPDATE_STAT64_NIG(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003003 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003004 DIFF_64(diff.hi, new->s##_hi, old->s##_hi, \
3005 diff.lo, new->s##_lo, old->s##_lo); \
3006 ADD_64(estats->t##_hi, diff.hi, \
3007 estats->t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003008 } while (0)
3009
3010/* sum[hi:lo] += add */
3011#define ADD_EXTEND_64(s_hi, s_lo, a) \
3012 do { \
3013 s_lo += a; \
3014 s_hi += (s_lo < a) ? 1 : 0; \
3015 } while (0)
3016
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003017#define UPDATE_EXTEND_STAT(s) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003018 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003019 ADD_EXTEND_64(pstats->mac_stx[1].s##_hi, \
3020 pstats->mac_stx[1].s##_lo, \
3021 new->s); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003022 } while (0)
3023
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003024#define UPDATE_EXTEND_TSTAT(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003025 do { \
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003026 diff = le32_to_cpu(tclient->s) - le32_to_cpu(old_tclient->s); \
3027 old_tclient->s = tclient->s; \
Eilon Greensteinde832a52009-02-12 08:36:33 +00003028 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
3029 } while (0)
3030
3031#define UPDATE_EXTEND_USTAT(s, t) \
3032 do { \
3033 diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \
3034 old_uclient->s = uclient->s; \
3035 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003036 } while (0)
3037
3038#define UPDATE_EXTEND_XSTAT(s, t) \
3039 do { \
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003040 diff = le32_to_cpu(xclient->s) - le32_to_cpu(old_xclient->s); \
3041 old_xclient->s = xclient->s; \
Eilon Greensteinde832a52009-02-12 08:36:33 +00003042 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
3043 } while (0)
3044
3045/* minuend -= subtrahend */
3046#define SUB_64(m_hi, s_hi, m_lo, s_lo) \
3047 do { \
3048 DIFF_64(m_hi, m_hi, s_hi, m_lo, m_lo, s_lo); \
3049 } while (0)
3050
3051/* minuend[hi:lo] -= subtrahend */
3052#define SUB_EXTEND_64(m_hi, m_lo, s) \
3053 do { \
3054 SUB_64(m_hi, 0, m_lo, s); \
3055 } while (0)
3056
3057#define SUB_EXTEND_USTAT(s, t) \
3058 do { \
3059 diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \
3060 SUB_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003061 } while (0)
3062
3063/*
3064 * General service functions
3065 */
3066
3067static inline long bnx2x_hilo(u32 *hiref)
3068{
3069 u32 lo = *(hiref + 1);
3070#if (BITS_PER_LONG == 64)
3071 u32 hi = *hiref;
3072
3073 return HILO_U64(hi, lo);
3074#else
3075 return lo;
3076#endif
3077}
3078
3079/*
3080 * Init service functions
3081 */
3082
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003083static void bnx2x_storm_stats_post(struct bnx2x *bp)
3084{
3085 if (!bp->stats_pending) {
3086 struct eth_query_ramrod_data ramrod_data = {0};
Eilon Greensteinde832a52009-02-12 08:36:33 +00003087 int i, rc;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003088
3089 ramrod_data.drv_counter = bp->stats_counter++;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003090 ramrod_data.collect_port = bp->port.pmf ? 1 : 0;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003091 for_each_queue(bp, i)
3092 ramrod_data.ctr_id_vector |= (1 << bp->fp[i].cl_id);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003093
3094 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_STAT_QUERY, 0,
3095 ((u32 *)&ramrod_data)[1],
3096 ((u32 *)&ramrod_data)[0], 0);
3097 if (rc == 0) {
3098 /* stats ramrod has it's own slot on the spq */
3099 bp->spq_left++;
3100 bp->stats_pending = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003101 }
3102 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003103}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003104
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003105static void bnx2x_stats_init(struct bnx2x *bp)
3106{
3107 int port = BP_PORT(bp);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003108 int i;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003109
Eilon Greensteinde832a52009-02-12 08:36:33 +00003110 bp->stats_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003111 bp->executer_idx = 0;
3112 bp->stats_counter = 0;
3113
3114 /* port stats */
3115 if (!BP_NOMCP(bp))
3116 bp->port.port_stx = SHMEM_RD(bp, port_mb[port].port_stx);
3117 else
3118 bp->port.port_stx = 0;
3119 DP(BNX2X_MSG_STATS, "port_stx 0x%x\n", bp->port.port_stx);
3120
3121 memset(&(bp->port.old_nig_stats), 0, sizeof(struct nig_stats));
3122 bp->port.old_nig_stats.brb_discard =
3123 REG_RD(bp, NIG_REG_STAT0_BRB_DISCARD + port*0x38);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003124 bp->port.old_nig_stats.brb_truncate =
3125 REG_RD(bp, NIG_REG_STAT0_BRB_TRUNCATE + port*0x38);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003126 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT0 + port*0x50,
3127 &(bp->port.old_nig_stats.egress_mac_pkt0_lo), 2);
3128 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT1 + port*0x50,
3129 &(bp->port.old_nig_stats.egress_mac_pkt1_lo), 2);
3130
3131 /* function stats */
Eilon Greensteinde832a52009-02-12 08:36:33 +00003132 for_each_queue(bp, i) {
3133 struct bnx2x_fastpath *fp = &bp->fp[i];
3134
3135 memset(&fp->old_tclient, 0,
3136 sizeof(struct tstorm_per_client_stats));
3137 memset(&fp->old_uclient, 0,
3138 sizeof(struct ustorm_per_client_stats));
3139 memset(&fp->old_xclient, 0,
3140 sizeof(struct xstorm_per_client_stats));
3141 memset(&fp->eth_q_stats, 0, sizeof(struct bnx2x_eth_q_stats));
3142 }
3143
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003144 memset(&bp->dev->stats, 0, sizeof(struct net_device_stats));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003145 memset(&bp->eth_stats, 0, sizeof(struct bnx2x_eth_stats));
3146
3147 bp->stats_state = STATS_STATE_DISABLED;
3148 if (IS_E1HMF(bp) && bp->port.pmf && bp->port.port_stx)
3149 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
3150}
3151
3152static void bnx2x_hw_stats_post(struct bnx2x *bp)
3153{
3154 struct dmae_command *dmae = &bp->stats_dmae;
3155 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3156
3157 *stats_comp = DMAE_COMP_VAL;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003158 if (CHIP_REV_IS_SLOW(bp))
3159 return;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003160
3161 /* loader */
3162 if (bp->executer_idx) {
3163 int loader_idx = PMF_DMAE_C(bp);
3164
3165 memset(dmae, 0, sizeof(struct dmae_command));
3166
3167 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3168 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3169 DMAE_CMD_DST_RESET |
3170#ifdef __BIG_ENDIAN
3171 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3172#else
3173 DMAE_CMD_ENDIANITY_DW_SWAP |
3174#endif
3175 (BP_PORT(bp) ? DMAE_CMD_PORT_1 :
3176 DMAE_CMD_PORT_0) |
3177 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3178 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, dmae[0]));
3179 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, dmae[0]));
3180 dmae->dst_addr_lo = (DMAE_REG_CMD_MEM +
3181 sizeof(struct dmae_command) *
3182 (loader_idx + 1)) >> 2;
3183 dmae->dst_addr_hi = 0;
3184 dmae->len = sizeof(struct dmae_command) >> 2;
3185 if (CHIP_IS_E1(bp))
3186 dmae->len--;
3187 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx + 1] >> 2;
3188 dmae->comp_addr_hi = 0;
3189 dmae->comp_val = 1;
3190
3191 *stats_comp = 0;
3192 bnx2x_post_dmae(bp, dmae, loader_idx);
3193
3194 } else if (bp->func_stx) {
3195 *stats_comp = 0;
3196 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
3197 }
3198}
3199
3200static int bnx2x_stats_comp(struct bnx2x *bp)
3201{
3202 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3203 int cnt = 10;
3204
3205 might_sleep();
3206 while (*stats_comp != DMAE_COMP_VAL) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003207 if (!cnt) {
3208 BNX2X_ERR("timeout waiting for stats finished\n");
3209 break;
3210 }
3211 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -07003212 msleep(1);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003213 }
3214 return 1;
3215}
3216
3217/*
3218 * Statistics service functions
3219 */
3220
3221static void bnx2x_stats_pmf_update(struct bnx2x *bp)
3222{
3223 struct dmae_command *dmae;
3224 u32 opcode;
3225 int loader_idx = PMF_DMAE_C(bp);
3226 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3227
3228 /* sanity */
3229 if (!IS_E1HMF(bp) || !bp->port.pmf || !bp->port.port_stx) {
3230 BNX2X_ERR("BUG!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003231 return;
3232 }
3233
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003234 bp->executer_idx = 0;
3235
3236 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3237 DMAE_CMD_C_ENABLE |
3238 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3239#ifdef __BIG_ENDIAN
3240 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3241#else
3242 DMAE_CMD_ENDIANITY_DW_SWAP |
3243#endif
3244 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3245 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3246
3247 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3248 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
3249 dmae->src_addr_lo = bp->port.port_stx >> 2;
3250 dmae->src_addr_hi = 0;
3251 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3252 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3253 dmae->len = DMAE_LEN32_RD_MAX;
3254 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3255 dmae->comp_addr_hi = 0;
3256 dmae->comp_val = 1;
3257
3258 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3259 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
3260 dmae->src_addr_lo = (bp->port.port_stx >> 2) + DMAE_LEN32_RD_MAX;
3261 dmae->src_addr_hi = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003262 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats) +
3263 DMAE_LEN32_RD_MAX * 4);
3264 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats) +
3265 DMAE_LEN32_RD_MAX * 4);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003266 dmae->len = (sizeof(struct host_port_stats) >> 2) - DMAE_LEN32_RD_MAX;
3267 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3268 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3269 dmae->comp_val = DMAE_COMP_VAL;
3270
3271 *stats_comp = 0;
3272 bnx2x_hw_stats_post(bp);
3273 bnx2x_stats_comp(bp);
3274}
3275
3276static void bnx2x_port_stats_init(struct bnx2x *bp)
3277{
3278 struct dmae_command *dmae;
3279 int port = BP_PORT(bp);
3280 int vn = BP_E1HVN(bp);
3281 u32 opcode;
3282 int loader_idx = PMF_DMAE_C(bp);
3283 u32 mac_addr;
3284 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3285
3286 /* sanity */
3287 if (!bp->link_vars.link_up || !bp->port.pmf) {
3288 BNX2X_ERR("BUG!\n");
3289 return;
3290 }
3291
3292 bp->executer_idx = 0;
3293
3294 /* MCP */
3295 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3296 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3297 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3298#ifdef __BIG_ENDIAN
3299 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3300#else
3301 DMAE_CMD_ENDIANITY_DW_SWAP |
3302#endif
3303 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3304 (vn << DMAE_CMD_E1HVN_SHIFT));
3305
3306 if (bp->port.port_stx) {
3307
3308 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3309 dmae->opcode = opcode;
3310 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3311 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3312 dmae->dst_addr_lo = bp->port.port_stx >> 2;
3313 dmae->dst_addr_hi = 0;
3314 dmae->len = sizeof(struct host_port_stats) >> 2;
3315 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3316 dmae->comp_addr_hi = 0;
3317 dmae->comp_val = 1;
3318 }
3319
3320 if (bp->func_stx) {
3321
3322 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3323 dmae->opcode = opcode;
3324 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3325 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3326 dmae->dst_addr_lo = bp->func_stx >> 2;
3327 dmae->dst_addr_hi = 0;
3328 dmae->len = sizeof(struct host_func_stats) >> 2;
3329 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3330 dmae->comp_addr_hi = 0;
3331 dmae->comp_val = 1;
3332 }
3333
3334 /* MAC */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003335 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3336 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3337 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3338#ifdef __BIG_ENDIAN
3339 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3340#else
3341 DMAE_CMD_ENDIANITY_DW_SWAP |
3342#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003343 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3344 (vn << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003345
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003346 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003347
3348 mac_addr = (port ? NIG_REG_INGRESS_BMAC1_MEM :
3349 NIG_REG_INGRESS_BMAC0_MEM);
3350
3351 /* BIGMAC_REGISTER_TX_STAT_GTPKT ..
3352 BIGMAC_REGISTER_TX_STAT_GTBYT */
3353 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3354 dmae->opcode = opcode;
3355 dmae->src_addr_lo = (mac_addr +
3356 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
3357 dmae->src_addr_hi = 0;
3358 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
3359 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
3360 dmae->len = (8 + BIGMAC_REGISTER_TX_STAT_GTBYT -
3361 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
3362 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3363 dmae->comp_addr_hi = 0;
3364 dmae->comp_val = 1;
3365
3366 /* BIGMAC_REGISTER_RX_STAT_GR64 ..
3367 BIGMAC_REGISTER_RX_STAT_GRIPJ */
3368 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3369 dmae->opcode = opcode;
3370 dmae->src_addr_lo = (mac_addr +
3371 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
3372 dmae->src_addr_hi = 0;
3373 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003374 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003375 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003376 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003377 dmae->len = (8 + BIGMAC_REGISTER_RX_STAT_GRIPJ -
3378 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
3379 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3380 dmae->comp_addr_hi = 0;
3381 dmae->comp_val = 1;
3382
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003383 } else if (bp->link_vars.mac_type == MAC_TYPE_EMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003384
3385 mac_addr = (port ? GRCBASE_EMAC1 : GRCBASE_EMAC0);
3386
3387 /* EMAC_REG_EMAC_RX_STAT_AC (EMAC_REG_EMAC_RX_STAT_AC_COUNT)*/
3388 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3389 dmae->opcode = opcode;
3390 dmae->src_addr_lo = (mac_addr +
3391 EMAC_REG_EMAC_RX_STAT_AC) >> 2;
3392 dmae->src_addr_hi = 0;
3393 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
3394 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
3395 dmae->len = EMAC_REG_EMAC_RX_STAT_AC_COUNT;
3396 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3397 dmae->comp_addr_hi = 0;
3398 dmae->comp_val = 1;
3399
3400 /* EMAC_REG_EMAC_RX_STAT_AC_28 */
3401 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3402 dmae->opcode = opcode;
3403 dmae->src_addr_lo = (mac_addr +
3404 EMAC_REG_EMAC_RX_STAT_AC_28) >> 2;
3405 dmae->src_addr_hi = 0;
3406 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003407 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003408 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003409 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003410 dmae->len = 1;
3411 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3412 dmae->comp_addr_hi = 0;
3413 dmae->comp_val = 1;
3414
3415 /* EMAC_REG_EMAC_TX_STAT_AC (EMAC_REG_EMAC_TX_STAT_AC_COUNT)*/
3416 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3417 dmae->opcode = opcode;
3418 dmae->src_addr_lo = (mac_addr +
3419 EMAC_REG_EMAC_TX_STAT_AC) >> 2;
3420 dmae->src_addr_hi = 0;
3421 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003422 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003423 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003424 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003425 dmae->len = EMAC_REG_EMAC_TX_STAT_AC_COUNT;
3426 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3427 dmae->comp_addr_hi = 0;
3428 dmae->comp_val = 1;
3429 }
3430
3431 /* NIG */
3432 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003433 dmae->opcode = opcode;
3434 dmae->src_addr_lo = (port ? NIG_REG_STAT1_BRB_DISCARD :
3435 NIG_REG_STAT0_BRB_DISCARD) >> 2;
3436 dmae->src_addr_hi = 0;
3437 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats));
3438 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats));
3439 dmae->len = (sizeof(struct nig_stats) - 4*sizeof(u32)) >> 2;
3440 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3441 dmae->comp_addr_hi = 0;
3442 dmae->comp_val = 1;
3443
3444 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3445 dmae->opcode = opcode;
3446 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT0 :
3447 NIG_REG_STAT0_EGRESS_MAC_PKT0) >> 2;
3448 dmae->src_addr_hi = 0;
3449 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
3450 offsetof(struct nig_stats, egress_mac_pkt0_lo));
3451 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
3452 offsetof(struct nig_stats, egress_mac_pkt0_lo));
3453 dmae->len = (2*sizeof(u32)) >> 2;
3454 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3455 dmae->comp_addr_hi = 0;
3456 dmae->comp_val = 1;
3457
3458 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003459 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3460 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
3461 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3462#ifdef __BIG_ENDIAN
3463 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3464#else
3465 DMAE_CMD_ENDIANITY_DW_SWAP |
3466#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003467 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3468 (vn << DMAE_CMD_E1HVN_SHIFT));
3469 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT1 :
3470 NIG_REG_STAT0_EGRESS_MAC_PKT1) >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003471 dmae->src_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003472 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
3473 offsetof(struct nig_stats, egress_mac_pkt1_lo));
3474 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
3475 offsetof(struct nig_stats, egress_mac_pkt1_lo));
3476 dmae->len = (2*sizeof(u32)) >> 2;
3477 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3478 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3479 dmae->comp_val = DMAE_COMP_VAL;
3480
3481 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003482}
3483
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003484static void bnx2x_func_stats_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003485{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003486 struct dmae_command *dmae = &bp->stats_dmae;
3487 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003488
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003489 /* sanity */
3490 if (!bp->func_stx) {
3491 BNX2X_ERR("BUG!\n");
3492 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003493 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003494
3495 bp->executer_idx = 0;
3496 memset(dmae, 0, sizeof(struct dmae_command));
3497
3498 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3499 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
3500 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3501#ifdef __BIG_ENDIAN
3502 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3503#else
3504 DMAE_CMD_ENDIANITY_DW_SWAP |
3505#endif
3506 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3507 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3508 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3509 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3510 dmae->dst_addr_lo = bp->func_stx >> 2;
3511 dmae->dst_addr_hi = 0;
3512 dmae->len = sizeof(struct host_func_stats) >> 2;
3513 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3514 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3515 dmae->comp_val = DMAE_COMP_VAL;
3516
3517 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003518}
3519
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003520static void bnx2x_stats_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003521{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003522 if (bp->port.pmf)
3523 bnx2x_port_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003524
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003525 else if (bp->func_stx)
3526 bnx2x_func_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003527
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003528 bnx2x_hw_stats_post(bp);
3529 bnx2x_storm_stats_post(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003530}
3531
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003532static void bnx2x_stats_pmf_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003533{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003534 bnx2x_stats_comp(bp);
3535 bnx2x_stats_pmf_update(bp);
3536 bnx2x_stats_start(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003537}
3538
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003539static void bnx2x_stats_restart(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003540{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003541 bnx2x_stats_comp(bp);
3542 bnx2x_stats_start(bp);
3543}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003544
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003545static void bnx2x_bmac_stats_update(struct bnx2x *bp)
3546{
3547 struct bmac_stats *new = bnx2x_sp(bp, mac_stats.bmac_stats);
3548 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003549 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003550 struct {
3551 u32 lo;
3552 u32 hi;
3553 } diff;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003554
3555 UPDATE_STAT64(rx_stat_grerb, rx_stat_ifhcinbadoctets);
3556 UPDATE_STAT64(rx_stat_grfcs, rx_stat_dot3statsfcserrors);
3557 UPDATE_STAT64(rx_stat_grund, rx_stat_etherstatsundersizepkts);
3558 UPDATE_STAT64(rx_stat_grovr, rx_stat_dot3statsframestoolong);
3559 UPDATE_STAT64(rx_stat_grfrg, rx_stat_etherstatsfragments);
3560 UPDATE_STAT64(rx_stat_grjbr, rx_stat_etherstatsjabbers);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003561 UPDATE_STAT64(rx_stat_grxcf, rx_stat_maccontrolframesreceived);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003562 UPDATE_STAT64(rx_stat_grxpf, rx_stat_xoffstateentered);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003563 UPDATE_STAT64(rx_stat_grxpf, rx_stat_bmac_xpf);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003564 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_outxoffsent);
3565 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_flowcontroldone);
3566 UPDATE_STAT64(tx_stat_gt64, tx_stat_etherstatspkts64octets);
3567 UPDATE_STAT64(tx_stat_gt127,
3568 tx_stat_etherstatspkts65octetsto127octets);
3569 UPDATE_STAT64(tx_stat_gt255,
3570 tx_stat_etherstatspkts128octetsto255octets);
3571 UPDATE_STAT64(tx_stat_gt511,
3572 tx_stat_etherstatspkts256octetsto511octets);
3573 UPDATE_STAT64(tx_stat_gt1023,
3574 tx_stat_etherstatspkts512octetsto1023octets);
3575 UPDATE_STAT64(tx_stat_gt1518,
3576 tx_stat_etherstatspkts1024octetsto1522octets);
3577 UPDATE_STAT64(tx_stat_gt2047, tx_stat_bmac_2047);
3578 UPDATE_STAT64(tx_stat_gt4095, tx_stat_bmac_4095);
3579 UPDATE_STAT64(tx_stat_gt9216, tx_stat_bmac_9216);
3580 UPDATE_STAT64(tx_stat_gt16383, tx_stat_bmac_16383);
3581 UPDATE_STAT64(tx_stat_gterr,
3582 tx_stat_dot3statsinternalmactransmiterrors);
3583 UPDATE_STAT64(tx_stat_gtufl, tx_stat_bmac_ufl);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003584
3585 estats->pause_frames_received_hi =
3586 pstats->mac_stx[1].rx_stat_bmac_xpf_hi;
3587 estats->pause_frames_received_lo =
3588 pstats->mac_stx[1].rx_stat_bmac_xpf_lo;
3589
3590 estats->pause_frames_sent_hi =
3591 pstats->mac_stx[1].tx_stat_outxoffsent_hi;
3592 estats->pause_frames_sent_lo =
3593 pstats->mac_stx[1].tx_stat_outxoffsent_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003594}
3595
3596static void bnx2x_emac_stats_update(struct bnx2x *bp)
3597{
3598 struct emac_stats *new = bnx2x_sp(bp, mac_stats.emac_stats);
3599 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003600 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003601
3602 UPDATE_EXTEND_STAT(rx_stat_ifhcinbadoctets);
3603 UPDATE_EXTEND_STAT(tx_stat_ifhcoutbadoctets);
3604 UPDATE_EXTEND_STAT(rx_stat_dot3statsfcserrors);
3605 UPDATE_EXTEND_STAT(rx_stat_dot3statsalignmenterrors);
3606 UPDATE_EXTEND_STAT(rx_stat_dot3statscarriersenseerrors);
3607 UPDATE_EXTEND_STAT(rx_stat_falsecarriererrors);
3608 UPDATE_EXTEND_STAT(rx_stat_etherstatsundersizepkts);
3609 UPDATE_EXTEND_STAT(rx_stat_dot3statsframestoolong);
3610 UPDATE_EXTEND_STAT(rx_stat_etherstatsfragments);
3611 UPDATE_EXTEND_STAT(rx_stat_etherstatsjabbers);
3612 UPDATE_EXTEND_STAT(rx_stat_maccontrolframesreceived);
3613 UPDATE_EXTEND_STAT(rx_stat_xoffstateentered);
3614 UPDATE_EXTEND_STAT(rx_stat_xonpauseframesreceived);
3615 UPDATE_EXTEND_STAT(rx_stat_xoffpauseframesreceived);
3616 UPDATE_EXTEND_STAT(tx_stat_outxonsent);
3617 UPDATE_EXTEND_STAT(tx_stat_outxoffsent);
3618 UPDATE_EXTEND_STAT(tx_stat_flowcontroldone);
3619 UPDATE_EXTEND_STAT(tx_stat_etherstatscollisions);
3620 UPDATE_EXTEND_STAT(tx_stat_dot3statssinglecollisionframes);
3621 UPDATE_EXTEND_STAT(tx_stat_dot3statsmultiplecollisionframes);
3622 UPDATE_EXTEND_STAT(tx_stat_dot3statsdeferredtransmissions);
3623 UPDATE_EXTEND_STAT(tx_stat_dot3statsexcessivecollisions);
3624 UPDATE_EXTEND_STAT(tx_stat_dot3statslatecollisions);
3625 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts64octets);
3626 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts65octetsto127octets);
3627 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts128octetsto255octets);
3628 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts256octetsto511octets);
3629 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts512octetsto1023octets);
3630 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts1024octetsto1522octets);
3631 UPDATE_EXTEND_STAT(tx_stat_etherstatspktsover1522octets);
3632 UPDATE_EXTEND_STAT(tx_stat_dot3statsinternalmactransmiterrors);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003633
3634 estats->pause_frames_received_hi =
3635 pstats->mac_stx[1].rx_stat_xonpauseframesreceived_hi;
3636 estats->pause_frames_received_lo =
3637 pstats->mac_stx[1].rx_stat_xonpauseframesreceived_lo;
3638 ADD_64(estats->pause_frames_received_hi,
3639 pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_hi,
3640 estats->pause_frames_received_lo,
3641 pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_lo);
3642
3643 estats->pause_frames_sent_hi =
3644 pstats->mac_stx[1].tx_stat_outxonsent_hi;
3645 estats->pause_frames_sent_lo =
3646 pstats->mac_stx[1].tx_stat_outxonsent_lo;
3647 ADD_64(estats->pause_frames_sent_hi,
3648 pstats->mac_stx[1].tx_stat_outxoffsent_hi,
3649 estats->pause_frames_sent_lo,
3650 pstats->mac_stx[1].tx_stat_outxoffsent_lo);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003651}
3652
3653static int bnx2x_hw_stats_update(struct bnx2x *bp)
3654{
3655 struct nig_stats *new = bnx2x_sp(bp, nig_stats);
3656 struct nig_stats *old = &(bp->port.old_nig_stats);
3657 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
3658 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003659 struct {
3660 u32 lo;
3661 u32 hi;
3662 } diff;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003663 u32 nig_timer_max;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003664
3665 if (bp->link_vars.mac_type == MAC_TYPE_BMAC)
3666 bnx2x_bmac_stats_update(bp);
3667
3668 else if (bp->link_vars.mac_type == MAC_TYPE_EMAC)
3669 bnx2x_emac_stats_update(bp);
3670
3671 else { /* unreached */
3672 BNX2X_ERR("stats updated by dmae but no MAC active\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003673 return -1;
3674 }
3675
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003676 ADD_EXTEND_64(pstats->brb_drop_hi, pstats->brb_drop_lo,
3677 new->brb_discard - old->brb_discard);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003678 ADD_EXTEND_64(estats->brb_truncate_hi, estats->brb_truncate_lo,
3679 new->brb_truncate - old->brb_truncate);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003680
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003681 UPDATE_STAT64_NIG(egress_mac_pkt0,
3682 etherstatspkts1024octetsto1522octets);
3683 UPDATE_STAT64_NIG(egress_mac_pkt1, etherstatspktsover1522octets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003684
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003685 memcpy(old, new, sizeof(struct nig_stats));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003686
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003687 memcpy(&(estats->rx_stat_ifhcinbadoctets_hi), &(pstats->mac_stx[1]),
3688 sizeof(struct mac_stx));
3689 estats->brb_drop_hi = pstats->brb_drop_hi;
3690 estats->brb_drop_lo = pstats->brb_drop_lo;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003691
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003692 pstats->host_port_stats_start = ++pstats->host_port_stats_end;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003693
Eilon Greensteinde832a52009-02-12 08:36:33 +00003694 nig_timer_max = SHMEM_RD(bp, port_mb[BP_PORT(bp)].stat_nig_timer);
3695 if (nig_timer_max != estats->nig_timer_max) {
3696 estats->nig_timer_max = nig_timer_max;
3697 BNX2X_ERR("NIG timer max (%u)\n", estats->nig_timer_max);
3698 }
3699
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003700 return 0;
3701}
3702
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003703static int bnx2x_storm_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003704{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003705 struct eth_stats_query *stats = bnx2x_sp(bp, fw_stats);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003706 struct tstorm_per_port_stats *tport =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003707 &stats->tstorm_common.port_statistics;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003708 struct host_func_stats *fstats = bnx2x_sp(bp, func_stats);
3709 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003710 int i;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003711
Eilon Greensteinde832a52009-02-12 08:36:33 +00003712 memset(&(fstats->total_bytes_received_hi), 0,
3713 sizeof(struct host_func_stats) - 2*sizeof(u32));
3714 estats->error_bytes_received_hi = 0;
3715 estats->error_bytes_received_lo = 0;
3716 estats->etherstatsoverrsizepkts_hi = 0;
3717 estats->etherstatsoverrsizepkts_lo = 0;
3718 estats->no_buff_discard_hi = 0;
3719 estats->no_buff_discard_lo = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003720
Eilon Greensteinde832a52009-02-12 08:36:33 +00003721 for_each_queue(bp, i) {
3722 struct bnx2x_fastpath *fp = &bp->fp[i];
3723 int cl_id = fp->cl_id;
3724 struct tstorm_per_client_stats *tclient =
3725 &stats->tstorm_common.client_statistics[cl_id];
3726 struct tstorm_per_client_stats *old_tclient = &fp->old_tclient;
3727 struct ustorm_per_client_stats *uclient =
3728 &stats->ustorm_common.client_statistics[cl_id];
3729 struct ustorm_per_client_stats *old_uclient = &fp->old_uclient;
3730 struct xstorm_per_client_stats *xclient =
3731 &stats->xstorm_common.client_statistics[cl_id];
3732 struct xstorm_per_client_stats *old_xclient = &fp->old_xclient;
3733 struct bnx2x_eth_q_stats *qstats = &fp->eth_q_stats;
3734 u32 diff;
3735
3736 /* are storm stats valid? */
3737 if ((u16)(le16_to_cpu(xclient->stats_counter) + 1) !=
3738 bp->stats_counter) {
3739 DP(BNX2X_MSG_STATS, "[%d] stats not updated by xstorm"
3740 " xstorm counter (%d) != stats_counter (%d)\n",
3741 i, xclient->stats_counter, bp->stats_counter);
3742 return -1;
3743 }
3744 if ((u16)(le16_to_cpu(tclient->stats_counter) + 1) !=
3745 bp->stats_counter) {
3746 DP(BNX2X_MSG_STATS, "[%d] stats not updated by tstorm"
3747 " tstorm counter (%d) != stats_counter (%d)\n",
3748 i, tclient->stats_counter, bp->stats_counter);
3749 return -2;
3750 }
3751 if ((u16)(le16_to_cpu(uclient->stats_counter) + 1) !=
3752 bp->stats_counter) {
3753 DP(BNX2X_MSG_STATS, "[%d] stats not updated by ustorm"
3754 " ustorm counter (%d) != stats_counter (%d)\n",
3755 i, uclient->stats_counter, bp->stats_counter);
3756 return -4;
3757 }
3758
3759 qstats->total_bytes_received_hi =
3760 qstats->valid_bytes_received_hi =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003761 le32_to_cpu(tclient->total_rcv_bytes.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003762 qstats->total_bytes_received_lo =
3763 qstats->valid_bytes_received_lo =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003764 le32_to_cpu(tclient->total_rcv_bytes.lo);
3765
Eilon Greensteinde832a52009-02-12 08:36:33 +00003766 qstats->error_bytes_received_hi =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003767 le32_to_cpu(tclient->rcv_error_bytes.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003768 qstats->error_bytes_received_lo =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003769 le32_to_cpu(tclient->rcv_error_bytes.lo);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003770
3771 ADD_64(qstats->total_bytes_received_hi,
3772 qstats->error_bytes_received_hi,
3773 qstats->total_bytes_received_lo,
3774 qstats->error_bytes_received_lo);
3775
3776 UPDATE_EXTEND_TSTAT(rcv_unicast_pkts,
3777 total_unicast_packets_received);
3778 UPDATE_EXTEND_TSTAT(rcv_multicast_pkts,
3779 total_multicast_packets_received);
3780 UPDATE_EXTEND_TSTAT(rcv_broadcast_pkts,
3781 total_broadcast_packets_received);
3782 UPDATE_EXTEND_TSTAT(packets_too_big_discard,
3783 etherstatsoverrsizepkts);
3784 UPDATE_EXTEND_TSTAT(no_buff_discard, no_buff_discard);
3785
3786 SUB_EXTEND_USTAT(ucast_no_buff_pkts,
3787 total_unicast_packets_received);
3788 SUB_EXTEND_USTAT(mcast_no_buff_pkts,
3789 total_multicast_packets_received);
3790 SUB_EXTEND_USTAT(bcast_no_buff_pkts,
3791 total_broadcast_packets_received);
3792 UPDATE_EXTEND_USTAT(ucast_no_buff_pkts, no_buff_discard);
3793 UPDATE_EXTEND_USTAT(mcast_no_buff_pkts, no_buff_discard);
3794 UPDATE_EXTEND_USTAT(bcast_no_buff_pkts, no_buff_discard);
3795
3796 qstats->total_bytes_transmitted_hi =
3797 le32_to_cpu(xclient->total_sent_bytes.hi);
3798 qstats->total_bytes_transmitted_lo =
3799 le32_to_cpu(xclient->total_sent_bytes.lo);
3800
3801 UPDATE_EXTEND_XSTAT(unicast_pkts_sent,
3802 total_unicast_packets_transmitted);
3803 UPDATE_EXTEND_XSTAT(multicast_pkts_sent,
3804 total_multicast_packets_transmitted);
3805 UPDATE_EXTEND_XSTAT(broadcast_pkts_sent,
3806 total_broadcast_packets_transmitted);
3807
3808 old_tclient->checksum_discard = tclient->checksum_discard;
3809 old_tclient->ttl0_discard = tclient->ttl0_discard;
3810
3811 ADD_64(fstats->total_bytes_received_hi,
3812 qstats->total_bytes_received_hi,
3813 fstats->total_bytes_received_lo,
3814 qstats->total_bytes_received_lo);
3815 ADD_64(fstats->total_bytes_transmitted_hi,
3816 qstats->total_bytes_transmitted_hi,
3817 fstats->total_bytes_transmitted_lo,
3818 qstats->total_bytes_transmitted_lo);
3819 ADD_64(fstats->total_unicast_packets_received_hi,
3820 qstats->total_unicast_packets_received_hi,
3821 fstats->total_unicast_packets_received_lo,
3822 qstats->total_unicast_packets_received_lo);
3823 ADD_64(fstats->total_multicast_packets_received_hi,
3824 qstats->total_multicast_packets_received_hi,
3825 fstats->total_multicast_packets_received_lo,
3826 qstats->total_multicast_packets_received_lo);
3827 ADD_64(fstats->total_broadcast_packets_received_hi,
3828 qstats->total_broadcast_packets_received_hi,
3829 fstats->total_broadcast_packets_received_lo,
3830 qstats->total_broadcast_packets_received_lo);
3831 ADD_64(fstats->total_unicast_packets_transmitted_hi,
3832 qstats->total_unicast_packets_transmitted_hi,
3833 fstats->total_unicast_packets_transmitted_lo,
3834 qstats->total_unicast_packets_transmitted_lo);
3835 ADD_64(fstats->total_multicast_packets_transmitted_hi,
3836 qstats->total_multicast_packets_transmitted_hi,
3837 fstats->total_multicast_packets_transmitted_lo,
3838 qstats->total_multicast_packets_transmitted_lo);
3839 ADD_64(fstats->total_broadcast_packets_transmitted_hi,
3840 qstats->total_broadcast_packets_transmitted_hi,
3841 fstats->total_broadcast_packets_transmitted_lo,
3842 qstats->total_broadcast_packets_transmitted_lo);
3843 ADD_64(fstats->valid_bytes_received_hi,
3844 qstats->valid_bytes_received_hi,
3845 fstats->valid_bytes_received_lo,
3846 qstats->valid_bytes_received_lo);
3847
3848 ADD_64(estats->error_bytes_received_hi,
3849 qstats->error_bytes_received_hi,
3850 estats->error_bytes_received_lo,
3851 qstats->error_bytes_received_lo);
3852 ADD_64(estats->etherstatsoverrsizepkts_hi,
3853 qstats->etherstatsoverrsizepkts_hi,
3854 estats->etherstatsoverrsizepkts_lo,
3855 qstats->etherstatsoverrsizepkts_lo);
3856 ADD_64(estats->no_buff_discard_hi, qstats->no_buff_discard_hi,
3857 estats->no_buff_discard_lo, qstats->no_buff_discard_lo);
3858 }
3859
3860 ADD_64(fstats->total_bytes_received_hi,
3861 estats->rx_stat_ifhcinbadoctets_hi,
3862 fstats->total_bytes_received_lo,
3863 estats->rx_stat_ifhcinbadoctets_lo);
3864
3865 memcpy(estats, &(fstats->total_bytes_received_hi),
3866 sizeof(struct host_func_stats) - 2*sizeof(u32));
3867
3868 ADD_64(estats->etherstatsoverrsizepkts_hi,
3869 estats->rx_stat_dot3statsframestoolong_hi,
3870 estats->etherstatsoverrsizepkts_lo,
3871 estats->rx_stat_dot3statsframestoolong_lo);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003872 ADD_64(estats->error_bytes_received_hi,
3873 estats->rx_stat_ifhcinbadoctets_hi,
3874 estats->error_bytes_received_lo,
3875 estats->rx_stat_ifhcinbadoctets_lo);
3876
Eilon Greensteinde832a52009-02-12 08:36:33 +00003877 if (bp->port.pmf) {
3878 estats->mac_filter_discard =
3879 le32_to_cpu(tport->mac_filter_discard);
3880 estats->xxoverflow_discard =
3881 le32_to_cpu(tport->xxoverflow_discard);
3882 estats->brb_truncate_discard =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003883 le32_to_cpu(tport->brb_truncate_discard);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003884 estats->mac_discard = le32_to_cpu(tport->mac_discard);
3885 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003886
3887 fstats->host_func_stats_start = ++fstats->host_func_stats_end;
3888
Eilon Greensteinde832a52009-02-12 08:36:33 +00003889 bp->stats_pending = 0;
3890
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003891 return 0;
3892}
3893
3894static void bnx2x_net_stats_update(struct bnx2x *bp)
3895{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003896 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003897 struct net_device_stats *nstats = &bp->dev->stats;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003898 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003899
3900 nstats->rx_packets =
3901 bnx2x_hilo(&estats->total_unicast_packets_received_hi) +
3902 bnx2x_hilo(&estats->total_multicast_packets_received_hi) +
3903 bnx2x_hilo(&estats->total_broadcast_packets_received_hi);
3904
3905 nstats->tx_packets =
3906 bnx2x_hilo(&estats->total_unicast_packets_transmitted_hi) +
3907 bnx2x_hilo(&estats->total_multicast_packets_transmitted_hi) +
3908 bnx2x_hilo(&estats->total_broadcast_packets_transmitted_hi);
3909
Eilon Greensteinde832a52009-02-12 08:36:33 +00003910 nstats->rx_bytes = bnx2x_hilo(&estats->total_bytes_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003911
Eliezer Tamir0e39e642008-02-28 11:54:03 -08003912 nstats->tx_bytes = bnx2x_hilo(&estats->total_bytes_transmitted_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003913
Eilon Greensteinde832a52009-02-12 08:36:33 +00003914 nstats->rx_dropped = estats->mac_discard;
3915 for_each_queue(bp, i)
3916 nstats->rx_dropped +=
3917 le32_to_cpu(bp->fp[i].old_tclient.checksum_discard);
3918
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003919 nstats->tx_dropped = 0;
3920
3921 nstats->multicast =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003922 bnx2x_hilo(&estats->total_multicast_packets_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003923
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003924 nstats->collisions =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003925 bnx2x_hilo(&estats->tx_stat_etherstatscollisions_hi);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003926
3927 nstats->rx_length_errors =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003928 bnx2x_hilo(&estats->rx_stat_etherstatsundersizepkts_hi) +
3929 bnx2x_hilo(&estats->etherstatsoverrsizepkts_hi);
3930 nstats->rx_over_errors = bnx2x_hilo(&estats->brb_drop_hi) +
3931 bnx2x_hilo(&estats->brb_truncate_hi);
3932 nstats->rx_crc_errors =
3933 bnx2x_hilo(&estats->rx_stat_dot3statsfcserrors_hi);
3934 nstats->rx_frame_errors =
3935 bnx2x_hilo(&estats->rx_stat_dot3statsalignmenterrors_hi);
3936 nstats->rx_fifo_errors = bnx2x_hilo(&estats->no_buff_discard_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003937 nstats->rx_missed_errors = estats->xxoverflow_discard;
3938
3939 nstats->rx_errors = nstats->rx_length_errors +
3940 nstats->rx_over_errors +
3941 nstats->rx_crc_errors +
3942 nstats->rx_frame_errors +
Eliezer Tamir0e39e642008-02-28 11:54:03 -08003943 nstats->rx_fifo_errors +
3944 nstats->rx_missed_errors;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003945
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003946 nstats->tx_aborted_errors =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003947 bnx2x_hilo(&estats->tx_stat_dot3statslatecollisions_hi) +
3948 bnx2x_hilo(&estats->tx_stat_dot3statsexcessivecollisions_hi);
3949 nstats->tx_carrier_errors =
3950 bnx2x_hilo(&estats->rx_stat_dot3statscarriersenseerrors_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003951 nstats->tx_fifo_errors = 0;
3952 nstats->tx_heartbeat_errors = 0;
3953 nstats->tx_window_errors = 0;
3954
3955 nstats->tx_errors = nstats->tx_aborted_errors +
Eilon Greensteinde832a52009-02-12 08:36:33 +00003956 nstats->tx_carrier_errors +
3957 bnx2x_hilo(&estats->tx_stat_dot3statsinternalmactransmiterrors_hi);
3958}
3959
3960static void bnx2x_drv_stats_update(struct bnx2x *bp)
3961{
3962 struct bnx2x_eth_stats *estats = &bp->eth_stats;
3963 int i;
3964
3965 estats->driver_xoff = 0;
3966 estats->rx_err_discard_pkt = 0;
3967 estats->rx_skb_alloc_failed = 0;
3968 estats->hw_csum_err = 0;
3969 for_each_queue(bp, i) {
3970 struct bnx2x_eth_q_stats *qstats = &bp->fp[i].eth_q_stats;
3971
3972 estats->driver_xoff += qstats->driver_xoff;
3973 estats->rx_err_discard_pkt += qstats->rx_err_discard_pkt;
3974 estats->rx_skb_alloc_failed += qstats->rx_skb_alloc_failed;
3975 estats->hw_csum_err += qstats->hw_csum_err;
3976 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003977}
3978
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003979static void bnx2x_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003980{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003981 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003982
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003983 if (*stats_comp != DMAE_COMP_VAL)
3984 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003985
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003986 if (bp->port.pmf)
Eilon Greensteinde832a52009-02-12 08:36:33 +00003987 bnx2x_hw_stats_update(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003988
Eilon Greensteinde832a52009-02-12 08:36:33 +00003989 if (bnx2x_storm_stats_update(bp) && (bp->stats_pending++ == 3)) {
3990 BNX2X_ERR("storm stats were not updated for 3 times\n");
3991 bnx2x_panic();
3992 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003993 }
3994
Eilon Greensteinde832a52009-02-12 08:36:33 +00003995 bnx2x_net_stats_update(bp);
3996 bnx2x_drv_stats_update(bp);
3997
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003998 if (bp->msglevel & NETIF_MSG_TIMER) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00003999 struct tstorm_per_client_stats *old_tclient =
4000 &bp->fp->old_tclient;
4001 struct bnx2x_eth_q_stats *qstats = &bp->fp->eth_q_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004002 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004003 struct net_device_stats *nstats = &bp->dev->stats;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004004 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004005
4006 printk(KERN_DEBUG "%s:\n", bp->dev->name);
4007 printk(KERN_DEBUG " tx avail (%4x) tx hc idx (%x)"
4008 " tx pkt (%lx)\n",
4009 bnx2x_tx_avail(bp->fp),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004010 le16_to_cpu(*bp->fp->tx_cons_sb), nstats->tx_packets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004011 printk(KERN_DEBUG " rx usage (%4x) rx hc idx (%x)"
4012 " rx pkt (%lx)\n",
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004013 (u16)(le16_to_cpu(*bp->fp->rx_cons_sb) -
4014 bp->fp->rx_comp_cons),
4015 le16_to_cpu(*bp->fp->rx_cons_sb), nstats->rx_packets);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004016 printk(KERN_DEBUG " %s (Xoff events %u) brb drops %u "
4017 "brb truncate %u\n",
4018 (netif_queue_stopped(bp->dev) ? "Xoff" : "Xon"),
4019 qstats->driver_xoff,
4020 estats->brb_drop_lo, estats->brb_truncate_lo);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004021 printk(KERN_DEBUG "tstats: checksum_discard %u "
Eilon Greensteinde832a52009-02-12 08:36:33 +00004022 "packets_too_big_discard %lu no_buff_discard %lu "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004023 "mac_discard %u mac_filter_discard %u "
4024 "xxovrflow_discard %u brb_truncate_discard %u "
4025 "ttl0_discard %u\n",
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00004026 le32_to_cpu(old_tclient->checksum_discard),
Eilon Greensteinde832a52009-02-12 08:36:33 +00004027 bnx2x_hilo(&qstats->etherstatsoverrsizepkts_hi),
4028 bnx2x_hilo(&qstats->no_buff_discard_hi),
4029 estats->mac_discard, estats->mac_filter_discard,
4030 estats->xxoverflow_discard, estats->brb_truncate_discard,
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00004031 le32_to_cpu(old_tclient->ttl0_discard));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004032
4033 for_each_queue(bp, i) {
4034 printk(KERN_DEBUG "[%d]: %lu\t%lu\t%lu\n", i,
4035 bnx2x_fp(bp, i, tx_pkt),
4036 bnx2x_fp(bp, i, rx_pkt),
4037 bnx2x_fp(bp, i, rx_calls));
4038 }
4039 }
4040
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004041 bnx2x_hw_stats_post(bp);
4042 bnx2x_storm_stats_post(bp);
4043}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004044
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004045static void bnx2x_port_stats_stop(struct bnx2x *bp)
4046{
4047 struct dmae_command *dmae;
4048 u32 opcode;
4049 int loader_idx = PMF_DMAE_C(bp);
4050 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004051
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004052 bp->executer_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004053
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004054 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
4055 DMAE_CMD_C_ENABLE |
4056 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004057#ifdef __BIG_ENDIAN
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004058 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004059#else
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004060 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004061#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004062 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4063 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4064
4065 if (bp->port.port_stx) {
4066
4067 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4068 if (bp->func_stx)
4069 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
4070 else
4071 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
4072 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
4073 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
4074 dmae->dst_addr_lo = bp->port.port_stx >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004075 dmae->dst_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004076 dmae->len = sizeof(struct host_port_stats) >> 2;
4077 if (bp->func_stx) {
4078 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4079 dmae->comp_addr_hi = 0;
4080 dmae->comp_val = 1;
4081 } else {
4082 dmae->comp_addr_lo =
4083 U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4084 dmae->comp_addr_hi =
4085 U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4086 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004087
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004088 *stats_comp = 0;
4089 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004090 }
4091
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004092 if (bp->func_stx) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004093
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004094 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4095 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
4096 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
4097 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
4098 dmae->dst_addr_lo = bp->func_stx >> 2;
4099 dmae->dst_addr_hi = 0;
4100 dmae->len = sizeof(struct host_func_stats) >> 2;
4101 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4102 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4103 dmae->comp_val = DMAE_COMP_VAL;
4104
4105 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004106 }
4107}
4108
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004109static void bnx2x_stats_stop(struct bnx2x *bp)
4110{
4111 int update = 0;
4112
4113 bnx2x_stats_comp(bp);
4114
4115 if (bp->port.pmf)
4116 update = (bnx2x_hw_stats_update(bp) == 0);
4117
4118 update |= (bnx2x_storm_stats_update(bp) == 0);
4119
4120 if (update) {
4121 bnx2x_net_stats_update(bp);
4122
4123 if (bp->port.pmf)
4124 bnx2x_port_stats_stop(bp);
4125
4126 bnx2x_hw_stats_post(bp);
4127 bnx2x_stats_comp(bp);
4128 }
4129}
4130
4131static void bnx2x_stats_do_nothing(struct bnx2x *bp)
4132{
4133}
4134
4135static const struct {
4136 void (*action)(struct bnx2x *bp);
4137 enum bnx2x_stats_state next_state;
4138} bnx2x_stats_stm[STATS_STATE_MAX][STATS_EVENT_MAX] = {
4139/* state event */
4140{
4141/* DISABLED PMF */ {bnx2x_stats_pmf_update, STATS_STATE_DISABLED},
4142/* LINK_UP */ {bnx2x_stats_start, STATS_STATE_ENABLED},
4143/* UPDATE */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED},
4144/* STOP */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED}
4145},
4146{
4147/* ENABLED PMF */ {bnx2x_stats_pmf_start, STATS_STATE_ENABLED},
4148/* LINK_UP */ {bnx2x_stats_restart, STATS_STATE_ENABLED},
4149/* UPDATE */ {bnx2x_stats_update, STATS_STATE_ENABLED},
4150/* STOP */ {bnx2x_stats_stop, STATS_STATE_DISABLED}
4151}
4152};
4153
4154static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event)
4155{
4156 enum bnx2x_stats_state state = bp->stats_state;
4157
4158 bnx2x_stats_stm[state][event].action(bp);
4159 bp->stats_state = bnx2x_stats_stm[state][event].next_state;
4160
4161 if ((event != STATS_EVENT_UPDATE) || (bp->msglevel & NETIF_MSG_TIMER))
4162 DP(BNX2X_MSG_STATS, "state %d -> event %d -> state %d\n",
4163 state, event, bp->stats_state);
4164}
4165
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004166static void bnx2x_timer(unsigned long data)
4167{
4168 struct bnx2x *bp = (struct bnx2x *) data;
4169
4170 if (!netif_running(bp->dev))
4171 return;
4172
4173 if (atomic_read(&bp->intr_sem) != 0)
Eliezer Tamirf1410642008-02-28 11:51:50 -08004174 goto timer_restart;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004175
4176 if (poll) {
4177 struct bnx2x_fastpath *fp = &bp->fp[0];
4178 int rc;
4179
4180 bnx2x_tx_int(fp, 1000);
4181 rc = bnx2x_rx_int(fp, 1000);
4182 }
4183
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004184 if (!BP_NOMCP(bp)) {
4185 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004186 u32 drv_pulse;
4187 u32 mcp_pulse;
4188
4189 ++bp->fw_drv_pulse_wr_seq;
4190 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
4191 /* TBD - add SYSTEM_TIME */
4192 drv_pulse = bp->fw_drv_pulse_wr_seq;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004193 SHMEM_WR(bp, func_mb[func].drv_pulse_mb, drv_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004194
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004195 mcp_pulse = (SHMEM_RD(bp, func_mb[func].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004196 MCP_PULSE_SEQ_MASK);
4197 /* The delta between driver pulse and mcp response
4198 * should be 1 (before mcp response) or 0 (after mcp response)
4199 */
4200 if ((drv_pulse != mcp_pulse) &&
4201 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
4202 /* someone lost a heartbeat... */
4203 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
4204 drv_pulse, mcp_pulse);
4205 }
4206 }
4207
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004208 if ((bp->state == BNX2X_STATE_OPEN) ||
4209 (bp->state == BNX2X_STATE_DISABLED))
4210 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004211
Eliezer Tamirf1410642008-02-28 11:51:50 -08004212timer_restart:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004213 mod_timer(&bp->timer, jiffies + bp->current_interval);
4214}
4215
4216/* end of Statistics */
4217
4218/* nic init */
4219
4220/*
4221 * nic init service functions
4222 */
4223
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004224static void bnx2x_zero_sb(struct bnx2x *bp, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004225{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004226 int port = BP_PORT(bp);
4227
4228 bnx2x_init_fill(bp, BAR_USTRORM_INTMEM +
4229 USTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), 0,
Yitchak Gertner35302982008-08-13 15:53:12 -07004230 sizeof(struct ustorm_status_block)/4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004231 bnx2x_init_fill(bp, BAR_CSTRORM_INTMEM +
4232 CSTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), 0,
Yitchak Gertner35302982008-08-13 15:53:12 -07004233 sizeof(struct cstorm_status_block)/4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004234}
4235
Eilon Greenstein5c862842008-08-13 15:51:48 -07004236static void bnx2x_init_sb(struct bnx2x *bp, struct host_status_block *sb,
4237 dma_addr_t mapping, int sb_id)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004238{
4239 int port = BP_PORT(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004240 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004241 int index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004242 u64 section;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004243
4244 /* USTORM */
4245 section = ((u64)mapping) + offsetof(struct host_status_block,
4246 u_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004247 sb->u_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004248
4249 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004250 USTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004251 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004252 ((USTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004253 U64_HI(section));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004254 REG_WR8(bp, BAR_USTRORM_INTMEM + FP_USB_FUNC_OFF +
4255 USTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004256
4257 for (index = 0; index < HC_USTORM_SB_NUM_INDICES; index++)
4258 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004259 USTORM_SB_HC_DISABLE_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004260
4261 /* CSTORM */
4262 section = ((u64)mapping) + offsetof(struct host_status_block,
4263 c_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004264 sb->c_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004265
4266 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004267 CSTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004268 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004269 ((CSTORM_SB_HOST_SB_ADDR_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004270 U64_HI(section));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004271 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_CSB_FUNC_OFF +
4272 CSTORM_SB_HOST_STATUS_BLOCK_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004273
4274 for (index = 0; index < HC_CSTORM_SB_NUM_INDICES; index++)
4275 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004276 CSTORM_SB_HC_DISABLE_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004277
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004278 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
4279}
4280
4281static void bnx2x_zero_def_sb(struct bnx2x *bp)
4282{
4283 int func = BP_FUNC(bp);
4284
4285 bnx2x_init_fill(bp, BAR_USTRORM_INTMEM +
4286 USTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4287 sizeof(struct ustorm_def_status_block)/4);
4288 bnx2x_init_fill(bp, BAR_CSTRORM_INTMEM +
4289 CSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4290 sizeof(struct cstorm_def_status_block)/4);
4291 bnx2x_init_fill(bp, BAR_XSTRORM_INTMEM +
4292 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4293 sizeof(struct xstorm_def_status_block)/4);
4294 bnx2x_init_fill(bp, BAR_TSTRORM_INTMEM +
4295 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4296 sizeof(struct tstorm_def_status_block)/4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004297}
4298
4299static void bnx2x_init_def_sb(struct bnx2x *bp,
4300 struct host_def_status_block *def_sb,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004301 dma_addr_t mapping, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004302{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004303 int port = BP_PORT(bp);
4304 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004305 int index, val, reg_offset;
4306 u64 section;
4307
4308 /* ATTN */
4309 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4310 atten_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004311 def_sb->atten_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004312
Eliezer Tamir49d66772008-02-28 11:53:13 -08004313 bp->attn_state = 0;
4314
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004315 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4316 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
4317
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004318 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004319 bp->attn_group[index].sig[0] = REG_RD(bp,
4320 reg_offset + 0x10*index);
4321 bp->attn_group[index].sig[1] = REG_RD(bp,
4322 reg_offset + 0x4 + 0x10*index);
4323 bp->attn_group[index].sig[2] = REG_RD(bp,
4324 reg_offset + 0x8 + 0x10*index);
4325 bp->attn_group[index].sig[3] = REG_RD(bp,
4326 reg_offset + 0xc + 0x10*index);
4327 }
4328
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004329 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
4330 HC_REG_ATTN_MSG0_ADDR_L);
4331
4332 REG_WR(bp, reg_offset, U64_LO(section));
4333 REG_WR(bp, reg_offset + 4, U64_HI(section));
4334
4335 reg_offset = (port ? HC_REG_ATTN_NUM_P1 : HC_REG_ATTN_NUM_P0);
4336
4337 val = REG_RD(bp, reg_offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004338 val |= sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004339 REG_WR(bp, reg_offset, val);
4340
4341 /* USTORM */
4342 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4343 u_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004344 def_sb->u_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004345
4346 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004347 USTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004348 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004349 ((USTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004350 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004351 REG_WR8(bp, BAR_USTRORM_INTMEM + DEF_USB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004352 USTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004353
4354 for (index = 0; index < HC_USTORM_DEF_SB_NUM_INDICES; index++)
4355 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004356 USTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004357
4358 /* CSTORM */
4359 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4360 c_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004361 def_sb->c_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004362
4363 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004364 CSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004365 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004366 ((CSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004367 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004368 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_CSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004369 CSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004370
4371 for (index = 0; index < HC_CSTORM_DEF_SB_NUM_INDICES; index++)
4372 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004373 CSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004374
4375 /* TSTORM */
4376 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4377 t_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004378 def_sb->t_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004379
4380 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004381 TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004382 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004383 ((TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004384 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004385 REG_WR8(bp, BAR_TSTRORM_INTMEM + DEF_TSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004386 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004387
4388 for (index = 0; index < HC_TSTORM_DEF_SB_NUM_INDICES; index++)
4389 REG_WR16(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004390 TSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004391
4392 /* XSTORM */
4393 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4394 x_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004395 def_sb->x_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004396
4397 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004398 XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004399 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004400 ((XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004401 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004402 REG_WR8(bp, BAR_XSTRORM_INTMEM + DEF_XSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004403 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004404
4405 for (index = 0; index < HC_XSTORM_DEF_SB_NUM_INDICES; index++)
4406 REG_WR16(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004407 XSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004408
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004409 bp->stats_pending = 0;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004410 bp->set_mac_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004411
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004412 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004413}
4414
4415static void bnx2x_update_coalesce(struct bnx2x *bp)
4416{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004417 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004418 int i;
4419
4420 for_each_queue(bp, i) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004421 int sb_id = bp->fp[i].sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004422
4423 /* HC_INDEX_U_ETH_RX_CQ_CONS */
4424 REG_WR8(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004425 USTORM_SB_HC_TIMEOUT_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004426 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004427 bp->rx_ticks/12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004428 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004429 USTORM_SB_HC_DISABLE_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004430 U_SB_ETH_RX_CQ_INDEX),
4431 bp->rx_ticks ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004432
4433 /* HC_INDEX_C_ETH_TX_CQ_CONS */
4434 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004435 CSTORM_SB_HC_TIMEOUT_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004436 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004437 bp->tx_ticks/12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004438 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004439 CSTORM_SB_HC_DISABLE_OFFSET(port, sb_id,
Eilon Greenstein5c862842008-08-13 15:51:48 -07004440 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004441 bp->tx_ticks ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004442 }
4443}
4444
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004445static inline void bnx2x_free_tpa_pool(struct bnx2x *bp,
4446 struct bnx2x_fastpath *fp, int last)
4447{
4448 int i;
4449
4450 for (i = 0; i < last; i++) {
4451 struct sw_rx_bd *rx_buf = &(fp->tpa_pool[i]);
4452 struct sk_buff *skb = rx_buf->skb;
4453
4454 if (skb == NULL) {
4455 DP(NETIF_MSG_IFDOWN, "tpa bin %d empty on free\n", i);
4456 continue;
4457 }
4458
4459 if (fp->tpa_state[i] == BNX2X_TPA_START)
4460 pci_unmap_single(bp->pdev,
4461 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein356e2382009-02-12 08:38:32 +00004462 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004463
4464 dev_kfree_skb(skb);
4465 rx_buf->skb = NULL;
4466 }
4467}
4468
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004469static void bnx2x_init_rx_rings(struct bnx2x *bp)
4470{
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004471 int func = BP_FUNC(bp);
Eilon Greenstein32626232008-08-13 15:51:07 -07004472 int max_agg_queues = CHIP_IS_E1(bp) ? ETH_MAX_AGGREGATION_QUEUES_E1 :
4473 ETH_MAX_AGGREGATION_QUEUES_E1H;
4474 u16 ring_prod, cqe_ring_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004475 int i, j;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004476
Eilon Greenstein87942b42009-02-12 08:36:49 +00004477 bp->rx_buf_size = bp->dev->mtu + ETH_OVREHEAD + BNX2X_RX_ALIGN;
Eilon Greenstein0f008462009-02-12 08:36:18 +00004478 DP(NETIF_MSG_IFUP,
4479 "mtu %d rx_buf_size %d\n", bp->dev->mtu, bp->rx_buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004480
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004481 if (bp->flags & TPA_ENABLE_FLAG) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004482
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004483 for_each_rx_queue(bp, j) {
Eilon Greenstein32626232008-08-13 15:51:07 -07004484 struct bnx2x_fastpath *fp = &bp->fp[j];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004485
Eilon Greenstein32626232008-08-13 15:51:07 -07004486 for (i = 0; i < max_agg_queues; i++) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004487 fp->tpa_pool[i].skb =
4488 netdev_alloc_skb(bp->dev, bp->rx_buf_size);
4489 if (!fp->tpa_pool[i].skb) {
4490 BNX2X_ERR("Failed to allocate TPA "
4491 "skb pool for queue[%d] - "
4492 "disabling TPA on this "
4493 "queue!\n", j);
4494 bnx2x_free_tpa_pool(bp, fp, i);
4495 fp->disable_tpa = 1;
4496 break;
4497 }
4498 pci_unmap_addr_set((struct sw_rx_bd *)
4499 &bp->fp->tpa_pool[i],
4500 mapping, 0);
4501 fp->tpa_state[i] = BNX2X_TPA_STOP;
4502 }
4503 }
4504 }
4505
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004506 for_each_rx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004507 struct bnx2x_fastpath *fp = &bp->fp[j];
4508
4509 fp->rx_bd_cons = 0;
4510 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004511 fp->rx_bd_cons_sb = BNX2X_RX_SB_BD_INDEX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004512
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004513 /* "next page" elements initialization */
4514 /* SGE ring */
4515 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
4516 struct eth_rx_sge *sge;
4517
4518 sge = &fp->rx_sge_ring[RX_SGE_CNT * i - 2];
4519 sge->addr_hi =
4520 cpu_to_le32(U64_HI(fp->rx_sge_mapping +
4521 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
4522 sge->addr_lo =
4523 cpu_to_le32(U64_LO(fp->rx_sge_mapping +
4524 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
4525 }
4526
4527 bnx2x_init_sge_ring_bit_mask(fp);
4528
4529 /* RX BD ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004530 for (i = 1; i <= NUM_RX_RINGS; i++) {
4531 struct eth_rx_bd *rx_bd;
4532
4533 rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
4534 rx_bd->addr_hi =
4535 cpu_to_le32(U64_HI(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004536 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004537 rx_bd->addr_lo =
4538 cpu_to_le32(U64_LO(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004539 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004540 }
4541
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004542 /* CQ ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004543 for (i = 1; i <= NUM_RCQ_RINGS; i++) {
4544 struct eth_rx_cqe_next_page *nextpg;
4545
4546 nextpg = (struct eth_rx_cqe_next_page *)
4547 &fp->rx_comp_ring[RCQ_DESC_CNT * i - 1];
4548 nextpg->addr_hi =
4549 cpu_to_le32(U64_HI(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004550 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004551 nextpg->addr_lo =
4552 cpu_to_le32(U64_LO(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004553 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004554 }
4555
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004556 /* Allocate SGEs and initialize the ring elements */
4557 for (i = 0, ring_prod = 0;
4558 i < MAX_RX_SGE_CNT*NUM_RX_SGE_PAGES; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004559
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004560 if (bnx2x_alloc_rx_sge(bp, fp, ring_prod) < 0) {
4561 BNX2X_ERR("was only able to allocate "
4562 "%d rx sges\n", i);
4563 BNX2X_ERR("disabling TPA for queue[%d]\n", j);
4564 /* Cleanup already allocated elements */
4565 bnx2x_free_rx_sge_range(bp, fp, ring_prod);
Eilon Greenstein32626232008-08-13 15:51:07 -07004566 bnx2x_free_tpa_pool(bp, fp, max_agg_queues);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004567 fp->disable_tpa = 1;
4568 ring_prod = 0;
4569 break;
4570 }
4571 ring_prod = NEXT_SGE_IDX(ring_prod);
4572 }
4573 fp->rx_sge_prod = ring_prod;
4574
4575 /* Allocate BDs and initialize BD ring */
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004576 fp->rx_comp_cons = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004577 cqe_ring_prod = ring_prod = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004578 for (i = 0; i < bp->rx_ring_size; i++) {
4579 if (bnx2x_alloc_rx_skb(bp, fp, ring_prod) < 0) {
4580 BNX2X_ERR("was only able to allocate "
Eilon Greensteinde832a52009-02-12 08:36:33 +00004581 "%d rx skbs on queue[%d]\n", i, j);
4582 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004583 break;
4584 }
4585 ring_prod = NEXT_RX_IDX(ring_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004586 cqe_ring_prod = NEXT_RCQ_IDX(cqe_ring_prod);
Ilpo Järvinen53e5e962008-07-25 21:40:45 -07004587 WARN_ON(ring_prod <= i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004588 }
4589
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004590 fp->rx_bd_prod = ring_prod;
4591 /* must not have more available CQEs than BDs */
4592 fp->rx_comp_prod = min((u16)(NUM_RCQ_RINGS*RCQ_DESC_CNT),
4593 cqe_ring_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004594 fp->rx_pkt = fp->rx_calls = 0;
4595
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004596 /* Warning!
4597 * this will generate an interrupt (to the TSTORM)
4598 * must only be done after chip is initialized
4599 */
4600 bnx2x_update_rx_prod(bp, fp, ring_prod, fp->rx_comp_prod,
4601 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004602 if (j != 0)
4603 continue;
4604
4605 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004606 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004607 U64_LO(fp->rx_comp_mapping));
4608 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004609 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004610 U64_HI(fp->rx_comp_mapping));
4611 }
4612}
4613
4614static void bnx2x_init_tx_ring(struct bnx2x *bp)
4615{
4616 int i, j;
4617
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004618 for_each_tx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004619 struct bnx2x_fastpath *fp = &bp->fp[j];
4620
4621 for (i = 1; i <= NUM_TX_RINGS; i++) {
4622 struct eth_tx_bd *tx_bd =
4623 &fp->tx_desc_ring[TX_DESC_CNT * i - 1];
4624
4625 tx_bd->addr_hi =
4626 cpu_to_le32(U64_HI(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004627 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004628 tx_bd->addr_lo =
4629 cpu_to_le32(U64_LO(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004630 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004631 }
4632
4633 fp->tx_pkt_prod = 0;
4634 fp->tx_pkt_cons = 0;
4635 fp->tx_bd_prod = 0;
4636 fp->tx_bd_cons = 0;
4637 fp->tx_cons_sb = BNX2X_TX_SB_INDEX;
4638 fp->tx_pkt = 0;
4639 }
4640}
4641
4642static void bnx2x_init_sp_ring(struct bnx2x *bp)
4643{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004644 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004645
4646 spin_lock_init(&bp->spq_lock);
4647
4648 bp->spq_left = MAX_SPQ_PENDING;
4649 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004650 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
4651 bp->spq_prod_bd = bp->spq;
4652 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
4653
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004654 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004655 U64_LO(bp->spq_mapping));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004656 REG_WR(bp,
4657 XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004658 U64_HI(bp->spq_mapping));
4659
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004660 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004661 bp->spq_prod_idx);
4662}
4663
4664static void bnx2x_init_context(struct bnx2x *bp)
4665{
4666 int i;
4667
4668 for_each_queue(bp, i) {
4669 struct eth_context *context = bnx2x_sp(bp, context[i].eth);
4670 struct bnx2x_fastpath *fp = &bp->fp[i];
Eilon Greensteinde832a52009-02-12 08:36:33 +00004671 u8 cl_id = fp->cl_id;
Eilon Greenstein0626b892009-02-12 08:38:14 +00004672 u8 sb_id = fp->sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004673
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004674 context->ustorm_st_context.common.sb_index_numbers =
4675 BNX2X_RX_SB_INDEX_NUM;
Eilon Greenstein0626b892009-02-12 08:38:14 +00004676 context->ustorm_st_context.common.clientId = cl_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004677 context->ustorm_st_context.common.status_block_id = sb_id;
4678 context->ustorm_st_context.common.flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004679 (USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT |
4680 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS);
4681 context->ustorm_st_context.common.statistics_counter_id =
4682 cl_id;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004683 context->ustorm_st_context.common.mc_alignment_log_size =
Eilon Greenstein0f008462009-02-12 08:36:18 +00004684 BNX2X_RX_ALIGN_SHIFT;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004685 context->ustorm_st_context.common.bd_buff_size =
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07004686 bp->rx_buf_size;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004687 context->ustorm_st_context.common.bd_page_base_hi =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004688 U64_HI(fp->rx_desc_mapping);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004689 context->ustorm_st_context.common.bd_page_base_lo =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004690 U64_LO(fp->rx_desc_mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004691 if (!fp->disable_tpa) {
4692 context->ustorm_st_context.common.flags |=
4693 (USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA |
4694 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_SGE_RING);
4695 context->ustorm_st_context.common.sge_buff_size =
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004696 (u16)min((u32)SGE_PAGE_SIZE*PAGES_PER_SGE,
4697 (u32)0xffff);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004698 context->ustorm_st_context.common.sge_page_base_hi =
4699 U64_HI(fp->rx_sge_mapping);
4700 context->ustorm_st_context.common.sge_page_base_lo =
4701 U64_LO(fp->rx_sge_mapping);
4702 }
4703
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004704 context->ustorm_ag_context.cdu_usage =
4705 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
4706 CDU_REGION_NUMBER_UCM_AG,
4707 ETH_CONNECTION_TYPE);
4708
4709 context->xstorm_st_context.tx_bd_page_base_hi =
4710 U64_HI(fp->tx_desc_mapping);
4711 context->xstorm_st_context.tx_bd_page_base_lo =
4712 U64_LO(fp->tx_desc_mapping);
4713 context->xstorm_st_context.db_data_addr_hi =
4714 U64_HI(fp->tx_prods_mapping);
4715 context->xstorm_st_context.db_data_addr_lo =
4716 U64_LO(fp->tx_prods_mapping);
Eilon Greenstein0626b892009-02-12 08:38:14 +00004717 context->xstorm_st_context.statistics_data = (cl_id |
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004718 XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004719 context->cstorm_st_context.sb_index_number =
Eilon Greenstein5c862842008-08-13 15:51:48 -07004720 C_SB_ETH_TX_CQ_INDEX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004721 context->cstorm_st_context.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004722
4723 context->xstorm_ag_context.cdu_reserved =
4724 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
4725 CDU_REGION_NUMBER_XCM_AG,
4726 ETH_CONNECTION_TYPE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004727 }
4728}
4729
4730static void bnx2x_init_ind_table(struct bnx2x *bp)
4731{
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08004732 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004733 int i;
4734
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004735 if (bp->multi_mode == ETH_RSS_MODE_DISABLED)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004736 return;
4737
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004738 DP(NETIF_MSG_IFUP,
4739 "Initializing indirection table multi_mode %d\n", bp->multi_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004740 for (i = 0; i < TSTORM_INDIRECTION_TABLE_SIZE; i++)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004741 REG_WR8(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08004742 TSTORM_INDIRECTION_TABLE_OFFSET(func) + i,
Eilon Greenstein0626b892009-02-12 08:38:14 +00004743 bp->fp->cl_id + (i % bp->num_rx_queues));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004744}
4745
Eliezer Tamir49d66772008-02-28 11:53:13 -08004746static void bnx2x_set_client_config(struct bnx2x *bp)
4747{
Eliezer Tamir49d66772008-02-28 11:53:13 -08004748 struct tstorm_eth_client_config tstorm_client = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004749 int port = BP_PORT(bp);
4750 int i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08004751
Eilon Greensteine7799c52009-01-14 21:30:27 -08004752 tstorm_client.mtu = bp->dev->mtu;
Eliezer Tamir49d66772008-02-28 11:53:13 -08004753 tstorm_client.config_flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004754 (TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE |
4755 TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE);
Eliezer Tamir49d66772008-02-28 11:53:13 -08004756#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08004757 if (bp->rx_mode && bp->vlgrp && (bp->flags & HW_VLAN_RX_FLAG)) {
Eliezer Tamir49d66772008-02-28 11:53:13 -08004758 tstorm_client.config_flags |=
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004759 TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE;
Eliezer Tamir49d66772008-02-28 11:53:13 -08004760 DP(NETIF_MSG_IFUP, "vlan removal enabled\n");
4761 }
4762#endif
Eliezer Tamir49d66772008-02-28 11:53:13 -08004763
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004764 if (bp->flags & TPA_ENABLE_FLAG) {
4765 tstorm_client.max_sges_for_packet =
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08004766 SGE_PAGE_ALIGN(tstorm_client.mtu) >> SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004767 tstorm_client.max_sges_for_packet =
4768 ((tstorm_client.max_sges_for_packet +
4769 PAGES_PER_SGE - 1) & (~(PAGES_PER_SGE - 1))) >>
4770 PAGES_PER_SGE_SHIFT;
4771
4772 tstorm_client.config_flags |=
4773 TSTORM_ETH_CLIENT_CONFIG_ENABLE_SGE_RING;
4774 }
4775
Eliezer Tamir49d66772008-02-28 11:53:13 -08004776 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00004777 tstorm_client.statistics_counter_id = bp->fp[i].cl_id;
4778
Eliezer Tamir49d66772008-02-28 11:53:13 -08004779 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004780 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id),
Eliezer Tamir49d66772008-02-28 11:53:13 -08004781 ((u32 *)&tstorm_client)[0]);
4782 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004783 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id) + 4,
Eliezer Tamir49d66772008-02-28 11:53:13 -08004784 ((u32 *)&tstorm_client)[1]);
4785 }
4786
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004787 DP(BNX2X_MSG_OFF, "tstorm_client: 0x%08x 0x%08x\n",
4788 ((u32 *)&tstorm_client)[0], ((u32 *)&tstorm_client)[1]);
Eliezer Tamir49d66772008-02-28 11:53:13 -08004789}
4790
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004791static void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
4792{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004793 struct tstorm_eth_mac_filter_config tstorm_mac_filter = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004794 int mode = bp->rx_mode;
4795 int mask = (1 << BP_L_ID(bp));
4796 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004797 int i;
4798
Eilon Greenstein3196a882008-08-13 15:58:49 -07004799 DP(NETIF_MSG_IFUP, "rx mode %d mask 0x%x\n", mode, mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004800
4801 switch (mode) {
4802 case BNX2X_RX_MODE_NONE: /* no Rx */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004803 tstorm_mac_filter.ucast_drop_all = mask;
4804 tstorm_mac_filter.mcast_drop_all = mask;
4805 tstorm_mac_filter.bcast_drop_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004806 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00004807
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004808 case BNX2X_RX_MODE_NORMAL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004809 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004810 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00004811
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004812 case BNX2X_RX_MODE_ALLMULTI:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004813 tstorm_mac_filter.mcast_accept_all = mask;
4814 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004815 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00004816
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004817 case BNX2X_RX_MODE_PROMISC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004818 tstorm_mac_filter.ucast_accept_all = mask;
4819 tstorm_mac_filter.mcast_accept_all = mask;
4820 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004821 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00004822
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004823 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004824 BNX2X_ERR("BAD rx mode (%d)\n", mode);
4825 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004826 }
4827
4828 for (i = 0; i < sizeof(struct tstorm_eth_mac_filter_config)/4; i++) {
4829 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004830 TSTORM_MAC_FILTER_CONFIG_OFFSET(func) + i * 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004831 ((u32 *)&tstorm_mac_filter)[i]);
4832
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004833/* DP(NETIF_MSG_IFUP, "tstorm_mac_filter[%d]: 0x%08x\n", i,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004834 ((u32 *)&tstorm_mac_filter)[i]); */
4835 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004836
Eliezer Tamir49d66772008-02-28 11:53:13 -08004837 if (mode != BNX2X_RX_MODE_NONE)
4838 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004839}
4840
Eilon Greenstein471de712008-08-13 15:49:35 -07004841static void bnx2x_init_internal_common(struct bnx2x *bp)
4842{
4843 int i;
4844
Yitchak Gertner3cdf1db2008-08-25 15:24:21 -07004845 if (bp->flags & TPA_ENABLE_FLAG) {
4846 struct tstorm_eth_tpa_exist tpa = {0};
4847
4848 tpa.tpa_exist = 1;
4849
4850 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_TPA_EXIST_OFFSET,
4851 ((u32 *)&tpa)[0]);
4852 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_TPA_EXIST_OFFSET + 4,
4853 ((u32 *)&tpa)[1]);
4854 }
4855
Eilon Greenstein471de712008-08-13 15:49:35 -07004856 /* Zero this manually as its initialization is
4857 currently missing in the initTool */
4858 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
4859 REG_WR(bp, BAR_USTRORM_INTMEM +
4860 USTORM_AGG_DATA_OFFSET + i * 4, 0);
4861}
4862
4863static void bnx2x_init_internal_port(struct bnx2x *bp)
4864{
4865 int port = BP_PORT(bp);
4866
4867 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4868 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4869 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4870 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
4871}
4872
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00004873/* Calculates the sum of vn_min_rates.
4874 It's needed for further normalizing of the min_rates.
4875 Returns:
4876 sum of vn_min_rates.
4877 or
4878 0 - if all the min_rates are 0.
4879 In the later case fainess algorithm should be deactivated.
4880 If not all min_rates are zero then those that are zeroes will be set to 1.
4881 */
4882static void bnx2x_calc_vn_weight_sum(struct bnx2x *bp)
4883{
4884 int all_zero = 1;
4885 int port = BP_PORT(bp);
4886 int vn;
4887
4888 bp->vn_weight_sum = 0;
4889 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
4890 int func = 2*vn + port;
4891 u32 vn_cfg =
4892 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
4893 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
4894 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
4895
4896 /* Skip hidden vns */
4897 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
4898 continue;
4899
4900 /* If min rate is zero - set it to 1 */
4901 if (!vn_min_rate)
4902 vn_min_rate = DEF_MIN_RATE;
4903 else
4904 all_zero = 0;
4905
4906 bp->vn_weight_sum += vn_min_rate;
4907 }
4908
4909 /* ... only if all min rates are zeros - disable fairness */
4910 if (all_zero)
4911 bp->vn_weight_sum = 0;
4912}
4913
Eilon Greenstein471de712008-08-13 15:49:35 -07004914static void bnx2x_init_internal_func(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004915{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004916 struct tstorm_eth_function_common_config tstorm_config = {0};
4917 struct stats_indication_flags stats_flags = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004918 int port = BP_PORT(bp);
4919 int func = BP_FUNC(bp);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004920 int i, j;
4921 u32 offset;
Eilon Greenstein471de712008-08-13 15:49:35 -07004922 u16 max_agg_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004923
4924 if (is_multi(bp)) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004925 tstorm_config.config_flags = MULTI_FLAGS(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004926 tstorm_config.rss_result_mask = MULTI_MASK;
4927 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004928 if (IS_E1HMF(bp))
4929 tstorm_config.config_flags |=
4930 TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004931
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004932 tstorm_config.leading_client_id = BP_L_ID(bp);
4933
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004934 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004935 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004936 (*(u32 *)&tstorm_config));
4937
Eliezer Tamirc14423f2008-02-28 11:49:42 -08004938 bp->rx_mode = BNX2X_RX_MODE_NONE; /* no rx until link is up */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004939 bnx2x_set_storm_rx_mode(bp);
4940
Eilon Greensteinde832a52009-02-12 08:36:33 +00004941 for_each_queue(bp, i) {
4942 u8 cl_id = bp->fp[i].cl_id;
4943
4944 /* reset xstorm per client statistics */
4945 offset = BAR_XSTRORM_INTMEM +
4946 XSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
4947 for (j = 0;
4948 j < sizeof(struct xstorm_per_client_stats) / 4; j++)
4949 REG_WR(bp, offset + j*4, 0);
4950
4951 /* reset tstorm per client statistics */
4952 offset = BAR_TSTRORM_INTMEM +
4953 TSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
4954 for (j = 0;
4955 j < sizeof(struct tstorm_per_client_stats) / 4; j++)
4956 REG_WR(bp, offset + j*4, 0);
4957
4958 /* reset ustorm per client statistics */
4959 offset = BAR_USTRORM_INTMEM +
4960 USTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
4961 for (j = 0;
4962 j < sizeof(struct ustorm_per_client_stats) / 4; j++)
4963 REG_WR(bp, offset + j*4, 0);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004964 }
4965
4966 /* Init statistics related context */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004967 stats_flags.collect_eth = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004968
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004969 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004970 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004971 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004972 ((u32 *)&stats_flags)[1]);
4973
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004974 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004975 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004976 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004977 ((u32 *)&stats_flags)[1]);
4978
Eilon Greensteinde832a52009-02-12 08:36:33 +00004979 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func),
4980 ((u32 *)&stats_flags)[0]);
4981 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func) + 4,
4982 ((u32 *)&stats_flags)[1]);
4983
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004984 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004985 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004986 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004987 ((u32 *)&stats_flags)[1]);
4988
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004989 REG_WR(bp, BAR_XSTRORM_INTMEM +
4990 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
4991 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
4992 REG_WR(bp, BAR_XSTRORM_INTMEM +
4993 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
4994 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
4995
4996 REG_WR(bp, BAR_TSTRORM_INTMEM +
4997 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
4998 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
4999 REG_WR(bp, BAR_TSTRORM_INTMEM +
5000 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
5001 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005002
Eilon Greensteinde832a52009-02-12 08:36:33 +00005003 REG_WR(bp, BAR_USTRORM_INTMEM +
5004 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
5005 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
5006 REG_WR(bp, BAR_USTRORM_INTMEM +
5007 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
5008 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
5009
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005010 if (CHIP_IS_E1H(bp)) {
5011 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNCTION_MODE_OFFSET,
5012 IS_E1HMF(bp));
5013 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNCTION_MODE_OFFSET,
5014 IS_E1HMF(bp));
5015 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNCTION_MODE_OFFSET,
5016 IS_E1HMF(bp));
5017 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNCTION_MODE_OFFSET,
5018 IS_E1HMF(bp));
5019
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005020 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_E1HOV_OFFSET(func),
5021 bp->e1hov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005022 }
5023
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08005024 /* Init CQ ring mapping and aggregation size, the FW limit is 8 frags */
5025 max_agg_size =
5026 min((u32)(min((u32)8, (u32)MAX_SKB_FRAGS) *
5027 SGE_PAGE_SIZE * PAGES_PER_SGE),
5028 (u32)0xffff);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005029 for_each_rx_queue(bp, i) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005030 struct bnx2x_fastpath *fp = &bp->fp[i];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005031
5032 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005033 USTORM_CQE_PAGE_BASE_OFFSET(port, fp->cl_id),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005034 U64_LO(fp->rx_comp_mapping));
5035 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005036 USTORM_CQE_PAGE_BASE_OFFSET(port, fp->cl_id) + 4,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005037 U64_HI(fp->rx_comp_mapping));
5038
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005039 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005040 USTORM_MAX_AGG_SIZE_OFFSET(port, fp->cl_id),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005041 max_agg_size);
5042 }
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005043
Eilon Greenstein1c063282009-02-12 08:36:43 +00005044 /* dropless flow control */
5045 if (CHIP_IS_E1H(bp)) {
5046 struct ustorm_eth_rx_pause_data_e1h rx_pause = {0};
5047
5048 rx_pause.bd_thr_low = 250;
5049 rx_pause.cqe_thr_low = 250;
5050 rx_pause.cos = 1;
5051 rx_pause.sge_thr_low = 0;
5052 rx_pause.bd_thr_high = 350;
5053 rx_pause.cqe_thr_high = 350;
5054 rx_pause.sge_thr_high = 0;
5055
5056 for_each_rx_queue(bp, i) {
5057 struct bnx2x_fastpath *fp = &bp->fp[i];
5058
5059 if (!fp->disable_tpa) {
5060 rx_pause.sge_thr_low = 150;
5061 rx_pause.sge_thr_high = 250;
5062 }
5063
5064
5065 offset = BAR_USTRORM_INTMEM +
5066 USTORM_ETH_RING_PAUSE_DATA_OFFSET(port,
5067 fp->cl_id);
5068 for (j = 0;
5069 j < sizeof(struct ustorm_eth_rx_pause_data_e1h)/4;
5070 j++)
5071 REG_WR(bp, offset + j*4,
5072 ((u32 *)&rx_pause)[j]);
5073 }
5074 }
5075
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005076 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
5077
5078 /* Init rate shaping and fairness contexts */
5079 if (IS_E1HMF(bp)) {
5080 int vn;
5081
5082 /* During init there is no active link
5083 Until link is up, set link rate to 10Gbps */
5084 bp->link_vars.line_speed = SPEED_10000;
5085 bnx2x_init_port_minmax(bp);
5086
5087 bnx2x_calc_vn_weight_sum(bp);
5088
5089 for (vn = VN_0; vn < E1HVN_MAX; vn++)
5090 bnx2x_init_vn_minmax(bp, 2*vn + port);
5091
5092 /* Enable rate shaping and fairness */
5093 bp->cmng.flags.cmng_enables =
5094 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
5095 if (bp->vn_weight_sum)
5096 bp->cmng.flags.cmng_enables |=
5097 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
5098 else
5099 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
5100 " fairness will be disabled\n");
5101 } else {
5102 /* rate shaping and fairness are disabled */
5103 DP(NETIF_MSG_IFUP,
5104 "single function mode minmax will be disabled\n");
5105 }
5106
5107
5108 /* Store it to internal memory */
5109 if (bp->port.pmf)
5110 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
5111 REG_WR(bp, BAR_XSTRORM_INTMEM +
5112 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i * 4,
5113 ((u32 *)(&bp->cmng))[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005114}
5115
Eilon Greenstein471de712008-08-13 15:49:35 -07005116static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5117{
5118 switch (load_code) {
5119 case FW_MSG_CODE_DRV_LOAD_COMMON:
5120 bnx2x_init_internal_common(bp);
5121 /* no break */
5122
5123 case FW_MSG_CODE_DRV_LOAD_PORT:
5124 bnx2x_init_internal_port(bp);
5125 /* no break */
5126
5127 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
5128 bnx2x_init_internal_func(bp);
5129 break;
5130
5131 default:
5132 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5133 break;
5134 }
5135}
5136
5137static void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005138{
5139 int i;
5140
5141 for_each_queue(bp, i) {
5142 struct bnx2x_fastpath *fp = &bp->fp[i];
5143
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005144 fp->bp = bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005145 fp->state = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005146 fp->index = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005147 fp->cl_id = BP_L_ID(bp) + i;
5148 fp->sb_id = fp->cl_id;
5149 DP(NETIF_MSG_IFUP,
Eilon Greensteinf5372252009-02-12 08:38:30 +00005150 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d sb %d\n",
5151 i, bp, fp->status_blk, fp->cl_id, fp->sb_id);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005152 bnx2x_init_sb(bp, fp->status_blk, fp->status_blk_mapping,
Eilon Greenstein0626b892009-02-12 08:38:14 +00005153 fp->sb_id);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005154 bnx2x_update_fpsb_idx(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005155 }
5156
Eilon Greenstein5c862842008-08-13 15:51:48 -07005157 bnx2x_init_def_sb(bp, bp->def_status_blk, bp->def_status_blk_mapping,
5158 DEF_SB_ID);
5159 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005160 bnx2x_update_coalesce(bp);
5161 bnx2x_init_rx_rings(bp);
5162 bnx2x_init_tx_ring(bp);
5163 bnx2x_init_sp_ring(bp);
5164 bnx2x_init_context(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07005165 bnx2x_init_internal(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005166 bnx2x_init_ind_table(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005167 bnx2x_stats_init(bp);
5168
5169 /* At this point, we are ready for interrupts */
5170 atomic_set(&bp->intr_sem, 0);
5171
5172 /* flush all before enabling interrupts */
5173 mb();
5174 mmiowb();
5175
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08005176 bnx2x_int_enable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005177}
5178
5179/* end of nic init */
5180
5181/*
5182 * gzip service functions
5183 */
5184
5185static int bnx2x_gunzip_init(struct bnx2x *bp)
5186{
5187 bp->gunzip_buf = pci_alloc_consistent(bp->pdev, FW_BUF_SIZE,
5188 &bp->gunzip_mapping);
5189 if (bp->gunzip_buf == NULL)
5190 goto gunzip_nomem1;
5191
5192 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
5193 if (bp->strm == NULL)
5194 goto gunzip_nomem2;
5195
5196 bp->strm->workspace = kmalloc(zlib_inflate_workspacesize(),
5197 GFP_KERNEL);
5198 if (bp->strm->workspace == NULL)
5199 goto gunzip_nomem3;
5200
5201 return 0;
5202
5203gunzip_nomem3:
5204 kfree(bp->strm);
5205 bp->strm = NULL;
5206
5207gunzip_nomem2:
5208 pci_free_consistent(bp->pdev, FW_BUF_SIZE, bp->gunzip_buf,
5209 bp->gunzip_mapping);
5210 bp->gunzip_buf = NULL;
5211
5212gunzip_nomem1:
5213 printk(KERN_ERR PFX "%s: Cannot allocate firmware buffer for"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005214 " un-compression\n", bp->dev->name);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005215 return -ENOMEM;
5216}
5217
5218static void bnx2x_gunzip_end(struct bnx2x *bp)
5219{
5220 kfree(bp->strm->workspace);
5221
5222 kfree(bp->strm);
5223 bp->strm = NULL;
5224
5225 if (bp->gunzip_buf) {
5226 pci_free_consistent(bp->pdev, FW_BUF_SIZE, bp->gunzip_buf,
5227 bp->gunzip_mapping);
5228 bp->gunzip_buf = NULL;
5229 }
5230}
5231
5232static int bnx2x_gunzip(struct bnx2x *bp, u8 *zbuf, int len)
5233{
5234 int n, rc;
5235
5236 /* check gzip header */
5237 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED))
5238 return -EINVAL;
5239
5240 n = 10;
5241
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005242#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005243
5244 if (zbuf[3] & FNAME)
5245 while ((zbuf[n++] != 0) && (n < len));
5246
5247 bp->strm->next_in = zbuf + n;
5248 bp->strm->avail_in = len - n;
5249 bp->strm->next_out = bp->gunzip_buf;
5250 bp->strm->avail_out = FW_BUF_SIZE;
5251
5252 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
5253 if (rc != Z_OK)
5254 return rc;
5255
5256 rc = zlib_inflate(bp->strm, Z_FINISH);
5257 if ((rc != Z_OK) && (rc != Z_STREAM_END))
5258 printk(KERN_ERR PFX "%s: Firmware decompression error: %s\n",
5259 bp->dev->name, bp->strm->msg);
5260
5261 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
5262 if (bp->gunzip_outlen & 0x3)
5263 printk(KERN_ERR PFX "%s: Firmware decompression error:"
5264 " gunzip_outlen (%d) not aligned\n",
5265 bp->dev->name, bp->gunzip_outlen);
5266 bp->gunzip_outlen >>= 2;
5267
5268 zlib_inflateEnd(bp->strm);
5269
5270 if (rc == Z_STREAM_END)
5271 return 0;
5272
5273 return rc;
5274}
5275
5276/* nic load/unload */
5277
5278/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005279 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005280 */
5281
5282/* send a NIG loopback debug packet */
5283static void bnx2x_lb_pckt(struct bnx2x *bp)
5284{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005285 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005286
5287 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005288 wb_write[0] = 0x55555555;
5289 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005290 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005291 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005292
5293 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005294 wb_write[0] = 0x09000000;
5295 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005296 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005297 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005298}
5299
5300/* some of the internal memories
5301 * are not directly readable from the driver
5302 * to test them we send debug packets
5303 */
5304static int bnx2x_int_mem_test(struct bnx2x *bp)
5305{
5306 int factor;
5307 int count, i;
5308 u32 val = 0;
5309
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005310 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005311 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005312 else if (CHIP_REV_IS_EMUL(bp))
5313 factor = 200;
5314 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005315 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005316
5317 DP(NETIF_MSG_HW, "start part1\n");
5318
5319 /* Disable inputs of parser neighbor blocks */
5320 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5321 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5322 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005323 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005324
5325 /* Write 0 to parser credits for CFC search request */
5326 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5327
5328 /* send Ethernet packet */
5329 bnx2x_lb_pckt(bp);
5330
5331 /* TODO do i reset NIG statistic? */
5332 /* Wait until NIG register shows 1 packet of size 0x10 */
5333 count = 1000 * factor;
5334 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005335
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005336 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5337 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005338 if (val == 0x10)
5339 break;
5340
5341 msleep(10);
5342 count--;
5343 }
5344 if (val != 0x10) {
5345 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5346 return -1;
5347 }
5348
5349 /* Wait until PRS register shows 1 packet */
5350 count = 1000 * factor;
5351 while (count) {
5352 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005353 if (val == 1)
5354 break;
5355
5356 msleep(10);
5357 count--;
5358 }
5359 if (val != 0x1) {
5360 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5361 return -2;
5362 }
5363
5364 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005365 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005366 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005367 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005368 msleep(50);
5369 bnx2x_init_block(bp, BRB1_COMMON_START, BRB1_COMMON_END);
5370 bnx2x_init_block(bp, PRS_COMMON_START, PRS_COMMON_END);
5371
5372 DP(NETIF_MSG_HW, "part2\n");
5373
5374 /* Disable inputs of parser neighbor blocks */
5375 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5376 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5377 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005378 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005379
5380 /* Write 0 to parser credits for CFC search request */
5381 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5382
5383 /* send 10 Ethernet packets */
5384 for (i = 0; i < 10; i++)
5385 bnx2x_lb_pckt(bp);
5386
5387 /* Wait until NIG register shows 10 + 1
5388 packets of size 11*0x10 = 0xb0 */
5389 count = 1000 * factor;
5390 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005391
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005392 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5393 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005394 if (val == 0xb0)
5395 break;
5396
5397 msleep(10);
5398 count--;
5399 }
5400 if (val != 0xb0) {
5401 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5402 return -3;
5403 }
5404
5405 /* Wait until PRS register shows 2 packets */
5406 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5407 if (val != 2)
5408 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5409
5410 /* Write 1 to parser credits for CFC search request */
5411 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
5412
5413 /* Wait until PRS register shows 3 packets */
5414 msleep(10 * factor);
5415 /* Wait until NIG register shows 1 packet of size 0x10 */
5416 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5417 if (val != 3)
5418 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5419
5420 /* clear NIG EOP FIFO */
5421 for (i = 0; i < 11; i++)
5422 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
5423 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
5424 if (val != 1) {
5425 BNX2X_ERR("clear of NIG failed\n");
5426 return -4;
5427 }
5428
5429 /* Reset and init BRB, PRS, NIG */
5430 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
5431 msleep(50);
5432 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
5433 msleep(50);
5434 bnx2x_init_block(bp, BRB1_COMMON_START, BRB1_COMMON_END);
5435 bnx2x_init_block(bp, PRS_COMMON_START, PRS_COMMON_END);
5436#ifndef BCM_ISCSI
5437 /* set NIC mode */
5438 REG_WR(bp, PRS_REG_NIC_MODE, 1);
5439#endif
5440
5441 /* Enable inputs of parser neighbor blocks */
5442 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
5443 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
5444 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005445 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005446
5447 DP(NETIF_MSG_HW, "done\n");
5448
5449 return 0; /* OK */
5450}
5451
5452static void enable_blocks_attention(struct bnx2x *bp)
5453{
5454 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
5455 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
5456 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5457 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
5458 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
5459 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
5460 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
5461 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
5462 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005463/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
5464/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005465 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
5466 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
5467 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005468/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
5469/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005470 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
5471 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
5472 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
5473 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005474/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
5475/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
5476 if (CHIP_REV_IS_FPGA(bp))
5477 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
5478 else
5479 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005480 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
5481 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
5482 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005483/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
5484/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005485 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
5486 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005487/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
5488 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0X18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005489}
5490
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005491
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005492static void bnx2x_reset_common(struct bnx2x *bp)
5493{
5494 /* reset_common */
5495 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5496 0xd3ffff7f);
5497 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, 0x1403);
5498}
5499
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005500static int bnx2x_init_common(struct bnx2x *bp)
5501{
5502 u32 val, i;
5503
5504 DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_FUNC(bp));
5505
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005506 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005507 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
5508 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, 0xfffc);
5509
5510 bnx2x_init_block(bp, MISC_COMMON_START, MISC_COMMON_END);
5511 if (CHIP_IS_E1H(bp))
5512 REG_WR(bp, MISC_REG_E1HMF_MODE, IS_E1HMF(bp));
5513
5514 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x100);
5515 msleep(30);
5516 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x0);
5517
5518 bnx2x_init_block(bp, PXP_COMMON_START, PXP_COMMON_END);
5519 if (CHIP_IS_E1(bp)) {
5520 /* enable HW interrupt from PXP on USDM overflow
5521 bit 16 on INT_MASK_0 */
5522 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005523 }
5524
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005525 bnx2x_init_block(bp, PXP2_COMMON_START, PXP2_COMMON_END);
5526 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005527
5528#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005529 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
5530 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
5531 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
5532 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
5533 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00005534 /* make sure this value is 0 */
5535 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005536
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005537/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
5538 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
5539 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
5540 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
5541 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005542#endif
5543
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005544 REG_WR(bp, PXP2_REG_RQ_CDU_P_SIZE, 2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005545#ifdef BCM_ISCSI
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005546 REG_WR(bp, PXP2_REG_RQ_TM_P_SIZE, 5);
5547 REG_WR(bp, PXP2_REG_RQ_QM_P_SIZE, 5);
5548 REG_WR(bp, PXP2_REG_RQ_SRC_P_SIZE, 5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005549#endif
5550
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005551 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
5552 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005553
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005554 /* let the HW do it's magic ... */
5555 msleep(100);
5556 /* finish PXP init */
5557 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
5558 if (val != 1) {
5559 BNX2X_ERR("PXP2 CFG failed\n");
5560 return -EBUSY;
5561 }
5562 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
5563 if (val != 1) {
5564 BNX2X_ERR("PXP2 RD_INIT failed\n");
5565 return -EBUSY;
5566 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005567
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005568 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
5569 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005570
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005571 bnx2x_init_block(bp, DMAE_COMMON_START, DMAE_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005572
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005573 /* clean the DMAE memory */
5574 bp->dmae_ready = 1;
5575 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005576
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005577 bnx2x_init_block(bp, TCM_COMMON_START, TCM_COMMON_END);
5578 bnx2x_init_block(bp, UCM_COMMON_START, UCM_COMMON_END);
5579 bnx2x_init_block(bp, CCM_COMMON_START, CCM_COMMON_END);
5580 bnx2x_init_block(bp, XCM_COMMON_START, XCM_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005581
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005582 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
5583 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
5584 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
5585 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
5586
5587 bnx2x_init_block(bp, QM_COMMON_START, QM_COMMON_END);
5588 /* soft reset pulse */
5589 REG_WR(bp, QM_REG_SOFT_RESET, 1);
5590 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005591
5592#ifdef BCM_ISCSI
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005593 bnx2x_init_block(bp, TIMERS_COMMON_START, TIMERS_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005594#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005595
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005596 bnx2x_init_block(bp, DQ_COMMON_START, DQ_COMMON_END);
5597 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BCM_PAGE_SHIFT);
5598 if (!CHIP_REV_IS_SLOW(bp)) {
5599 /* enable hw interrupt from doorbell Q */
5600 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5601 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005602
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005603 bnx2x_init_block(bp, BRB1_COMMON_START, BRB1_COMMON_END);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005604 bnx2x_init_block(bp, PRS_COMMON_START, PRS_COMMON_END);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005605 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005606 /* set NIC mode */
5607 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005608 if (CHIP_IS_E1H(bp))
5609 REG_WR(bp, PRS_REG_E1HOV_MODE, IS_E1HMF(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005610
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005611 bnx2x_init_block(bp, TSDM_COMMON_START, TSDM_COMMON_END);
5612 bnx2x_init_block(bp, CSDM_COMMON_START, CSDM_COMMON_END);
5613 bnx2x_init_block(bp, USDM_COMMON_START, USDM_COMMON_END);
5614 bnx2x_init_block(bp, XSDM_COMMON_START, XSDM_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005615
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005616 if (CHIP_IS_E1H(bp)) {
5617 bnx2x_init_fill(bp, TSTORM_INTMEM_ADDR, 0,
5618 STORM_INTMEM_SIZE_E1H/2);
5619 bnx2x_init_fill(bp,
5620 TSTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5621 0, STORM_INTMEM_SIZE_E1H/2);
5622 bnx2x_init_fill(bp, CSTORM_INTMEM_ADDR, 0,
5623 STORM_INTMEM_SIZE_E1H/2);
5624 bnx2x_init_fill(bp,
5625 CSTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5626 0, STORM_INTMEM_SIZE_E1H/2);
5627 bnx2x_init_fill(bp, XSTORM_INTMEM_ADDR, 0,
5628 STORM_INTMEM_SIZE_E1H/2);
5629 bnx2x_init_fill(bp,
5630 XSTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5631 0, STORM_INTMEM_SIZE_E1H/2);
5632 bnx2x_init_fill(bp, USTORM_INTMEM_ADDR, 0,
5633 STORM_INTMEM_SIZE_E1H/2);
5634 bnx2x_init_fill(bp,
5635 USTORM_INTMEM_ADDR + STORM_INTMEM_SIZE_E1H/2,
5636 0, STORM_INTMEM_SIZE_E1H/2);
5637 } else { /* E1 */
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005638 bnx2x_init_fill(bp, TSTORM_INTMEM_ADDR, 0,
5639 STORM_INTMEM_SIZE_E1);
5640 bnx2x_init_fill(bp, CSTORM_INTMEM_ADDR, 0,
5641 STORM_INTMEM_SIZE_E1);
5642 bnx2x_init_fill(bp, XSTORM_INTMEM_ADDR, 0,
5643 STORM_INTMEM_SIZE_E1);
5644 bnx2x_init_fill(bp, USTORM_INTMEM_ADDR, 0,
5645 STORM_INTMEM_SIZE_E1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005646 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005647
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005648 bnx2x_init_block(bp, TSEM_COMMON_START, TSEM_COMMON_END);
5649 bnx2x_init_block(bp, USEM_COMMON_START, USEM_COMMON_END);
5650 bnx2x_init_block(bp, CSEM_COMMON_START, CSEM_COMMON_END);
5651 bnx2x_init_block(bp, XSEM_COMMON_START, XSEM_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005652
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005653 /* sync semi rtc */
5654 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5655 0x80000000);
5656 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
5657 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005658
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005659 bnx2x_init_block(bp, UPB_COMMON_START, UPB_COMMON_END);
5660 bnx2x_init_block(bp, XPB_COMMON_START, XPB_COMMON_END);
5661 bnx2x_init_block(bp, PBF_COMMON_START, PBF_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005662
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005663 REG_WR(bp, SRC_REG_SOFT_RST, 1);
5664 for (i = SRC_REG_KEYRSS0_0; i <= SRC_REG_KEYRSS1_9; i += 4) {
5665 REG_WR(bp, i, 0xc0cac01a);
5666 /* TODO: replace with something meaningful */
5667 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005668 bnx2x_init_block(bp, SRCH_COMMON_START, SRCH_COMMON_END);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005669 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005670
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005671 if (sizeof(union cdu_context) != 1024)
5672 /* we currently assume that a context is 1024 bytes */
5673 printk(KERN_ALERT PFX "please adjust the size of"
5674 " cdu_context(%ld)\n", (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005675
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005676 bnx2x_init_block(bp, CDU_COMMON_START, CDU_COMMON_END);
5677 val = (4 << 24) + (0 << 12) + 1024;
5678 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
5679 if (CHIP_IS_E1(bp)) {
5680 /* !!! fix pxp client crdit until excel update */
5681 REG_WR(bp, CDU_REG_CDU_DEBUG, 0x264);
5682 REG_WR(bp, CDU_REG_CDU_DEBUG, 0);
5683 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005684
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005685 bnx2x_init_block(bp, CFC_COMMON_START, CFC_COMMON_END);
5686 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005687 /* enable context validation interrupt from CFC */
5688 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
5689
5690 /* set the thresholds to prevent CFC/CDU race */
5691 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005692
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005693 bnx2x_init_block(bp, HC_COMMON_START, HC_COMMON_END);
5694 bnx2x_init_block(bp, MISC_AEU_COMMON_START, MISC_AEU_COMMON_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005695
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005696 /* PXPCS COMMON comes here */
5697 /* Reset PCIE errors for debug */
5698 REG_WR(bp, 0x2814, 0xffffffff);
5699 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005700
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005701 /* EMAC0 COMMON comes here */
5702 /* EMAC1 COMMON comes here */
5703 /* DBU COMMON comes here */
5704 /* DBG COMMON comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005705
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005706 bnx2x_init_block(bp, NIG_COMMON_START, NIG_COMMON_END);
5707 if (CHIP_IS_E1H(bp)) {
5708 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_E1HMF(bp));
5709 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_E1HMF(bp));
5710 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005711
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005712 if (CHIP_REV_IS_SLOW(bp))
5713 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005714
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005715 /* finish CFC init */
5716 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
5717 if (val != 1) {
5718 BNX2X_ERR("CFC LL_INIT failed\n");
5719 return -EBUSY;
5720 }
5721 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
5722 if (val != 1) {
5723 BNX2X_ERR("CFC AC_INIT failed\n");
5724 return -EBUSY;
5725 }
5726 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
5727 if (val != 1) {
5728 BNX2X_ERR("CFC CAM_INIT failed\n");
5729 return -EBUSY;
5730 }
5731 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005732
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005733 /* read NIG statistic
5734 to see if this is our first up since powerup */
5735 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5736 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005737
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005738 /* do internal memory self test */
5739 if ((CHIP_IS_E1(bp)) && (val == 0) && bnx2x_int_mem_test(bp)) {
5740 BNX2X_ERR("internal mem self test failed\n");
5741 return -EBUSY;
5742 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005743
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00005744 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
Eilon Greenstein46c6a672009-02-12 08:36:58 +00005745 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
5746 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
5747 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
5748 bp->port.need_hw_lock = 1;
5749 break;
5750
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00005751 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005752 /* Fan failure is indicated by SPIO 5 */
5753 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
5754 MISC_REGISTERS_SPIO_INPUT_HI_Z);
Eliezer Tamirf1410642008-02-28 11:51:50 -08005755
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005756 /* set to active low mode */
5757 val = REG_RD(bp, MISC_REG_SPIO_INT);
5758 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Eliezer Tamirf1410642008-02-28 11:51:50 -08005759 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005760 REG_WR(bp, MISC_REG_SPIO_INT, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08005761
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005762 /* enable interrupt to signal the IGU */
5763 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
5764 val |= (1 << MISC_REGISTERS_SPIO_5);
5765 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
5766 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08005767
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005768 default:
5769 break;
5770 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08005771
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005772 /* clear PXP2 attentions */
5773 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005774
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005775 enable_blocks_attention(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005776
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005777 if (!BP_NOMCP(bp)) {
5778 bnx2x_acquire_phy_lock(bp);
5779 bnx2x_common_init_phy(bp, bp->common.shmem_base);
5780 bnx2x_release_phy_lock(bp);
5781 } else
5782 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
5783
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005784 return 0;
5785}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005786
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005787static int bnx2x_init_port(struct bnx2x *bp)
5788{
5789 int port = BP_PORT(bp);
Eilon Greenstein1c063282009-02-12 08:36:43 +00005790 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005791 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005792
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005793 DP(BNX2X_MSG_MCP, "starting port init port %x\n", port);
5794
5795 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005796
5797 /* Port PXP comes here */
5798 /* Port PXP2 comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005799#ifdef BCM_ISCSI
5800 /* Port0 1
5801 * Port1 385 */
5802 i++;
5803 wb_write[0] = ONCHIP_ADDR1(bp->timers_mapping);
5804 wb_write[1] = ONCHIP_ADDR2(bp->timers_mapping);
5805 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5806 REG_WR(bp, PXP2_REG_PSWRQ_TM0_L2P + func*4, PXP_ONE_ILT(i));
5807
5808 /* Port0 2
5809 * Port1 386 */
5810 i++;
5811 wb_write[0] = ONCHIP_ADDR1(bp->qm_mapping);
5812 wb_write[1] = ONCHIP_ADDR2(bp->qm_mapping);
5813 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5814 REG_WR(bp, PXP2_REG_PSWRQ_QM0_L2P + func*4, PXP_ONE_ILT(i));
5815
5816 /* Port0 3
5817 * Port1 387 */
5818 i++;
5819 wb_write[0] = ONCHIP_ADDR1(bp->t1_mapping);
5820 wb_write[1] = ONCHIP_ADDR2(bp->t1_mapping);
5821 REG_WR_DMAE(bp, PXP2_REG_RQ_ONCHIP_AT + i*8, wb_write, 2);
5822 REG_WR(bp, PXP2_REG_PSWRQ_SRC0_L2P + func*4, PXP_ONE_ILT(i));
5823#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005824 /* Port CMs come here */
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005825 bnx2x_init_block(bp, (port ? XCM_PORT1_START : XCM_PORT0_START),
5826 (port ? XCM_PORT1_END : XCM_PORT0_END));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005827
5828 /* Port QM comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005829#ifdef BCM_ISCSI
5830 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + func*4, 1024/64*20);
5831 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + func*4, 31);
5832
5833 bnx2x_init_block(bp, func ? TIMERS_PORT1_START : TIMERS_PORT0_START,
5834 func ? TIMERS_PORT1_END : TIMERS_PORT0_END);
5835#endif
5836 /* Port DQ comes here */
Eilon Greenstein1c063282009-02-12 08:36:43 +00005837
5838 bnx2x_init_block(bp, (port ? BRB1_PORT1_START : BRB1_PORT0_START),
5839 (port ? BRB1_PORT1_END : BRB1_PORT0_END));
5840 if (CHIP_REV_IS_SLOW(bp) && !CHIP_IS_E1H(bp)) {
5841 /* no pause for emulation and FPGA */
5842 low = 0;
5843 high = 513;
5844 } else {
5845 if (IS_E1HMF(bp))
5846 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
5847 else if (bp->dev->mtu > 4096) {
5848 if (bp->flags & ONE_PORT_FLAG)
5849 low = 160;
5850 else {
5851 val = bp->dev->mtu;
5852 /* (24*1024 + val*4)/256 */
5853 low = 96 + (val/64) + ((val % 64) ? 1 : 0);
5854 }
5855 } else
5856 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
5857 high = low + 56; /* 14*1024/256 */
5858 }
5859 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
5860 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
5861
5862
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005863 /* Port PRS comes here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005864 /* Port TSDM comes here */
5865 /* Port CSDM comes here */
5866 /* Port USDM comes here */
5867 /* Port XSDM comes here */
Eilon Greenstein356e2382009-02-12 08:38:32 +00005868
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005869 bnx2x_init_block(bp, port ? TSEM_PORT1_START : TSEM_PORT0_START,
5870 port ? TSEM_PORT1_END : TSEM_PORT0_END);
5871 bnx2x_init_block(bp, port ? USEM_PORT1_START : USEM_PORT0_START,
5872 port ? USEM_PORT1_END : USEM_PORT0_END);
5873 bnx2x_init_block(bp, port ? CSEM_PORT1_START : CSEM_PORT0_START,
5874 port ? CSEM_PORT1_END : CSEM_PORT0_END);
5875 bnx2x_init_block(bp, port ? XSEM_PORT1_START : XSEM_PORT0_START,
5876 port ? XSEM_PORT1_END : XSEM_PORT0_END);
Eilon Greenstein356e2382009-02-12 08:38:32 +00005877
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005878 /* Port UPB comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005879 /* Port XPB comes here */
5880
5881 bnx2x_init_block(bp, port ? PBF_PORT1_START : PBF_PORT0_START,
5882 port ? PBF_PORT1_END : PBF_PORT0_END);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005883
5884 /* configure PBF to work without PAUSE mtu 9000 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005885 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005886
5887 /* update threshold */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005888 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005889 /* update init credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005890 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005891
5892 /* probe changes */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005893 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005894 msleep(5);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005895 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005896
5897#ifdef BCM_ISCSI
5898 /* tell the searcher where the T2 table is */
5899 REG_WR(bp, SRC_REG_COUNTFREE0 + func*4, 16*1024/64);
5900
5901 wb_write[0] = U64_LO(bp->t2_mapping);
5902 wb_write[1] = U64_HI(bp->t2_mapping);
5903 REG_WR_DMAE(bp, SRC_REG_FIRSTFREE0 + func*4, wb_write, 2);
5904 wb_write[0] = U64_LO((u64)bp->t2_mapping + 16*1024 - 64);
5905 wb_write[1] = U64_HI((u64)bp->t2_mapping + 16*1024 - 64);
5906 REG_WR_DMAE(bp, SRC_REG_LASTFREE0 + func*4, wb_write, 2);
5907
5908 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + func*4, 10);
5909 /* Port SRCH comes here */
5910#endif
5911 /* Port CDU comes here */
5912 /* Port CFC comes here */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005913
5914 if (CHIP_IS_E1(bp)) {
5915 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
5916 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
5917 }
5918 bnx2x_init_block(bp, port ? HC_PORT1_START : HC_PORT0_START,
5919 port ? HC_PORT1_END : HC_PORT0_END);
5920
5921 bnx2x_init_block(bp, port ? MISC_AEU_PORT1_START :
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005922 MISC_AEU_PORT0_START,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005923 port ? MISC_AEU_PORT1_END : MISC_AEU_PORT0_END);
5924 /* init aeu_mask_attn_func_0/1:
5925 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
5926 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
5927 * bits 4-7 are used for "per vn group attention" */
5928 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4,
5929 (IS_E1HMF(bp) ? 0xF7 : 0x7));
5930
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005931 /* Port PXPCS comes here */
5932 /* Port EMAC0 comes here */
5933 /* Port EMAC1 comes here */
5934 /* Port DBU comes here */
5935 /* Port DBG comes here */
Eilon Greenstein356e2382009-02-12 08:38:32 +00005936
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005937 bnx2x_init_block(bp, port ? NIG_PORT1_START : NIG_PORT0_START,
5938 port ? NIG_PORT1_END : NIG_PORT0_END);
5939
5940 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
5941
5942 if (CHIP_IS_E1H(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005943 /* 0x2 disable e1hov, 0x1 enable */
5944 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
5945 (IS_E1HMF(bp) ? 0x1 : 0x2));
5946
Eilon Greenstein1c063282009-02-12 08:36:43 +00005947 /* support pause requests from USDM, TSDM and BRB */
5948 REG_WR(bp, NIG_REG_LLFC_EGRESS_SRC_ENABLE_0 + port*4, 0x7);
5949
5950 {
5951 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
5952 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
5953 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
5954 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005955 }
5956
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005957 /* Port MCP comes here */
5958 /* Port DMAE comes here */
5959
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00005960 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00005961 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
5962 {
5963 u32 swap_val, swap_override, aeu_gpio_mask, offset;
5964
5965 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
5966 MISC_REGISTERS_GPIO_INPUT_HI_Z, port);
5967
5968 /* The GPIO should be swapped if the swap register is
5969 set and active */
5970 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
5971 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
5972
5973 /* Select function upon port-swap configuration */
5974 if (port == 0) {
5975 offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
5976 aeu_gpio_mask = (swap_val && swap_override) ?
5977 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1 :
5978 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0;
5979 } else {
5980 offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0;
5981 aeu_gpio_mask = (swap_val && swap_override) ?
5982 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 :
5983 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1;
5984 }
5985 val = REG_RD(bp, offset);
5986 /* add GPIO3 to group */
5987 val |= aeu_gpio_mask;
5988 REG_WR(bp, offset, val);
5989 }
5990 break;
5991
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00005992 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eliezer Tamirf1410642008-02-28 11:51:50 -08005993 /* add SPIO 5 to group 0 */
5994 val = REG_RD(bp, MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
5995 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
5996 REG_WR(bp, MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0, val);
5997 break;
5998
5999 default:
6000 break;
6001 }
6002
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006003 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006004
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006005 return 0;
6006}
6007
6008#define ILT_PER_FUNC (768/2)
6009#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
6010/* the phys address is shifted right 12 bits and has an added
6011 1=valid bit added to the 53rd bit
6012 then since this is a wide register(TM)
6013 we split it into two 32 bit writes
6014 */
6015#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
6016#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
6017#define PXP_ONE_ILT(x) (((x) << 10) | x)
6018#define PXP_ILT_RANGE(f, l) (((l) << 10) | f)
6019
6020#define CNIC_ILT_LINES 0
6021
6022static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
6023{
6024 int reg;
6025
6026 if (CHIP_IS_E1H(bp))
6027 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
6028 else /* E1 */
6029 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
6030
6031 bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr));
6032}
6033
6034static int bnx2x_init_func(struct bnx2x *bp)
6035{
6036 int port = BP_PORT(bp);
6037 int func = BP_FUNC(bp);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006038 u32 addr, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006039 int i;
6040
6041 DP(BNX2X_MSG_MCP, "starting func init func %x\n", func);
6042
Eilon Greenstein8badd272009-02-12 08:36:15 +00006043 /* set MSI reconfigure capability */
6044 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
6045 val = REG_RD(bp, addr);
6046 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
6047 REG_WR(bp, addr, val);
6048
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006049 i = FUNC_ILT_BASE(func);
6050
6051 bnx2x_ilt_wr(bp, i, bnx2x_sp_mapping(bp, context));
6052 if (CHIP_IS_E1H(bp)) {
6053 REG_WR(bp, PXP2_REG_RQ_CDU_FIRST_ILT, i);
6054 REG_WR(bp, PXP2_REG_RQ_CDU_LAST_ILT, i + CNIC_ILT_LINES);
6055 } else /* E1 */
6056 REG_WR(bp, PXP2_REG_PSWRQ_CDU0_L2P + func*4,
6057 PXP_ILT_RANGE(i, i + CNIC_ILT_LINES));
6058
6059
6060 if (CHIP_IS_E1H(bp)) {
6061 for (i = 0; i < 9; i++)
6062 bnx2x_init_block(bp,
6063 cm_start[func][i], cm_end[func][i]);
6064
6065 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
6066 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->e1hov);
6067 }
6068
6069 /* HC init per function */
6070 if (CHIP_IS_E1H(bp)) {
6071 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
6072
6073 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6074 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6075 }
6076 bnx2x_init_block(bp, hc_limits[func][0], hc_limits[func][1]);
6077
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006078 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006079 REG_WR(bp, 0x2114, 0xffffffff);
6080 REG_WR(bp, 0x2120, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006081
6082 return 0;
6083}
6084
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006085static int bnx2x_init_hw(struct bnx2x *bp, u32 load_code)
6086{
6087 int i, rc = 0;
6088
6089 DP(BNX2X_MSG_MCP, "function %d load_code %x\n",
6090 BP_FUNC(bp), load_code);
6091
6092 bp->dmae_ready = 0;
6093 mutex_init(&bp->dmae_mutex);
6094 bnx2x_gunzip_init(bp);
6095
6096 switch (load_code) {
6097 case FW_MSG_CODE_DRV_LOAD_COMMON:
6098 rc = bnx2x_init_common(bp);
6099 if (rc)
6100 goto init_hw_err;
6101 /* no break */
6102
6103 case FW_MSG_CODE_DRV_LOAD_PORT:
6104 bp->dmae_ready = 1;
6105 rc = bnx2x_init_port(bp);
6106 if (rc)
6107 goto init_hw_err;
6108 /* no break */
6109
6110 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
6111 bp->dmae_ready = 1;
6112 rc = bnx2x_init_func(bp);
6113 if (rc)
6114 goto init_hw_err;
6115 break;
6116
6117 default:
6118 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
6119 break;
6120 }
6121
6122 if (!BP_NOMCP(bp)) {
6123 int func = BP_FUNC(bp);
6124
6125 bp->fw_drv_pulse_wr_seq =
6126 (SHMEM_RD(bp, func_mb[func].drv_pulse_mb) &
6127 DRV_PULSE_SEQ_MASK);
6128 bp->func_stx = SHMEM_RD(bp, func_mb[func].fw_mb_param);
6129 DP(BNX2X_MSG_MCP, "drv_pulse 0x%x func_stx 0x%x\n",
6130 bp->fw_drv_pulse_wr_seq, bp->func_stx);
6131 } else
6132 bp->func_stx = 0;
6133
6134 /* this needs to be done before gunzip end */
6135 bnx2x_zero_def_sb(bp);
6136 for_each_queue(bp, i)
6137 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
6138
6139init_hw_err:
6140 bnx2x_gunzip_end(bp);
6141
6142 return rc;
6143}
6144
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006145/* send the MCP a request, block until there is a reply */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006146static u32 bnx2x_fw_command(struct bnx2x *bp, u32 command)
6147{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006148 int func = BP_FUNC(bp);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006149 u32 seq = ++bp->fw_seq;
6150 u32 rc = 0;
Eilon Greenstein19680c42008-08-13 15:47:33 -07006151 u32 cnt = 1;
6152 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006153
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006154 SHMEM_WR(bp, func_mb[func].drv_mb_header, (command | seq));
Eliezer Tamirf1410642008-02-28 11:51:50 -08006155 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB\n", (command | seq));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006156
Eilon Greenstein19680c42008-08-13 15:47:33 -07006157 do {
6158 /* let the FW do it's magic ... */
6159 msleep(delay);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006160
Eilon Greenstein19680c42008-08-13 15:47:33 -07006161 rc = SHMEM_RD(bp, func_mb[func].fw_mb_header);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006162
Eilon Greenstein19680c42008-08-13 15:47:33 -07006163 /* Give the FW up to 2 second (200*10ms) */
6164 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 200));
6165
6166 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
6167 cnt*delay, rc, seq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006168
6169 /* is this a reply to our command? */
6170 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK)) {
6171 rc &= FW_MSG_CODE_MASK;
Eliezer Tamirf1410642008-02-28 11:51:50 -08006172
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006173 } else {
6174 /* FW BUG! */
6175 BNX2X_ERR("FW failed to respond!\n");
6176 bnx2x_fw_dump(bp);
6177 rc = 0;
6178 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08006179
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006180 return rc;
6181}
6182
6183static void bnx2x_free_mem(struct bnx2x *bp)
6184{
6185
6186#define BNX2X_PCI_FREE(x, y, size) \
6187 do { \
6188 if (x) { \
6189 pci_free_consistent(bp->pdev, size, x, y); \
6190 x = NULL; \
6191 y = 0; \
6192 } \
6193 } while (0)
6194
6195#define BNX2X_FREE(x) \
6196 do { \
6197 if (x) { \
6198 vfree(x); \
6199 x = NULL; \
6200 } \
6201 } while (0)
6202
6203 int i;
6204
6205 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006206 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006207 for_each_queue(bp, i) {
6208
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006209 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006210 BNX2X_PCI_FREE(bnx2x_fp(bp, i, status_blk),
6211 bnx2x_fp(bp, i, status_blk_mapping),
6212 sizeof(struct host_status_block) +
6213 sizeof(struct eth_tx_db_data));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006214 }
6215 /* Rx */
6216 for_each_rx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006217
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006218 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006219 BNX2X_FREE(bnx2x_fp(bp, i, rx_buf_ring));
6220 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_desc_ring),
6221 bnx2x_fp(bp, i, rx_desc_mapping),
6222 sizeof(struct eth_rx_bd) * NUM_RX_BD);
6223
6224 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_comp_ring),
6225 bnx2x_fp(bp, i, rx_comp_mapping),
6226 sizeof(struct eth_fast_path_rx_cqe) *
6227 NUM_RCQ_BD);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006228
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006229 /* SGE ring */
Eilon Greenstein32626232008-08-13 15:51:07 -07006230 BNX2X_FREE(bnx2x_fp(bp, i, rx_page_ring));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006231 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_sge_ring),
6232 bnx2x_fp(bp, i, rx_sge_mapping),
6233 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
6234 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006235 /* Tx */
6236 for_each_tx_queue(bp, i) {
6237
6238 /* fastpath tx rings: tx_buf tx_desc */
6239 BNX2X_FREE(bnx2x_fp(bp, i, tx_buf_ring));
6240 BNX2X_PCI_FREE(bnx2x_fp(bp, i, tx_desc_ring),
6241 bnx2x_fp(bp, i, tx_desc_mapping),
6242 sizeof(struct eth_tx_bd) * NUM_TX_BD);
6243 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006244 /* end of fastpath */
6245
6246 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006247 sizeof(struct host_def_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006248
6249 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006250 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006251
6252#ifdef BCM_ISCSI
6253 BNX2X_PCI_FREE(bp->t1, bp->t1_mapping, 64*1024);
6254 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, 16*1024);
6255 BNX2X_PCI_FREE(bp->timers, bp->timers_mapping, 8*1024);
6256 BNX2X_PCI_FREE(bp->qm, bp->qm_mapping, 128*1024);
6257#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006258 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006259
6260#undef BNX2X_PCI_FREE
6261#undef BNX2X_KFREE
6262}
6263
6264static int bnx2x_alloc_mem(struct bnx2x *bp)
6265{
6266
6267#define BNX2X_PCI_ALLOC(x, y, size) \
6268 do { \
6269 x = pci_alloc_consistent(bp->pdev, size, y); \
6270 if (x == NULL) \
6271 goto alloc_mem_err; \
6272 memset(x, 0, size); \
6273 } while (0)
6274
6275#define BNX2X_ALLOC(x, size) \
6276 do { \
6277 x = vmalloc(size); \
6278 if (x == NULL) \
6279 goto alloc_mem_err; \
6280 memset(x, 0, size); \
6281 } while (0)
6282
6283 int i;
6284
6285 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006286 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006287 for_each_queue(bp, i) {
6288 bnx2x_fp(bp, i, bp) = bp;
6289
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006290 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006291 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, status_blk),
6292 &bnx2x_fp(bp, i, status_blk_mapping),
6293 sizeof(struct host_status_block) +
6294 sizeof(struct eth_tx_db_data));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006295 }
6296 /* Rx */
6297 for_each_rx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006298
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006299 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006300 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_buf_ring),
6301 sizeof(struct sw_rx_bd) * NUM_RX_BD);
6302 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_desc_ring),
6303 &bnx2x_fp(bp, i, rx_desc_mapping),
6304 sizeof(struct eth_rx_bd) * NUM_RX_BD);
6305
6306 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_comp_ring),
6307 &bnx2x_fp(bp, i, rx_comp_mapping),
6308 sizeof(struct eth_fast_path_rx_cqe) *
6309 NUM_RCQ_BD);
6310
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006311 /* SGE ring */
6312 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_page_ring),
6313 sizeof(struct sw_rx_page) * NUM_RX_SGE);
6314 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_sge_ring),
6315 &bnx2x_fp(bp, i, rx_sge_mapping),
6316 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006317 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006318 /* Tx */
6319 for_each_tx_queue(bp, i) {
6320
6321 bnx2x_fp(bp, i, hw_tx_prods) =
6322 (void *)(bnx2x_fp(bp, i, status_blk) + 1);
6323
6324 bnx2x_fp(bp, i, tx_prods_mapping) =
6325 bnx2x_fp(bp, i, status_blk_mapping) +
6326 sizeof(struct host_status_block);
6327
6328 /* fastpath tx rings: tx_buf tx_desc */
6329 BNX2X_ALLOC(bnx2x_fp(bp, i, tx_buf_ring),
6330 sizeof(struct sw_tx_bd) * NUM_TX_BD);
6331 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, tx_desc_ring),
6332 &bnx2x_fp(bp, i, tx_desc_mapping),
6333 sizeof(struct eth_tx_bd) * NUM_TX_BD);
6334 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006335 /* end of fastpath */
6336
6337 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
6338 sizeof(struct host_def_status_block));
6339
6340 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
6341 sizeof(struct bnx2x_slowpath));
6342
6343#ifdef BCM_ISCSI
6344 BNX2X_PCI_ALLOC(bp->t1, &bp->t1_mapping, 64*1024);
6345
6346 /* Initialize T1 */
6347 for (i = 0; i < 64*1024; i += 64) {
6348 *(u64 *)((char *)bp->t1 + i + 56) = 0x0UL;
6349 *(u64 *)((char *)bp->t1 + i + 3) = 0x0UL;
6350 }
6351
6352 /* allocate searcher T2 table
6353 we allocate 1/4 of alloc num for T2
6354 (which is not entered into the ILT) */
6355 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, 16*1024);
6356
6357 /* Initialize T2 */
6358 for (i = 0; i < 16*1024; i += 64)
6359 * (u64 *)((char *)bp->t2 + i + 56) = bp->t2_mapping + i + 64;
6360
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006361 /* now fixup the last line in the block to point to the next block */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006362 *(u64 *)((char *)bp->t2 + 1024*16-8) = bp->t2_mapping;
6363
6364 /* Timer block array (MAX_CONN*8) phys uncached for now 1024 conns */
6365 BNX2X_PCI_ALLOC(bp->timers, &bp->timers_mapping, 8*1024);
6366
6367 /* QM queues (128*MAX_CONN) */
6368 BNX2X_PCI_ALLOC(bp->qm, &bp->qm_mapping, 128*1024);
6369#endif
6370
6371 /* Slow path ring */
6372 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
6373
6374 return 0;
6375
6376alloc_mem_err:
6377 bnx2x_free_mem(bp);
6378 return -ENOMEM;
6379
6380#undef BNX2X_PCI_ALLOC
6381#undef BNX2X_ALLOC
6382}
6383
6384static void bnx2x_free_tx_skbs(struct bnx2x *bp)
6385{
6386 int i;
6387
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006388 for_each_tx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006389 struct bnx2x_fastpath *fp = &bp->fp[i];
6390
6391 u16 bd_cons = fp->tx_bd_cons;
6392 u16 sw_prod = fp->tx_pkt_prod;
6393 u16 sw_cons = fp->tx_pkt_cons;
6394
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006395 while (sw_cons != sw_prod) {
6396 bd_cons = bnx2x_free_tx_pkt(bp, fp, TX_BD(sw_cons));
6397 sw_cons++;
6398 }
6399 }
6400}
6401
6402static void bnx2x_free_rx_skbs(struct bnx2x *bp)
6403{
6404 int i, j;
6405
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006406 for_each_rx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006407 struct bnx2x_fastpath *fp = &bp->fp[j];
6408
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006409 for (i = 0; i < NUM_RX_BD; i++) {
6410 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[i];
6411 struct sk_buff *skb = rx_buf->skb;
6412
6413 if (skb == NULL)
6414 continue;
6415
6416 pci_unmap_single(bp->pdev,
6417 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein356e2382009-02-12 08:38:32 +00006418 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006419
6420 rx_buf->skb = NULL;
6421 dev_kfree_skb(skb);
6422 }
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006423 if (!fp->disable_tpa)
Eilon Greenstein32626232008-08-13 15:51:07 -07006424 bnx2x_free_tpa_pool(bp, fp, CHIP_IS_E1(bp) ?
6425 ETH_MAX_AGGREGATION_QUEUES_E1 :
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006426 ETH_MAX_AGGREGATION_QUEUES_E1H);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006427 }
6428}
6429
6430static void bnx2x_free_skbs(struct bnx2x *bp)
6431{
6432 bnx2x_free_tx_skbs(bp);
6433 bnx2x_free_rx_skbs(bp);
6434}
6435
6436static void bnx2x_free_msix_irqs(struct bnx2x *bp)
6437{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006438 int i, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006439
6440 free_irq(bp->msix_table[0].vector, bp->dev);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006441 DP(NETIF_MSG_IFDOWN, "released sp irq (%d)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006442 bp->msix_table[0].vector);
6443
6444 for_each_queue(bp, i) {
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006445 DP(NETIF_MSG_IFDOWN, "about to release fp #%d->%d irq "
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006446 "state %x\n", i, bp->msix_table[i + offset].vector,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006447 bnx2x_fp(bp, i, state));
6448
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006449 free_irq(bp->msix_table[i + offset].vector, &bp->fp[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006450 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006451}
6452
6453static void bnx2x_free_irq(struct bnx2x *bp)
6454{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006455 if (bp->flags & USING_MSIX_FLAG) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006456 bnx2x_free_msix_irqs(bp);
6457 pci_disable_msix(bp->pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006458 bp->flags &= ~USING_MSIX_FLAG;
6459
Eilon Greenstein8badd272009-02-12 08:36:15 +00006460 } else if (bp->flags & USING_MSI_FLAG) {
6461 free_irq(bp->pdev->irq, bp->dev);
6462 pci_disable_msi(bp->pdev);
6463 bp->flags &= ~USING_MSI_FLAG;
6464
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006465 } else
6466 free_irq(bp->pdev->irq, bp->dev);
6467}
6468
6469static int bnx2x_enable_msix(struct bnx2x *bp)
6470{
Eilon Greenstein8badd272009-02-12 08:36:15 +00006471 int i, rc, offset = 1;
6472 int igu_vec = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006473
Eilon Greenstein8badd272009-02-12 08:36:15 +00006474 bp->msix_table[0].entry = igu_vec;
6475 DP(NETIF_MSG_IFUP, "msix_table[0].entry = %d (slowpath)\n", igu_vec);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006476
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006477 for_each_queue(bp, i) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00006478 igu_vec = BP_L_ID(bp) + offset + i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006479 bp->msix_table[i + offset].entry = igu_vec;
6480 DP(NETIF_MSG_IFUP, "msix_table[%d].entry = %d "
6481 "(fastpath #%u)\n", i + offset, igu_vec, i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006482 }
6483
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006484 rc = pci_enable_msix(bp->pdev, &bp->msix_table[0],
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006485 BNX2X_NUM_QUEUES(bp) + offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006486 if (rc) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00006487 DP(NETIF_MSG_IFUP, "MSI-X is not attainable rc %d\n", rc);
6488 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006489 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006490
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006491 bp->flags |= USING_MSIX_FLAG;
6492
6493 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006494}
6495
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006496static int bnx2x_req_msix_irqs(struct bnx2x *bp)
6497{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006498 int i, rc, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006499
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006500 rc = request_irq(bp->msix_table[0].vector, bnx2x_msix_sp_int, 0,
6501 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006502 if (rc) {
6503 BNX2X_ERR("request sp irq failed\n");
6504 return -EBUSY;
6505 }
6506
6507 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006508 struct bnx2x_fastpath *fp = &bp->fp[i];
6509
6510 sprintf(fp->name, "%s.fp%d", bp->dev->name, i);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006511 rc = request_irq(bp->msix_table[i + offset].vector,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006512 bnx2x_msix_fp_int, 0, fp->name, fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006513 if (rc) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006514 BNX2X_ERR("request fp #%d irq failed rc %d\n", i, rc);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006515 bnx2x_free_msix_irqs(bp);
6516 return -EBUSY;
6517 }
6518
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006519 fp->state = BNX2X_FP_STATE_IRQ;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006520 }
6521
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006522 i = BNX2X_NUM_QUEUES(bp);
6523 if (is_multi(bp))
6524 printk(KERN_INFO PFX
6525 "%s: using MSI-X IRQs: sp %d fp %d - %d\n",
6526 bp->dev->name, bp->msix_table[0].vector,
6527 bp->msix_table[offset].vector,
6528 bp->msix_table[offset + i - 1].vector);
6529 else
6530 printk(KERN_INFO PFX "%s: using MSI-X IRQs: sp %d fp %d\n",
6531 bp->dev->name, bp->msix_table[0].vector,
6532 bp->msix_table[offset + i - 1].vector);
6533
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006534 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006535}
6536
Eilon Greenstein8badd272009-02-12 08:36:15 +00006537static int bnx2x_enable_msi(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006538{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006539 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006540
Eilon Greenstein8badd272009-02-12 08:36:15 +00006541 rc = pci_enable_msi(bp->pdev);
6542 if (rc) {
6543 DP(NETIF_MSG_IFUP, "MSI is not attainable\n");
6544 return -1;
6545 }
6546 bp->flags |= USING_MSI_FLAG;
6547
6548 return 0;
6549}
6550
6551static int bnx2x_req_irq(struct bnx2x *bp)
6552{
6553 unsigned long flags;
6554 int rc;
6555
6556 if (bp->flags & USING_MSI_FLAG)
6557 flags = 0;
6558 else
6559 flags = IRQF_SHARED;
6560
6561 rc = request_irq(bp->pdev->irq, bnx2x_interrupt, flags,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006562 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006563 if (!rc)
6564 bnx2x_fp(bp, 0, state) = BNX2X_FP_STATE_IRQ;
6565
6566 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006567}
6568
Yitchak Gertner65abd742008-08-25 15:26:24 -07006569static void bnx2x_napi_enable(struct bnx2x *bp)
6570{
6571 int i;
6572
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006573 for_each_rx_queue(bp, i)
Yitchak Gertner65abd742008-08-25 15:26:24 -07006574 napi_enable(&bnx2x_fp(bp, i, napi));
6575}
6576
6577static void bnx2x_napi_disable(struct bnx2x *bp)
6578{
6579 int i;
6580
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006581 for_each_rx_queue(bp, i)
Yitchak Gertner65abd742008-08-25 15:26:24 -07006582 napi_disable(&bnx2x_fp(bp, i, napi));
6583}
6584
6585static void bnx2x_netif_start(struct bnx2x *bp)
6586{
6587 if (atomic_dec_and_test(&bp->intr_sem)) {
6588 if (netif_running(bp->dev)) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07006589 bnx2x_napi_enable(bp);
6590 bnx2x_int_enable(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006591 if (bp->state == BNX2X_STATE_OPEN)
6592 netif_tx_wake_all_queues(bp->dev);
Yitchak Gertner65abd742008-08-25 15:26:24 -07006593 }
6594 }
6595}
6596
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07006597static void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw)
Yitchak Gertner65abd742008-08-25 15:26:24 -07006598{
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07006599 bnx2x_int_disable_sync(bp, disable_hw);
Eilon Greensteine94d8af2009-01-22 03:37:36 +00006600 bnx2x_napi_disable(bp);
Yitchak Gertner65abd742008-08-25 15:26:24 -07006601 if (netif_running(bp->dev)) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07006602 netif_tx_disable(bp->dev);
6603 bp->dev->trans_start = jiffies; /* prevent tx timeout */
6604 }
6605}
6606
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006607/*
6608 * Init service functions
6609 */
6610
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006611static void bnx2x_set_mac_addr_e1(struct bnx2x *bp, int set)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006612{
6613 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006614 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006615
6616 /* CAM allocation
6617 * unicasts 0-31:port0 32-63:port1
6618 * multicast 64-127:port0 128-191:port1
6619 */
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006620 config->hdr.length = 2;
Eilon Greensteinaf246402009-01-14 06:43:59 +00006621 config->hdr.offset = port ? 32 : 0;
Eilon Greenstein0626b892009-02-12 08:38:14 +00006622 config->hdr.client_id = bp->fp->cl_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006623 config->hdr.reserved1 = 0;
6624
6625 /* primary MAC */
6626 config->config_table[0].cam_entry.msb_mac_addr =
6627 swab16(*(u16 *)&bp->dev->dev_addr[0]);
6628 config->config_table[0].cam_entry.middle_mac_addr =
6629 swab16(*(u16 *)&bp->dev->dev_addr[2]);
6630 config->config_table[0].cam_entry.lsb_mac_addr =
6631 swab16(*(u16 *)&bp->dev->dev_addr[4]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006632 config->config_table[0].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006633 if (set)
6634 config->config_table[0].target_table_entry.flags = 0;
6635 else
6636 CAM_INVALIDATE(config->config_table[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006637 config->config_table[0].target_table_entry.client_id = 0;
6638 config->config_table[0].target_table_entry.vlan_id = 0;
6639
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006640 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x)\n",
6641 (set ? "setting" : "clearing"),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006642 config->config_table[0].cam_entry.msb_mac_addr,
6643 config->config_table[0].cam_entry.middle_mac_addr,
6644 config->config_table[0].cam_entry.lsb_mac_addr);
6645
6646 /* broadcast */
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00006647 config->config_table[1].cam_entry.msb_mac_addr = cpu_to_le16(0xffff);
6648 config->config_table[1].cam_entry.middle_mac_addr = cpu_to_le16(0xffff);
6649 config->config_table[1].cam_entry.lsb_mac_addr = cpu_to_le16(0xffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006650 config->config_table[1].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006651 if (set)
6652 config->config_table[1].target_table_entry.flags =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006653 TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST;
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006654 else
6655 CAM_INVALIDATE(config->config_table[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006656 config->config_table[1].target_table_entry.client_id = 0;
6657 config->config_table[1].target_table_entry.vlan_id = 0;
6658
6659 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
6660 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
6661 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
6662}
6663
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006664static void bnx2x_set_mac_addr_e1h(struct bnx2x *bp, int set)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006665{
6666 struct mac_configuration_cmd_e1h *config =
6667 (struct mac_configuration_cmd_e1h *)bnx2x_sp(bp, mac_config);
6668
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006669 if (set && (bp->state != BNX2X_STATE_OPEN)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006670 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
6671 return;
6672 }
6673
6674 /* CAM allocation for E1H
6675 * unicasts: by func number
6676 * multicast: 20+FUNC*20, 20 each
6677 */
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006678 config->hdr.length = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006679 config->hdr.offset = BP_FUNC(bp);
Eilon Greenstein0626b892009-02-12 08:38:14 +00006680 config->hdr.client_id = bp->fp->cl_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006681 config->hdr.reserved1 = 0;
6682
6683 /* primary MAC */
6684 config->config_table[0].msb_mac_addr =
6685 swab16(*(u16 *)&bp->dev->dev_addr[0]);
6686 config->config_table[0].middle_mac_addr =
6687 swab16(*(u16 *)&bp->dev->dev_addr[2]);
6688 config->config_table[0].lsb_mac_addr =
6689 swab16(*(u16 *)&bp->dev->dev_addr[4]);
6690 config->config_table[0].client_id = BP_L_ID(bp);
6691 config->config_table[0].vlan_id = 0;
6692 config->config_table[0].e1hov_id = cpu_to_le16(bp->e1hov);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006693 if (set)
6694 config->config_table[0].flags = BP_PORT(bp);
6695 else
6696 config->config_table[0].flags =
6697 MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006698
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006699 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x) E1HOV %d CLID %d\n",
6700 (set ? "setting" : "clearing"),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006701 config->config_table[0].msb_mac_addr,
6702 config->config_table[0].middle_mac_addr,
6703 config->config_table[0].lsb_mac_addr, bp->e1hov, BP_L_ID(bp));
6704
6705 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
6706 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
6707 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
6708}
6709
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006710static int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx,
6711 int *state_p, int poll)
6712{
6713 /* can take a while if any port is running */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00006714 int cnt = 5000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006715
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006716 DP(NETIF_MSG_IFUP, "%s for state to become %x on IDX [%d]\n",
6717 poll ? "polling" : "waiting", state, idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006718
6719 might_sleep();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006720 while (cnt--) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006721 if (poll) {
6722 bnx2x_rx_int(bp->fp, 10);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006723 /* if index is different from 0
6724 * the reply for some commands will
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006725 * be on the non default queue
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006726 */
6727 if (idx)
6728 bnx2x_rx_int(&bp->fp[idx], 10);
6729 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006730
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006731 mb(); /* state is changed by bnx2x_sp_event() */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00006732 if (*state_p == state) {
6733#ifdef BNX2X_STOP_ON_ERROR
6734 DP(NETIF_MSG_IFUP, "exit (cnt %d)\n", 5000 - cnt);
6735#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006736 return 0;
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00006737 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006738
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006739 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006740 }
6741
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006742 /* timeout! */
Eliezer Tamir49d66772008-02-28 11:53:13 -08006743 BNX2X_ERR("timeout %s for state %x on IDX [%d]\n",
6744 poll ? "polling" : "waiting", state, idx);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006745#ifdef BNX2X_STOP_ON_ERROR
6746 bnx2x_panic();
6747#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006748
Eliezer Tamir49d66772008-02-28 11:53:13 -08006749 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006750}
6751
6752static int bnx2x_setup_leading(struct bnx2x *bp)
6753{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006754 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006755
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006756 /* reset IGU state */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006757 bnx2x_ack_sb(bp, bp->fp[0].sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006758
6759 /* SETUP ramrod */
6760 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_SETUP, 0, 0, 0, 0);
6761
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006762 /* Wait for completion */
6763 rc = bnx2x_wait_ramrod(bp, BNX2X_STATE_OPEN, 0, &(bp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006764
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006765 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006766}
6767
6768static int bnx2x_setup_multi(struct bnx2x *bp, int index)
6769{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006770 struct bnx2x_fastpath *fp = &bp->fp[index];
6771
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006772 /* reset IGU state */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006773 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006774
Eliezer Tamir228241e2008-02-28 11:56:57 -08006775 /* SETUP ramrod */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006776 fp->state = BNX2X_FP_STATE_OPENING;
6777 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CLIENT_SETUP, index, 0,
6778 fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006779
6780 /* Wait for completion */
6781 return bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_OPEN, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006782 &(fp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006783}
6784
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006785static int bnx2x_poll(struct napi_struct *napi, int budget);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006786
Eilon Greenstein8badd272009-02-12 08:36:15 +00006787static void bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006788{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006789 int num_queues;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006790
Eilon Greenstein8badd272009-02-12 08:36:15 +00006791 switch (int_mode) {
6792 case INT_MODE_INTx:
6793 case INT_MODE_MSI:
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006794 num_queues = 1;
6795 bp->num_rx_queues = num_queues;
6796 bp->num_tx_queues = num_queues;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006797 DP(NETIF_MSG_IFUP,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006798 "set number of queues to %d\n", num_queues);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006799 break;
6800
6801 case INT_MODE_MSIX:
6802 default:
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006803 if (bp->multi_mode == ETH_RSS_MODE_REGULAR)
6804 num_queues = min_t(u32, num_online_cpus(),
6805 BNX2X_MAX_QUEUES(bp));
6806 else
6807 num_queues = 1;
6808 bp->num_rx_queues = num_queues;
6809 bp->num_tx_queues = num_queues;
6810 DP(NETIF_MSG_IFUP, "set number of rx queues to %d"
6811 " number of tx queues to %d\n",
6812 bp->num_rx_queues, bp->num_tx_queues);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006813 /* if we can't use MSI-X we only need one fp,
6814 * so try to enable MSI-X with the requested number of fp's
6815 * and fallback to MSI or legacy INTx with one fp
6816 */
Eilon Greenstein8badd272009-02-12 08:36:15 +00006817 if (bnx2x_enable_msix(bp)) {
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006818 /* failed to enable MSI-X */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006819 num_queues = 1;
6820 bp->num_rx_queues = num_queues;
6821 bp->num_tx_queues = num_queues;
6822 if (bp->multi_mode)
6823 BNX2X_ERR("Multi requested but failed to "
6824 "enable MSI-X set number of "
6825 "queues to %d\n", num_queues);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006826 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006827 break;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006828 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006829 bp->dev->real_num_tx_queues = bp->num_tx_queues;
Eilon Greenstein8badd272009-02-12 08:36:15 +00006830}
6831
6832static void bnx2x_set_rx_mode(struct net_device *dev);
6833
6834/* must be called with rtnl_lock */
6835static int bnx2x_nic_load(struct bnx2x *bp, int load_mode)
6836{
6837 u32 load_code;
6838 int i, rc = 0;
6839#ifdef BNX2X_STOP_ON_ERROR
6840 DP(NETIF_MSG_IFUP, "enter load_mode %d\n", load_mode);
6841 if (unlikely(bp->panic))
6842 return -EPERM;
6843#endif
6844
6845 bp->state = BNX2X_STATE_OPENING_WAIT4_LOAD;
6846
6847 bnx2x_set_int_mode(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006848
6849 if (bnx2x_alloc_mem(bp))
6850 return -ENOMEM;
6851
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006852 for_each_rx_queue(bp, i)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006853 bnx2x_fp(bp, i, disable_tpa) =
6854 ((bp->flags & TPA_ENABLE_FLAG) == 0);
6855
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006856 for_each_rx_queue(bp, i)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006857 netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
6858 bnx2x_poll, 128);
6859
6860#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006861 for_each_rx_queue(bp, i) {
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006862 struct bnx2x_fastpath *fp = &bp->fp[i];
6863
6864 fp->poll_no_work = 0;
6865 fp->poll_calls = 0;
6866 fp->poll_max_calls = 0;
6867 fp->poll_complete = 0;
6868 fp->poll_exit = 0;
6869 }
6870#endif
6871 bnx2x_napi_enable(bp);
6872
6873 if (bp->flags & USING_MSIX_FLAG) {
6874 rc = bnx2x_req_msix_irqs(bp);
6875 if (rc) {
6876 pci_disable_msix(bp->pdev);
6877 goto load_error1;
6878 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006879 } else {
Eilon Greenstein8badd272009-02-12 08:36:15 +00006880 if ((rc != -ENOMEM) && (int_mode != INT_MODE_INTx))
6881 bnx2x_enable_msi(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006882 bnx2x_ack_int(bp);
6883 rc = bnx2x_req_irq(bp);
6884 if (rc) {
6885 BNX2X_ERR("IRQ request failed rc %d, aborting\n", rc);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006886 if (bp->flags & USING_MSI_FLAG)
6887 pci_disable_msi(bp->pdev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006888 goto load_error1;
6889 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00006890 if (bp->flags & USING_MSI_FLAG) {
6891 bp->dev->irq = bp->pdev->irq;
6892 printk(KERN_INFO PFX "%s: using MSI IRQ %d\n",
6893 bp->dev->name, bp->pdev->irq);
6894 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006895 }
6896
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006897 /* Send LOAD_REQUEST command to MCP
6898 Returns the type of LOAD command:
6899 if it is the first port to be initialized
6900 common blocks should be initialized, otherwise - not
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006901 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006902 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08006903 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ);
6904 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006905 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006906 rc = -EBUSY;
6907 goto load_error2;
Eliezer Tamir228241e2008-02-28 11:56:57 -08006908 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006909 if (load_code == FW_MSG_CODE_DRV_LOAD_REFUSED) {
6910 rc = -EBUSY; /* other port in diagnostic mode */
6911 goto load_error2;
6912 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006913
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006914 } else {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006915 int port = BP_PORT(bp);
6916
Eilon Greensteinf5372252009-02-12 08:38:30 +00006917 DP(NETIF_MSG_IFUP, "NO MCP - load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006918 load_count[0], load_count[1], load_count[2]);
6919 load_count[0]++;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006920 load_count[1 + port]++;
Eilon Greensteinf5372252009-02-12 08:38:30 +00006921 DP(NETIF_MSG_IFUP, "NO MCP - new load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006922 load_count[0], load_count[1], load_count[2]);
6923 if (load_count[0] == 1)
6924 load_code = FW_MSG_CODE_DRV_LOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006925 else if (load_count[1 + port] == 1)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006926 load_code = FW_MSG_CODE_DRV_LOAD_PORT;
6927 else
6928 load_code = FW_MSG_CODE_DRV_LOAD_FUNCTION;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006929 }
6930
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006931 if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON) ||
6932 (load_code == FW_MSG_CODE_DRV_LOAD_PORT))
6933 bp->port.pmf = 1;
6934 else
6935 bp->port.pmf = 0;
6936 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
6937
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006938 /* Initialize HW */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006939 rc = bnx2x_init_hw(bp, load_code);
6940 if (rc) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006941 BNX2X_ERR("HW init failed, aborting\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006942 goto load_error2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006943 }
6944
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006945 /* Setup NIC internals and enable interrupts */
Eilon Greenstein471de712008-08-13 15:49:35 -07006946 bnx2x_nic_init(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006947
6948 /* Send LOAD_DONE command to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006949 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08006950 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE);
6951 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006952 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006953 rc = -EBUSY;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006954 goto load_error3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006955 }
6956 }
6957
6958 bp->state = BNX2X_STATE_OPENING_WAIT4_PORT;
6959
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006960 rc = bnx2x_setup_leading(bp);
6961 if (rc) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07006962 BNX2X_ERR("Setup leading failed!\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006963 goto load_error3;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006964 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006965
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006966 if (CHIP_IS_E1H(bp))
6967 if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) {
Eilon Greensteinf5372252009-02-12 08:38:30 +00006968 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006969 bp->state = BNX2X_STATE_DISABLED;
6970 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006971
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006972 if (bp->state == BNX2X_STATE_OPEN)
6973 for_each_nondefault_queue(bp, i) {
6974 rc = bnx2x_setup_multi(bp, i);
6975 if (rc)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006976 goto load_error3;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006977 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006978
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006979 if (CHIP_IS_E1(bp))
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006980 bnx2x_set_mac_addr_e1(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006981 else
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07006982 bnx2x_set_mac_addr_e1h(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006983
6984 if (bp->port.pmf)
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00006985 bnx2x_initial_phy_init(bp, load_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006986
6987 /* Start fast path */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006988 switch (load_mode) {
6989 case LOAD_NORMAL:
6990 /* Tx queue should be only reenabled */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006991 netif_tx_wake_all_queues(bp->dev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006992 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006993 bnx2x_set_rx_mode(bp->dev);
6994 break;
6995
6996 case LOAD_OPEN:
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006997 netif_tx_start_all_queues(bp->dev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00006998 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006999 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007000 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007001
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007002 case LOAD_DIAG:
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007003 /* Initialize the receive filter. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007004 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007005 bp->state = BNX2X_STATE_DIAG;
7006 break;
7007
7008 default:
7009 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007010 }
7011
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007012 if (!bp->port.pmf)
7013 bnx2x__link_status_update(bp);
7014
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007015 /* start the timer */
7016 mod_timer(&bp->timer, jiffies + bp->current_interval);
7017
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007018
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007019 return 0;
7020
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007021load_error3:
7022 bnx2x_int_disable_sync(bp, 1);
7023 if (!BP_NOMCP(bp)) {
7024 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP);
7025 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
7026 }
7027 bp->port.pmf = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007028 /* Free SKBs, SGEs, TPA pool and driver internals */
7029 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007030 for_each_rx_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07007031 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007032load_error2:
Yitchak Gertnerd1014632008-08-25 15:25:45 -07007033 /* Release IRQs */
7034 bnx2x_free_irq(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007035load_error1:
7036 bnx2x_napi_disable(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007037 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00007038 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007039 bnx2x_free_mem(bp);
7040
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007041 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007042}
7043
7044static int bnx2x_stop_multi(struct bnx2x *bp, int index)
7045{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007046 struct bnx2x_fastpath *fp = &bp->fp[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007047 int rc;
7048
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007049 /* halt the connection */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007050 fp->state = BNX2X_FP_STATE_HALTING;
7051 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, index, 0, fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007052
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007053 /* Wait for completion */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007054 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007055 &(fp->state), 1);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007056 if (rc) /* timeout */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007057 return rc;
7058
7059 /* delete cfc entry */
7060 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CFC_DEL, index, 0, 0, 1);
7061
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007062 /* Wait for completion */
7063 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_CLOSED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007064 &(fp->state), 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007065 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007066}
7067
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007068static int bnx2x_stop_leading(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007069{
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00007070 __le16 dsb_sp_prod_idx;
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007071 /* if the other port is handling traffic,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007072 this can take a lot of time */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007073 int cnt = 500;
7074 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007075
7076 might_sleep();
7077
7078 /* Send HALT ramrod */
7079 bp->fp[0].state = BNX2X_FP_STATE_HALTING;
Eilon Greenstein0626b892009-02-12 08:38:14 +00007080 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, 0, 0, bp->fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007081
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007082 /* Wait for completion */
7083 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, 0,
7084 &(bp->fp[0].state), 1);
7085 if (rc) /* timeout */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007086 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007087
Eliezer Tamir49d66772008-02-28 11:53:13 -08007088 dsb_sp_prod_idx = *bp->dsb_sp_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007089
Eliezer Tamir228241e2008-02-28 11:56:57 -08007090 /* Send PORT_DELETE ramrod */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007091 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_DEL, 0, 0, 0, 1);
7092
Eliezer Tamir49d66772008-02-28 11:53:13 -08007093 /* Wait for completion to arrive on default status block
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007094 we are going to reset the chip anyway
7095 so there is not much to do if this times out
7096 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007097 while (dsb_sp_prod_idx == *bp->dsb_sp_prod) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007098 if (!cnt) {
7099 DP(NETIF_MSG_IFDOWN, "timeout waiting for port del "
7100 "dsb_sp_prod 0x%x != dsb_sp_prod_idx 0x%x\n",
7101 *bp->dsb_sp_prod, dsb_sp_prod_idx);
7102#ifdef BNX2X_STOP_ON_ERROR
7103 bnx2x_panic();
7104#endif
Eilon Greenstein36e552a2009-02-12 08:37:21 +00007105 rc = -EBUSY;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007106 break;
7107 }
7108 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007109 msleep(1);
Eilon Greenstein5650d9d2009-01-22 06:01:29 +00007110 rmb(); /* Refresh the dsb_sp_prod */
Eliezer Tamir49d66772008-02-28 11:53:13 -08007111 }
7112 bp->state = BNX2X_STATE_CLOSING_WAIT4_UNLOAD;
7113 bp->fp[0].state = BNX2X_FP_STATE_CLOSED;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007114
7115 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007116}
7117
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007118static void bnx2x_reset_func(struct bnx2x *bp)
7119{
7120 int port = BP_PORT(bp);
7121 int func = BP_FUNC(bp);
7122 int base, i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08007123
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007124 /* Configure IGU */
7125 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7126 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7127
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007128 /* Clear ILT */
7129 base = FUNC_ILT_BASE(func);
7130 for (i = base; i < base + ILT_PER_FUNC; i++)
7131 bnx2x_ilt_wr(bp, i, 0);
7132}
7133
7134static void bnx2x_reset_port(struct bnx2x *bp)
7135{
7136 int port = BP_PORT(bp);
7137 u32 val;
7138
7139 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
7140
7141 /* Do not rcv packets to BRB */
7142 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
7143 /* Do not direct rcv packets that are not for MCP to the BRB */
7144 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
7145 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7146
7147 /* Configure AEU */
7148 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
7149
7150 msleep(100);
7151 /* Check for BRB port occupancy */
7152 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
7153 if (val)
7154 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07007155 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007156
7157 /* TODO: Close Doorbell port? */
7158}
7159
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007160static void bnx2x_reset_chip(struct bnx2x *bp, u32 reset_code)
7161{
7162 DP(BNX2X_MSG_MCP, "function %d reset_code %x\n",
7163 BP_FUNC(bp), reset_code);
7164
7165 switch (reset_code) {
7166 case FW_MSG_CODE_DRV_UNLOAD_COMMON:
7167 bnx2x_reset_port(bp);
7168 bnx2x_reset_func(bp);
7169 bnx2x_reset_common(bp);
7170 break;
7171
7172 case FW_MSG_CODE_DRV_UNLOAD_PORT:
7173 bnx2x_reset_port(bp);
7174 bnx2x_reset_func(bp);
7175 break;
7176
7177 case FW_MSG_CODE_DRV_UNLOAD_FUNCTION:
7178 bnx2x_reset_func(bp);
7179 break;
7180
7181 default:
7182 BNX2X_ERR("Unknown reset_code (0x%x) from MCP\n", reset_code);
7183 break;
7184 }
7185}
7186
Eilon Greenstein33471622008-08-13 15:59:08 -07007187/* must be called with rtnl_lock */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007188static int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007189{
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007190 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007191 u32 reset_code = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007192 int i, cnt, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007193
7194 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
7195
Eliezer Tamir228241e2008-02-28 11:56:57 -08007196 bp->rx_mode = BNX2X_RX_MODE_NONE;
7197 bnx2x_set_storm_rx_mode(bp);
7198
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007199 bnx2x_netif_stop(bp, 1);
Eilon Greensteine94d8af2009-01-22 03:37:36 +00007200
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007201 del_timer_sync(&bp->timer);
7202 SHMEM_WR(bp, func_mb[BP_FUNC(bp)].drv_pulse_mb,
7203 (DRV_PULSE_ALWAYS_ALIVE | bp->fw_drv_pulse_wr_seq));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07007204 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007205
Eilon Greenstein70b99862009-01-14 06:43:48 +00007206 /* Release IRQs */
7207 bnx2x_free_irq(bp);
7208
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007209 /* Wait until tx fastpath tasks complete */
7210 for_each_tx_queue(bp, i) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08007211 struct bnx2x_fastpath *fp = &bp->fp[i];
7212
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007213 cnt = 1000;
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -08007214 while (bnx2x_has_tx_work_unload(fp)) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007215
Yitchak Gertner65abd742008-08-25 15:26:24 -07007216 bnx2x_tx_int(fp, 1000);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007217 if (!cnt) {
7218 BNX2X_ERR("timeout waiting for queue[%d]\n",
7219 i);
7220#ifdef BNX2X_STOP_ON_ERROR
7221 bnx2x_panic();
7222 return -EBUSY;
7223#else
7224 break;
7225#endif
7226 }
7227 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007228 msleep(1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007229 }
Eliezer Tamir228241e2008-02-28 11:56:57 -08007230 }
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007231 /* Give HW time to discard old tx messages */
7232 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007233
Yitchak Gertner65abd742008-08-25 15:26:24 -07007234 if (CHIP_IS_E1(bp)) {
7235 struct mac_configuration_cmd *config =
7236 bnx2x_sp(bp, mcast_config);
7237
7238 bnx2x_set_mac_addr_e1(bp, 0);
7239
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007240 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007241 CAM_INVALIDATE(config->config_table[i]);
7242
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007243 config->hdr.length = i;
Yitchak Gertner65abd742008-08-25 15:26:24 -07007244 if (CHIP_REV_IS_SLOW(bp))
7245 config->hdr.offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
7246 else
7247 config->hdr.offset = BNX2X_MAX_MULTICAST*(1 + port);
Eilon Greenstein0626b892009-02-12 08:38:14 +00007248 config->hdr.client_id = bp->fp->cl_id;
Yitchak Gertner65abd742008-08-25 15:26:24 -07007249 config->hdr.reserved1 = 0;
7250
7251 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
7252 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
7253 U64_LO(bnx2x_sp_mapping(bp, mcast_config)), 0);
7254
7255 } else { /* E1H */
7256 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
7257
7258 bnx2x_set_mac_addr_e1h(bp, 0);
7259
7260 for (i = 0; i < MC_HASH_SIZE; i++)
7261 REG_WR(bp, MC_HASH_OFFSET(bp, i), 0);
7262 }
7263
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007264 if (unload_mode == UNLOAD_NORMAL)
7265 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007266
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007267 else if (bp->flags & NO_WOL_FLAG) {
7268 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
7269 if (CHIP_IS_E1H(bp))
7270 REG_WR(bp, MISC_REG_E1HMF_MODE, 0);
7271
7272 } else if (bp->wol) {
7273 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007274 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007275 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007276 /* The mac address is written to entries 1-4 to
7277 preserve entry 0 which is used by the PMF */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007278 u8 entry = (BP_E1HVN(bp) + 1)*8;
7279
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007280 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007281 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007282
7283 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
7284 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007285 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007286
7287 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007288
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007289 } else
7290 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
7291
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007292 /* Close multi and leading connections
7293 Completions for ramrods are collected in a synchronous way */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007294 for_each_nondefault_queue(bp, i)
7295 if (bnx2x_stop_multi(bp, i))
Eliezer Tamir228241e2008-02-28 11:56:57 -08007296 goto unload_error;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007297
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007298 rc = bnx2x_stop_leading(bp);
7299 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007300 BNX2X_ERR("Stop leading failed!\n");
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007301#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007302 return -EBUSY;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007303#else
7304 goto unload_error;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007305#endif
Eliezer Tamir228241e2008-02-28 11:56:57 -08007306 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007307
Eliezer Tamir228241e2008-02-28 11:56:57 -08007308unload_error:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007309 if (!BP_NOMCP(bp))
Eliezer Tamir228241e2008-02-28 11:56:57 -08007310 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007311 else {
Eilon Greensteinf5372252009-02-12 08:38:30 +00007312 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007313 load_count[0], load_count[1], load_count[2]);
7314 load_count[0]--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007315 load_count[1 + port]--;
Eilon Greensteinf5372252009-02-12 08:38:30 +00007316 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007317 load_count[0], load_count[1], load_count[2]);
7318 if (load_count[0] == 0)
7319 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007320 else if (load_count[1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007321 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
7322 else
7323 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
7324 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007325
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007326 if ((reset_code == FW_MSG_CODE_DRV_UNLOAD_COMMON) ||
7327 (reset_code == FW_MSG_CODE_DRV_UNLOAD_PORT))
7328 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007329
7330 /* Reset the chip */
Eliezer Tamir228241e2008-02-28 11:56:57 -08007331 bnx2x_reset_chip(bp, reset_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007332
7333 /* Report UNLOAD_DONE to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007334 if (!BP_NOMCP(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007335 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007336
Eilon Greenstein9a035442008-11-03 16:45:55 -08007337 bp->port.pmf = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007338
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007339 /* Free SKBs, SGEs, TPA pool and driver internals */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007340 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007341 for_each_rx_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07007342 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007343 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00007344 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007345 bnx2x_free_mem(bp);
7346
7347 bp->state = BNX2X_STATE_CLOSED;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007348
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007349 netif_carrier_off(bp->dev);
7350
7351 return 0;
7352}
7353
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007354static void bnx2x_reset_task(struct work_struct *work)
7355{
7356 struct bnx2x *bp = container_of(work, struct bnx2x, reset_task);
7357
7358#ifdef BNX2X_STOP_ON_ERROR
7359 BNX2X_ERR("reset task called but STOP_ON_ERROR defined"
7360 " so reset not done to allow debug dump,\n"
7361 KERN_ERR " you will need to reboot when done\n");
7362 return;
7363#endif
7364
7365 rtnl_lock();
7366
7367 if (!netif_running(bp->dev))
7368 goto reset_task_exit;
7369
7370 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
7371 bnx2x_nic_load(bp, LOAD_NORMAL);
7372
7373reset_task_exit:
7374 rtnl_unlock();
7375}
7376
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007377/* end of nic load/unload */
7378
7379/* ethtool_ops */
7380
7381/*
7382 * Init service functions
7383 */
7384
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007385static inline u32 bnx2x_get_pretend_reg(struct bnx2x *bp, int func)
7386{
7387 switch (func) {
7388 case 0: return PXP2_REG_PGL_PRETEND_FUNC_F0;
7389 case 1: return PXP2_REG_PGL_PRETEND_FUNC_F1;
7390 case 2: return PXP2_REG_PGL_PRETEND_FUNC_F2;
7391 case 3: return PXP2_REG_PGL_PRETEND_FUNC_F3;
7392 case 4: return PXP2_REG_PGL_PRETEND_FUNC_F4;
7393 case 5: return PXP2_REG_PGL_PRETEND_FUNC_F5;
7394 case 6: return PXP2_REG_PGL_PRETEND_FUNC_F6;
7395 case 7: return PXP2_REG_PGL_PRETEND_FUNC_F7;
7396 default:
7397 BNX2X_ERR("Unsupported function index: %d\n", func);
7398 return (u32)(-1);
7399 }
7400}
7401
7402static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp, int orig_func)
7403{
7404 u32 reg = bnx2x_get_pretend_reg(bp, orig_func), new_val;
7405
7406 /* Flush all outstanding writes */
7407 mmiowb();
7408
7409 /* Pretend to be function 0 */
7410 REG_WR(bp, reg, 0);
7411 /* Flush the GRC transaction (in the chip) */
7412 new_val = REG_RD(bp, reg);
7413 if (new_val != 0) {
7414 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (0,%d)!\n",
7415 new_val);
7416 BUG();
7417 }
7418
7419 /* From now we are in the "like-E1" mode */
7420 bnx2x_int_disable(bp);
7421
7422 /* Flush all outstanding writes */
7423 mmiowb();
7424
7425 /* Restore the original funtion settings */
7426 REG_WR(bp, reg, orig_func);
7427 new_val = REG_RD(bp, reg);
7428 if (new_val != orig_func) {
7429 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (%d,%d)!\n",
7430 orig_func, new_val);
7431 BUG();
7432 }
7433}
7434
7435static inline void bnx2x_undi_int_disable(struct bnx2x *bp, int func)
7436{
7437 if (CHIP_IS_E1H(bp))
7438 bnx2x_undi_int_disable_e1h(bp, func);
7439 else
7440 bnx2x_int_disable(bp);
7441}
7442
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007443static void __devinit bnx2x_undi_unload(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007444{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007445 u32 val;
7446
7447 /* Check if there is any driver already loaded */
7448 val = REG_RD(bp, MISC_REG_UNPREPARED);
7449 if (val == 0x1) {
7450 /* Check if it is the UNDI driver
7451 * UNDI driver initializes CID offset for normal bell to 0x7
7452 */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07007453 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007454 val = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
7455 if (val == 0x7) {
7456 u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007457 /* save our func */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007458 int func = BP_FUNC(bp);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007459 u32 swap_en;
7460 u32 swap_val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007461
Eilon Greensteinb4661732009-01-14 06:43:56 +00007462 /* clear the UNDI indication */
7463 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
7464
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007465 BNX2X_DEV_INFO("UNDI is active! reset device\n");
7466
7467 /* try unload UNDI on port 0 */
7468 bp->func = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007469 bp->fw_seq =
7470 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
7471 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007472 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007473
7474 /* if UNDI is loaded on the other port */
7475 if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) {
7476
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007477 /* send "DONE" for previous unload */
7478 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
7479
7480 /* unload UNDI on port 1 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007481 bp->func = 1;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007482 bp->fw_seq =
7483 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
7484 DRV_MSG_SEQ_NUMBER_MASK);
7485 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007486
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007487 bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007488 }
7489
Eilon Greensteinb4661732009-01-14 06:43:56 +00007490 /* now it's safe to release the lock */
7491 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
7492
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00007493 bnx2x_undi_int_disable(bp, func);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007494
7495 /* close input traffic and wait for it */
7496 /* Do not rcv packets to BRB */
7497 REG_WR(bp,
7498 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_DRV_MASK :
7499 NIG_REG_LLH0_BRB1_DRV_MASK), 0x0);
7500 /* Do not direct rcv packets that are not for MCP to
7501 * the BRB */
7502 REG_WR(bp,
7503 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_NOT_MCP :
7504 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7505 /* clear AEU */
7506 REG_WR(bp,
7507 (BP_PORT(bp) ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
7508 MISC_REG_AEU_MASK_ATTN_FUNC_0), 0);
7509 msleep(10);
7510
7511 /* save NIG port swap info */
7512 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
7513 swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007514 /* reset device */
7515 REG_WR(bp,
7516 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007517 0xd3ffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007518 REG_WR(bp,
7519 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
7520 0x1403);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007521 /* take the NIG out of reset and restore swap values */
7522 REG_WR(bp,
7523 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
7524 MISC_REGISTERS_RESET_REG_1_RST_NIG);
7525 REG_WR(bp, NIG_REG_PORT_SWAP, swap_val);
7526 REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en);
7527
7528 /* send unload done to the MCP */
7529 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
7530
7531 /* restore our func and fw_seq */
7532 bp->func = func;
7533 bp->fw_seq =
7534 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
7535 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greensteinb4661732009-01-14 06:43:56 +00007536
7537 } else
7538 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007539 }
7540}
7541
7542static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
7543{
7544 u32 val, val2, val3, val4, id;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07007545 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007546
7547 /* Get the chip revision id and number. */
7548 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
7549 val = REG_RD(bp, MISC_REG_CHIP_NUM);
7550 id = ((val & 0xffff) << 16);
7551 val = REG_RD(bp, MISC_REG_CHIP_REV);
7552 id |= ((val & 0xf) << 12);
7553 val = REG_RD(bp, MISC_REG_CHIP_METAL);
7554 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00007555 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007556 id |= (val & 0xf);
7557 bp->common.chip_id = id;
7558 bp->link_params.chip_id = bp->common.chip_id;
7559 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
7560
Eilon Greenstein1c063282009-02-12 08:36:43 +00007561 val = (REG_RD(bp, 0x2874) & 0x55);
7562 if ((bp->common.chip_id & 0x1) ||
7563 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
7564 bp->flags |= ONE_PORT_FLAG;
7565 BNX2X_DEV_INFO("single port device\n");
7566 }
7567
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007568 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
7569 bp->common.flash_size = (NVRAM_1MB_SIZE <<
7570 (val & MCPR_NVM_CFG4_FLASH_SIZE));
7571 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
7572 bp->common.flash_size, bp->common.flash_size);
7573
7574 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
7575 bp->link_params.shmem_base = bp->common.shmem_base;
7576 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
7577
7578 if (!bp->common.shmem_base ||
7579 (bp->common.shmem_base < 0xA0000) ||
7580 (bp->common.shmem_base >= 0xC0000)) {
7581 BNX2X_DEV_INFO("MCP not active\n");
7582 bp->flags |= NO_MCP_FLAG;
7583 return;
7584 }
7585
7586 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
7587 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7588 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
7589 BNX2X_ERR("BAD MCP validity signature\n");
7590
7591 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00007592 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007593
7594 bp->link_params.hw_led_mode = ((bp->common.hw_config &
7595 SHARED_HW_CFG_LED_MODE_MASK) >>
7596 SHARED_HW_CFG_LED_MODE_SHIFT);
7597
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00007598 bp->link_params.feature_config_flags = 0;
7599 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
7600 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
7601 bp->link_params.feature_config_flags |=
7602 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
7603 else
7604 bp->link_params.feature_config_flags &=
7605 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
7606
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007607 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
7608 bp->common.bc_ver = val;
7609 BNX2X_DEV_INFO("bc_ver %X\n", val);
7610 if (val < BNX2X_BC_VER) {
7611 /* for now only warn
7612 * later we might need to enforce this */
7613 BNX2X_ERR("This driver needs bc_ver %X but found %X,"
7614 " please upgrade BC\n", BNX2X_BC_VER, val);
7615 }
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07007616
7617 if (BP_E1HVN(bp) == 0) {
7618 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
7619 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
7620 } else {
7621 /* no WOL capability for E1HVN != 0 */
7622 bp->flags |= NO_WOL_FLAG;
7623 }
7624 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00007625 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007626
7627 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
7628 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
7629 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
7630 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
7631
7632 printk(KERN_INFO PFX "part number %X-%X-%X-%X\n",
7633 val, val2, val3, val4);
7634}
7635
7636static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
7637 u32 switch_cfg)
7638{
7639 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007640 u32 ext_phy_type;
7641
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007642 switch (switch_cfg) {
7643 case SWITCH_CFG_1G:
7644 BNX2X_DEV_INFO("switch_cfg 0x%x (1G)\n", switch_cfg);
7645
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007646 ext_phy_type =
7647 SERDES_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007648 switch (ext_phy_type) {
7649 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT:
7650 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
7651 ext_phy_type);
7652
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007653 bp->port.supported |= (SUPPORTED_10baseT_Half |
7654 SUPPORTED_10baseT_Full |
7655 SUPPORTED_100baseT_Half |
7656 SUPPORTED_100baseT_Full |
7657 SUPPORTED_1000baseT_Full |
7658 SUPPORTED_2500baseX_Full |
7659 SUPPORTED_TP |
7660 SUPPORTED_FIBRE |
7661 SUPPORTED_Autoneg |
7662 SUPPORTED_Pause |
7663 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007664 break;
7665
7666 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482:
7667 BNX2X_DEV_INFO("ext_phy_type 0x%x (5482)\n",
7668 ext_phy_type);
7669
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007670 bp->port.supported |= (SUPPORTED_10baseT_Half |
7671 SUPPORTED_10baseT_Full |
7672 SUPPORTED_100baseT_Half |
7673 SUPPORTED_100baseT_Full |
7674 SUPPORTED_1000baseT_Full |
7675 SUPPORTED_TP |
7676 SUPPORTED_FIBRE |
7677 SUPPORTED_Autoneg |
7678 SUPPORTED_Pause |
7679 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007680 break;
7681
7682 default:
7683 BNX2X_ERR("NVRAM config error. "
7684 "BAD SerDes ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007685 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007686 return;
7687 }
7688
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007689 bp->port.phy_addr = REG_RD(bp, NIG_REG_SERDES0_CTRL_PHY_ADDR +
7690 port*0x10);
7691 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007692 break;
7693
7694 case SWITCH_CFG_10G:
7695 BNX2X_DEV_INFO("switch_cfg 0x%x (10G)\n", switch_cfg);
7696
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007697 ext_phy_type =
7698 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007699 switch (ext_phy_type) {
7700 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
7701 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
7702 ext_phy_type);
7703
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007704 bp->port.supported |= (SUPPORTED_10baseT_Half |
7705 SUPPORTED_10baseT_Full |
7706 SUPPORTED_100baseT_Half |
7707 SUPPORTED_100baseT_Full |
7708 SUPPORTED_1000baseT_Full |
7709 SUPPORTED_2500baseX_Full |
7710 SUPPORTED_10000baseT_Full |
7711 SUPPORTED_TP |
7712 SUPPORTED_FIBRE |
7713 SUPPORTED_Autoneg |
7714 SUPPORTED_Pause |
7715 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007716 break;
7717
Eliezer Tamirf1410642008-02-28 11:51:50 -08007718 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
7719 BNX2X_DEV_INFO("ext_phy_type 0x%x (8072)\n",
7720 ext_phy_type);
7721
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007722 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7723 SUPPORTED_1000baseT_Full |
7724 SUPPORTED_FIBRE |
7725 SUPPORTED_Autoneg |
7726 SUPPORTED_Pause |
7727 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007728 break;
7729
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007730 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
7731 BNX2X_DEV_INFO("ext_phy_type 0x%x (8073)\n",
7732 ext_phy_type);
7733
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007734 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7735 SUPPORTED_2500baseX_Full |
7736 SUPPORTED_1000baseT_Full |
7737 SUPPORTED_FIBRE |
7738 SUPPORTED_Autoneg |
7739 SUPPORTED_Pause |
7740 SUPPORTED_Asym_Pause);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007741 break;
7742
Eilon Greenstein589abe32009-02-12 08:36:55 +00007743 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
7744 BNX2X_DEV_INFO("ext_phy_type 0x%x (8705)\n",
7745 ext_phy_type);
7746
7747 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7748 SUPPORTED_FIBRE |
7749 SUPPORTED_Pause |
7750 SUPPORTED_Asym_Pause);
7751 break;
7752
7753 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
7754 BNX2X_DEV_INFO("ext_phy_type 0x%x (8706)\n",
7755 ext_phy_type);
7756
7757 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7758 SUPPORTED_1000baseT_Full |
7759 SUPPORTED_FIBRE |
7760 SUPPORTED_Pause |
7761 SUPPORTED_Asym_Pause);
7762 break;
7763
7764 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
7765 BNX2X_DEV_INFO("ext_phy_type 0x%x (8726)\n",
7766 ext_phy_type);
7767
7768 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7769 SUPPORTED_1000baseT_Full |
7770 SUPPORTED_Autoneg |
7771 SUPPORTED_FIBRE |
7772 SUPPORTED_Pause |
7773 SUPPORTED_Asym_Pause);
7774 break;
7775
Eliezer Tamirf1410642008-02-28 11:51:50 -08007776 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
7777 BNX2X_DEV_INFO("ext_phy_type 0x%x (SFX7101)\n",
7778 ext_phy_type);
7779
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007780 bp->port.supported |= (SUPPORTED_10000baseT_Full |
7781 SUPPORTED_TP |
7782 SUPPORTED_Autoneg |
7783 SUPPORTED_Pause |
7784 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007785 break;
7786
Eilon Greenstein28577182009-02-12 08:37:00 +00007787 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
7788 BNX2X_DEV_INFO("ext_phy_type 0x%x (BCM8481)\n",
7789 ext_phy_type);
7790
7791 bp->port.supported |= (SUPPORTED_10baseT_Half |
7792 SUPPORTED_10baseT_Full |
7793 SUPPORTED_100baseT_Half |
7794 SUPPORTED_100baseT_Full |
7795 SUPPORTED_1000baseT_Full |
7796 SUPPORTED_10000baseT_Full |
7797 SUPPORTED_TP |
7798 SUPPORTED_Autoneg |
7799 SUPPORTED_Pause |
7800 SUPPORTED_Asym_Pause);
7801 break;
7802
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007803 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
7804 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
7805 bp->link_params.ext_phy_config);
7806 break;
7807
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007808 default:
7809 BNX2X_ERR("NVRAM config error. "
7810 "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007811 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007812 return;
7813 }
7814
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007815 bp->port.phy_addr = REG_RD(bp, NIG_REG_XGXS0_CTRL_PHY_ADDR +
7816 port*0x18);
7817 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007818
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007819 break;
7820
7821 default:
7822 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007823 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007824 return;
7825 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007826 bp->link_params.phy_addr = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007827
7828 /* mask what we support according to speed_cap_mask */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007829 if (!(bp->link_params.speed_cap_mask &
7830 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007831 bp->port.supported &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007832
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007833 if (!(bp->link_params.speed_cap_mask &
7834 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007835 bp->port.supported &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007836
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007837 if (!(bp->link_params.speed_cap_mask &
7838 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007839 bp->port.supported &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007840
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007841 if (!(bp->link_params.speed_cap_mask &
7842 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007843 bp->port.supported &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007844
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007845 if (!(bp->link_params.speed_cap_mask &
7846 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007847 bp->port.supported &= ~(SUPPORTED_1000baseT_Half |
7848 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007849
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007850 if (!(bp->link_params.speed_cap_mask &
7851 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007852 bp->port.supported &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007853
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007854 if (!(bp->link_params.speed_cap_mask &
7855 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007856 bp->port.supported &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007857
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007858 BNX2X_DEV_INFO("supported 0x%x\n", bp->port.supported);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007859}
7860
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007861static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007862{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007863 bp->link_params.req_duplex = DUPLEX_FULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007864
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007865 switch (bp->port.link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007866 case PORT_FEATURE_LINK_SPEED_AUTO:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007867 if (bp->port.supported & SUPPORTED_Autoneg) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007868 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007869 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007870 } else {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007871 u32 ext_phy_type =
7872 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
7873
7874 if ((ext_phy_type ==
7875 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) ||
7876 (ext_phy_type ==
7877 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007878 /* force 10G, no AN */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007879 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007880 bp->port.advertising =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007881 (ADVERTISED_10000baseT_Full |
7882 ADVERTISED_FIBRE);
7883 break;
7884 }
7885 BNX2X_ERR("NVRAM config error. "
7886 "Invalid link_config 0x%x"
7887 " Autoneg not supported\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007888 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007889 return;
7890 }
7891 break;
7892
7893 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007894 if (bp->port.supported & SUPPORTED_10baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007895 bp->link_params.req_line_speed = SPEED_10;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007896 bp->port.advertising = (ADVERTISED_10baseT_Full |
7897 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007898 } else {
7899 BNX2X_ERR("NVRAM config error. "
7900 "Invalid link_config 0x%x"
7901 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007902 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007903 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007904 return;
7905 }
7906 break;
7907
7908 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007909 if (bp->port.supported & SUPPORTED_10baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007910 bp->link_params.req_line_speed = SPEED_10;
7911 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007912 bp->port.advertising = (ADVERTISED_10baseT_Half |
7913 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007914 } else {
7915 BNX2X_ERR("NVRAM config error. "
7916 "Invalid link_config 0x%x"
7917 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007918 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007919 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007920 return;
7921 }
7922 break;
7923
7924 case PORT_FEATURE_LINK_SPEED_100M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007925 if (bp->port.supported & SUPPORTED_100baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007926 bp->link_params.req_line_speed = SPEED_100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007927 bp->port.advertising = (ADVERTISED_100baseT_Full |
7928 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007929 } else {
7930 BNX2X_ERR("NVRAM config error. "
7931 "Invalid link_config 0x%x"
7932 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007933 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007934 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007935 return;
7936 }
7937 break;
7938
7939 case PORT_FEATURE_LINK_SPEED_100M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007940 if (bp->port.supported & SUPPORTED_100baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007941 bp->link_params.req_line_speed = SPEED_100;
7942 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007943 bp->port.advertising = (ADVERTISED_100baseT_Half |
7944 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007945 } else {
7946 BNX2X_ERR("NVRAM config error. "
7947 "Invalid link_config 0x%x"
7948 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007949 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007950 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007951 return;
7952 }
7953 break;
7954
7955 case PORT_FEATURE_LINK_SPEED_1G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007956 if (bp->port.supported & SUPPORTED_1000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007957 bp->link_params.req_line_speed = SPEED_1000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007958 bp->port.advertising = (ADVERTISED_1000baseT_Full |
7959 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007960 } else {
7961 BNX2X_ERR("NVRAM config error. "
7962 "Invalid link_config 0x%x"
7963 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007964 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007965 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007966 return;
7967 }
7968 break;
7969
7970 case PORT_FEATURE_LINK_SPEED_2_5G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007971 if (bp->port.supported & SUPPORTED_2500baseX_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007972 bp->link_params.req_line_speed = SPEED_2500;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007973 bp->port.advertising = (ADVERTISED_2500baseX_Full |
7974 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007975 } else {
7976 BNX2X_ERR("NVRAM config error. "
7977 "Invalid link_config 0x%x"
7978 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007979 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007980 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007981 return;
7982 }
7983 break;
7984
7985 case PORT_FEATURE_LINK_SPEED_10G_CX4:
7986 case PORT_FEATURE_LINK_SPEED_10G_KX4:
7987 case PORT_FEATURE_LINK_SPEED_10G_KR:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007988 if (bp->port.supported & SUPPORTED_10000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007989 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007990 bp->port.advertising = (ADVERTISED_10000baseT_Full |
7991 ADVERTISED_FIBRE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007992 } else {
7993 BNX2X_ERR("NVRAM config error. "
7994 "Invalid link_config 0x%x"
7995 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007996 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007997 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007998 return;
7999 }
8000 break;
8001
8002 default:
8003 BNX2X_ERR("NVRAM config error. "
8004 "BAD link speed link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008005 bp->port.link_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008006 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008007 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008008 break;
8009 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008010
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008011 bp->link_params.req_flow_ctrl = (bp->port.link_config &
8012 PORT_FEATURE_FLOW_CONTROL_MASK);
David S. Millerc0700f92008-12-16 23:53:20 -08008013 if ((bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Randy Dunlap4ab84d42008-08-07 20:33:19 -07008014 !(bp->port.supported & SUPPORTED_Autoneg))
David S. Millerc0700f92008-12-16 23:53:20 -08008015 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008016
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008017 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x"
Eliezer Tamirf1410642008-02-28 11:51:50 -08008018 " advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008019 bp->link_params.req_line_speed,
8020 bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008021 bp->link_params.req_flow_ctrl, bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008022}
8023
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008024static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008025{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008026 int port = BP_PORT(bp);
8027 u32 val, val2;
Eilon Greenstein589abe32009-02-12 08:36:55 +00008028 u32 config;
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008029 u16 i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008030
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008031 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008032 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008033
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008034 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008035 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008036 bp->link_params.ext_phy_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008037 SHMEM_RD(bp,
8038 dev_info.port_hw_config[port].external_phy_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008039 bp->link_params.speed_cap_mask =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008040 SHMEM_RD(bp,
8041 dev_info.port_hw_config[port].speed_capability_mask);
8042
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008043 bp->port.link_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008044 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
8045
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008046 /* Get the 4 lanes xgxs config rx and tx */
8047 for (i = 0; i < 2; i++) {
8048 val = SHMEM_RD(bp,
8049 dev_info.port_hw_config[port].xgxs_config_rx[i<<1]);
8050 bp->link_params.xgxs_config_rx[i << 1] = ((val>>16) & 0xffff);
8051 bp->link_params.xgxs_config_rx[(i << 1) + 1] = (val & 0xffff);
8052
8053 val = SHMEM_RD(bp,
8054 dev_info.port_hw_config[port].xgxs_config_tx[i<<1]);
8055 bp->link_params.xgxs_config_tx[i << 1] = ((val>>16) & 0xffff);
8056 bp->link_params.xgxs_config_tx[(i << 1) + 1] = (val & 0xffff);
8057 }
8058
Eilon Greenstein589abe32009-02-12 08:36:55 +00008059 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
8060 if (config & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_ENABLED)
8061 bp->link_params.feature_config_flags |=
8062 FEATURE_CONFIG_MODULE_ENFORCMENT_ENABLED;
8063 else
8064 bp->link_params.feature_config_flags &=
8065 ~FEATURE_CONFIG_MODULE_ENFORCMENT_ENABLED;
8066
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00008067 /* If the device is capable of WoL, set the default state according
8068 * to the HW
8069 */
8070 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
8071 (config & PORT_FEATURE_WOL_ENABLED));
8072
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008073 BNX2X_DEV_INFO("lane_config 0x%08x ext_phy_config 0x%08x"
8074 " speed_cap_mask 0x%08x link_config 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008075 bp->link_params.lane_config,
8076 bp->link_params.ext_phy_config,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008077 bp->link_params.speed_cap_mask, bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008078
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008079 bp->link_params.switch_cfg = (bp->port.link_config &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008080 PORT_FEATURE_CONNECTED_SWITCH_MASK);
8081 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008082
8083 bnx2x_link_settings_requested(bp);
8084
8085 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
8086 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
8087 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
8088 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
8089 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
8090 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
8091 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
8092 bp->dev->dev_addr[5] = (u8)(val & 0xff);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008093 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
8094 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008095}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008096
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008097static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
8098{
8099 int func = BP_FUNC(bp);
8100 u32 val, val2;
8101 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008102
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008103 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008104
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008105 bp->e1hov = 0;
8106 bp->e1hmf = 0;
8107 if (CHIP_IS_E1H(bp)) {
8108 bp->mf_config =
8109 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008110
Eilon Greenstein3196a882008-08-13 15:58:49 -07008111 val = (SHMEM_RD(bp, mf_cfg.func_mf_config[func].e1hov_tag) &
8112 FUNC_MF_CFG_E1HOV_TAG_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008113 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008114
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008115 bp->e1hov = val;
8116 bp->e1hmf = 1;
8117 BNX2X_DEV_INFO("MF mode E1HOV for func %d is %d "
8118 "(0x%04x)\n",
8119 func, bp->e1hov, bp->e1hov);
8120 } else {
Eilon Greensteinf5372252009-02-12 08:38:30 +00008121 BNX2X_DEV_INFO("single function mode\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008122 if (BP_E1HVN(bp)) {
8123 BNX2X_ERR("!!! No valid E1HOV for func %d,"
8124 " aborting\n", func);
8125 rc = -EPERM;
8126 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008127 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008128 }
8129
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008130 if (!BP_NOMCP(bp)) {
8131 bnx2x_get_port_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008132
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008133 bp->fw_seq = (SHMEM_RD(bp, func_mb[func].drv_mb_header) &
8134 DRV_MSG_SEQ_NUMBER_MASK);
8135 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
8136 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008137
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008138 if (IS_E1HMF(bp)) {
8139 val2 = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_upper);
8140 val = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_lower);
8141 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
8142 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT)) {
8143 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
8144 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
8145 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
8146 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
8147 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
8148 bp->dev->dev_addr[5] = (u8)(val & 0xff);
8149 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr,
8150 ETH_ALEN);
8151 memcpy(bp->dev->perm_addr, bp->dev->dev_addr,
8152 ETH_ALEN);
8153 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008154
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008155 return rc;
8156 }
8157
8158 if (BP_NOMCP(bp)) {
8159 /* only supposed to happen on emulation/FPGA */
Eilon Greenstein33471622008-08-13 15:59:08 -07008160 BNX2X_ERR("warning random MAC workaround active\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008161 random_ether_addr(bp->dev->dev_addr);
8162 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
8163 }
8164
8165 return rc;
8166}
8167
8168static int __devinit bnx2x_init_bp(struct bnx2x *bp)
8169{
8170 int func = BP_FUNC(bp);
Eilon Greenstein87942b42009-02-12 08:36:49 +00008171 int timer_interval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008172 int rc;
8173
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008174 /* Disable interrupt handling until HW is initialized */
8175 atomic_set(&bp->intr_sem, 1);
8176
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008177 mutex_init(&bp->port.phy_mutex);
8178
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08008179 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008180 INIT_WORK(&bp->reset_task, bnx2x_reset_task);
8181
8182 rc = bnx2x_get_hwinfo(bp);
8183
8184 /* need to reset chip if undi was active */
8185 if (!BP_NOMCP(bp))
8186 bnx2x_undi_unload(bp);
8187
8188 if (CHIP_REV_IS_FPGA(bp))
8189 printk(KERN_ERR PFX "FPGA detected\n");
8190
8191 if (BP_NOMCP(bp) && (func == 0))
8192 printk(KERN_ERR PFX
8193 "MCP disabled, must load devices in order!\n");
8194
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008195 /* Set multi queue mode */
Eilon Greenstein8badd272009-02-12 08:36:15 +00008196 if ((multi_mode != ETH_RSS_MODE_DISABLED) &&
8197 ((int_mode == INT_MODE_INTx) || (int_mode == INT_MODE_MSI))) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008198 printk(KERN_ERR PFX
Eilon Greenstein8badd272009-02-12 08:36:15 +00008199 "Multi disabled since int_mode requested is not MSI-X\n");
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008200 multi_mode = ETH_RSS_MODE_DISABLED;
8201 }
8202 bp->multi_mode = multi_mode;
8203
8204
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008205 /* Set TPA flags */
8206 if (disable_tpa) {
8207 bp->flags &= ~TPA_ENABLE_FLAG;
8208 bp->dev->features &= ~NETIF_F_LRO;
8209 } else {
8210 bp->flags |= TPA_ENABLE_FLAG;
8211 bp->dev->features |= NETIF_F_LRO;
8212 }
8213
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00008214 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008215
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008216 bp->tx_ring_size = MAX_TX_AVAIL;
8217 bp->rx_ring_size = MAX_RX_AVAIL;
8218
8219 bp->rx_csum = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008220
8221 bp->tx_ticks = 50;
8222 bp->rx_ticks = 25;
8223
Eilon Greenstein87942b42009-02-12 08:36:49 +00008224 timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ);
8225 bp->current_interval = (poll ? poll : timer_interval);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008226
8227 init_timer(&bp->timer);
8228 bp->timer.expires = jiffies + bp->current_interval;
8229 bp->timer.data = (unsigned long) bp;
8230 bp->timer.function = bnx2x_timer;
8231
8232 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008233}
8234
8235/*
8236 * ethtool service functions
8237 */
8238
8239/* All ethtool functions called with rtnl_lock */
8240
8241static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
8242{
8243 struct bnx2x *bp = netdev_priv(dev);
8244
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008245 cmd->supported = bp->port.supported;
8246 cmd->advertising = bp->port.advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008247
8248 if (netif_carrier_ok(dev)) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008249 cmd->speed = bp->link_vars.line_speed;
8250 cmd->duplex = bp->link_vars.duplex;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008251 } else {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008252 cmd->speed = bp->link_params.req_line_speed;
8253 cmd->duplex = bp->link_params.req_duplex;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008254 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008255 if (IS_E1HMF(bp)) {
8256 u16 vn_max_rate;
8257
8258 vn_max_rate = ((bp->mf_config & FUNC_MF_CFG_MAX_BW_MASK) >>
8259 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
8260 if (vn_max_rate < cmd->speed)
8261 cmd->speed = vn_max_rate;
8262 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008263
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008264 if (bp->link_params.switch_cfg == SWITCH_CFG_10G) {
8265 u32 ext_phy_type =
8266 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamirf1410642008-02-28 11:51:50 -08008267
8268 switch (ext_phy_type) {
8269 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008270 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008271 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
Eilon Greenstein589abe32009-02-12 08:36:55 +00008272 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
8273 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
8274 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008275 cmd->port = PORT_FIBRE;
8276 break;
8277
8278 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein28577182009-02-12 08:37:00 +00008279 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008280 cmd->port = PORT_TP;
8281 break;
8282
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008283 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
8284 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
8285 bp->link_params.ext_phy_config);
8286 break;
8287
Eliezer Tamirf1410642008-02-28 11:51:50 -08008288 default:
8289 DP(NETIF_MSG_LINK, "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008290 bp->link_params.ext_phy_config);
8291 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008292 }
8293 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008294 cmd->port = PORT_TP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008295
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008296 cmd->phy_address = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008297 cmd->transceiver = XCVR_INTERNAL;
8298
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008299 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008300 cmd->autoneg = AUTONEG_ENABLE;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008301 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008302 cmd->autoneg = AUTONEG_DISABLE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008303
8304 cmd->maxtxpkt = 0;
8305 cmd->maxrxpkt = 0;
8306
8307 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
8308 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
8309 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
8310 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
8311 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
8312 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
8313 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
8314
8315 return 0;
8316}
8317
8318static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
8319{
8320 struct bnx2x *bp = netdev_priv(dev);
8321 u32 advertising;
8322
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008323 if (IS_E1HMF(bp))
8324 return 0;
8325
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008326 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
8327 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
8328 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
8329 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
8330 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
8331 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
8332 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
8333
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008334 if (cmd->autoneg == AUTONEG_ENABLE) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008335 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
8336 DP(NETIF_MSG_LINK, "Autoneg not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008337 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008338 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008339
8340 /* advertise the requested speed and duplex if supported */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008341 cmd->advertising &= bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008342
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008343 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
8344 bp->link_params.req_duplex = DUPLEX_FULL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008345 bp->port.advertising |= (ADVERTISED_Autoneg |
8346 cmd->advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008347
8348 } else { /* forced speed */
8349 /* advertise the requested speed and duplex if supported */
8350 switch (cmd->speed) {
8351 case SPEED_10:
8352 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008353 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08008354 SUPPORTED_10baseT_Full)) {
8355 DP(NETIF_MSG_LINK,
8356 "10M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008357 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008358 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008359
8360 advertising = (ADVERTISED_10baseT_Full |
8361 ADVERTISED_TP);
8362 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008363 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08008364 SUPPORTED_10baseT_Half)) {
8365 DP(NETIF_MSG_LINK,
8366 "10M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008367 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008368 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008369
8370 advertising = (ADVERTISED_10baseT_Half |
8371 ADVERTISED_TP);
8372 }
8373 break;
8374
8375 case SPEED_100:
8376 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008377 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08008378 SUPPORTED_100baseT_Full)) {
8379 DP(NETIF_MSG_LINK,
8380 "100M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008381 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008382 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008383
8384 advertising = (ADVERTISED_100baseT_Full |
8385 ADVERTISED_TP);
8386 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008387 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08008388 SUPPORTED_100baseT_Half)) {
8389 DP(NETIF_MSG_LINK,
8390 "100M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008391 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008392 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008393
8394 advertising = (ADVERTISED_100baseT_Half |
8395 ADVERTISED_TP);
8396 }
8397 break;
8398
8399 case SPEED_1000:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008400 if (cmd->duplex != DUPLEX_FULL) {
8401 DP(NETIF_MSG_LINK, "1G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008402 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008403 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008404
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008405 if (!(bp->port.supported & SUPPORTED_1000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08008406 DP(NETIF_MSG_LINK, "1G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008407 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008408 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008409
8410 advertising = (ADVERTISED_1000baseT_Full |
8411 ADVERTISED_TP);
8412 break;
8413
8414 case SPEED_2500:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008415 if (cmd->duplex != DUPLEX_FULL) {
8416 DP(NETIF_MSG_LINK,
8417 "2.5G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008418 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008419 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008420
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008421 if (!(bp->port.supported & SUPPORTED_2500baseX_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08008422 DP(NETIF_MSG_LINK,
8423 "2.5G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008424 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008425 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008426
Eliezer Tamirf1410642008-02-28 11:51:50 -08008427 advertising = (ADVERTISED_2500baseX_Full |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008428 ADVERTISED_TP);
8429 break;
8430
8431 case SPEED_10000:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008432 if (cmd->duplex != DUPLEX_FULL) {
8433 DP(NETIF_MSG_LINK, "10G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008434 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008435 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008436
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008437 if (!(bp->port.supported & SUPPORTED_10000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08008438 DP(NETIF_MSG_LINK, "10G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008439 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08008440 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008441
8442 advertising = (ADVERTISED_10000baseT_Full |
8443 ADVERTISED_FIBRE);
8444 break;
8445
8446 default:
Eliezer Tamirf1410642008-02-28 11:51:50 -08008447 DP(NETIF_MSG_LINK, "Unsupported speed\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008448 return -EINVAL;
8449 }
8450
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008451 bp->link_params.req_line_speed = cmd->speed;
8452 bp->link_params.req_duplex = cmd->duplex;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008453 bp->port.advertising = advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008454 }
8455
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008456 DP(NETIF_MSG_LINK, "req_line_speed %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008457 DP_LEVEL " req_duplex %d advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008458 bp->link_params.req_line_speed, bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008459 bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008460
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008461 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008462 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008463 bnx2x_link_set(bp);
8464 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008465
8466 return 0;
8467}
8468
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008469#define PHY_FW_VER_LEN 10
8470
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008471static void bnx2x_get_drvinfo(struct net_device *dev,
8472 struct ethtool_drvinfo *info)
8473{
8474 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinf0e53a82008-08-13 15:58:30 -07008475 u8 phy_fw_ver[PHY_FW_VER_LEN];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008476
8477 strcpy(info->driver, DRV_MODULE_NAME);
8478 strcpy(info->version, DRV_MODULE_VERSION);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008479
8480 phy_fw_ver[0] = '\0';
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008481 if (bp->port.pmf) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008482 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008483 bnx2x_get_ext_phy_fw_version(&bp->link_params,
8484 (bp->state != BNX2X_STATE_CLOSED),
8485 phy_fw_ver, PHY_FW_VER_LEN);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008486 bnx2x_release_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008487 }
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008488
Eilon Greensteinf0e53a82008-08-13 15:58:30 -07008489 snprintf(info->fw_version, 32, "BC:%d.%d.%d%s%s",
8490 (bp->common.bc_ver & 0xff0000) >> 16,
8491 (bp->common.bc_ver & 0xff00) >> 8,
8492 (bp->common.bc_ver & 0xff),
8493 ((phy_fw_ver[0] != '\0') ? " PHY:" : ""), phy_fw_ver);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008494 strcpy(info->bus_info, pci_name(bp->pdev));
8495 info->n_stats = BNX2X_NUM_STATS;
8496 info->testinfo_len = BNX2X_NUM_TESTS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008497 info->eedump_len = bp->common.flash_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008498 info->regdump_len = 0;
8499}
8500
8501static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
8502{
8503 struct bnx2x *bp = netdev_priv(dev);
8504
8505 if (bp->flags & NO_WOL_FLAG) {
8506 wol->supported = 0;
8507 wol->wolopts = 0;
8508 } else {
8509 wol->supported = WAKE_MAGIC;
8510 if (bp->wol)
8511 wol->wolopts = WAKE_MAGIC;
8512 else
8513 wol->wolopts = 0;
8514 }
8515 memset(&wol->sopass, 0, sizeof(wol->sopass));
8516}
8517
8518static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
8519{
8520 struct bnx2x *bp = netdev_priv(dev);
8521
8522 if (wol->wolopts & ~WAKE_MAGIC)
8523 return -EINVAL;
8524
8525 if (wol->wolopts & WAKE_MAGIC) {
8526 if (bp->flags & NO_WOL_FLAG)
8527 return -EINVAL;
8528
8529 bp->wol = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008530 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008531 bp->wol = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008532
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008533 return 0;
8534}
8535
8536static u32 bnx2x_get_msglevel(struct net_device *dev)
8537{
8538 struct bnx2x *bp = netdev_priv(dev);
8539
8540 return bp->msglevel;
8541}
8542
8543static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
8544{
8545 struct bnx2x *bp = netdev_priv(dev);
8546
8547 if (capable(CAP_NET_ADMIN))
8548 bp->msglevel = level;
8549}
8550
8551static int bnx2x_nway_reset(struct net_device *dev)
8552{
8553 struct bnx2x *bp = netdev_priv(dev);
8554
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008555 if (!bp->port.pmf)
8556 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008557
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008558 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008559 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008560 bnx2x_link_set(bp);
8561 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008562
8563 return 0;
8564}
8565
8566static int bnx2x_get_eeprom_len(struct net_device *dev)
8567{
8568 struct bnx2x *bp = netdev_priv(dev);
8569
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008570 return bp->common.flash_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008571}
8572
8573static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
8574{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008575 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008576 int count, i;
8577 u32 val = 0;
8578
8579 /* adjust timeout for emulation/FPGA */
8580 count = NVRAM_TIMEOUT_COUNT;
8581 if (CHIP_REV_IS_SLOW(bp))
8582 count *= 100;
8583
8584 /* request access to nvram interface */
8585 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
8586 (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
8587
8588 for (i = 0; i < count*10; i++) {
8589 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
8590 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
8591 break;
8592
8593 udelay(5);
8594 }
8595
8596 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008597 DP(BNX2X_MSG_NVM, "cannot get access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008598 return -EBUSY;
8599 }
8600
8601 return 0;
8602}
8603
8604static int bnx2x_release_nvram_lock(struct bnx2x *bp)
8605{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008606 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008607 int count, i;
8608 u32 val = 0;
8609
8610 /* adjust timeout for emulation/FPGA */
8611 count = NVRAM_TIMEOUT_COUNT;
8612 if (CHIP_REV_IS_SLOW(bp))
8613 count *= 100;
8614
8615 /* relinquish nvram interface */
8616 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
8617 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
8618
8619 for (i = 0; i < count*10; i++) {
8620 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
8621 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
8622 break;
8623
8624 udelay(5);
8625 }
8626
8627 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008628 DP(BNX2X_MSG_NVM, "cannot free access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008629 return -EBUSY;
8630 }
8631
8632 return 0;
8633}
8634
8635static void bnx2x_enable_nvram_access(struct bnx2x *bp)
8636{
8637 u32 val;
8638
8639 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
8640
8641 /* enable both bits, even on read */
8642 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
8643 (val | MCPR_NVM_ACCESS_ENABLE_EN |
8644 MCPR_NVM_ACCESS_ENABLE_WR_EN));
8645}
8646
8647static void bnx2x_disable_nvram_access(struct bnx2x *bp)
8648{
8649 u32 val;
8650
8651 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
8652
8653 /* disable both bits, even after read */
8654 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
8655 (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
8656 MCPR_NVM_ACCESS_ENABLE_WR_EN)));
8657}
8658
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00008659static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008660 u32 cmd_flags)
8661{
Eliezer Tamirf1410642008-02-28 11:51:50 -08008662 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008663 u32 val;
8664
8665 /* build the command word */
8666 cmd_flags |= MCPR_NVM_COMMAND_DOIT;
8667
8668 /* need to clear DONE bit separately */
8669 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
8670
8671 /* address of the NVRAM to read from */
8672 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
8673 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
8674
8675 /* issue a read command */
8676 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
8677
8678 /* adjust timeout for emulation/FPGA */
8679 count = NVRAM_TIMEOUT_COUNT;
8680 if (CHIP_REV_IS_SLOW(bp))
8681 count *= 100;
8682
8683 /* wait for completion */
8684 *ret_val = 0;
8685 rc = -EBUSY;
8686 for (i = 0; i < count; i++) {
8687 udelay(5);
8688 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
8689
8690 if (val & MCPR_NVM_COMMAND_DONE) {
8691 val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008692 /* we read nvram data in cpu order
8693 * but ethtool sees it as an array of bytes
8694 * converting to big-endian will do the work */
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00008695 *ret_val = cpu_to_be32(val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008696 rc = 0;
8697 break;
8698 }
8699 }
8700
8701 return rc;
8702}
8703
8704static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
8705 int buf_size)
8706{
8707 int rc;
8708 u32 cmd_flags;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00008709 __be32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008710
8711 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008712 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008713 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008714 offset, buf_size);
8715 return -EINVAL;
8716 }
8717
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008718 if (offset + buf_size > bp->common.flash_size) {
8719 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008720 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008721 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008722 return -EINVAL;
8723 }
8724
8725 /* request access to nvram interface */
8726 rc = bnx2x_acquire_nvram_lock(bp);
8727 if (rc)
8728 return rc;
8729
8730 /* enable access to nvram interface */
8731 bnx2x_enable_nvram_access(bp);
8732
8733 /* read the first word(s) */
8734 cmd_flags = MCPR_NVM_COMMAND_FIRST;
8735 while ((buf_size > sizeof(u32)) && (rc == 0)) {
8736 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
8737 memcpy(ret_buf, &val, 4);
8738
8739 /* advance to the next dword */
8740 offset += sizeof(u32);
8741 ret_buf += sizeof(u32);
8742 buf_size -= sizeof(u32);
8743 cmd_flags = 0;
8744 }
8745
8746 if (rc == 0) {
8747 cmd_flags |= MCPR_NVM_COMMAND_LAST;
8748 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
8749 memcpy(ret_buf, &val, 4);
8750 }
8751
8752 /* disable access to nvram interface */
8753 bnx2x_disable_nvram_access(bp);
8754 bnx2x_release_nvram_lock(bp);
8755
8756 return rc;
8757}
8758
8759static int bnx2x_get_eeprom(struct net_device *dev,
8760 struct ethtool_eeprom *eeprom, u8 *eebuf)
8761{
8762 struct bnx2x *bp = netdev_priv(dev);
8763 int rc;
8764
Eilon Greenstein2add3ac2009-01-14 06:44:07 +00008765 if (!netif_running(dev))
8766 return -EAGAIN;
8767
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008768 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008769 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
8770 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
8771 eeprom->len, eeprom->len);
8772
8773 /* parameters already validated in ethtool_get_eeprom */
8774
8775 rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
8776
8777 return rc;
8778}
8779
8780static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
8781 u32 cmd_flags)
8782{
Eliezer Tamirf1410642008-02-28 11:51:50 -08008783 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008784
8785 /* build the command word */
8786 cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
8787
8788 /* need to clear DONE bit separately */
8789 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
8790
8791 /* write the data */
8792 REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
8793
8794 /* address of the NVRAM to write to */
8795 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
8796 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
8797
8798 /* issue the write command */
8799 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
8800
8801 /* adjust timeout for emulation/FPGA */
8802 count = NVRAM_TIMEOUT_COUNT;
8803 if (CHIP_REV_IS_SLOW(bp))
8804 count *= 100;
8805
8806 /* wait for completion */
8807 rc = -EBUSY;
8808 for (i = 0; i < count; i++) {
8809 udelay(5);
8810 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
8811 if (val & MCPR_NVM_COMMAND_DONE) {
8812 rc = 0;
8813 break;
8814 }
8815 }
8816
8817 return rc;
8818}
8819
Eliezer Tamirf1410642008-02-28 11:51:50 -08008820#define BYTE_OFFSET(offset) (8 * (offset & 0x03))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008821
8822static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
8823 int buf_size)
8824{
8825 int rc;
8826 u32 cmd_flags;
8827 u32 align_offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00008828 __be32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008829
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008830 if (offset + buf_size > bp->common.flash_size) {
8831 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008832 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008833 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008834 return -EINVAL;
8835 }
8836
8837 /* request access to nvram interface */
8838 rc = bnx2x_acquire_nvram_lock(bp);
8839 if (rc)
8840 return rc;
8841
8842 /* enable access to nvram interface */
8843 bnx2x_enable_nvram_access(bp);
8844
8845 cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
8846 align_offset = (offset & ~0x03);
8847 rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
8848
8849 if (rc == 0) {
8850 val &= ~(0xff << BYTE_OFFSET(offset));
8851 val |= (*data_buf << BYTE_OFFSET(offset));
8852
8853 /* nvram data is returned as an array of bytes
8854 * convert it back to cpu order */
8855 val = be32_to_cpu(val);
8856
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008857 rc = bnx2x_nvram_write_dword(bp, align_offset, val,
8858 cmd_flags);
8859 }
8860
8861 /* disable access to nvram interface */
8862 bnx2x_disable_nvram_access(bp);
8863 bnx2x_release_nvram_lock(bp);
8864
8865 return rc;
8866}
8867
8868static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
8869 int buf_size)
8870{
8871 int rc;
8872 u32 cmd_flags;
8873 u32 val;
8874 u32 written_so_far;
8875
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008876 if (buf_size == 1) /* ethtool */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008877 return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008878
8879 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008880 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008881 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008882 offset, buf_size);
8883 return -EINVAL;
8884 }
8885
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008886 if (offset + buf_size > bp->common.flash_size) {
8887 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008888 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008889 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008890 return -EINVAL;
8891 }
8892
8893 /* request access to nvram interface */
8894 rc = bnx2x_acquire_nvram_lock(bp);
8895 if (rc)
8896 return rc;
8897
8898 /* enable access to nvram interface */
8899 bnx2x_enable_nvram_access(bp);
8900
8901 written_so_far = 0;
8902 cmd_flags = MCPR_NVM_COMMAND_FIRST;
8903 while ((written_so_far < buf_size) && (rc == 0)) {
8904 if (written_so_far == (buf_size - sizeof(u32)))
8905 cmd_flags |= MCPR_NVM_COMMAND_LAST;
8906 else if (((offset + 4) % NVRAM_PAGE_SIZE) == 0)
8907 cmd_flags |= MCPR_NVM_COMMAND_LAST;
8908 else if ((offset % NVRAM_PAGE_SIZE) == 0)
8909 cmd_flags |= MCPR_NVM_COMMAND_FIRST;
8910
8911 memcpy(&val, data_buf, 4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008912
8913 rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
8914
8915 /* advance to the next dword */
8916 offset += sizeof(u32);
8917 data_buf += sizeof(u32);
8918 written_so_far += sizeof(u32);
8919 cmd_flags = 0;
8920 }
8921
8922 /* disable access to nvram interface */
8923 bnx2x_disable_nvram_access(bp);
8924 bnx2x_release_nvram_lock(bp);
8925
8926 return rc;
8927}
8928
8929static int bnx2x_set_eeprom(struct net_device *dev,
8930 struct ethtool_eeprom *eeprom, u8 *eebuf)
8931{
8932 struct bnx2x *bp = netdev_priv(dev);
8933 int rc;
8934
Eilon Greenstein9f4c9582009-01-08 11:21:43 -08008935 if (!netif_running(dev))
8936 return -EAGAIN;
8937
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008938 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008939 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
8940 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
8941 eeprom->len, eeprom->len);
8942
8943 /* parameters already validated in ethtool_set_eeprom */
8944
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008945 /* If the magic number is PHY (0x00504859) upgrade the PHY FW */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008946 if (eeprom->magic == 0x00504859)
8947 if (bp->port.pmf) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008948
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008949 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008950 rc = bnx2x_flash_download(bp, BP_PORT(bp),
8951 bp->link_params.ext_phy_config,
8952 (bp->state != BNX2X_STATE_CLOSED),
8953 eebuf, eeprom->len);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008954 if ((bp->state == BNX2X_STATE_OPEN) ||
8955 (bp->state == BNX2X_STATE_DISABLED)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008956 rc |= bnx2x_link_reset(&bp->link_params,
Eilon Greenstein589abe32009-02-12 08:36:55 +00008957 &bp->link_vars, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008958 rc |= bnx2x_phy_init(&bp->link_params,
8959 &bp->link_vars);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07008960 }
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008961 bnx2x_release_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008962
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008963 } else /* Only the PMF can access the PHY */
8964 return -EINVAL;
8965 else
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008966 rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008967
8968 return rc;
8969}
8970
8971static int bnx2x_get_coalesce(struct net_device *dev,
8972 struct ethtool_coalesce *coal)
8973{
8974 struct bnx2x *bp = netdev_priv(dev);
8975
8976 memset(coal, 0, sizeof(struct ethtool_coalesce));
8977
8978 coal->rx_coalesce_usecs = bp->rx_ticks;
8979 coal->tx_coalesce_usecs = bp->tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008980
8981 return 0;
8982}
8983
8984static int bnx2x_set_coalesce(struct net_device *dev,
8985 struct ethtool_coalesce *coal)
8986{
8987 struct bnx2x *bp = netdev_priv(dev);
8988
8989 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
8990 if (bp->rx_ticks > 3000)
8991 bp->rx_ticks = 3000;
8992
8993 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
8994 if (bp->tx_ticks > 0x3000)
8995 bp->tx_ticks = 0x3000;
8996
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008997 if (netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008998 bnx2x_update_coalesce(bp);
8999
9000 return 0;
9001}
9002
9003static void bnx2x_get_ringparam(struct net_device *dev,
9004 struct ethtool_ringparam *ering)
9005{
9006 struct bnx2x *bp = netdev_priv(dev);
9007
9008 ering->rx_max_pending = MAX_RX_AVAIL;
9009 ering->rx_mini_max_pending = 0;
9010 ering->rx_jumbo_max_pending = 0;
9011
9012 ering->rx_pending = bp->rx_ring_size;
9013 ering->rx_mini_pending = 0;
9014 ering->rx_jumbo_pending = 0;
9015
9016 ering->tx_max_pending = MAX_TX_AVAIL;
9017 ering->tx_pending = bp->tx_ring_size;
9018}
9019
9020static int bnx2x_set_ringparam(struct net_device *dev,
9021 struct ethtool_ringparam *ering)
9022{
9023 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009024 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009025
9026 if ((ering->rx_pending > MAX_RX_AVAIL) ||
9027 (ering->tx_pending > MAX_TX_AVAIL) ||
9028 (ering->tx_pending <= MAX_SKB_FRAGS + 4))
9029 return -EINVAL;
9030
9031 bp->rx_ring_size = ering->rx_pending;
9032 bp->tx_ring_size = ering->tx_pending;
9033
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009034 if (netif_running(dev)) {
9035 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9036 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009037 }
9038
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009039 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009040}
9041
9042static void bnx2x_get_pauseparam(struct net_device *dev,
9043 struct ethtool_pauseparam *epause)
9044{
9045 struct bnx2x *bp = netdev_priv(dev);
9046
Eilon Greenstein356e2382009-02-12 08:38:32 +00009047 epause->autoneg = (bp->link_params.req_flow_ctrl ==
9048 BNX2X_FLOW_CTRL_AUTO) &&
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009049 (bp->link_params.req_line_speed == SPEED_AUTO_NEG);
9050
David S. Millerc0700f92008-12-16 23:53:20 -08009051 epause->rx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) ==
9052 BNX2X_FLOW_CTRL_RX);
9053 epause->tx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX) ==
9054 BNX2X_FLOW_CTRL_TX);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009055
9056 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
9057 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
9058 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
9059}
9060
9061static int bnx2x_set_pauseparam(struct net_device *dev,
9062 struct ethtool_pauseparam *epause)
9063{
9064 struct bnx2x *bp = netdev_priv(dev);
9065
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009066 if (IS_E1HMF(bp))
9067 return 0;
9068
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009069 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
9070 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
9071 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
9072
David S. Millerc0700f92008-12-16 23:53:20 -08009073 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009074
9075 if (epause->rx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -08009076 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_RX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009077
9078 if (epause->tx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -08009079 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_TX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009080
David S. Millerc0700f92008-12-16 23:53:20 -08009081 if (bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO)
9082 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009083
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009084 if (epause->autoneg) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009085 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07009086 DP(NETIF_MSG_LINK, "autoneg not supported\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08009087 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009088 }
9089
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009090 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
David S. Millerc0700f92008-12-16 23:53:20 -08009091 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009092 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009093
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009094 DP(NETIF_MSG_LINK,
9095 "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009096
9097 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009098 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009099 bnx2x_link_set(bp);
9100 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009101
9102 return 0;
9103}
9104
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07009105static int bnx2x_set_flags(struct net_device *dev, u32 data)
9106{
9107 struct bnx2x *bp = netdev_priv(dev);
9108 int changed = 0;
9109 int rc = 0;
9110
9111 /* TPA requires Rx CSUM offloading */
9112 if ((data & ETH_FLAG_LRO) && bp->rx_csum) {
9113 if (!(dev->features & NETIF_F_LRO)) {
9114 dev->features |= NETIF_F_LRO;
9115 bp->flags |= TPA_ENABLE_FLAG;
9116 changed = 1;
9117 }
9118
9119 } else if (dev->features & NETIF_F_LRO) {
9120 dev->features &= ~NETIF_F_LRO;
9121 bp->flags &= ~TPA_ENABLE_FLAG;
9122 changed = 1;
9123 }
9124
9125 if (changed && netif_running(dev)) {
9126 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9127 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
9128 }
9129
9130 return rc;
9131}
9132
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009133static u32 bnx2x_get_rx_csum(struct net_device *dev)
9134{
9135 struct bnx2x *bp = netdev_priv(dev);
9136
9137 return bp->rx_csum;
9138}
9139
9140static int bnx2x_set_rx_csum(struct net_device *dev, u32 data)
9141{
9142 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07009143 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009144
9145 bp->rx_csum = data;
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -07009146
9147 /* Disable TPA, when Rx CSUM is disabled. Otherwise all
9148 TPA'ed packets will be discarded due to wrong TCP CSUM */
9149 if (!data) {
9150 u32 flags = ethtool_op_get_flags(dev);
9151
9152 rc = bnx2x_set_flags(dev, (flags & ~ETH_FLAG_LRO));
9153 }
9154
9155 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009156}
9157
9158static int bnx2x_set_tso(struct net_device *dev, u32 data)
9159{
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009160 if (data) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009161 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009162 dev->features |= NETIF_F_TSO6;
9163 } else {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009164 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009165 dev->features &= ~NETIF_F_TSO6;
9166 }
9167
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009168 return 0;
9169}
9170
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009171static const struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009172 char string[ETH_GSTRING_LEN];
9173} bnx2x_tests_str_arr[BNX2X_NUM_TESTS] = {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009174 { "register_test (offline)" },
9175 { "memory_test (offline)" },
9176 { "loopback_test (offline)" },
9177 { "nvram_test (online)" },
9178 { "interrupt_test (online)" },
9179 { "link_test (online)" },
Eilon Greensteind3d4f492009-02-12 08:36:27 +00009180 { "idle check (online)" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009181};
9182
9183static int bnx2x_self_test_count(struct net_device *dev)
9184{
9185 return BNX2X_NUM_TESTS;
9186}
9187
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009188static int bnx2x_test_registers(struct bnx2x *bp)
9189{
9190 int idx, i, rc = -ENODEV;
9191 u32 wr_val = 0;
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009192 int port = BP_PORT(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009193 static const struct {
9194 u32 offset0;
9195 u32 offset1;
9196 u32 mask;
9197 } reg_tbl[] = {
9198/* 0 */ { BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
9199 { DORQ_REG_DB_ADDR0, 4, 0xffffffff },
9200 { HC_REG_AGG_INT_0, 4, 0x000003ff },
9201 { PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
9202 { PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
9203 { PRS_REG_CID_PORT_0, 4, 0x00ffffff },
9204 { PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
9205 { PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
9206 { PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
9207 { PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
9208/* 10 */ { PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
9209 { QM_REG_CONNNUM_0, 4, 0x000fffff },
9210 { TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
9211 { SRC_REG_KEYRSS0_0, 40, 0xffffffff },
9212 { SRC_REG_KEYRSS0_7, 40, 0xffffffff },
9213 { XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
9214 { XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
9215 { XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
9216 { NIG_REG_EGRESS_MNG0_FIFO, 20, 0xffffffff },
9217 { NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
9218/* 20 */ { NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
9219 { NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
9220 { NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
9221 { NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
9222 { NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
9223 { NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
9224 { NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
9225 { NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
9226 { NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
9227 { NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
9228/* 30 */ { NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
9229 { NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
9230 { NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
9231 { NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
9232 { NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001 },
9233 { NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
9234 { NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
9235 { NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
9236
9237 { 0xffffffff, 0, 0x00000000 }
9238 };
9239
9240 if (!netif_running(bp->dev))
9241 return rc;
9242
9243 /* Repeat the test twice:
9244 First by writing 0x00000000, second by writing 0xffffffff */
9245 for (idx = 0; idx < 2; idx++) {
9246
9247 switch (idx) {
9248 case 0:
9249 wr_val = 0;
9250 break;
9251 case 1:
9252 wr_val = 0xffffffff;
9253 break;
9254 }
9255
9256 for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
9257 u32 offset, mask, save_val, val;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009258
9259 offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
9260 mask = reg_tbl[i].mask;
9261
9262 save_val = REG_RD(bp, offset);
9263
9264 REG_WR(bp, offset, wr_val);
9265 val = REG_RD(bp, offset);
9266
9267 /* Restore the original register's value */
9268 REG_WR(bp, offset, save_val);
9269
9270 /* verify that value is as expected value */
9271 if ((val & mask) != (wr_val & mask))
9272 goto test_reg_exit;
9273 }
9274 }
9275
9276 rc = 0;
9277
9278test_reg_exit:
9279 return rc;
9280}
9281
9282static int bnx2x_test_memory(struct bnx2x *bp)
9283{
9284 int i, j, rc = -ENODEV;
9285 u32 val;
9286 static const struct {
9287 u32 offset;
9288 int size;
9289 } mem_tbl[] = {
9290 { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
9291 { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
9292 { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
9293 { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
9294 { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
9295 { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
9296 { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
9297
9298 { 0xffffffff, 0 }
9299 };
9300 static const struct {
9301 char *name;
9302 u32 offset;
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009303 u32 e1_mask;
9304 u32 e1h_mask;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009305 } prty_tbl[] = {
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009306 { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS, 0x3ffc0, 0 },
9307 { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS, 0x2, 0x2 },
9308 { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS, 0, 0 },
9309 { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS, 0x3ffc0, 0 },
9310 { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS, 0x3ffc0, 0 },
9311 { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS, 0x3ffc1, 0 },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009312
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009313 { NULL, 0xffffffff, 0, 0 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009314 };
9315
9316 if (!netif_running(bp->dev))
9317 return rc;
9318
9319 /* Go through all the memories */
9320 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
9321 for (j = 0; j < mem_tbl[i].size; j++)
9322 REG_RD(bp, mem_tbl[i].offset + j*4);
9323
9324 /* Check the parity status */
9325 for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
9326 val = REG_RD(bp, prty_tbl[i].offset);
Yitchak Gertner9dabc422008-08-13 15:51:28 -07009327 if ((CHIP_IS_E1(bp) && (val & ~(prty_tbl[i].e1_mask))) ||
9328 (CHIP_IS_E1H(bp) && (val & ~(prty_tbl[i].e1h_mask)))) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009329 DP(NETIF_MSG_HW,
9330 "%s is 0x%x\n", prty_tbl[i].name, val);
9331 goto test_mem_exit;
9332 }
9333 }
9334
9335 rc = 0;
9336
9337test_mem_exit:
9338 return rc;
9339}
9340
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009341static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up)
9342{
9343 int cnt = 1000;
9344
9345 if (link_up)
9346 while (bnx2x_link_test(bp) && cnt--)
9347 msleep(10);
9348}
9349
9350static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode, u8 link_up)
9351{
9352 unsigned int pkt_size, num_pkts, i;
9353 struct sk_buff *skb;
9354 unsigned char *packet;
9355 struct bnx2x_fastpath *fp = &bp->fp[0];
9356 u16 tx_start_idx, tx_idx;
9357 u16 rx_start_idx, rx_idx;
9358 u16 pkt_prod;
9359 struct sw_tx_bd *tx_buf;
9360 struct eth_tx_bd *tx_bd;
9361 dma_addr_t mapping;
9362 union eth_rx_cqe *cqe;
9363 u8 cqe_fp_flags;
9364 struct sw_rx_bd *rx_buf;
9365 u16 len;
9366 int rc = -ENODEV;
9367
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00009368 /* check the loopback mode */
9369 switch (loopback_mode) {
9370 case BNX2X_PHY_LOOPBACK:
9371 if (bp->link_params.loopback_mode != LOOPBACK_XGXS_10)
9372 return -EINVAL;
9373 break;
9374 case BNX2X_MAC_LOOPBACK:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009375 bp->link_params.loopback_mode = LOOPBACK_BMAC;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009376 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00009377 break;
9378 default:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009379 return -EINVAL;
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00009380 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009381
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00009382 /* prepare the loopback packet */
9383 pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
9384 bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009385 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
9386 if (!skb) {
9387 rc = -ENOMEM;
9388 goto test_loopback_exit;
9389 }
9390 packet = skb_put(skb, pkt_size);
9391 memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
9392 memset(packet + ETH_ALEN, 0, (ETH_HLEN - ETH_ALEN));
9393 for (i = ETH_HLEN; i < pkt_size; i++)
9394 packet[i] = (unsigned char) (i & 0xff);
9395
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00009396 /* send the loopback packet */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009397 num_pkts = 0;
9398 tx_start_idx = le16_to_cpu(*fp->tx_cons_sb);
9399 rx_start_idx = le16_to_cpu(*fp->rx_cons_sb);
9400
9401 pkt_prod = fp->tx_pkt_prod++;
9402 tx_buf = &fp->tx_buf_ring[TX_BD(pkt_prod)];
9403 tx_buf->first_bd = fp->tx_bd_prod;
9404 tx_buf->skb = skb;
9405
9406 tx_bd = &fp->tx_desc_ring[TX_BD(fp->tx_bd_prod)];
9407 mapping = pci_map_single(bp->pdev, skb->data,
9408 skb_headlen(skb), PCI_DMA_TODEVICE);
9409 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
9410 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
9411 tx_bd->nbd = cpu_to_le16(1);
9412 tx_bd->nbytes = cpu_to_le16(skb_headlen(skb));
9413 tx_bd->vlan = cpu_to_le16(pkt_prod);
9414 tx_bd->bd_flags.as_bitfield = (ETH_TX_BD_FLAGS_START_BD |
9415 ETH_TX_BD_FLAGS_END_BD);
9416 tx_bd->general_data = ((UNICAST_ADDRESS <<
9417 ETH_TX_BD_ETH_ADDR_TYPE_SHIFT) | 1);
9418
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08009419 wmb();
9420
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00009421 le16_add_cpu(&fp->hw_tx_prods->bds_prod, 1);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009422 mb(); /* FW restriction: must not reorder writing nbd and packets */
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00009423 le32_add_cpu(&fp->hw_tx_prods->packets_prod, 1);
Eilon Greenstein0626b892009-02-12 08:38:14 +00009424 DOORBELL(bp, fp->index, 0);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009425
9426 mmiowb();
9427
9428 num_pkts++;
9429 fp->tx_bd_prod++;
9430 bp->dev->trans_start = jiffies;
9431
9432 udelay(100);
9433
9434 tx_idx = le16_to_cpu(*fp->tx_cons_sb);
9435 if (tx_idx != tx_start_idx + num_pkts)
9436 goto test_loopback_exit;
9437
9438 rx_idx = le16_to_cpu(*fp->rx_cons_sb);
9439 if (rx_idx != rx_start_idx + num_pkts)
9440 goto test_loopback_exit;
9441
9442 cqe = &fp->rx_comp_ring[RCQ_BD(fp->rx_comp_cons)];
9443 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
9444 if (CQE_TYPE(cqe_fp_flags) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
9445 goto test_loopback_rx_exit;
9446
9447 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
9448 if (len != pkt_size)
9449 goto test_loopback_rx_exit;
9450
9451 rx_buf = &fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)];
9452 skb = rx_buf->skb;
9453 skb_reserve(skb, cqe->fast_path_cqe.placement_offset);
9454 for (i = ETH_HLEN; i < pkt_size; i++)
9455 if (*(skb->data + i) != (unsigned char) (i & 0xff))
9456 goto test_loopback_rx_exit;
9457
9458 rc = 0;
9459
9460test_loopback_rx_exit:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009461
9462 fp->rx_bd_cons = NEXT_RX_IDX(fp->rx_bd_cons);
9463 fp->rx_bd_prod = NEXT_RX_IDX(fp->rx_bd_prod);
9464 fp->rx_comp_cons = NEXT_RCQ_IDX(fp->rx_comp_cons);
9465 fp->rx_comp_prod = NEXT_RCQ_IDX(fp->rx_comp_prod);
9466
9467 /* Update producers */
9468 bnx2x_update_rx_prod(bp, fp, fp->rx_bd_prod, fp->rx_comp_prod,
9469 fp->rx_sge_prod);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009470
9471test_loopback_exit:
9472 bp->link_params.loopback_mode = LOOPBACK_NONE;
9473
9474 return rc;
9475}
9476
9477static int bnx2x_test_loopback(struct bnx2x *bp, u8 link_up)
9478{
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00009479 int rc = 0, res;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009480
9481 if (!netif_running(bp->dev))
9482 return BNX2X_LOOPBACK_FAILED;
9483
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07009484 bnx2x_netif_stop(bp, 1);
Eilon Greenstein3910c8a2009-01-22 06:01:32 +00009485 bnx2x_acquire_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009486
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00009487 res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK, link_up);
9488 if (res) {
9489 DP(NETIF_MSG_PROBE, " PHY loopback failed (res %d)\n", res);
9490 rc |= BNX2X_PHY_LOOPBACK_FAILED;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009491 }
9492
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00009493 res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK, link_up);
9494 if (res) {
9495 DP(NETIF_MSG_PROBE, " MAC loopback failed (res %d)\n", res);
9496 rc |= BNX2X_MAC_LOOPBACK_FAILED;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009497 }
9498
Eilon Greenstein3910c8a2009-01-22 06:01:32 +00009499 bnx2x_release_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009500 bnx2x_netif_start(bp);
9501
9502 return rc;
9503}
9504
9505#define CRC32_RESIDUAL 0xdebb20e3
9506
9507static int bnx2x_test_nvram(struct bnx2x *bp)
9508{
9509 static const struct {
9510 int offset;
9511 int size;
9512 } nvram_tbl[] = {
9513 { 0, 0x14 }, /* bootstrap */
9514 { 0x14, 0xec }, /* dir */
9515 { 0x100, 0x350 }, /* manuf_info */
9516 { 0x450, 0xf0 }, /* feature_info */
9517 { 0x640, 0x64 }, /* upgrade_key_info */
9518 { 0x6a4, 0x64 },
9519 { 0x708, 0x70 }, /* manuf_key_info */
9520 { 0x778, 0x70 },
9521 { 0, 0 }
9522 };
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00009523 __be32 buf[0x350 / 4];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009524 u8 *data = (u8 *)buf;
9525 int i, rc;
9526 u32 magic, csum;
9527
9528 rc = bnx2x_nvram_read(bp, 0, data, 4);
9529 if (rc) {
Eilon Greensteinf5372252009-02-12 08:38:30 +00009530 DP(NETIF_MSG_PROBE, "magic value read (rc %d)\n", rc);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009531 goto test_nvram_exit;
9532 }
9533
9534 magic = be32_to_cpu(buf[0]);
9535 if (magic != 0x669955aa) {
9536 DP(NETIF_MSG_PROBE, "magic value (0x%08x)\n", magic);
9537 rc = -ENODEV;
9538 goto test_nvram_exit;
9539 }
9540
9541 for (i = 0; nvram_tbl[i].size; i++) {
9542
9543 rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
9544 nvram_tbl[i].size);
9545 if (rc) {
9546 DP(NETIF_MSG_PROBE,
Eilon Greensteinf5372252009-02-12 08:38:30 +00009547 "nvram_tbl[%d] read data (rc %d)\n", i, rc);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009548 goto test_nvram_exit;
9549 }
9550
9551 csum = ether_crc_le(nvram_tbl[i].size, data);
9552 if (csum != CRC32_RESIDUAL) {
9553 DP(NETIF_MSG_PROBE,
9554 "nvram_tbl[%d] csum value (0x%08x)\n", i, csum);
9555 rc = -ENODEV;
9556 goto test_nvram_exit;
9557 }
9558 }
9559
9560test_nvram_exit:
9561 return rc;
9562}
9563
9564static int bnx2x_test_intr(struct bnx2x *bp)
9565{
9566 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
9567 int i, rc;
9568
9569 if (!netif_running(bp->dev))
9570 return -ENODEV;
9571
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08009572 config->hdr.length = 0;
Eilon Greensteinaf246402009-01-14 06:43:59 +00009573 if (CHIP_IS_E1(bp))
9574 config->hdr.offset = (BP_PORT(bp) ? 32 : 0);
9575 else
9576 config->hdr.offset = BP_FUNC(bp);
Eilon Greenstein0626b892009-02-12 08:38:14 +00009577 config->hdr.client_id = bp->fp->cl_id;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009578 config->hdr.reserved1 = 0;
9579
9580 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
9581 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
9582 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
9583 if (rc == 0) {
9584 bp->set_mac_pending++;
9585 for (i = 0; i < 10; i++) {
9586 if (!bp->set_mac_pending)
9587 break;
9588 msleep_interruptible(10);
9589 }
9590 if (i == 10)
9591 rc = -ENODEV;
9592 }
9593
9594 return rc;
9595}
9596
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009597static void bnx2x_self_test(struct net_device *dev,
9598 struct ethtool_test *etest, u64 *buf)
9599{
9600 struct bnx2x *bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009601
9602 memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS);
9603
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009604 if (!netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009605 return;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009606
Eilon Greenstein33471622008-08-13 15:59:08 -07009607 /* offline tests are not supported in MF mode */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009608 if (IS_E1HMF(bp))
9609 etest->flags &= ~ETH_TEST_FL_OFFLINE;
9610
9611 if (etest->flags & ETH_TEST_FL_OFFLINE) {
9612 u8 link_up;
9613
9614 link_up = bp->link_vars.link_up;
9615 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9616 bnx2x_nic_load(bp, LOAD_DIAG);
9617 /* wait until link state is restored */
9618 bnx2x_wait_for_link(bp, link_up);
9619
9620 if (bnx2x_test_registers(bp) != 0) {
9621 buf[0] = 1;
9622 etest->flags |= ETH_TEST_FL_FAILED;
9623 }
9624 if (bnx2x_test_memory(bp) != 0) {
9625 buf[1] = 1;
9626 etest->flags |= ETH_TEST_FL_FAILED;
9627 }
9628 buf[2] = bnx2x_test_loopback(bp, link_up);
9629 if (buf[2] != 0)
9630 etest->flags |= ETH_TEST_FL_FAILED;
9631
9632 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9633 bnx2x_nic_load(bp, LOAD_NORMAL);
9634 /* wait until link state is restored */
9635 bnx2x_wait_for_link(bp, link_up);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009636 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009637 if (bnx2x_test_nvram(bp) != 0) {
9638 buf[3] = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009639 etest->flags |= ETH_TEST_FL_FAILED;
9640 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009641 if (bnx2x_test_intr(bp) != 0) {
9642 buf[4] = 1;
9643 etest->flags |= ETH_TEST_FL_FAILED;
9644 }
9645 if (bp->port.pmf)
9646 if (bnx2x_link_test(bp) != 0) {
9647 buf[5] = 1;
9648 etest->flags |= ETH_TEST_FL_FAILED;
9649 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -07009650
9651#ifdef BNX2X_EXTRA_DEBUG
9652 bnx2x_panic_dump(bp);
9653#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009654}
9655
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009656static const struct {
9657 long offset;
9658 int size;
Eilon Greensteinde832a52009-02-12 08:36:33 +00009659 u8 string[ETH_GSTRING_LEN];
9660} bnx2x_q_stats_arr[BNX2X_NUM_Q_STATS] = {
9661/* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%d]: rx_bytes" },
9662 { Q_STATS_OFFSET32(error_bytes_received_hi),
9663 8, "[%d]: rx_error_bytes" },
9664 { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
9665 8, "[%d]: rx_ucast_packets" },
9666 { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
9667 8, "[%d]: rx_mcast_packets" },
9668 { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
9669 8, "[%d]: rx_bcast_packets" },
9670 { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%d]: rx_discards" },
9671 { Q_STATS_OFFSET32(rx_err_discard_pkt),
9672 4, "[%d]: rx_phy_ip_err_discards"},
9673 { Q_STATS_OFFSET32(rx_skb_alloc_failed),
9674 4, "[%d]: rx_skb_alloc_discard" },
9675 { Q_STATS_OFFSET32(hw_csum_err), 4, "[%d]: rx_csum_offload_errors" },
9676
9677/* 10 */{ Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%d]: tx_bytes" },
9678 { Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
9679 8, "[%d]: tx_packets" }
9680};
9681
9682static const struct {
9683 long offset;
9684 int size;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009685 u32 flags;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009686#define STATS_FLAGS_PORT 1
9687#define STATS_FLAGS_FUNC 2
Eilon Greensteinde832a52009-02-12 08:36:33 +00009688#define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009689 u8 string[ETH_GSTRING_LEN];
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009690} bnx2x_stats_arr[BNX2X_NUM_STATS] = {
Eilon Greensteinde832a52009-02-12 08:36:33 +00009691/* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
9692 8, STATS_FLAGS_BOTH, "rx_bytes" },
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009693 { STATS_OFFSET32(error_bytes_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00009694 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009695 { STATS_OFFSET32(total_unicast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00009696 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009697 { STATS_OFFSET32(total_multicast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00009698 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009699 { STATS_OFFSET32(total_broadcast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00009700 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009701 { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009702 8, STATS_FLAGS_PORT, "rx_crc_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009703 { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009704 8, STATS_FLAGS_PORT, "rx_align_errors" },
Eilon Greensteinde832a52009-02-12 08:36:33 +00009705 { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
9706 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
9707 { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
9708 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
9709/* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
9710 8, STATS_FLAGS_PORT, "rx_fragments" },
9711 { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
9712 8, STATS_FLAGS_PORT, "rx_jabbers" },
9713 { STATS_OFFSET32(no_buff_discard_hi),
9714 8, STATS_FLAGS_BOTH, "rx_discards" },
9715 { STATS_OFFSET32(mac_filter_discard),
9716 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
9717 { STATS_OFFSET32(xxoverflow_discard),
9718 4, STATS_FLAGS_PORT, "rx_fw_discards" },
9719 { STATS_OFFSET32(brb_drop_hi),
9720 8, STATS_FLAGS_PORT, "rx_brb_discard" },
9721 { STATS_OFFSET32(brb_truncate_hi),
9722 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
9723 { STATS_OFFSET32(pause_frames_received_hi),
9724 8, STATS_FLAGS_PORT, "rx_pause_frames" },
9725 { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
9726 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
9727 { STATS_OFFSET32(nig_timer_max),
9728 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
9729/* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
9730 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
9731 { STATS_OFFSET32(rx_skb_alloc_failed),
9732 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
9733 { STATS_OFFSET32(hw_csum_err),
9734 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
9735
9736 { STATS_OFFSET32(total_bytes_transmitted_hi),
9737 8, STATS_FLAGS_BOTH, "tx_bytes" },
9738 { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
9739 8, STATS_FLAGS_PORT, "tx_error_bytes" },
9740 { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
9741 8, STATS_FLAGS_BOTH, "tx_packets" },
9742 { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
9743 8, STATS_FLAGS_PORT, "tx_mac_errors" },
9744 { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
9745 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009746 { STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009747 8, STATS_FLAGS_PORT, "tx_single_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009748 { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009749 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
Eilon Greensteinde832a52009-02-12 08:36:33 +00009750/* 30 */{ STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009751 8, STATS_FLAGS_PORT, "tx_deferred" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009752 { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009753 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009754 { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009755 8, STATS_FLAGS_PORT, "tx_late_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009756 { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009757 8, STATS_FLAGS_PORT, "tx_total_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009758 { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009759 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009760 { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009761 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009762 { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009763 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009764 { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009765 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009766 { STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009767 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009768 { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009769 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
Eilon Greensteinde832a52009-02-12 08:36:33 +00009770/* 40 */{ STATS_OFFSET32(etherstatspktsover1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009771 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
Eilon Greensteinde832a52009-02-12 08:36:33 +00009772 { STATS_OFFSET32(pause_frames_sent_hi),
9773 8, STATS_FLAGS_PORT, "tx_pause_frames" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009774};
9775
Eilon Greensteinde832a52009-02-12 08:36:33 +00009776#define IS_PORT_STAT(i) \
9777 ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
9778#define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
9779#define IS_E1HMF_MODE_STAT(bp) \
9780 (IS_E1HMF(bp) && !(bp->msglevel & BNX2X_MSG_STATS))
Yitchak Gertner66e855f2008-08-13 15:49:05 -07009781
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009782static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
9783{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009784 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +00009785 int i, j, k;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009786
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009787 switch (stringset) {
9788 case ETH_SS_STATS:
Eilon Greensteinde832a52009-02-12 08:36:33 +00009789 if (is_multi(bp)) {
9790 k = 0;
9791 for_each_queue(bp, i) {
9792 for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
9793 sprintf(buf + (k + j)*ETH_GSTRING_LEN,
9794 bnx2x_q_stats_arr[j].string, i);
9795 k += BNX2X_NUM_Q_STATS;
9796 }
9797 if (IS_E1HMF_MODE_STAT(bp))
9798 break;
9799 for (j = 0; j < BNX2X_NUM_STATS; j++)
9800 strcpy(buf + (k + j)*ETH_GSTRING_LEN,
9801 bnx2x_stats_arr[j].string);
9802 } else {
9803 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
9804 if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
9805 continue;
9806 strcpy(buf + j*ETH_GSTRING_LEN,
9807 bnx2x_stats_arr[i].string);
9808 j++;
9809 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009810 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009811 break;
9812
9813 case ETH_SS_TEST:
9814 memcpy(buf, bnx2x_tests_str_arr, sizeof(bnx2x_tests_str_arr));
9815 break;
9816 }
9817}
9818
9819static int bnx2x_get_stats_count(struct net_device *dev)
9820{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009821 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +00009822 int i, num_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009823
Eilon Greensteinde832a52009-02-12 08:36:33 +00009824 if (is_multi(bp)) {
9825 num_stats = BNX2X_NUM_Q_STATS * BNX2X_NUM_QUEUES(bp);
9826 if (!IS_E1HMF_MODE_STAT(bp))
9827 num_stats += BNX2X_NUM_STATS;
9828 } else {
9829 if (IS_E1HMF_MODE_STAT(bp)) {
9830 num_stats = 0;
9831 for (i = 0; i < BNX2X_NUM_STATS; i++)
9832 if (IS_FUNC_STAT(i))
9833 num_stats++;
9834 } else
9835 num_stats = BNX2X_NUM_STATS;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009836 }
Eilon Greensteinde832a52009-02-12 08:36:33 +00009837
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009838 return num_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009839}
9840
9841static void bnx2x_get_ethtool_stats(struct net_device *dev,
9842 struct ethtool_stats *stats, u64 *buf)
9843{
9844 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +00009845 u32 *hw_stats, *offset;
9846 int i, j, k;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009847
Eilon Greensteinde832a52009-02-12 08:36:33 +00009848 if (is_multi(bp)) {
9849 k = 0;
9850 for_each_queue(bp, i) {
9851 hw_stats = (u32 *)&bp->fp[i].eth_q_stats;
9852 for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
9853 if (bnx2x_q_stats_arr[j].size == 0) {
9854 /* skip this counter */
9855 buf[k + j] = 0;
9856 continue;
9857 }
9858 offset = (hw_stats +
9859 bnx2x_q_stats_arr[j].offset);
9860 if (bnx2x_q_stats_arr[j].size == 4) {
9861 /* 4-byte counter */
9862 buf[k + j] = (u64) *offset;
9863 continue;
9864 }
9865 /* 8-byte counter */
9866 buf[k + j] = HILO_U64(*offset, *(offset + 1));
9867 }
9868 k += BNX2X_NUM_Q_STATS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009869 }
Eilon Greensteinde832a52009-02-12 08:36:33 +00009870 if (IS_E1HMF_MODE_STAT(bp))
9871 return;
9872 hw_stats = (u32 *)&bp->eth_stats;
9873 for (j = 0; j < BNX2X_NUM_STATS; j++) {
9874 if (bnx2x_stats_arr[j].size == 0) {
9875 /* skip this counter */
9876 buf[k + j] = 0;
9877 continue;
9878 }
9879 offset = (hw_stats + bnx2x_stats_arr[j].offset);
9880 if (bnx2x_stats_arr[j].size == 4) {
9881 /* 4-byte counter */
9882 buf[k + j] = (u64) *offset;
9883 continue;
9884 }
9885 /* 8-byte counter */
9886 buf[k + j] = HILO_U64(*offset, *(offset + 1));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009887 }
Eilon Greensteinde832a52009-02-12 08:36:33 +00009888 } else {
9889 hw_stats = (u32 *)&bp->eth_stats;
9890 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
9891 if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
9892 continue;
9893 if (bnx2x_stats_arr[i].size == 0) {
9894 /* skip this counter */
9895 buf[j] = 0;
9896 j++;
9897 continue;
9898 }
9899 offset = (hw_stats + bnx2x_stats_arr[i].offset);
9900 if (bnx2x_stats_arr[i].size == 4) {
9901 /* 4-byte counter */
9902 buf[j] = (u64) *offset;
9903 j++;
9904 continue;
9905 }
9906 /* 8-byte counter */
9907 buf[j] = HILO_U64(*offset, *(offset + 1));
9908 j++;
9909 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009910 }
9911}
9912
9913static int bnx2x_phys_id(struct net_device *dev, u32 data)
9914{
9915 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009916 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009917 int i;
9918
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009919 if (!netif_running(dev))
9920 return 0;
9921
9922 if (!bp->port.pmf)
9923 return 0;
9924
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009925 if (data == 0)
9926 data = 2;
9927
9928 for (i = 0; i < (data * 2); i++) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009929 if ((i % 2) == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009930 bnx2x_set_led(bp, port, LED_MODE_OPER, SPEED_1000,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009931 bp->link_params.hw_led_mode,
9932 bp->link_params.chip_id);
9933 else
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009934 bnx2x_set_led(bp, port, LED_MODE_OFF, 0,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009935 bp->link_params.hw_led_mode,
9936 bp->link_params.chip_id);
9937
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009938 msleep_interruptible(500);
9939 if (signal_pending(current))
9940 break;
9941 }
9942
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009943 if (bp->link_vars.link_up)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009944 bnx2x_set_led(bp, port, LED_MODE_OPER,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009945 bp->link_vars.line_speed,
9946 bp->link_params.hw_led_mode,
9947 bp->link_params.chip_id);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009948
9949 return 0;
9950}
9951
9952static struct ethtool_ops bnx2x_ethtool_ops = {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009953 .get_settings = bnx2x_get_settings,
9954 .set_settings = bnx2x_set_settings,
9955 .get_drvinfo = bnx2x_get_drvinfo,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009956 .get_wol = bnx2x_get_wol,
9957 .set_wol = bnx2x_set_wol,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009958 .get_msglevel = bnx2x_get_msglevel,
9959 .set_msglevel = bnx2x_set_msglevel,
9960 .nway_reset = bnx2x_nway_reset,
9961 .get_link = ethtool_op_get_link,
9962 .get_eeprom_len = bnx2x_get_eeprom_len,
9963 .get_eeprom = bnx2x_get_eeprom,
9964 .set_eeprom = bnx2x_set_eeprom,
9965 .get_coalesce = bnx2x_get_coalesce,
9966 .set_coalesce = bnx2x_set_coalesce,
9967 .get_ringparam = bnx2x_get_ringparam,
9968 .set_ringparam = bnx2x_set_ringparam,
9969 .get_pauseparam = bnx2x_get_pauseparam,
9970 .set_pauseparam = bnx2x_set_pauseparam,
9971 .get_rx_csum = bnx2x_get_rx_csum,
9972 .set_rx_csum = bnx2x_set_rx_csum,
9973 .get_tx_csum = ethtool_op_get_tx_csum,
Eilon Greenstein755735eb2008-06-23 20:35:13 -07009974 .set_tx_csum = ethtool_op_set_tx_hw_csum,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009975 .set_flags = bnx2x_set_flags,
9976 .get_flags = ethtool_op_get_flags,
9977 .get_sg = ethtool_op_get_sg,
9978 .set_sg = ethtool_op_set_sg,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009979 .get_tso = ethtool_op_get_tso,
9980 .set_tso = bnx2x_set_tso,
9981 .self_test_count = bnx2x_self_test_count,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07009982 .self_test = bnx2x_self_test,
9983 .get_strings = bnx2x_get_strings,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009984 .phys_id = bnx2x_phys_id,
9985 .get_stats_count = bnx2x_get_stats_count,
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009986 .get_ethtool_stats = bnx2x_get_ethtool_stats,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009987};
9988
9989/* end of ethtool_ops */
9990
9991/****************************************************************************
9992* General service functions
9993****************************************************************************/
9994
9995static int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state)
9996{
9997 u16 pmcsr;
9998
9999 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
10000
10001 switch (state) {
10002 case PCI_D0:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010003 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010004 ((pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
10005 PCI_PM_CTRL_PME_STATUS));
10006
10007 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
Eilon Greenstein33471622008-08-13 15:59:08 -070010008 /* delay required during transition out of D3hot */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010009 msleep(20);
10010 break;
10011
10012 case PCI_D3hot:
10013 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
10014 pmcsr |= 3;
10015
10016 if (bp->wol)
10017 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
10018
10019 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
10020 pmcsr);
10021
10022 /* No more memory access after this point until
10023 * device is brought back to D0.
10024 */
10025 break;
10026
10027 default:
10028 return -EINVAL;
10029 }
10030 return 0;
10031}
10032
Eilon Greenstein237907c2009-01-14 06:42:44 +000010033static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
10034{
10035 u16 rx_cons_sb;
10036
10037 /* Tell compiler that status block fields can change */
10038 barrier();
10039 rx_cons_sb = le16_to_cpu(*fp->rx_cons_sb);
10040 if ((rx_cons_sb & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
10041 rx_cons_sb++;
10042 return (fp->rx_comp_cons != rx_cons_sb);
10043}
10044
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010045/*
10046 * net_device service functions
10047 */
10048
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010049static int bnx2x_poll(struct napi_struct *napi, int budget)
10050{
10051 struct bnx2x_fastpath *fp = container_of(napi, struct bnx2x_fastpath,
10052 napi);
10053 struct bnx2x *bp = fp->bp;
10054 int work_done = 0;
10055
10056#ifdef BNX2X_STOP_ON_ERROR
10057 if (unlikely(bp->panic))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010058 goto poll_panic;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010059#endif
10060
10061 prefetch(fp->tx_buf_ring[TX_BD(fp->tx_pkt_cons)].skb);
10062 prefetch(fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)].skb);
10063 prefetch((char *)(fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)].skb) + 256);
10064
10065 bnx2x_update_fpsb_idx(fp);
10066
Eilon Greenstein237907c2009-01-14 06:42:44 +000010067 if (bnx2x_has_tx_work(fp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010068 bnx2x_tx_int(fp, budget);
10069
Eilon Greenstein237907c2009-01-14 06:42:44 +000010070 if (bnx2x_has_rx_work(fp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010071 work_done = bnx2x_rx_int(fp, budget);
Eilon Greenstein356e2382009-02-12 08:38:32 +000010072
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070010073 rmb(); /* BNX2X_HAS_WORK() reads the status block */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010074
10075 /* must not complete if we consumed full budget */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070010076 if ((work_done < budget) && !BNX2X_HAS_WORK(fp)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010077
10078#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010079poll_panic:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010080#endif
Ben Hutchings288379f2009-01-19 16:43:59 -080010081 napi_complete(napi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010082
Eilon Greenstein0626b892009-02-12 08:38:14 +000010083 bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010084 le16_to_cpu(fp->fp_u_idx), IGU_INT_NOP, 1);
Eilon Greenstein0626b892009-02-12 08:38:14 +000010085 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010086 le16_to_cpu(fp->fp_c_idx), IGU_INT_ENABLE, 1);
10087 }
Eilon Greenstein356e2382009-02-12 08:38:32 +000010088
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010089 return work_done;
10090}
10091
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010092
10093/* we split the first BD into headers and data BDs
Eilon Greenstein33471622008-08-13 15:59:08 -070010094 * to ease the pain of our fellow microcode engineers
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010095 * we use one mapping for both BDs
10096 * So far this has only been observed to happen
10097 * in Other Operating Systems(TM)
10098 */
10099static noinline u16 bnx2x_tx_split(struct bnx2x *bp,
10100 struct bnx2x_fastpath *fp,
10101 struct eth_tx_bd **tx_bd, u16 hlen,
10102 u16 bd_prod, int nbd)
10103{
10104 struct eth_tx_bd *h_tx_bd = *tx_bd;
10105 struct eth_tx_bd *d_tx_bd;
10106 dma_addr_t mapping;
10107 int old_len = le16_to_cpu(h_tx_bd->nbytes);
10108
10109 /* first fix first BD */
10110 h_tx_bd->nbd = cpu_to_le16(nbd);
10111 h_tx_bd->nbytes = cpu_to_le16(hlen);
10112
10113 DP(NETIF_MSG_TX_QUEUED, "TSO split header size is %d "
10114 "(%x:%x) nbd %d\n", h_tx_bd->nbytes, h_tx_bd->addr_hi,
10115 h_tx_bd->addr_lo, h_tx_bd->nbd);
10116
10117 /* now get a new data BD
10118 * (after the pbd) and fill it */
10119 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
10120 d_tx_bd = &fp->tx_desc_ring[bd_prod];
10121
10122 mapping = HILO_U64(le32_to_cpu(h_tx_bd->addr_hi),
10123 le32_to_cpu(h_tx_bd->addr_lo)) + hlen;
10124
10125 d_tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
10126 d_tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
10127 d_tx_bd->nbytes = cpu_to_le16(old_len - hlen);
10128 d_tx_bd->vlan = 0;
10129 /* this marks the BD as one that has no individual mapping
10130 * the FW ignores this flag in a BD not marked start
10131 */
10132 d_tx_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_SW_LSO;
10133 DP(NETIF_MSG_TX_QUEUED,
10134 "TSO split data size is %d (%x:%x)\n",
10135 d_tx_bd->nbytes, d_tx_bd->addr_hi, d_tx_bd->addr_lo);
10136
10137 /* update tx_bd for marking the last BD flag */
10138 *tx_bd = d_tx_bd;
10139
10140 return bd_prod;
10141}
10142
10143static inline u16 bnx2x_csum_fix(unsigned char *t_header, u16 csum, s8 fix)
10144{
10145 if (fix > 0)
10146 csum = (u16) ~csum_fold(csum_sub(csum,
10147 csum_partial(t_header - fix, fix, 0)));
10148
10149 else if (fix < 0)
10150 csum = (u16) ~csum_fold(csum_add(csum,
10151 csum_partial(t_header, -fix, 0)));
10152
10153 return swab16(csum);
10154}
10155
10156static inline u32 bnx2x_xmit_type(struct bnx2x *bp, struct sk_buff *skb)
10157{
10158 u32 rc;
10159
10160 if (skb->ip_summed != CHECKSUM_PARTIAL)
10161 rc = XMIT_PLAIN;
10162
10163 else {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010164 if (skb->protocol == htons(ETH_P_IPV6)) {
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010165 rc = XMIT_CSUM_V6;
10166 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
10167 rc |= XMIT_CSUM_TCP;
10168
10169 } else {
10170 rc = XMIT_CSUM_V4;
10171 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
10172 rc |= XMIT_CSUM_TCP;
10173 }
10174 }
10175
10176 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV4)
10177 rc |= XMIT_GSO_V4;
10178
10179 else if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
10180 rc |= XMIT_GSO_V6;
10181
10182 return rc;
10183}
10184
Eilon Greenstein632da4d2009-01-14 06:44:10 +000010185#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greensteinf5372252009-02-12 08:38:30 +000010186/* check if packet requires linearization (packet is too fragmented)
10187 no need to check fragmentation if page size > 8K (there will be no
10188 violation to FW restrictions) */
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010189static int bnx2x_pkt_req_lin(struct bnx2x *bp, struct sk_buff *skb,
10190 u32 xmit_type)
10191{
10192 int to_copy = 0;
10193 int hlen = 0;
10194 int first_bd_sz = 0;
10195
10196 /* 3 = 1 (for linear data BD) + 2 (for PBD and last BD) */
10197 if (skb_shinfo(skb)->nr_frags >= (MAX_FETCH_BD - 3)) {
10198
10199 if (xmit_type & XMIT_GSO) {
10200 unsigned short lso_mss = skb_shinfo(skb)->gso_size;
10201 /* Check if LSO packet needs to be copied:
10202 3 = 1 (for headers BD) + 2 (for PBD and last BD) */
10203 int wnd_size = MAX_FETCH_BD - 3;
Eilon Greenstein33471622008-08-13 15:59:08 -070010204 /* Number of windows to check */
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010205 int num_wnds = skb_shinfo(skb)->nr_frags - wnd_size;
10206 int wnd_idx = 0;
10207 int frag_idx = 0;
10208 u32 wnd_sum = 0;
10209
10210 /* Headers length */
10211 hlen = (int)(skb_transport_header(skb) - skb->data) +
10212 tcp_hdrlen(skb);
10213
10214 /* Amount of data (w/o headers) on linear part of SKB*/
10215 first_bd_sz = skb_headlen(skb) - hlen;
10216
10217 wnd_sum = first_bd_sz;
10218
10219 /* Calculate the first sum - it's special */
10220 for (frag_idx = 0; frag_idx < wnd_size - 1; frag_idx++)
10221 wnd_sum +=
10222 skb_shinfo(skb)->frags[frag_idx].size;
10223
10224 /* If there was data on linear skb data - check it */
10225 if (first_bd_sz > 0) {
10226 if (unlikely(wnd_sum < lso_mss)) {
10227 to_copy = 1;
10228 goto exit_lbl;
10229 }
10230
10231 wnd_sum -= first_bd_sz;
10232 }
10233
10234 /* Others are easier: run through the frag list and
10235 check all windows */
10236 for (wnd_idx = 0; wnd_idx <= num_wnds; wnd_idx++) {
10237 wnd_sum +=
10238 skb_shinfo(skb)->frags[wnd_idx + wnd_size - 1].size;
10239
10240 if (unlikely(wnd_sum < lso_mss)) {
10241 to_copy = 1;
10242 break;
10243 }
10244 wnd_sum -=
10245 skb_shinfo(skb)->frags[wnd_idx].size;
10246 }
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010247 } else {
10248 /* in non-LSO too fragmented packet should always
10249 be linearized */
10250 to_copy = 1;
10251 }
10252 }
10253
10254exit_lbl:
10255 if (unlikely(to_copy))
10256 DP(NETIF_MSG_TX_QUEUED,
10257 "Linearization IS REQUIRED for %s packet. "
10258 "num_frags %d hlen %d first_bd_sz %d\n",
10259 (xmit_type & XMIT_GSO) ? "LSO" : "non-LSO",
10260 skb_shinfo(skb)->nr_frags, hlen, first_bd_sz);
10261
10262 return to_copy;
10263}
Eilon Greenstein632da4d2009-01-14 06:44:10 +000010264#endif
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010265
10266/* called with netif_tx_lock
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010267 * bnx2x_tx_int() runs without netif_tx_lock unless it needs to call
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010268 * netif_wake_queue()
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010269 */
10270static int bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev)
10271{
10272 struct bnx2x *bp = netdev_priv(dev);
10273 struct bnx2x_fastpath *fp;
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010274 struct netdev_queue *txq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010275 struct sw_tx_bd *tx_buf;
10276 struct eth_tx_bd *tx_bd;
10277 struct eth_tx_parse_bd *pbd = NULL;
10278 u16 pkt_prod, bd_prod;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010279 int nbd, fp_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010280 dma_addr_t mapping;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010281 u32 xmit_type = bnx2x_xmit_type(bp, skb);
10282 int vlan_off = (bp->e1hov ? 4 : 0);
10283 int i;
10284 u8 hlen = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010285
10286#ifdef BNX2X_STOP_ON_ERROR
10287 if (unlikely(bp->panic))
10288 return NETDEV_TX_BUSY;
10289#endif
10290
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010291 fp_index = skb_get_queue_mapping(skb);
10292 txq = netdev_get_tx_queue(dev, fp_index);
10293
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010294 fp = &bp->fp[fp_index];
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010295
Yitchak Gertner231fd582008-08-25 15:27:06 -070010296 if (unlikely(bnx2x_tx_avail(fp) < (skb_shinfo(skb)->nr_frags + 3))) {
Eilon Greensteinde832a52009-02-12 08:36:33 +000010297 fp->eth_q_stats.driver_xoff++,
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010298 netif_tx_stop_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010299 BNX2X_ERR("BUG! Tx ring full when queue awake!\n");
10300 return NETDEV_TX_BUSY;
10301 }
10302
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010303 DP(NETIF_MSG_TX_QUEUED, "SKB: summed %x protocol %x protocol(%x,%x)"
10304 " gso type %x xmit_type %x\n",
10305 skb->ip_summed, skb->protocol, ipv6_hdr(skb)->nexthdr,
10306 ip_hdr(skb)->protocol, skb_shinfo(skb)->gso_type, xmit_type);
10307
Eilon Greenstein632da4d2009-01-14 06:44:10 +000010308#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greensteinf5372252009-02-12 08:38:30 +000010309 /* First, check if we need to linearize the skb (due to FW
10310 restrictions). No need to check fragmentation if page size > 8K
10311 (there will be no violation to FW restrictions) */
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010312 if (bnx2x_pkt_req_lin(bp, skb, xmit_type)) {
10313 /* Statistics of linearization */
10314 bp->lin_cnt++;
10315 if (skb_linearize(skb) != 0) {
10316 DP(NETIF_MSG_TX_QUEUED, "SKB linearization failed - "
10317 "silently dropping this SKB\n");
10318 dev_kfree_skb_any(skb);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070010319 return NETDEV_TX_OK;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010320 }
10321 }
Eilon Greenstein632da4d2009-01-14 06:44:10 +000010322#endif
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010323
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010324 /*
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010325 Please read carefully. First we use one BD which we mark as start,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010326 then for TSO or xsum we have a parsing info BD,
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010327 and only then we have the rest of the TSO BDs.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010328 (don't forget to mark the last one as last,
10329 and to unmap only AFTER you write to the BD ...)
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010330 And above all, all pdb sizes are in words - NOT DWORDS!
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010331 */
10332
10333 pkt_prod = fp->tx_pkt_prod++;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010334 bd_prod = TX_BD(fp->tx_bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010335
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010336 /* get a tx_buf and first BD */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010337 tx_buf = &fp->tx_buf_ring[TX_BD(pkt_prod)];
10338 tx_bd = &fp->tx_desc_ring[bd_prod];
10339
10340 tx_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
10341 tx_bd->general_data = (UNICAST_ADDRESS <<
10342 ETH_TX_BD_ETH_ADDR_TYPE_SHIFT);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010343 /* header nbd */
10344 tx_bd->general_data |= (1 << ETH_TX_BD_HDR_NBDS_SHIFT);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010345
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010346 /* remember the first BD of the packet */
10347 tx_buf->first_bd = fp->tx_bd_prod;
10348 tx_buf->skb = skb;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010349
10350 DP(NETIF_MSG_TX_QUEUED,
10351 "sending pkt %u @%p next_idx %u bd %u @%p\n",
10352 pkt_prod, tx_buf, fp->tx_pkt_prod, bd_prod, tx_bd);
10353
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010354#ifdef BCM_VLAN
10355 if ((bp->vlgrp != NULL) && vlan_tx_tag_present(skb) &&
10356 (bp->flags & HW_VLAN_TX_FLAG)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010357 tx_bd->vlan = cpu_to_le16(vlan_tx_tag_get(skb));
10358 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_VLAN_TAG;
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010359 vlan_off += 4;
10360 } else
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010361#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010362 tx_bd->vlan = cpu_to_le16(pkt_prod);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010363
10364 if (xmit_type) {
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010365 /* turn on parsing and get a BD */
10366 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
10367 pbd = (void *)&fp->tx_desc_ring[bd_prod];
10368
10369 memset(pbd, 0, sizeof(struct eth_tx_parse_bd));
10370 }
10371
10372 if (xmit_type & XMIT_CSUM) {
10373 hlen = (skb_network_header(skb) - skb->data + vlan_off) / 2;
10374
10375 /* for now NS flag is not used in Linux */
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010376 pbd->global_data =
10377 (hlen | ((skb->protocol == cpu_to_be16(ETH_P_8021Q)) <<
10378 ETH_TX_PARSE_BD_LLC_SNAP_EN_SHIFT));
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010379
10380 pbd->ip_hlen = (skb_transport_header(skb) -
10381 skb_network_header(skb)) / 2;
10382
10383 hlen += pbd->ip_hlen + tcp_hdrlen(skb) / 2;
10384
10385 pbd->total_hlen = cpu_to_le16(hlen);
10386 hlen = hlen*2 - vlan_off;
10387
10388 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_TCP_CSUM;
10389
10390 if (xmit_type & XMIT_CSUM_V4)
10391 tx_bd->bd_flags.as_bitfield |=
10392 ETH_TX_BD_FLAGS_IP_CSUM;
10393 else
10394 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_IPV6;
10395
10396 if (xmit_type & XMIT_CSUM_TCP) {
10397 pbd->tcp_pseudo_csum = swab16(tcp_hdr(skb)->check);
10398
10399 } else {
10400 s8 fix = SKB_CS_OFF(skb); /* signed! */
10401
10402 pbd->global_data |= ETH_TX_PARSE_BD_CS_ANY_FLG;
10403 pbd->cs_offset = fix / 2;
10404
10405 DP(NETIF_MSG_TX_QUEUED,
10406 "hlen %d offset %d fix %d csum before fix %x\n",
10407 le16_to_cpu(pbd->total_hlen), pbd->cs_offset, fix,
10408 SKB_CS(skb));
10409
10410 /* HW bug: fixup the CSUM */
10411 pbd->tcp_pseudo_csum =
10412 bnx2x_csum_fix(skb_transport_header(skb),
10413 SKB_CS(skb), fix);
10414
10415 DP(NETIF_MSG_TX_QUEUED, "csum after fix %x\n",
10416 pbd->tcp_pseudo_csum);
10417 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010418 }
10419
10420 mapping = pci_map_single(bp->pdev, skb->data,
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010421 skb_headlen(skb), PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010422
10423 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
10424 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
Eilon Greenstein6378c022008-08-13 15:59:25 -070010425 nbd = skb_shinfo(skb)->nr_frags + ((pbd == NULL) ? 1 : 2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010426 tx_bd->nbd = cpu_to_le16(nbd);
10427 tx_bd->nbytes = cpu_to_le16(skb_headlen(skb));
10428
10429 DP(NETIF_MSG_TX_QUEUED, "first bd @%p addr (%x:%x) nbd %d"
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010430 " nbytes %d flags %x vlan %x\n",
10431 tx_bd, tx_bd->addr_hi, tx_bd->addr_lo, le16_to_cpu(tx_bd->nbd),
10432 le16_to_cpu(tx_bd->nbytes), tx_bd->bd_flags.as_bitfield,
10433 le16_to_cpu(tx_bd->vlan));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010434
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010435 if (xmit_type & XMIT_GSO) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010436
10437 DP(NETIF_MSG_TX_QUEUED,
10438 "TSO packet len %d hlen %d total len %d tso size %d\n",
10439 skb->len, hlen, skb_headlen(skb),
10440 skb_shinfo(skb)->gso_size);
10441
10442 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_SW_LSO;
10443
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010444 if (unlikely(skb_headlen(skb) > hlen))
10445 bd_prod = bnx2x_tx_split(bp, fp, &tx_bd, hlen,
10446 bd_prod, ++nbd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010447
10448 pbd->lso_mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
10449 pbd->tcp_send_seq = swab32(tcp_hdr(skb)->seq);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010450 pbd->tcp_flags = pbd_tcp_flags(skb);
10451
10452 if (xmit_type & XMIT_GSO_V4) {
10453 pbd->ip_id = swab16(ip_hdr(skb)->id);
10454 pbd->tcp_pseudo_csum =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010455 swab16(~csum_tcpudp_magic(ip_hdr(skb)->saddr,
10456 ip_hdr(skb)->daddr,
10457 0, IPPROTO_TCP, 0));
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010458
10459 } else
10460 pbd->tcp_pseudo_csum =
10461 swab16(~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
10462 &ipv6_hdr(skb)->daddr,
10463 0, IPPROTO_TCP, 0));
10464
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010465 pbd->global_data |= ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN;
10466 }
10467
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010468 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
10469 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010470
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010471 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
10472 tx_bd = &fp->tx_desc_ring[bd_prod];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010473
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010474 mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
10475 frag->size, PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010476
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010477 tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
10478 tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
10479 tx_bd->nbytes = cpu_to_le16(frag->size);
10480 tx_bd->vlan = cpu_to_le16(pkt_prod);
10481 tx_bd->bd_flags.as_bitfield = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010482
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010483 DP(NETIF_MSG_TX_QUEUED,
10484 "frag %d bd @%p addr (%x:%x) nbytes %d flags %x\n",
10485 i, tx_bd, tx_bd->addr_hi, tx_bd->addr_lo,
10486 le16_to_cpu(tx_bd->nbytes), tx_bd->bd_flags.as_bitfield);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010487 }
10488
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010489 /* now at last mark the BD as the last BD */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010490 tx_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_END_BD;
10491
10492 DP(NETIF_MSG_TX_QUEUED, "last bd @%p flags %x\n",
10493 tx_bd, tx_bd->bd_flags.as_bitfield);
10494
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010495 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
10496
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010497 /* now send a tx doorbell, counting the next BD
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010498 * if the packet contains or ends with it
10499 */
10500 if (TX_BD_POFF(bd_prod) < nbd)
10501 nbd++;
10502
10503 if (pbd)
10504 DP(NETIF_MSG_TX_QUEUED,
10505 "PBD @%p ip_data %x ip_hlen %u ip_id %u lso_mss %u"
10506 " tcp_flags %x xsum %x seq %u hlen %u\n",
10507 pbd, pbd->global_data, pbd->ip_hlen, pbd->ip_id,
10508 pbd->lso_mss, pbd->tcp_flags, pbd->tcp_pseudo_csum,
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010509 pbd->tcp_send_seq, le16_to_cpu(pbd->total_hlen));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010510
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010511 DP(NETIF_MSG_TX_QUEUED, "doorbell: nbd %d bd %u\n", nbd, bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010512
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080010513 /*
10514 * Make sure that the BD data is updated before updating the producer
10515 * since FW might read the BD right after the producer is updated.
10516 * This is only applicable for weak-ordered memory model archs such
10517 * as IA-64. The following barrier is also mandatory since FW will
10518 * assumes packets must have BDs.
10519 */
10520 wmb();
10521
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010522 le16_add_cpu(&fp->hw_tx_prods->bds_prod, nbd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010523 mb(); /* FW restriction: must not reorder writing nbd and packets */
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010524 le32_add_cpu(&fp->hw_tx_prods->packets_prod, 1);
Eilon Greenstein0626b892009-02-12 08:38:14 +000010525 DOORBELL(bp, fp->index, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010526
10527 mmiowb();
10528
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010529 fp->tx_bd_prod += nbd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010530 dev->trans_start = jiffies;
10531
10532 if (unlikely(bnx2x_tx_avail(fp) < MAX_SKB_FRAGS + 3)) {
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080010533 /* We want bnx2x_tx_int to "see" the updated tx_bd_prod
10534 if we put Tx into XOFF state. */
10535 smp_mb();
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010536 netif_tx_stop_queue(txq);
Eilon Greensteinde832a52009-02-12 08:36:33 +000010537 fp->eth_q_stats.driver_xoff++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010538 if (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3)
Eilon Greenstein555f6c72009-02-12 08:36:11 +000010539 netif_tx_wake_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010540 }
10541 fp->tx_pkt++;
10542
10543 return NETDEV_TX_OK;
10544}
10545
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010546/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010547static int bnx2x_open(struct net_device *dev)
10548{
10549 struct bnx2x *bp = netdev_priv(dev);
10550
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000010551 netif_carrier_off(dev);
10552
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010553 bnx2x_set_power_state(bp, PCI_D0);
10554
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010555 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010556}
10557
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010558/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010559static int bnx2x_close(struct net_device *dev)
10560{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010561 struct bnx2x *bp = netdev_priv(dev);
10562
10563 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010564 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
10565 if (atomic_read(&bp->pdev->enable_cnt) == 1)
10566 if (!CHIP_REV_IS_SLOW(bp))
10567 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010568
10569 return 0;
10570}
10571
Eilon Greensteinf5372252009-02-12 08:38:30 +000010572/* called with netif_tx_lock from dev_mcast.c */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010573static void bnx2x_set_rx_mode(struct net_device *dev)
10574{
10575 struct bnx2x *bp = netdev_priv(dev);
10576 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
10577 int port = BP_PORT(bp);
10578
10579 if (bp->state != BNX2X_STATE_OPEN) {
10580 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
10581 return;
10582 }
10583
10584 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", dev->flags);
10585
10586 if (dev->flags & IFF_PROMISC)
10587 rx_mode = BNX2X_RX_MODE_PROMISC;
10588
10589 else if ((dev->flags & IFF_ALLMULTI) ||
10590 ((dev->mc_count > BNX2X_MAX_MULTICAST) && CHIP_IS_E1(bp)))
10591 rx_mode = BNX2X_RX_MODE_ALLMULTI;
10592
10593 else { /* some multicasts */
10594 if (CHIP_IS_E1(bp)) {
10595 int i, old, offset;
10596 struct dev_mc_list *mclist;
10597 struct mac_configuration_cmd *config =
10598 bnx2x_sp(bp, mcast_config);
10599
10600 for (i = 0, mclist = dev->mc_list;
10601 mclist && (i < dev->mc_count);
10602 i++, mclist = mclist->next) {
10603
10604 config->config_table[i].
10605 cam_entry.msb_mac_addr =
10606 swab16(*(u16 *)&mclist->dmi_addr[0]);
10607 config->config_table[i].
10608 cam_entry.middle_mac_addr =
10609 swab16(*(u16 *)&mclist->dmi_addr[2]);
10610 config->config_table[i].
10611 cam_entry.lsb_mac_addr =
10612 swab16(*(u16 *)&mclist->dmi_addr[4]);
10613 config->config_table[i].cam_entry.flags =
10614 cpu_to_le16(port);
10615 config->config_table[i].
10616 target_table_entry.flags = 0;
10617 config->config_table[i].
10618 target_table_entry.client_id = 0;
10619 config->config_table[i].
10620 target_table_entry.vlan_id = 0;
10621
10622 DP(NETIF_MSG_IFUP,
10623 "setting MCAST[%d] (%04x:%04x:%04x)\n", i,
10624 config->config_table[i].
10625 cam_entry.msb_mac_addr,
10626 config->config_table[i].
10627 cam_entry.middle_mac_addr,
10628 config->config_table[i].
10629 cam_entry.lsb_mac_addr);
10630 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080010631 old = config->hdr.length;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010632 if (old > i) {
10633 for (; i < old; i++) {
10634 if (CAM_IS_INVALID(config->
10635 config_table[i])) {
Eilon Greensteinaf246402009-01-14 06:43:59 +000010636 /* already invalidated */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010637 break;
10638 }
10639 /* invalidate */
10640 CAM_INVALIDATE(config->
10641 config_table[i]);
10642 }
10643 }
10644
10645 if (CHIP_REV_IS_SLOW(bp))
10646 offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
10647 else
10648 offset = BNX2X_MAX_MULTICAST*(1 + port);
10649
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080010650 config->hdr.length = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010651 config->hdr.offset = offset;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080010652 config->hdr.client_id = bp->fp->cl_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010653 config->hdr.reserved1 = 0;
10654
10655 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
10656 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
10657 U64_LO(bnx2x_sp_mapping(bp, mcast_config)),
10658 0);
10659 } else { /* E1H */
10660 /* Accept one or more multicasts */
10661 struct dev_mc_list *mclist;
10662 u32 mc_filter[MC_HASH_SIZE];
10663 u32 crc, bit, regidx;
10664 int i;
10665
10666 memset(mc_filter, 0, 4 * MC_HASH_SIZE);
10667
10668 for (i = 0, mclist = dev->mc_list;
10669 mclist && (i < dev->mc_count);
10670 i++, mclist = mclist->next) {
10671
Johannes Berg7c510e42008-10-27 17:47:26 -070010672 DP(NETIF_MSG_IFUP, "Adding mcast MAC: %pM\n",
10673 mclist->dmi_addr);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010674
10675 crc = crc32c_le(0, mclist->dmi_addr, ETH_ALEN);
10676 bit = (crc >> 24) & 0xff;
10677 regidx = bit >> 5;
10678 bit &= 0x1f;
10679 mc_filter[regidx] |= (1 << bit);
10680 }
10681
10682 for (i = 0; i < MC_HASH_SIZE; i++)
10683 REG_WR(bp, MC_HASH_OFFSET(bp, i),
10684 mc_filter[i]);
10685 }
10686 }
10687
10688 bp->rx_mode = rx_mode;
10689 bnx2x_set_storm_rx_mode(bp);
10690}
10691
10692/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010693static int bnx2x_change_mac_addr(struct net_device *dev, void *p)
10694{
10695 struct sockaddr *addr = p;
10696 struct bnx2x *bp = netdev_priv(dev);
10697
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010698 if (!is_valid_ether_addr((u8 *)(addr->sa_data)))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010699 return -EINVAL;
10700
10701 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010702 if (netif_running(dev)) {
10703 if (CHIP_IS_E1(bp))
Yitchak Gertner3101c2b2008-08-13 15:52:28 -070010704 bnx2x_set_mac_addr_e1(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010705 else
Yitchak Gertner3101c2b2008-08-13 15:52:28 -070010706 bnx2x_set_mac_addr_e1h(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010707 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010708
10709 return 0;
10710}
10711
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010712/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010713static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
10714{
10715 struct mii_ioctl_data *data = if_mii(ifr);
10716 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010717 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010718 int err;
10719
10720 switch (cmd) {
10721 case SIOCGMIIPHY:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010722 data->phy_id = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010723
Eliezer Tamirc14423f2008-02-28 11:49:42 -080010724 /* fallthrough */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010725
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010726 case SIOCGMIIREG: {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010727 u16 mii_regval;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010728
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010729 if (!netif_running(dev))
10730 return -EAGAIN;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010731
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010732 mutex_lock(&bp->port.phy_mutex);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010733 err = bnx2x_cl45_read(bp, port, 0, bp->port.phy_addr,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010734 DEFAULT_PHY_DEV_ADDR,
10735 (data->reg_num & 0x1f), &mii_regval);
10736 data->val_out = mii_regval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010737 mutex_unlock(&bp->port.phy_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010738 return err;
10739 }
10740
10741 case SIOCSMIIREG:
10742 if (!capable(CAP_NET_ADMIN))
10743 return -EPERM;
10744
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010745 if (!netif_running(dev))
10746 return -EAGAIN;
10747
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010748 mutex_lock(&bp->port.phy_mutex);
Eilon Greenstein3196a882008-08-13 15:58:49 -070010749 err = bnx2x_cl45_write(bp, port, 0, bp->port.phy_addr,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010750 DEFAULT_PHY_DEV_ADDR,
10751 (data->reg_num & 0x1f), data->val_in);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010752 mutex_unlock(&bp->port.phy_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010753 return err;
10754
10755 default:
10756 /* do nothing */
10757 break;
10758 }
10759
10760 return -EOPNOTSUPP;
10761}
10762
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010763/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010764static int bnx2x_change_mtu(struct net_device *dev, int new_mtu)
10765{
10766 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010767 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010768
10769 if ((new_mtu > ETH_MAX_JUMBO_PACKET_SIZE) ||
10770 ((new_mtu + ETH_HLEN) < ETH_MIN_PACKET_SIZE))
10771 return -EINVAL;
10772
10773 /* This does not race with packet allocation
Eliezer Tamirc14423f2008-02-28 11:49:42 -080010774 * because the actual alloc size is
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010775 * only updated as part of load
10776 */
10777 dev->mtu = new_mtu;
10778
10779 if (netif_running(dev)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010780 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
10781 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010782 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010783
10784 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010785}
10786
10787static void bnx2x_tx_timeout(struct net_device *dev)
10788{
10789 struct bnx2x *bp = netdev_priv(dev);
10790
10791#ifdef BNX2X_STOP_ON_ERROR
10792 if (!bp->panic)
10793 bnx2x_panic();
10794#endif
10795 /* This allows the netif to be shutdown gracefully before resetting */
10796 schedule_work(&bp->reset_task);
10797}
10798
10799#ifdef BCM_VLAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010800/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010801static void bnx2x_vlan_rx_register(struct net_device *dev,
10802 struct vlan_group *vlgrp)
10803{
10804 struct bnx2x *bp = netdev_priv(dev);
10805
10806 bp->vlgrp = vlgrp;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010807
10808 /* Set flags according to the required capabilities */
10809 bp->flags &= ~(HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
10810
10811 if (dev->features & NETIF_F_HW_VLAN_TX)
10812 bp->flags |= HW_VLAN_TX_FLAG;
10813
10814 if (dev->features & NETIF_F_HW_VLAN_RX)
10815 bp->flags |= HW_VLAN_RX_FLAG;
10816
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010817 if (netif_running(dev))
Eliezer Tamir49d66772008-02-28 11:53:13 -080010818 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010819}
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010820
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010821#endif
10822
10823#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
10824static void poll_bnx2x(struct net_device *dev)
10825{
10826 struct bnx2x *bp = netdev_priv(dev);
10827
10828 disable_irq(bp->pdev->irq);
10829 bnx2x_interrupt(bp->pdev->irq, dev);
10830 enable_irq(bp->pdev->irq);
10831}
10832#endif
10833
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010834static const struct net_device_ops bnx2x_netdev_ops = {
10835 .ndo_open = bnx2x_open,
10836 .ndo_stop = bnx2x_close,
10837 .ndo_start_xmit = bnx2x_start_xmit,
Eilon Greenstein356e2382009-02-12 08:38:32 +000010838 .ndo_set_multicast_list = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010839 .ndo_set_mac_address = bnx2x_change_mac_addr,
10840 .ndo_validate_addr = eth_validate_addr,
10841 .ndo_do_ioctl = bnx2x_ioctl,
10842 .ndo_change_mtu = bnx2x_change_mtu,
10843 .ndo_tx_timeout = bnx2x_tx_timeout,
10844#ifdef BCM_VLAN
10845 .ndo_vlan_rx_register = bnx2x_vlan_rx_register,
10846#endif
10847#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
10848 .ndo_poll_controller = poll_bnx2x,
10849#endif
10850};
10851
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010852static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
10853 struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010854{
10855 struct bnx2x *bp;
10856 int rc;
10857
10858 SET_NETDEV_DEV(dev, &pdev->dev);
10859 bp = netdev_priv(dev);
10860
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010861 bp->dev = dev;
10862 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010863 bp->flags = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010864 bp->func = PCI_FUNC(pdev->devfn);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010865
10866 rc = pci_enable_device(pdev);
10867 if (rc) {
10868 printk(KERN_ERR PFX "Cannot enable PCI device, aborting\n");
10869 goto err_out;
10870 }
10871
10872 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
10873 printk(KERN_ERR PFX "Cannot find PCI device base address,"
10874 " aborting\n");
10875 rc = -ENODEV;
10876 goto err_out_disable;
10877 }
10878
10879 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
10880 printk(KERN_ERR PFX "Cannot find second PCI device"
10881 " base address, aborting\n");
10882 rc = -ENODEV;
10883 goto err_out_disable;
10884 }
10885
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010886 if (atomic_read(&pdev->enable_cnt) == 1) {
10887 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
10888 if (rc) {
10889 printk(KERN_ERR PFX "Cannot obtain PCI resources,"
10890 " aborting\n");
10891 goto err_out_disable;
10892 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010893
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010894 pci_set_master(pdev);
10895 pci_save_state(pdev);
10896 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010897
10898 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
10899 if (bp->pm_cap == 0) {
10900 printk(KERN_ERR PFX "Cannot find power management"
10901 " capability, aborting\n");
10902 rc = -EIO;
10903 goto err_out_release;
10904 }
10905
10906 bp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
10907 if (bp->pcie_cap == 0) {
10908 printk(KERN_ERR PFX "Cannot find PCI Express capability,"
10909 " aborting\n");
10910 rc = -EIO;
10911 goto err_out_release;
10912 }
10913
10914 if (pci_set_dma_mask(pdev, DMA_64BIT_MASK) == 0) {
10915 bp->flags |= USING_DAC_FLAG;
10916 if (pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK) != 0) {
10917 printk(KERN_ERR PFX "pci_set_consistent_dma_mask"
10918 " failed, aborting\n");
10919 rc = -EIO;
10920 goto err_out_release;
10921 }
10922
10923 } else if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) != 0) {
10924 printk(KERN_ERR PFX "System does not support DMA,"
10925 " aborting\n");
10926 rc = -EIO;
10927 goto err_out_release;
10928 }
10929
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010930 dev->mem_start = pci_resource_start(pdev, 0);
10931 dev->base_addr = dev->mem_start;
10932 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010933
10934 dev->irq = pdev->irq;
10935
Arjan van de Ven275f1652008-10-20 21:42:39 -070010936 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010937 if (!bp->regview) {
10938 printk(KERN_ERR PFX "Cannot map register space, aborting\n");
10939 rc = -ENOMEM;
10940 goto err_out_release;
10941 }
10942
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010943 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
10944 min_t(u64, BNX2X_DB_SIZE,
10945 pci_resource_len(pdev, 2)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010946 if (!bp->doorbells) {
10947 printk(KERN_ERR PFX "Cannot map doorbell space, aborting\n");
10948 rc = -ENOMEM;
10949 goto err_out_unmap;
10950 }
10951
10952 bnx2x_set_power_state(bp, PCI_D0);
10953
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010954 /* clean indirect addresses */
10955 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
10956 PCICFG_VENDOR_ID_OFFSET);
10957 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0);
10958 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0);
10959 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0);
10960 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010961
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010962 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010963
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080010964 dev->netdev_ops = &bnx2x_netdev_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010965 dev->ethtool_ops = &bnx2x_ethtool_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010966 dev->features |= NETIF_F_SG;
10967 dev->features |= NETIF_F_HW_CSUM;
10968 if (bp->flags & USING_DAC_FLAG)
10969 dev->features |= NETIF_F_HIGHDMA;
10970#ifdef BCM_VLAN
10971 dev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080010972 bp->flags |= (HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010973#endif
10974 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735eb2008-06-23 20:35:13 -070010975 dev->features |= NETIF_F_TSO6;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010976
10977 return 0;
10978
10979err_out_unmap:
10980 if (bp->regview) {
10981 iounmap(bp->regview);
10982 bp->regview = NULL;
10983 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010984 if (bp->doorbells) {
10985 iounmap(bp->doorbells);
10986 bp->doorbells = NULL;
10987 }
10988
10989err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010990 if (atomic_read(&pdev->enable_cnt) == 1)
10991 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010992
10993err_out_disable:
10994 pci_disable_device(pdev);
10995 pci_set_drvdata(pdev, NULL);
10996
10997err_out:
10998 return rc;
10999}
11000
Eliezer Tamir25047952008-02-28 11:50:16 -080011001static int __devinit bnx2x_get_pcie_width(struct bnx2x *bp)
11002{
11003 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
11004
11005 val = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
11006 return val;
11007}
11008
11009/* return value of 1=2.5GHz 2=5GHz */
11010static int __devinit bnx2x_get_pcie_speed(struct bnx2x *bp)
11011{
11012 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
11013
11014 val = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
11015 return val;
11016}
11017
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011018static int __devinit bnx2x_init_one(struct pci_dev *pdev,
11019 const struct pci_device_id *ent)
11020{
11021 static int version_printed;
11022 struct net_device *dev = NULL;
11023 struct bnx2x *bp;
Eliezer Tamir25047952008-02-28 11:50:16 -080011024 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011025
11026 if (version_printed++ == 0)
11027 printk(KERN_INFO "%s", version);
11028
11029 /* dev zeroed in init_etherdev */
Eilon Greenstein555f6c72009-02-12 08:36:11 +000011030 dev = alloc_etherdev_mq(sizeof(*bp), MAX_CONTEXT);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011031 if (!dev) {
11032 printk(KERN_ERR PFX "Cannot allocate net device\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011033 return -ENOMEM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011034 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011035
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011036 bp = netdev_priv(dev);
11037 bp->msglevel = debug;
11038
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011039 rc = bnx2x_init_dev(pdev, dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011040 if (rc < 0) {
11041 free_netdev(dev);
11042 return rc;
11043 }
11044
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011045 pci_set_drvdata(pdev, dev);
11046
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011047 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000011048 if (rc)
11049 goto init_one_exit;
11050
11051 rc = register_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011052 if (rc) {
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000011053 dev_err(&pdev->dev, "Cannot register net device\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011054 goto init_one_exit;
11055 }
11056
Eliezer Tamir25047952008-02-28 11:50:16 -080011057 printk(KERN_INFO "%s: %s (%c%d) PCI-E x%d %s found at mem %lx,"
Eilon Greenstein87942b42009-02-12 08:36:49 +000011058 " IRQ %d, ", dev->name, board_info[ent->driver_data].name,
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011059 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
Eliezer Tamir25047952008-02-28 11:50:16 -080011060 bnx2x_get_pcie_width(bp),
11061 (bnx2x_get_pcie_speed(bp) == 2) ? "5GHz (Gen2)" : "2.5GHz",
11062 dev->base_addr, bp->pdev->irq);
Johannes Berge1749612008-10-27 15:59:26 -070011063 printk(KERN_CONT "node addr %pM\n", dev->dev_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011064 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011065
11066init_one_exit:
11067 if (bp->regview)
11068 iounmap(bp->regview);
11069
11070 if (bp->doorbells)
11071 iounmap(bp->doorbells);
11072
11073 free_netdev(dev);
11074
11075 if (atomic_read(&pdev->enable_cnt) == 1)
11076 pci_release_regions(pdev);
11077
11078 pci_disable_device(pdev);
11079 pci_set_drvdata(pdev, NULL);
11080
11081 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011082}
11083
11084static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
11085{
11086 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080011087 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011088
Eliezer Tamir228241e2008-02-28 11:56:57 -080011089 if (!dev) {
Eliezer Tamir228241e2008-02-28 11:56:57 -080011090 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
11091 return;
11092 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080011093 bp = netdev_priv(dev);
11094
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011095 unregister_netdev(dev);
11096
11097 if (bp->regview)
11098 iounmap(bp->regview);
11099
11100 if (bp->doorbells)
11101 iounmap(bp->doorbells);
11102
11103 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011104
11105 if (atomic_read(&pdev->enable_cnt) == 1)
11106 pci_release_regions(pdev);
11107
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011108 pci_disable_device(pdev);
11109 pci_set_drvdata(pdev, NULL);
11110}
11111
11112static int bnx2x_suspend(struct pci_dev *pdev, pm_message_t state)
11113{
11114 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080011115 struct bnx2x *bp;
11116
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011117 if (!dev) {
11118 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
11119 return -ENODEV;
11120 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080011121 bp = netdev_priv(dev);
11122
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011123 rtnl_lock();
11124
11125 pci_save_state(pdev);
11126
11127 if (!netif_running(dev)) {
11128 rtnl_unlock();
11129 return 0;
11130 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011131
11132 netif_device_detach(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011133
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070011134 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011135
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011136 bnx2x_set_power_state(bp, pci_choose_state(pdev, state));
Eliezer Tamir228241e2008-02-28 11:56:57 -080011137
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011138 rtnl_unlock();
11139
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011140 return 0;
11141}
11142
11143static int bnx2x_resume(struct pci_dev *pdev)
11144{
11145 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080011146 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011147 int rc;
11148
Eliezer Tamir228241e2008-02-28 11:56:57 -080011149 if (!dev) {
11150 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
11151 return -ENODEV;
11152 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080011153 bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011154
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011155 rtnl_lock();
11156
Eliezer Tamir228241e2008-02-28 11:56:57 -080011157 pci_restore_state(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011158
11159 if (!netif_running(dev)) {
11160 rtnl_unlock();
11161 return 0;
11162 }
11163
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011164 bnx2x_set_power_state(bp, PCI_D0);
11165 netif_device_attach(dev);
11166
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070011167 rc = bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011168
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011169 rtnl_unlock();
11170
11171 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011172}
11173
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011174static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
11175{
11176 int i;
11177
11178 bp->state = BNX2X_STATE_ERROR;
11179
11180 bp->rx_mode = BNX2X_RX_MODE_NONE;
11181
11182 bnx2x_netif_stop(bp, 0);
11183
11184 del_timer_sync(&bp->timer);
11185 bp->stats_state = STATS_STATE_DISABLED;
11186 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
11187
11188 /* Release IRQs */
11189 bnx2x_free_irq(bp);
11190
11191 if (CHIP_IS_E1(bp)) {
11192 struct mac_configuration_cmd *config =
11193 bnx2x_sp(bp, mcast_config);
11194
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080011195 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011196 CAM_INVALIDATE(config->config_table[i]);
11197 }
11198
11199 /* Free SKBs, SGEs, TPA pool and driver internals */
11200 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +000011201 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011202 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein555f6c72009-02-12 08:36:11 +000011203 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +000011204 netif_napi_del(&bnx2x_fp(bp, i, napi));
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011205 bnx2x_free_mem(bp);
11206
11207 bp->state = BNX2X_STATE_CLOSED;
11208
11209 netif_carrier_off(bp->dev);
11210
11211 return 0;
11212}
11213
11214static void bnx2x_eeh_recover(struct bnx2x *bp)
11215{
11216 u32 val;
11217
11218 mutex_init(&bp->port.phy_mutex);
11219
11220 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
11221 bp->link_params.shmem_base = bp->common.shmem_base;
11222 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
11223
11224 if (!bp->common.shmem_base ||
11225 (bp->common.shmem_base < 0xA0000) ||
11226 (bp->common.shmem_base >= 0xC0000)) {
11227 BNX2X_DEV_INFO("MCP not active\n");
11228 bp->flags |= NO_MCP_FLAG;
11229 return;
11230 }
11231
11232 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
11233 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
11234 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
11235 BNX2X_ERR("BAD MCP validity signature\n");
11236
11237 if (!BP_NOMCP(bp)) {
11238 bp->fw_seq = (SHMEM_RD(bp, func_mb[BP_FUNC(bp)].drv_mb_header)
11239 & DRV_MSG_SEQ_NUMBER_MASK);
11240 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11241 }
11242}
11243
Wendy Xiong493adb12008-06-23 20:36:22 -070011244/**
11245 * bnx2x_io_error_detected - called when PCI error is detected
11246 * @pdev: Pointer to PCI device
11247 * @state: The current pci connection state
11248 *
11249 * This function is called after a PCI bus error affecting
11250 * this device has been detected.
11251 */
11252static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
11253 pci_channel_state_t state)
11254{
11255 struct net_device *dev = pci_get_drvdata(pdev);
11256 struct bnx2x *bp = netdev_priv(dev);
11257
11258 rtnl_lock();
11259
11260 netif_device_detach(dev);
11261
11262 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011263 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070011264
11265 pci_disable_device(pdev);
11266
11267 rtnl_unlock();
11268
11269 /* Request a slot reset */
11270 return PCI_ERS_RESULT_NEED_RESET;
11271}
11272
11273/**
11274 * bnx2x_io_slot_reset - called after the PCI bus has been reset
11275 * @pdev: Pointer to PCI device
11276 *
11277 * Restart the card from scratch, as if from a cold-boot.
11278 */
11279static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
11280{
11281 struct net_device *dev = pci_get_drvdata(pdev);
11282 struct bnx2x *bp = netdev_priv(dev);
11283
11284 rtnl_lock();
11285
11286 if (pci_enable_device(pdev)) {
11287 dev_err(&pdev->dev,
11288 "Cannot re-enable PCI device after reset\n");
11289 rtnl_unlock();
11290 return PCI_ERS_RESULT_DISCONNECT;
11291 }
11292
11293 pci_set_master(pdev);
11294 pci_restore_state(pdev);
11295
11296 if (netif_running(dev))
11297 bnx2x_set_power_state(bp, PCI_D0);
11298
11299 rtnl_unlock();
11300
11301 return PCI_ERS_RESULT_RECOVERED;
11302}
11303
11304/**
11305 * bnx2x_io_resume - called when traffic can start flowing again
11306 * @pdev: Pointer to PCI device
11307 *
11308 * This callback is called when the error recovery driver tells us that
11309 * its OK to resume normal operation.
11310 */
11311static void bnx2x_io_resume(struct pci_dev *pdev)
11312{
11313 struct net_device *dev = pci_get_drvdata(pdev);
11314 struct bnx2x *bp = netdev_priv(dev);
11315
11316 rtnl_lock();
11317
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011318 bnx2x_eeh_recover(bp);
11319
Wendy Xiong493adb12008-06-23 20:36:22 -070011320 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011321 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070011322
11323 netif_device_attach(dev);
11324
11325 rtnl_unlock();
11326}
11327
11328static struct pci_error_handlers bnx2x_err_handler = {
11329 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000011330 .slot_reset = bnx2x_io_slot_reset,
11331 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070011332};
11333
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011334static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070011335 .name = DRV_MODULE_NAME,
11336 .id_table = bnx2x_pci_tbl,
11337 .probe = bnx2x_init_one,
11338 .remove = __devexit_p(bnx2x_remove_one),
11339 .suspend = bnx2x_suspend,
11340 .resume = bnx2x_resume,
11341 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011342};
11343
11344static int __init bnx2x_init(void)
11345{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011346 bnx2x_wq = create_singlethread_workqueue("bnx2x");
11347 if (bnx2x_wq == NULL) {
11348 printk(KERN_ERR PFX "Cannot create workqueue\n");
11349 return -ENOMEM;
11350 }
11351
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011352 return pci_register_driver(&bnx2x_pci_driver);
11353}
11354
11355static void __exit bnx2x_cleanup(void)
11356{
11357 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011358
11359 destroy_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011360}
11361
11362module_init(bnx2x_init);
11363module_exit(bnx2x_cleanup);
11364