blob: 235376e9cb04c0066032493f2d86b008d604c14c [file] [log] [blame]
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001/*
Ivo van Doorn96481b22010-08-06 20:47:57 +02002 Copyright (C) 2009 - 2010 Ivo van Doorn <IvDoorn@gmail.com>
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01003 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
4 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
5 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
6 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
7 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
8 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
9 Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020010 <http://rt2x00.serialmonkey.com>
11
12 This program is free software; you can redistribute it and/or modify
13 it under the terms of the GNU General Public License as published by
14 the Free Software Foundation; either version 2 of the License, or
15 (at your option) any later version.
16
17 This program is distributed in the hope that it will be useful,
18 but WITHOUT ANY WARRANTY; without even the implied warranty of
19 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 GNU General Public License for more details.
21
22 You should have received a copy of the GNU General Public License
23 along with this program; if not, write to the
24 Free Software Foundation, Inc.,
25 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
26 */
27
28/*
29 Module: rt2800pci
30 Abstract: rt2800pci device specific routines.
31 Supported chipsets: RT2800E & RT2800ED.
32 */
33
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020034#include <linux/delay.h>
35#include <linux/etherdevice.h>
36#include <linux/init.h>
37#include <linux/kernel.h>
38#include <linux/module.h>
39#include <linux/pci.h>
40#include <linux/platform_device.h>
41#include <linux/eeprom_93cx6.h>
42
43#include "rt2x00.h"
44#include "rt2x00pci.h"
45#include "rt2x00soc.h"
Bartlomiej Zolnierkiewicz7ef5cc92009-11-04 18:35:32 +010046#include "rt2800lib.h"
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010047#include "rt2800.h"
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020048#include "rt2800pci.h"
49
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020050/*
51 * Allow hardware encryption to be disabled.
52 */
Rusty Russelleb939922011-12-19 14:08:01 +000053static bool modparam_nohwcrypt = false;
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020054module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
55MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
56
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020057static void rt2800pci_mcu_status(struct rt2x00_dev *rt2x00dev, const u8 token)
58{
59 unsigned int i;
60 u32 reg;
61
Luis Correiaf18d4462010-04-03 12:49:53 +010062 /*
63 * SOC devices don't support MCU requests.
64 */
65 if (rt2x00_is_soc(rt2x00dev))
66 return;
67
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020068 for (i = 0; i < 200; i++) {
Helmut Schaa9a819992011-04-18 15:34:01 +020069 rt2x00pci_register_read(rt2x00dev, H2M_MAILBOX_CID, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020070
71 if ((rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD0) == token) ||
72 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD1) == token) ||
73 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD2) == token) ||
74 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD3) == token))
75 break;
76
77 udelay(REGISTER_BUSY_DELAY);
78 }
79
80 if (i == 200)
81 ERROR(rt2x00dev, "MCU request failed, no response from hardware\n");
82
Helmut Schaa9a819992011-04-18 15:34:01 +020083 rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_STATUS, ~0);
84 rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CID, ~0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020085}
86
Gertjan van Wingerde72c72962010-11-13 19:10:54 +010087#if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020088static void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
89{
Gertjan van Wingerdeef8397c2010-11-13 19:11:22 +010090 void __iomem *base_addr = ioremap(0x1F040000, EEPROM_SIZE);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020091
92 memcpy_fromio(rt2x00dev->eeprom, base_addr, EEPROM_SIZE);
Gertjan van Wingerdeef8397c2010-11-13 19:11:22 +010093
94 iounmap(base_addr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020095}
96#else
97static inline void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
98{
99}
Gertjan van Wingerde72c72962010-11-13 19:10:54 +0100100#endif /* CONFIG_RALINK_RT288X || CONFIG_RALINK_RT305X */
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200101
Gertjan van Wingerde72c72962010-11-13 19:10:54 +0100102#ifdef CONFIG_PCI
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200103static void rt2800pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
104{
105 struct rt2x00_dev *rt2x00dev = eeprom->data;
106 u32 reg;
107
Helmut Schaa9a819992011-04-18 15:34:01 +0200108 rt2x00pci_register_read(rt2x00dev, E2PROM_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200109
110 eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
111 eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
112 eeprom->reg_data_clock =
113 !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
114 eeprom->reg_chip_select =
115 !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
116}
117
118static void rt2800pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
119{
120 struct rt2x00_dev *rt2x00dev = eeprom->data;
121 u32 reg = 0;
122
123 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
124 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
125 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
126 !!eeprom->reg_data_clock);
127 rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
128 !!eeprom->reg_chip_select);
129
Helmut Schaa9a819992011-04-18 15:34:01 +0200130 rt2x00pci_register_write(rt2x00dev, E2PROM_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200131}
132
133static void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
134{
135 struct eeprom_93cx6 eeprom;
136 u32 reg;
137
Helmut Schaa9a819992011-04-18 15:34:01 +0200138 rt2x00pci_register_read(rt2x00dev, E2PROM_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200139
140 eeprom.data = rt2x00dev;
141 eeprom.register_read = rt2800pci_eepromregister_read;
142 eeprom.register_write = rt2800pci_eepromregister_write;
Gertjan van Wingerde20f8b132010-06-29 21:44:18 +0200143 switch (rt2x00_get_field32(reg, E2PROM_CSR_TYPE))
144 {
145 case 0:
146 eeprom.width = PCI_EEPROM_WIDTH_93C46;
147 break;
148 case 1:
149 eeprom.width = PCI_EEPROM_WIDTH_93C66;
150 break;
151 default:
152 eeprom.width = PCI_EEPROM_WIDTH_93C86;
153 break;
154 }
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200155 eeprom.reg_data_in = 0;
156 eeprom.reg_data_out = 0;
157 eeprom.reg_data_clock = 0;
158 eeprom.reg_chip_select = 0;
159
160 eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
161 EEPROM_SIZE / sizeof(u16));
162}
163
Gertjan van Wingerdea6598682009-11-08 12:30:35 +0100164static int rt2800pci_efuse_detect(struct rt2x00_dev *rt2x00dev)
165{
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +0100166 return rt2800_efuse_detect(rt2x00dev);
Gertjan van Wingerdea6598682009-11-08 12:30:35 +0100167}
168
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +0100169static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200170{
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +0100171 rt2800_read_eeprom_efuse(rt2x00dev);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200172}
173#else
174static inline void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
175{
176}
177
Gertjan van Wingerdea6598682009-11-08 12:30:35 +0100178static inline int rt2800pci_efuse_detect(struct rt2x00_dev *rt2x00dev)
179{
180 return 0;
181}
182
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200183static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
184{
185}
Gertjan van Wingerde72c72962010-11-13 19:10:54 +0100186#endif /* CONFIG_PCI */
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200187
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200188/*
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100189 * Queue handlers.
190 */
191static void rt2800pci_start_queue(struct data_queue *queue)
192{
193 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
194 u32 reg;
195
196 switch (queue->qid) {
197 case QID_RX:
Helmut Schaa9a819992011-04-18 15:34:01 +0200198 rt2x00pci_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100199 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
Helmut Schaa9a819992011-04-18 15:34:01 +0200200 rt2x00pci_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100201 break;
202 case QID_BEACON:
Helmut Schaa9a819992011-04-18 15:34:01 +0200203 rt2x00pci_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100204 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
205 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
206 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
Helmut Schaa9a819992011-04-18 15:34:01 +0200207 rt2x00pci_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Helmut Schaa69cf36a2011-01-30 13:16:03 +0100208
Helmut Schaa9a819992011-04-18 15:34:01 +0200209 rt2x00pci_register_read(rt2x00dev, INT_TIMER_EN, &reg);
Helmut Schaa69cf36a2011-01-30 13:16:03 +0100210 rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER, 1);
Helmut Schaa9a819992011-04-18 15:34:01 +0200211 rt2x00pci_register_write(rt2x00dev, INT_TIMER_EN, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100212 break;
213 default:
214 break;
Joe Perches6403eab2011-06-03 11:51:20 +0000215 }
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100216}
217
218static void rt2800pci_kick_queue(struct data_queue *queue)
219{
220 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
221 struct queue_entry *entry;
222
223 switch (queue->qid) {
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100224 case QID_AC_VO:
225 case QID_AC_VI:
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100226 case QID_AC_BE:
227 case QID_AC_BK:
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100228 entry = rt2x00queue_get_entry(queue, Q_INDEX);
Helmut Schaa9a819992011-04-18 15:34:01 +0200229 rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX(queue->qid),
230 entry->entry_idx);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100231 break;
232 case QID_MGMT:
233 entry = rt2x00queue_get_entry(queue, Q_INDEX);
Helmut Schaa9a819992011-04-18 15:34:01 +0200234 rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX(5),
235 entry->entry_idx);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100236 break;
237 default:
238 break;
239 }
240}
241
242static void rt2800pci_stop_queue(struct data_queue *queue)
243{
244 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
245 u32 reg;
246
247 switch (queue->qid) {
248 case QID_RX:
Helmut Schaa9a819992011-04-18 15:34:01 +0200249 rt2x00pci_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100250 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
Helmut Schaa9a819992011-04-18 15:34:01 +0200251 rt2x00pci_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100252 break;
253 case QID_BEACON:
Helmut Schaa9a819992011-04-18 15:34:01 +0200254 rt2x00pci_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100255 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
256 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
257 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
Helmut Schaa9a819992011-04-18 15:34:01 +0200258 rt2x00pci_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Helmut Schaa69cf36a2011-01-30 13:16:03 +0100259
Helmut Schaa9a819992011-04-18 15:34:01 +0200260 rt2x00pci_register_read(rt2x00dev, INT_TIMER_EN, &reg);
Helmut Schaa69cf36a2011-01-30 13:16:03 +0100261 rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER, 0);
Helmut Schaa9a819992011-04-18 15:34:01 +0200262 rt2x00pci_register_write(rt2x00dev, INT_TIMER_EN, reg);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100263
264 /*
Helmut Schaaabc11992011-08-06 13:13:48 +0200265 * Wait for current invocation to finish. The tasklet
266 * won't be scheduled anymore afterwards since we disabled
267 * the TBTT and PRE TBTT timer.
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100268 */
Helmut Schaaabc11992011-08-06 13:13:48 +0200269 tasklet_kill(&rt2x00dev->tbtt_tasklet);
270 tasklet_kill(&rt2x00dev->pretbtt_tasklet);
271
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100272 break;
273 default:
274 break;
275 }
276}
277
278/*
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200279 * Firmware functions
280 */
281static char *rt2800pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
282{
Woody Hunga89534e2012-06-13 15:01:16 +0800283 /*
284 * Chip rt3290 use specific 4KB firmware named rt3290.bin.
285 */
286 if (rt2x00_rt(rt2x00dev, RT3290))
287 return FIRMWARE_RT3290;
288 else
289 return FIRMWARE_RT2860;
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200290}
291
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200292static int rt2800pci_write_firmware(struct rt2x00_dev *rt2x00dev,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200293 const u8 *data, const size_t len)
294{
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200295 u32 reg;
296
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200297 /*
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200298 * enable Host program ram write selection
299 */
300 reg = 0;
301 rt2x00_set_field32(&reg, PBF_SYS_CTRL_HOST_RAM_WRITE, 1);
Helmut Schaa9a819992011-04-18 15:34:01 +0200302 rt2x00pci_register_write(rt2x00dev, PBF_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200303
304 /*
305 * Write firmware to device.
306 */
Ivo van Doornd4c838e2011-04-30 17:14:49 +0200307 rt2x00pci_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
308 data, len);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200309
Helmut Schaa9a819992011-04-18 15:34:01 +0200310 rt2x00pci_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000);
311 rt2x00pci_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200312
Helmut Schaa9a819992011-04-18 15:34:01 +0200313 rt2x00pci_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
314 rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200315
316 return 0;
317}
318
319/*
320 * Initialization functions.
321 */
322static bool rt2800pci_get_entry_state(struct queue_entry *entry)
323{
324 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
325 u32 word;
326
327 if (entry->queue->qid == QID_RX) {
328 rt2x00_desc_read(entry_priv->desc, 1, &word);
329
330 return (!rt2x00_get_field32(word, RXD_W1_DMA_DONE));
331 } else {
332 rt2x00_desc_read(entry_priv->desc, 1, &word);
333
334 return (!rt2x00_get_field32(word, TXD_W1_DMA_DONE));
335 }
336}
337
338static void rt2800pci_clear_entry(struct queue_entry *entry)
339{
340 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
341 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Helmut Schaa95192332010-10-02 11:29:30 +0200342 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200343 u32 word;
344
345 if (entry->queue->qid == QID_RX) {
346 rt2x00_desc_read(entry_priv->desc, 0, &word);
347 rt2x00_set_field32(&word, RXD_W0_SDP0, skbdesc->skb_dma);
348 rt2x00_desc_write(entry_priv->desc, 0, word);
349
350 rt2x00_desc_read(entry_priv->desc, 1, &word);
351 rt2x00_set_field32(&word, RXD_W1_DMA_DONE, 0);
352 rt2x00_desc_write(entry_priv->desc, 1, word);
Helmut Schaa95192332010-10-02 11:29:30 +0200353
354 /*
355 * Set RX IDX in register to inform hardware that we have
356 * handled this entry and it is available for reuse again.
357 */
Helmut Schaa9a819992011-04-18 15:34:01 +0200358 rt2x00pci_register_write(rt2x00dev, RX_CRX_IDX,
Helmut Schaa95192332010-10-02 11:29:30 +0200359 entry->entry_idx);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200360 } else {
361 rt2x00_desc_read(entry_priv->desc, 1, &word);
362 rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 1);
363 rt2x00_desc_write(entry_priv->desc, 1, word);
364 }
365}
366
367static int rt2800pci_init_queues(struct rt2x00_dev *rt2x00dev)
368{
369 struct queue_entry_priv_pci *entry_priv;
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200370
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200371 /*
372 * Initialize registers.
373 */
374 entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
Helmut Schaa9a819992011-04-18 15:34:01 +0200375 rt2x00pci_register_write(rt2x00dev, TX_BASE_PTR0, entry_priv->desc_dma);
376 rt2x00pci_register_write(rt2x00dev, TX_MAX_CNT0,
377 rt2x00dev->tx[0].limit);
378 rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX0, 0);
379 rt2x00pci_register_write(rt2x00dev, TX_DTX_IDX0, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200380
381 entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
Helmut Schaa9a819992011-04-18 15:34:01 +0200382 rt2x00pci_register_write(rt2x00dev, TX_BASE_PTR1, entry_priv->desc_dma);
383 rt2x00pci_register_write(rt2x00dev, TX_MAX_CNT1,
384 rt2x00dev->tx[1].limit);
385 rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX1, 0);
386 rt2x00pci_register_write(rt2x00dev, TX_DTX_IDX1, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200387
388 entry_priv = rt2x00dev->tx[2].entries[0].priv_data;
Helmut Schaa9a819992011-04-18 15:34:01 +0200389 rt2x00pci_register_write(rt2x00dev, TX_BASE_PTR2, entry_priv->desc_dma);
390 rt2x00pci_register_write(rt2x00dev, TX_MAX_CNT2,
391 rt2x00dev->tx[2].limit);
392 rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX2, 0);
393 rt2x00pci_register_write(rt2x00dev, TX_DTX_IDX2, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200394
395 entry_priv = rt2x00dev->tx[3].entries[0].priv_data;
Helmut Schaa9a819992011-04-18 15:34:01 +0200396 rt2x00pci_register_write(rt2x00dev, TX_BASE_PTR3, entry_priv->desc_dma);
397 rt2x00pci_register_write(rt2x00dev, TX_MAX_CNT3,
398 rt2x00dev->tx[3].limit);
399 rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX3, 0);
400 rt2x00pci_register_write(rt2x00dev, TX_DTX_IDX3, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200401
Jakub Kicinski3a4b43f2012-04-03 03:40:50 +0200402 rt2x00pci_register_write(rt2x00dev, TX_BASE_PTR4, 0);
403 rt2x00pci_register_write(rt2x00dev, TX_MAX_CNT4, 0);
404 rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX4, 0);
405 rt2x00pci_register_write(rt2x00dev, TX_DTX_IDX4, 0);
406
407 rt2x00pci_register_write(rt2x00dev, TX_BASE_PTR5, 0);
408 rt2x00pci_register_write(rt2x00dev, TX_MAX_CNT5, 0);
409 rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX5, 0);
410 rt2x00pci_register_write(rt2x00dev, TX_DTX_IDX5, 0);
411
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200412 entry_priv = rt2x00dev->rx->entries[0].priv_data;
Helmut Schaa9a819992011-04-18 15:34:01 +0200413 rt2x00pci_register_write(rt2x00dev, RX_BASE_PTR, entry_priv->desc_dma);
414 rt2x00pci_register_write(rt2x00dev, RX_MAX_CNT,
415 rt2x00dev->rx[0].limit);
416 rt2x00pci_register_write(rt2x00dev, RX_CRX_IDX,
417 rt2x00dev->rx[0].limit - 1);
418 rt2x00pci_register_write(rt2x00dev, RX_DRX_IDX, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200419
Jakub Kicinskif7b395e2012-04-03 03:40:47 +0200420 rt2800_disable_wpdma(rt2x00dev);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200421
Helmut Schaa9a819992011-04-18 15:34:01 +0200422 rt2x00pci_register_write(rt2x00dev, DELAY_INT_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200423
424 return 0;
425}
426
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200427/*
428 * Device state switch handlers.
429 */
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200430static void rt2800pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
431 enum dev_state state)
432{
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200433 u32 reg;
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100434 unsigned long flags;
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200435
436 /*
437 * When interrupts are being enabled, the interrupt registers
438 * should clear the register to assure a clean state.
439 */
440 if (state == STATE_RADIO_IRQ_ON) {
Helmut Schaa9a819992011-04-18 15:34:01 +0200441 rt2x00pci_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
442 rt2x00pci_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100443 }
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200444
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100445 spin_lock_irqsave(&rt2x00dev->irqmask_lock, flags);
Stanislaw Gruszkadfd00c42012-01-13 12:59:32 +0100446 reg = 0;
447 if (state == STATE_RADIO_IRQ_ON) {
448 rt2x00_set_field32(&reg, INT_MASK_CSR_RX_DONE, 1);
449 rt2x00_set_field32(&reg, INT_MASK_CSR_TBTT, 1);
450 rt2x00_set_field32(&reg, INT_MASK_CSR_PRE_TBTT, 1);
451 rt2x00_set_field32(&reg, INT_MASK_CSR_TX_FIFO_STATUS, 1);
452 rt2x00_set_field32(&reg, INT_MASK_CSR_AUTO_WAKEUP, 1);
453 }
Helmut Schaa9a819992011-04-18 15:34:01 +0200454 rt2x00pci_register_write(rt2x00dev, INT_MASK_CSR, reg);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100455 spin_unlock_irqrestore(&rt2x00dev->irqmask_lock, flags);
456
457 if (state == STATE_RADIO_IRQ_OFF) {
458 /*
Helmut Schaaabc11992011-08-06 13:13:48 +0200459 * Wait for possibly running tasklets to finish.
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100460 */
Helmut Schaaabc11992011-08-06 13:13:48 +0200461 tasklet_kill(&rt2x00dev->txstatus_tasklet);
462 tasklet_kill(&rt2x00dev->rxdone_tasklet);
463 tasklet_kill(&rt2x00dev->autowake_tasklet);
464 tasklet_kill(&rt2x00dev->tbtt_tasklet);
465 tasklet_kill(&rt2x00dev->pretbtt_tasklet);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100466 }
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200467}
468
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +0200469static int rt2800pci_init_registers(struct rt2x00_dev *rt2x00dev)
470{
471 u32 reg;
472
473 /*
474 * Reset DMA indexes
475 */
Helmut Schaa9a819992011-04-18 15:34:01 +0200476 rt2x00pci_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +0200477 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
478 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
479 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
480 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
481 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
482 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
483 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
Helmut Schaa9a819992011-04-18 15:34:01 +0200484 rt2x00pci_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +0200485
Helmut Schaa9a819992011-04-18 15:34:01 +0200486 rt2x00pci_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
487 rt2x00pci_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +0200488
Gertjan van Wingerde872834d2011-05-18 20:25:31 +0200489 if (rt2x00_is_pcie(rt2x00dev) &&
490 (rt2x00_rt(rt2x00dev, RT3572) ||
John Li2ed71882012-02-17 17:33:06 +0800491 rt2x00_rt(rt2x00dev, RT5390) ||
492 rt2x00_rt(rt2x00dev, RT5392))) {
Helmut Schaa9a819992011-04-18 15:34:01 +0200493 rt2x00pci_register_read(rt2x00dev, AUX_CTRL, &reg);
Gabor Juhosadde5882011-03-03 11:46:45 +0100494 rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
495 rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
Helmut Schaa9a819992011-04-18 15:34:01 +0200496 rt2x00pci_register_write(rt2x00dev, AUX_CTRL, reg);
Gabor Juhosadde5882011-03-03 11:46:45 +0100497 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +0100498
Helmut Schaa9a819992011-04-18 15:34:01 +0200499 rt2x00pci_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +0200500
Stanislaw Gruszka2a48e8a2012-01-24 14:09:08 +0100501 reg = 0;
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +0200502 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
503 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
Helmut Schaa9a819992011-04-18 15:34:01 +0200504 rt2x00pci_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +0200505
Helmut Schaa9a819992011-04-18 15:34:01 +0200506 rt2x00pci_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +0200507
508 return 0;
509}
510
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200511static int rt2800pci_enable_radio(struct rt2x00_dev *rt2x00dev)
512{
Jakub Kicinskie8b461c2012-02-22 21:58:58 +0100513 int retval;
514
Jakub Kicinski52b82432012-04-03 03:40:49 +0200515 /* Wait for DMA, ignore error until we initialize queues. */
516 rt2800_wait_wpdma_ready(rt2x00dev);
517
518 if (unlikely(rt2800pci_init_queues(rt2x00dev)))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200519 return -EIO;
520
Jakub Kicinskie8b461c2012-02-22 21:58:58 +0100521 retval = rt2800_enable_radio(rt2x00dev);
522 if (retval)
523 return retval;
524
525 /* After resume MCU_BOOT_SIGNAL will trash these. */
526 rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_STATUS, ~0);
527 rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CID, ~0);
528
529 rt2800_mcu_request(rt2x00dev, MCU_SLEEP, TOKEN_RADIO_OFF, 0xff, 0x02);
530 rt2800pci_mcu_status(rt2x00dev, TOKEN_RADIO_OFF);
531
532 rt2800_mcu_request(rt2x00dev, MCU_WAKEUP, TOKEN_WAKEUP, 0, 0);
533 rt2800pci_mcu_status(rt2x00dev, TOKEN_WAKEUP);
534
535 return retval;
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200536}
537
538static void rt2800pci_disable_radio(struct rt2x00_dev *rt2x00dev)
539{
RA-Jay Hung7f6e1442011-01-10 11:27:43 +0100540 if (rt2x00_is_soc(rt2x00dev)) {
541 rt2800_disable_radio(rt2x00dev);
Helmut Schaa9a819992011-04-18 15:34:01 +0200542 rt2x00pci_register_write(rt2x00dev, PWR_PIN_CFG, 0);
543 rt2x00pci_register_write(rt2x00dev, TX_PIN_CFG, 0);
RA-Jay Hung7f6e1442011-01-10 11:27:43 +0100544 }
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200545}
546
547static int rt2800pci_set_state(struct rt2x00_dev *rt2x00dev,
548 enum dev_state state)
549{
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200550 if (state == STATE_AWAKE) {
Jakub Kicinski09a33112012-02-22 21:58:57 +0100551 rt2800_mcu_request(rt2x00dev, MCU_WAKEUP, TOKEN_WAKEUP,
552 0, 0x02);
553 rt2800pci_mcu_status(rt2x00dev, TOKEN_WAKEUP);
RA-Jay Hung7f6e1442011-01-10 11:27:43 +0100554 } else if (state == STATE_SLEEP) {
Helmut Schaa9a819992011-04-18 15:34:01 +0200555 rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_STATUS,
556 0xffffffff);
557 rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CID,
558 0xffffffff);
Jakub Kicinski09a33112012-02-22 21:58:57 +0100559 rt2800_mcu_request(rt2x00dev, MCU_SLEEP, TOKEN_SLEEP,
560 0xff, 0x01);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200561 }
562
563 return 0;
564}
565
566static int rt2800pci_set_device_state(struct rt2x00_dev *rt2x00dev,
567 enum dev_state state)
568{
569 int retval = 0;
570
571 switch (state) {
572 case STATE_RADIO_ON:
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200573 retval = rt2800pci_enable_radio(rt2x00dev);
574 break;
575 case STATE_RADIO_OFF:
576 /*
577 * After the radio has been disabled, the device should
578 * be put to sleep for powersaving.
579 */
580 rt2800pci_disable_radio(rt2x00dev);
581 rt2800pci_set_state(rt2x00dev, STATE_SLEEP);
582 break;
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200583 case STATE_RADIO_IRQ_ON:
584 case STATE_RADIO_IRQ_OFF:
585 rt2800pci_toggle_irq(rt2x00dev, state);
586 break;
587 case STATE_DEEP_SLEEP:
588 case STATE_SLEEP:
589 case STATE_STANDBY:
590 case STATE_AWAKE:
591 retval = rt2800pci_set_state(rt2x00dev, state);
592 break;
593 default:
594 retval = -ENOTSUPP;
595 break;
596 }
597
598 if (unlikely(retval))
599 ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
600 state, retval);
601
602 return retval;
603}
604
605/*
606 * TX descriptor initialization
607 */
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200608static __le32 *rt2800pci_get_txwi(struct queue_entry *entry)
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200609{
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200610 return (__le32 *) entry->skb->data;
Helmut Schaa745b1ae2010-04-15 09:13:35 +0200611}
612
Ivo van Doorn93331452010-08-23 19:53:39 +0200613static void rt2800pci_write_tx_desc(struct queue_entry *entry,
Helmut Schaa745b1ae2010-04-15 09:13:35 +0200614 struct txentry_desc *txdesc)
615{
Ivo van Doorn93331452010-08-23 19:53:39 +0200616 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
617 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +0200618 __le32 *txd = entry_priv->desc;
Helmut Schaa745b1ae2010-04-15 09:13:35 +0200619 u32 word;
620
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200621 /*
622 * The buffers pointed by SD_PTR0/SD_LEN0 and SD_PTR1/SD_LEN1
623 * must contains a TXWI structure + 802.11 header + padding + 802.11
624 * data. We choose to have SD_PTR0/SD_LEN0 only contains TXWI and
625 * SD_PTR1/SD_LEN1 contains 802.11 header + padding + 802.11
626 * data. It means that LAST_SEC0 is always 0.
627 */
628
629 /*
630 * Initialize TX descriptor
631 */
Helmut Schaa3de3d962011-09-07 20:11:26 +0200632 word = 0;
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200633 rt2x00_set_field32(&word, TXD_W0_SD_PTR0, skbdesc->skb_dma);
634 rt2x00_desc_write(txd, 0, word);
635
Helmut Schaa3de3d962011-09-07 20:11:26 +0200636 word = 0;
Ivo van Doorn93331452010-08-23 19:53:39 +0200637 rt2x00_set_field32(&word, TXD_W1_SD_LEN1, entry->skb->len);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200638 rt2x00_set_field32(&word, TXD_W1_LAST_SEC1,
639 !test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
640 rt2x00_set_field32(&word, TXD_W1_BURST,
641 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +0200642 rt2x00_set_field32(&word, TXD_W1_SD_LEN0, TXWI_DESC_SIZE);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200643 rt2x00_set_field32(&word, TXD_W1_LAST_SEC0, 0);
644 rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 0);
645 rt2x00_desc_write(txd, 1, word);
646
Helmut Schaa3de3d962011-09-07 20:11:26 +0200647 word = 0;
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200648 rt2x00_set_field32(&word, TXD_W2_SD_PTR1,
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +0200649 skbdesc->skb_dma + TXWI_DESC_SIZE);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200650 rt2x00_desc_write(txd, 2, word);
651
Helmut Schaa3de3d962011-09-07 20:11:26 +0200652 word = 0;
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200653 rt2x00_set_field32(&word, TXD_W3_WIV,
654 !test_bit(ENTRY_TXD_ENCRYPT_IV, &txdesc->flags));
655 rt2x00_set_field32(&word, TXD_W3_QSEL, 2);
656 rt2x00_desc_write(txd, 3, word);
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +0200657
658 /*
659 * Register descriptor details in skb frame descriptor.
660 */
661 skbdesc->desc = txd;
662 skbdesc->desc_len = TXD_DESC_SIZE;
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200663}
664
665/*
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200666 * RX control handlers
667 */
668static void rt2800pci_fill_rxdone(struct queue_entry *entry,
669 struct rxdone_entry_desc *rxdesc)
670{
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200671 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
672 __le32 *rxd = entry_priv->desc;
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200673 u32 word;
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200674
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200675 rt2x00_desc_read(rxd, 3, &word);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200676
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200677 if (rt2x00_get_field32(word, RXD_W3_CRC_ERROR))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200678 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
679
Gertjan van Wingerde78b8f3b2010-05-08 23:40:20 +0200680 /*
681 * Unfortunately we don't know the cipher type used during
682 * decryption. This prevents us from correct providing
683 * correct statistics through debugfs.
684 */
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200685 rxdesc->cipher_status = rt2x00_get_field32(word, RXD_W3_CIPHER_ERROR);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200686
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200687 if (rt2x00_get_field32(word, RXD_W3_DECRYPTED)) {
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200688 /*
689 * Hardware has stripped IV/EIV data from 802.11 frame during
690 * decryption. Unfortunately the descriptor doesn't contain
691 * any fields with the EIV/IV data either, so they can't
692 * be restored by rt2x00lib.
693 */
694 rxdesc->flags |= RX_FLAG_IV_STRIPPED;
695
Gertjan van Wingerdea45f3692011-01-30 13:22:41 +0100696 /*
697 * The hardware has already checked the Michael Mic and has
698 * stripped it from the frame. Signal this to mac80211.
699 */
700 rxdesc->flags |= RX_FLAG_MMIC_STRIPPED;
701
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200702 if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
703 rxdesc->flags |= RX_FLAG_DECRYPTED;
704 else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
705 rxdesc->flags |= RX_FLAG_MMIC_ERROR;
706 }
707
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200708 if (rt2x00_get_field32(word, RXD_W3_MY_BSS))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200709 rxdesc->dev_flags |= RXDONE_MY_BSS;
710
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200711 if (rt2x00_get_field32(word, RXD_W3_L2PAD))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200712 rxdesc->dev_flags |= RXDONE_L2PAD;
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200713
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200714 /*
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200715 * Process the RXWI structure that is at the start of the buffer.
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200716 */
Ivo van Doorn74861922010-07-11 12:23:50 +0200717 rt2800_process_rxwi(entry, rxdesc);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200718}
719
720/*
721 * Interrupt functions.
722 */
Gertjan van Wingerde4d66edc2010-03-30 23:50:26 +0200723static void rt2800pci_wakeup(struct rt2x00_dev *rt2x00dev)
724{
725 struct ieee80211_conf conf = { .flags = 0 };
726 struct rt2x00lib_conf libconf = { .conf = &conf };
727
728 rt2800_config(rt2x00dev, &libconf, IEEE80211_CONF_CHANGE_PS);
729}
730
Helmut Schaa2e7798b2011-03-28 13:30:09 +0200731static bool rt2800pci_txdone(struct rt2x00_dev *rt2x00dev)
Helmut Schaa96c3da72010-10-02 11:27:35 +0200732{
733 struct data_queue *queue;
734 struct queue_entry *entry;
735 u32 status;
736 u8 qid;
Helmut Schaa2e7798b2011-03-28 13:30:09 +0200737 int max_tx_done = 16;
Helmut Schaa96c3da72010-10-02 11:27:35 +0200738
Johannes Stezenbachc4d63242010-12-27 15:04:29 +0100739 while (kfifo_get(&rt2x00dev->txstatus_fifo, &status)) {
Helmut Schaa12eec2c2010-10-09 13:35:48 +0200740 qid = rt2x00_get_field32(status, TX_STA_FIFO_PID_QUEUE);
Helmut Schaa87443e82011-03-03 19:39:27 +0100741 if (unlikely(qid >= QID_RX)) {
Helmut Schaa96c3da72010-10-02 11:27:35 +0200742 /*
743 * Unknown queue, this shouldn't happen. Just drop
744 * this tx status.
745 */
746 WARNING(rt2x00dev, "Got TX status report with "
Johannes Stezenbach094a1d92010-12-13 12:34:00 +0100747 "unexpected pid %u, dropping\n", qid);
Helmut Schaa96c3da72010-10-02 11:27:35 +0200748 break;
749 }
750
Helmut Schaa11f818e2011-03-03 19:38:55 +0100751 queue = rt2x00queue_get_tx_queue(rt2x00dev, qid);
Helmut Schaa96c3da72010-10-02 11:27:35 +0200752 if (unlikely(queue == NULL)) {
753 /*
754 * The queue is NULL, this shouldn't happen. Stop
755 * processing here and drop the tx status
756 */
757 WARNING(rt2x00dev, "Got TX status for an unavailable "
Johannes Stezenbach094a1d92010-12-13 12:34:00 +0100758 "queue %u, dropping\n", qid);
Helmut Schaa96c3da72010-10-02 11:27:35 +0200759 break;
760 }
761
Helmut Schaa87443e82011-03-03 19:39:27 +0100762 if (unlikely(rt2x00queue_empty(queue))) {
Helmut Schaa96c3da72010-10-02 11:27:35 +0200763 /*
764 * The queue is empty. Stop processing here
765 * and drop the tx status.
766 */
767 WARNING(rt2x00dev, "Got TX status for an empty "
Johannes Stezenbach094a1d92010-12-13 12:34:00 +0100768 "queue %u, dropping\n", qid);
Helmut Schaa96c3da72010-10-02 11:27:35 +0200769 break;
770 }
771
772 entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
Helmut Schaa31937c42011-09-07 20:10:02 +0200773 rt2800_txdone_entry(entry, status, rt2800pci_get_txwi(entry));
Helmut Schaa2e7798b2011-03-28 13:30:09 +0200774
775 if (--max_tx_done == 0)
776 break;
Helmut Schaa96c3da72010-10-02 11:27:35 +0200777 }
Helmut Schaa2e7798b2011-03-28 13:30:09 +0200778
779 return !max_tx_done;
Helmut Schaa96c3da72010-10-02 11:27:35 +0200780}
781
Helmut Schaa7a5a6812011-04-18 15:31:31 +0200782static inline void rt2800pci_enable_interrupt(struct rt2x00_dev *rt2x00dev,
783 struct rt2x00_field32 irq_field)
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100784{
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100785 u32 reg;
786
787 /*
788 * Enable a single interrupt. The interrupt mask register
789 * access needs locking.
790 */
Helmut Schaa0aa13b22011-03-03 19:45:16 +0100791 spin_lock_irq(&rt2x00dev->irqmask_lock);
Helmut Schaa9a819992011-04-18 15:34:01 +0200792 rt2x00pci_register_read(rt2x00dev, INT_MASK_CSR, &reg);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100793 rt2x00_set_field32(&reg, irq_field, 1);
Helmut Schaa9a819992011-04-18 15:34:01 +0200794 rt2x00pci_register_write(rt2x00dev, INT_MASK_CSR, reg);
Helmut Schaa0aa13b22011-03-03 19:45:16 +0100795 spin_unlock_irq(&rt2x00dev->irqmask_lock);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100796}
797
Helmut Schaa96c3da72010-10-02 11:27:35 +0200798static void rt2800pci_txstatus_tasklet(unsigned long data)
799{
Helmut Schaa2e7798b2011-03-28 13:30:09 +0200800 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
801 if (rt2800pci_txdone(rt2x00dev))
802 tasklet_schedule(&rt2x00dev->txstatus_tasklet);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100803
804 /*
805 * No need to enable the tx status interrupt here as we always
806 * leave it enabled to minimize the possibility of a tx status
807 * register overflow. See comment in interrupt handler.
808 */
Helmut Schaa96c3da72010-10-02 11:27:35 +0200809}
810
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100811static void rt2800pci_pretbtt_tasklet(unsigned long data)
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200812{
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100813 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
814 rt2x00lib_pretbtt(rt2x00dev);
Helmut Schaaabc11992011-08-06 13:13:48 +0200815 if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
816 rt2800pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_PRE_TBTT);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100817}
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200818
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100819static void rt2800pci_tbtt_tasklet(unsigned long data)
820{
821 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
Helmut Schaa290d6082012-03-09 15:31:50 +0100822 struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
823 u32 reg;
824
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100825 rt2x00lib_beacondone(rt2x00dev);
Helmut Schaa290d6082012-03-09 15:31:50 +0100826
827 if (rt2x00dev->intf_ap_count) {
828 /*
829 * The rt2800pci hardware tbtt timer is off by 1us per tbtt
830 * causing beacon skew and as a result causing problems with
831 * some powersaving clients over time. Shorten the beacon
832 * interval every 64 beacons by 64us to mitigate this effect.
833 */
834 if (drv_data->tbtt_tick == (BCN_TBTT_OFFSET - 2)) {
835 rt2x00pci_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
836 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
837 (rt2x00dev->beacon_int * 16) - 1);
838 rt2x00pci_register_write(rt2x00dev, BCN_TIME_CFG, reg);
839 } else if (drv_data->tbtt_tick == (BCN_TBTT_OFFSET - 1)) {
840 rt2x00pci_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
841 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
842 (rt2x00dev->beacon_int * 16));
843 rt2x00pci_register_write(rt2x00dev, BCN_TIME_CFG, reg);
844 }
845 drv_data->tbtt_tick++;
846 drv_data->tbtt_tick %= BCN_TBTT_OFFSET;
847 }
848
Helmut Schaaabc11992011-08-06 13:13:48 +0200849 if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
850 rt2800pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_TBTT);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100851}
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200852
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100853static void rt2800pci_rxdone_tasklet(unsigned long data)
854{
855 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
Helmut Schaa16638932011-03-28 13:29:44 +0200856 if (rt2x00pci_rxdone(rt2x00dev))
857 tasklet_schedule(&rt2x00dev->rxdone_tasklet);
Helmut Schaaabc11992011-08-06 13:13:48 +0200858 else if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
Helmut Schaa16638932011-03-28 13:29:44 +0200859 rt2800pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_RX_DONE);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100860}
Helmut Schaaad903192010-06-29 21:46:43 +0200861
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100862static void rt2800pci_autowake_tasklet(unsigned long data)
863{
864 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
865 rt2800pci_wakeup(rt2x00dev);
Helmut Schaaabc11992011-08-06 13:13:48 +0200866 if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
867 rt2800pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_AUTO_WAKEUP);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200868}
869
Helmut Schaa96c3da72010-10-02 11:27:35 +0200870static void rt2800pci_txstatus_interrupt(struct rt2x00_dev *rt2x00dev)
871{
872 u32 status;
873 int i;
874
875 /*
876 * The TX_FIFO_STATUS interrupt needs special care. We should
877 * read TX_STA_FIFO but we should do it immediately as otherwise
878 * the register can overflow and we would lose status reports.
879 *
880 * Hence, read the TX_STA_FIFO register and copy all tx status
881 * reports into a kernel FIFO which is handled in the txstatus
882 * tasklet. We use a tasklet to process the tx status reports
883 * because we can schedule the tasklet multiple times (when the
884 * interrupt fires again during tx status processing).
885 *
886 * Furthermore we don't disable the TX_FIFO_STATUS
887 * interrupt here but leave it enabled so that the TX_STA_FIFO
Helmut Schaa3736fe52011-03-03 19:45:39 +0100888 * can also be read while the tx status tasklet gets executed.
Helmut Schaa96c3da72010-10-02 11:27:35 +0200889 *
890 * Since we have only one producer and one consumer we don't
891 * need to lock the kfifo.
892 */
Helmut Schaaefd2f272010-11-04 20:37:22 +0100893 for (i = 0; i < rt2x00dev->ops->tx->entry_num; i++) {
Helmut Schaa9a819992011-04-18 15:34:01 +0200894 rt2x00pci_register_read(rt2x00dev, TX_STA_FIFO, &status);
Helmut Schaa96c3da72010-10-02 11:27:35 +0200895
896 if (!rt2x00_get_field32(status, TX_STA_FIFO_VALID))
897 break;
898
Johannes Stezenbachc4d63242010-12-27 15:04:29 +0100899 if (!kfifo_put(&rt2x00dev->txstatus_fifo, &status)) {
Helmut Schaa96c3da72010-10-02 11:27:35 +0200900 WARNING(rt2x00dev, "TX status FIFO overrun,"
901 "drop tx status report.\n");
902 break;
903 }
904 }
905
906 /* Schedule the tasklet for processing the tx status. */
907 tasklet_schedule(&rt2x00dev->txstatus_tasklet);
908}
909
Helmut Schaa78e256c2010-07-11 12:26:48 +0200910static irqreturn_t rt2800pci_interrupt(int irq, void *dev_instance)
911{
912 struct rt2x00_dev *rt2x00dev = dev_instance;
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100913 u32 reg, mask;
Helmut Schaa78e256c2010-07-11 12:26:48 +0200914
915 /* Read status and ACK all interrupts */
Helmut Schaa9a819992011-04-18 15:34:01 +0200916 rt2x00pci_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
917 rt2x00pci_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
Helmut Schaa78e256c2010-07-11 12:26:48 +0200918
919 if (!reg)
920 return IRQ_NONE;
921
922 if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
923 return IRQ_HANDLED;
924
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100925 /*
926 * Since INT_MASK_CSR and INT_SOURCE_CSR use the same bits
927 * for interrupts and interrupt masks we can just use the value of
928 * INT_SOURCE_CSR to create the interrupt mask.
929 */
930 mask = ~reg;
931
932 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TX_FIFO_STATUS)) {
Helmut Schaa96c3da72010-10-02 11:27:35 +0200933 rt2800pci_txstatus_interrupt(rt2x00dev);
Helmut Schaa96c3da72010-10-02 11:27:35 +0200934 /*
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100935 * Never disable the TX_FIFO_STATUS interrupt.
Helmut Schaa96c3da72010-10-02 11:27:35 +0200936 */
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100937 rt2x00_set_field32(&mask, INT_MASK_CSR_TX_FIFO_STATUS, 1);
Helmut Schaa96c3da72010-10-02 11:27:35 +0200938 }
939
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100940 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_PRE_TBTT))
941 tasklet_hi_schedule(&rt2x00dev->pretbtt_tasklet);
942
943 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TBTT))
944 tasklet_hi_schedule(&rt2x00dev->tbtt_tasklet);
945
946 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RX_DONE))
947 tasklet_schedule(&rt2x00dev->rxdone_tasklet);
948
949 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_AUTO_WAKEUP))
950 tasklet_schedule(&rt2x00dev->autowake_tasklet);
951
952 /*
953 * Disable all interrupts for which a tasklet was scheduled right now,
954 * the tasklet will reenable the appropriate interrupts.
955 */
Helmut Schaa0aa13b22011-03-03 19:45:16 +0100956 spin_lock(&rt2x00dev->irqmask_lock);
Helmut Schaa9a819992011-04-18 15:34:01 +0200957 rt2x00pci_register_read(rt2x00dev, INT_MASK_CSR, &reg);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100958 reg &= mask;
Helmut Schaa9a819992011-04-18 15:34:01 +0200959 rt2x00pci_register_write(rt2x00dev, INT_MASK_CSR, reg);
Helmut Schaa0aa13b22011-03-03 19:45:16 +0100960 spin_unlock(&rt2x00dev->irqmask_lock);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100961
962 return IRQ_HANDLED;
Helmut Schaa78e256c2010-07-11 12:26:48 +0200963}
964
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200965/*
966 * Device probe functions.
967 */
Bartlomiej Zolnierkiewicz7ab71322009-11-08 14:38:54 +0100968static int rt2800pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
969{
970 /*
971 * Read EEPROM into buffer
972 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100973 if (rt2x00_is_soc(rt2x00dev))
Bartlomiej Zolnierkiewicz7ab71322009-11-08 14:38:54 +0100974 rt2800pci_read_eeprom_soc(rt2x00dev);
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100975 else if (rt2800pci_efuse_detect(rt2x00dev))
976 rt2800pci_read_eeprom_efuse(rt2x00dev);
977 else
978 rt2800pci_read_eeprom_pci(rt2x00dev);
Bartlomiej Zolnierkiewicz7ab71322009-11-08 14:38:54 +0100979
980 return rt2800_validate_eeprom(rt2x00dev);
981}
982
Woody Hunga89534e2012-06-13 15:01:16 +0800983static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
984{
985 u32 reg;
986 int i, count;
987
988 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
Stanislaw Gruszka5d7d55d62012-07-09 14:41:47 +0200989 if (rt2x00_get_field32(reg, WLAN_EN))
Woody Hunga89534e2012-06-13 15:01:16 +0800990 return 0;
991
992 rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
993 rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
994 rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
995 rt2x00_set_field32(&reg, WLAN_EN, 1);
996 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
997
998 udelay(REGISTER_BUSY_DELAY);
999
1000 count = 0;
1001 do {
1002 /*
1003 * Check PLL_LD & XTAL_RDY.
1004 */
1005 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1006 rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
Stanislaw Gruszka5d7d55d62012-07-09 14:41:47 +02001007 if (rt2x00_get_field32(reg, PLL_LD) &&
1008 rt2x00_get_field32(reg, XTAL_RDY))
1009 break;
Woody Hunga89534e2012-06-13 15:01:16 +08001010 udelay(REGISTER_BUSY_DELAY);
1011 }
1012
1013 if (i >= REGISTER_BUSY_COUNT) {
1014
1015 if (count >= 10)
1016 return -EIO;
1017
1018 rt2800_register_write(rt2x00dev, 0x58, 0x018);
1019 udelay(REGISTER_BUSY_DELAY);
1020 rt2800_register_write(rt2x00dev, 0x58, 0x418);
1021 udelay(REGISTER_BUSY_DELAY);
1022 rt2800_register_write(rt2x00dev, 0x58, 0x618);
1023 udelay(REGISTER_BUSY_DELAY);
1024 count++;
1025 } else {
1026 count = 0;
1027 }
1028
1029 rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
1030 rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
1031 rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
1032 rt2x00_set_field32(&reg, WLAN_RESET, 1);
1033 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
1034 udelay(10);
1035 rt2x00_set_field32(&reg, WLAN_RESET, 0);
1036 rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
1037 udelay(10);
1038 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
1039 } while (count != 0);
1040
1041 return 0;
1042}
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001043static int rt2800pci_probe_hw(struct rt2x00_dev *rt2x00dev)
1044{
1045 int retval;
1046
1047 /*
1048 * Allocate eeprom data.
1049 */
1050 retval = rt2800pci_validate_eeprom(rt2x00dev);
1051 if (retval)
1052 return retval;
1053
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01001054 retval = rt2800_init_eeprom(rt2x00dev);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001055 if (retval)
1056 return retval;
1057
1058 /*
1059 * Initialize hw specifications.
1060 */
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01001061 retval = rt2800_probe_hw_mode(rt2x00dev);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001062 if (retval)
1063 return retval;
1064
1065 /*
Woody Hunga89534e2012-06-13 15:01:16 +08001066 * In probe phase call rt2800_enable_wlan_rt3290 to enable wlan
1067 * clk for rt3290. That avoid the MCU fail in start phase.
1068 */
1069 if (rt2x00_rt(rt2x00dev, RT3290)) {
1070 retval = rt2800_enable_wlan_rt3290(rt2x00dev);
1071
1072 if (retval)
1073 return retval;
1074 }
1075
1076 /*
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001077 * This device has multiple filters for control frames
1078 * and has a separate filter for PS Poll frames.
1079 */
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001080 __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
1081 __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001082
1083 /*
Helmut Schaa9f926fb2010-07-11 12:28:23 +02001084 * This device has a pre tbtt interrupt and thus fetches
1085 * a new beacon directly prior to transmission.
1086 */
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001087 __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
Helmut Schaa9f926fb2010-07-11 12:28:23 +02001088
1089 /*
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001090 * This device requires firmware.
1091 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01001092 if (!rt2x00_is_soc(rt2x00dev))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001093 __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
1094 __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
1095 __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
1096 __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
1097 __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001098 if (!modparam_nohwcrypt)
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001099 __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
1100 __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
1101 __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001102
1103 /*
1104 * Set the rssi offset.
1105 */
1106 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
1107
1108 return 0;
1109}
1110
Helmut Schaae7836192010-07-11 12:28:54 +02001111static const struct ieee80211_ops rt2800pci_mac80211_ops = {
1112 .tx = rt2x00mac_tx,
1113 .start = rt2x00mac_start,
1114 .stop = rt2x00mac_stop,
1115 .add_interface = rt2x00mac_add_interface,
1116 .remove_interface = rt2x00mac_remove_interface,
1117 .config = rt2x00mac_config,
1118 .configure_filter = rt2x00mac_configure_filter,
Helmut Schaae7836192010-07-11 12:28:54 +02001119 .set_key = rt2x00mac_set_key,
1120 .sw_scan_start = rt2x00mac_sw_scan_start,
1121 .sw_scan_complete = rt2x00mac_sw_scan_complete,
1122 .get_stats = rt2x00mac_get_stats,
1123 .get_tkip_seq = rt2800_get_tkip_seq,
1124 .set_rts_threshold = rt2800_set_rts_threshold,
Helmut Schaaa2b13282011-09-08 14:38:01 +02001125 .sta_add = rt2x00mac_sta_add,
1126 .sta_remove = rt2x00mac_sta_remove,
Helmut Schaae7836192010-07-11 12:28:54 +02001127 .bss_info_changed = rt2x00mac_bss_info_changed,
1128 .conf_tx = rt2800_conf_tx,
1129 .get_tsf = rt2800_get_tsf,
1130 .rfkill_poll = rt2x00mac_rfkill_poll,
1131 .ampdu_action = rt2800_ampdu_action,
Ivo van Doornf44df182010-11-04 20:40:11 +01001132 .flush = rt2x00mac_flush,
Helmut Schaa977206d2010-12-13 12:31:58 +01001133 .get_survey = rt2800_get_survey,
Ivo van Doorne7dee442011-04-18 15:34:41 +02001134 .get_ringparam = rt2x00mac_get_ringparam,
Gertjan van Wingerde5f0dd292011-07-06 23:00:21 +02001135 .tx_frames_pending = rt2x00mac_tx_frames_pending,
Helmut Schaae7836192010-07-11 12:28:54 +02001136};
1137
Ivo van Doorne7966432010-07-11 12:31:23 +02001138static const struct rt2800_ops rt2800pci_rt2800_ops = {
1139 .register_read = rt2x00pci_register_read,
1140 .register_read_lock = rt2x00pci_register_read, /* same for PCI */
1141 .register_write = rt2x00pci_register_write,
1142 .register_write_lock = rt2x00pci_register_write, /* same for PCI */
1143 .register_multiread = rt2x00pci_register_multiread,
1144 .register_multiwrite = rt2x00pci_register_multiwrite,
1145 .regbusy_read = rt2x00pci_regbusy_read,
1146 .drv_write_firmware = rt2800pci_write_firmware,
1147 .drv_init_registers = rt2800pci_init_registers,
Ivo van Doorn0c5879b2010-08-06 20:47:20 +02001148 .drv_get_txwi = rt2800pci_get_txwi,
Ivo van Doorne7966432010-07-11 12:31:23 +02001149};
1150
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001151static const struct rt2x00lib_ops rt2800pci_rt2x00_ops = {
1152 .irq_handler = rt2800pci_interrupt,
Helmut Schaaa9d61e92011-01-30 13:18:38 +01001153 .txstatus_tasklet = rt2800pci_txstatus_tasklet,
1154 .pretbtt_tasklet = rt2800pci_pretbtt_tasklet,
1155 .tbtt_tasklet = rt2800pci_tbtt_tasklet,
1156 .rxdone_tasklet = rt2800pci_rxdone_tasklet,
1157 .autowake_tasklet = rt2800pci_autowake_tasklet,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001158 .probe_hw = rt2800pci_probe_hw,
1159 .get_firmware_name = rt2800pci_get_firmware_name,
Ivo van Doornf31c9a82010-07-11 12:30:37 +02001160 .check_firmware = rt2800_check_firmware,
1161 .load_firmware = rt2800_load_firmware,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001162 .initialize = rt2x00pci_initialize,
1163 .uninitialize = rt2x00pci_uninitialize,
1164 .get_entry_state = rt2800pci_get_entry_state,
1165 .clear_entry = rt2800pci_clear_entry,
1166 .set_device_state = rt2800pci_set_device_state,
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001167 .rfkill_poll = rt2800_rfkill_poll,
1168 .link_stats = rt2800_link_stats,
1169 .reset_tuner = rt2800_reset_tuner,
1170 .link_tuner = rt2800_link_tuner,
Helmut Schaa9e33a352011-03-28 13:33:40 +02001171 .gain_calibration = rt2800_gain_calibration,
John Li2e9c43d2012-02-16 21:40:57 +08001172 .vco_calibration = rt2800_vco_calibration,
Ivo van Doorndbba3062010-12-13 12:34:54 +01001173 .start_queue = rt2800pci_start_queue,
1174 .kick_queue = rt2800pci_kick_queue,
1175 .stop_queue = rt2800pci_stop_queue,
Ivo van Doorn152a5992011-04-18 15:31:02 +02001176 .flush_queue = rt2x00pci_flush_queue,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001177 .write_tx_desc = rt2800pci_write_tx_desc,
Ivo van Doorn0c5879b2010-08-06 20:47:20 +02001178 .write_tx_data = rt2800_write_tx_data,
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +02001179 .write_beacon = rt2800_write_beacon,
Helmut Schaa69cf36a2011-01-30 13:16:03 +01001180 .clear_beacon = rt2800_clear_beacon,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001181 .fill_rxdone = rt2800pci_fill_rxdone,
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001182 .config_shared_key = rt2800_config_shared_key,
1183 .config_pairwise_key = rt2800_config_pairwise_key,
1184 .config_filter = rt2800_config_filter,
1185 .config_intf = rt2800_config_intf,
1186 .config_erp = rt2800_config_erp,
1187 .config_ant = rt2800_config_ant,
1188 .config = rt2800_config,
Helmut Schaaa2b13282011-09-08 14:38:01 +02001189 .sta_add = rt2800_sta_add,
1190 .sta_remove = rt2800_sta_remove,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001191};
1192
1193static const struct data_queue_desc rt2800pci_queue_rx = {
Helmut Schaaefd2f272010-11-04 20:37:22 +01001194 .entry_num = 128,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001195 .data_size = AGGREGATION_SIZE,
1196 .desc_size = RXD_DESC_SIZE,
1197 .priv_size = sizeof(struct queue_entry_priv_pci),
1198};
1199
1200static const struct data_queue_desc rt2800pci_queue_tx = {
Helmut Schaaefd2f272010-11-04 20:37:22 +01001201 .entry_num = 64,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001202 .data_size = AGGREGATION_SIZE,
1203 .desc_size = TXD_DESC_SIZE,
1204 .priv_size = sizeof(struct queue_entry_priv_pci),
1205};
1206
1207static const struct data_queue_desc rt2800pci_queue_bcn = {
Helmut Schaaefd2f272010-11-04 20:37:22 +01001208 .entry_num = 8,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001209 .data_size = 0, /* No DMA required for beacons */
1210 .desc_size = TXWI_DESC_SIZE,
1211 .priv_size = sizeof(struct queue_entry_priv_pci),
1212};
1213
1214static const struct rt2x00_ops rt2800pci_ops = {
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01001215 .name = KBUILD_MODNAME,
Gertjan van Wingerde3a1c0122012-02-06 23:45:07 +01001216 .drv_data_size = sizeof(struct rt2800_drv_data),
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01001217 .max_sta_intf = 1,
1218 .max_ap_intf = 8,
1219 .eeprom_size = EEPROM_SIZE,
1220 .rf_size = RF_SIZE,
1221 .tx_queues = NUM_TX_QUEUES,
Gertjan van Wingerdee6218cc2009-11-23 22:44:52 +01001222 .extra_tx_headroom = TXWI_DESC_SIZE,
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01001223 .rx = &rt2800pci_queue_rx,
1224 .tx = &rt2800pci_queue_tx,
1225 .bcn = &rt2800pci_queue_bcn,
1226 .lib = &rt2800pci_rt2x00_ops,
Ivo van Doorne7966432010-07-11 12:31:23 +02001227 .drv = &rt2800pci_rt2800_ops,
Helmut Schaae7836192010-07-11 12:28:54 +02001228 .hw = &rt2800pci_mac80211_ops,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001229#ifdef CONFIG_RT2X00_LIB_DEBUGFS
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01001230 .debugfs = &rt2800_rt2x00debug,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001231#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
1232};
1233
1234/*
1235 * RT2800pci module information.
1236 */
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001237#ifdef CONFIG_PCI
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00001238static DEFINE_PCI_DEVICE_TABLE(rt2800pci_device_table) = {
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02001239 { PCI_DEVICE(0x1814, 0x0601) },
1240 { PCI_DEVICE(0x1814, 0x0681) },
1241 { PCI_DEVICE(0x1814, 0x0701) },
1242 { PCI_DEVICE(0x1814, 0x0781) },
1243 { PCI_DEVICE(0x1814, 0x3090) },
1244 { PCI_DEVICE(0x1814, 0x3091) },
1245 { PCI_DEVICE(0x1814, 0x3092) },
1246 { PCI_DEVICE(0x1432, 0x7708) },
1247 { PCI_DEVICE(0x1432, 0x7727) },
1248 { PCI_DEVICE(0x1432, 0x7728) },
1249 { PCI_DEVICE(0x1432, 0x7738) },
1250 { PCI_DEVICE(0x1432, 0x7748) },
1251 { PCI_DEVICE(0x1432, 0x7758) },
1252 { PCI_DEVICE(0x1432, 0x7768) },
1253 { PCI_DEVICE(0x1462, 0x891a) },
1254 { PCI_DEVICE(0x1a3b, 0x1059) },
Woody Hunga89534e2012-06-13 15:01:16 +08001255#ifdef CONFIG_RT2800PCI_RT3290
1256 { PCI_DEVICE(0x1814, 0x3290) },
1257#endif
Gertjan van Wingerdef93bc9b2010-11-13 19:09:50 +01001258#ifdef CONFIG_RT2800PCI_RT33XX
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02001259 { PCI_DEVICE(0x1814, 0x3390) },
Gertjan van Wingerdef93bc9b2010-11-13 19:09:50 +01001260#endif
Gertjan van Wingerdede1ebdc2010-02-14 12:52:05 +01001261#ifdef CONFIG_RT2800PCI_RT35XX
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02001262 { PCI_DEVICE(0x1432, 0x7711) },
1263 { PCI_DEVICE(0x1432, 0x7722) },
1264 { PCI_DEVICE(0x1814, 0x3060) },
1265 { PCI_DEVICE(0x1814, 0x3062) },
1266 { PCI_DEVICE(0x1814, 0x3562) },
1267 { PCI_DEVICE(0x1814, 0x3592) },
1268 { PCI_DEVICE(0x1814, 0x3593) },
Gertjan van Wingerdede1ebdc2010-02-14 12:52:05 +01001269#endif
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001270#ifdef CONFIG_RT2800PCI_RT53XX
villacis@palosanto.comccf91bd2012-05-16 21:07:12 +02001271 { PCI_DEVICE(0x1814, 0x5360) },
Xose Vazquez Perezf57d7b62012-04-14 23:33:21 +02001272 { PCI_DEVICE(0x1814, 0x5362) },
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02001273 { PCI_DEVICE(0x1814, 0x5390) },
Xose Vazquez Perezf57d7b62012-04-14 23:33:21 +02001274 { PCI_DEVICE(0x1814, 0x5392) },
zero.lin5126d972011-08-31 20:43:52 +02001275 { PCI_DEVICE(0x1814, 0x539a) },
Zero.Lin2aed6912012-05-10 10:06:31 +08001276 { PCI_DEVICE(0x1814, 0x539b) },
Gertjan van Wingerde71e0b382011-07-06 22:58:55 +02001277 { PCI_DEVICE(0x1814, 0x539f) },
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001278#endif
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001279 { 0, }
1280};
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001281#endif /* CONFIG_PCI */
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001282
1283MODULE_AUTHOR(DRV_PROJECT);
1284MODULE_VERSION(DRV_VERSION);
1285MODULE_DESCRIPTION("Ralink RT2800 PCI & PCMCIA Wireless LAN driver.");
1286MODULE_SUPPORTED_DEVICE("Ralink RT2860 PCI & PCMCIA chipset based cards");
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001287#ifdef CONFIG_PCI
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001288MODULE_FIRMWARE(FIRMWARE_RT2860);
1289MODULE_DEVICE_TABLE(pci, rt2800pci_device_table);
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001290#endif /* CONFIG_PCI */
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001291MODULE_LICENSE("GPL");
1292
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001293#if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
Gertjan van Wingerde714fa662010-02-13 20:55:48 +01001294static int rt2800soc_probe(struct platform_device *pdev)
1295{
Helmut Schaa6e93d712010-03-02 16:34:49 +01001296 return rt2x00soc_probe(pdev, &rt2800pci_ops);
Gertjan van Wingerde714fa662010-02-13 20:55:48 +01001297}
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001298
1299static struct platform_driver rt2800soc_driver = {
1300 .driver = {
1301 .name = "rt2800_wmac",
1302 .owner = THIS_MODULE,
1303 .mod_name = KBUILD_MODNAME,
1304 },
Gertjan van Wingerde714fa662010-02-13 20:55:48 +01001305 .probe = rt2800soc_probe,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001306 .remove = __devexit_p(rt2x00soc_remove),
1307 .suspend = rt2x00soc_suspend,
1308 .resume = rt2x00soc_resume,
1309};
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001310#endif /* CONFIG_RALINK_RT288X || CONFIG_RALINK_RT305X */
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001311
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001312#ifdef CONFIG_PCI
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02001313static int rt2800pci_probe(struct pci_dev *pci_dev,
1314 const struct pci_device_id *id)
1315{
1316 return rt2x00pci_probe(pci_dev, &rt2800pci_ops);
1317}
1318
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001319static struct pci_driver rt2800pci_driver = {
1320 .name = KBUILD_MODNAME,
1321 .id_table = rt2800pci_device_table,
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02001322 .probe = rt2800pci_probe,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001323 .remove = __devexit_p(rt2x00pci_remove),
1324 .suspend = rt2x00pci_suspend,
1325 .resume = rt2x00pci_resume,
1326};
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001327#endif /* CONFIG_PCI */
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001328
1329static int __init rt2800pci_init(void)
1330{
1331 int ret = 0;
1332
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001333#if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001334 ret = platform_driver_register(&rt2800soc_driver);
1335 if (ret)
1336 return ret;
1337#endif
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001338#ifdef CONFIG_PCI
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001339 ret = pci_register_driver(&rt2800pci_driver);
1340 if (ret) {
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001341#if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001342 platform_driver_unregister(&rt2800soc_driver);
1343#endif
1344 return ret;
1345 }
1346#endif
1347
1348 return ret;
1349}
1350
1351static void __exit rt2800pci_exit(void)
1352{
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001353#ifdef CONFIG_PCI
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001354 pci_unregister_driver(&rt2800pci_driver);
1355#endif
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001356#if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001357 platform_driver_unregister(&rt2800soc_driver);
1358#endif
1359}
1360
1361module_init(rt2800pci_init);
1362module_exit(rt2800pci_exit);