blob: 6f91a9ad4d3114eea24c386c535f698237a88a28 [file] [log] [blame]
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001/*
Ivo van Doorn96481b22010-08-06 20:47:57 +02002 Copyright (C) 2009 - 2010 Ivo van Doorn <IvDoorn@gmail.com>
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01003 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
4 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
5 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
6 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
7 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
8 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
9 Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020010 <http://rt2x00.serialmonkey.com>
11
12 This program is free software; you can redistribute it and/or modify
13 it under the terms of the GNU General Public License as published by
14 the Free Software Foundation; either version 2 of the License, or
15 (at your option) any later version.
16
17 This program is distributed in the hope that it will be useful,
18 but WITHOUT ANY WARRANTY; without even the implied warranty of
19 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 GNU General Public License for more details.
21
22 You should have received a copy of the GNU General Public License
23 along with this program; if not, write to the
24 Free Software Foundation, Inc.,
25 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
26 */
27
28/*
29 Module: rt2800pci
30 Abstract: rt2800pci device specific routines.
31 Supported chipsets: RT2800E & RT2800ED.
32 */
33
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020034#include <linux/delay.h>
35#include <linux/etherdevice.h>
36#include <linux/init.h>
37#include <linux/kernel.h>
38#include <linux/module.h>
39#include <linux/pci.h>
40#include <linux/platform_device.h>
41#include <linux/eeprom_93cx6.h>
42
43#include "rt2x00.h"
44#include "rt2x00pci.h"
45#include "rt2x00soc.h"
Bartlomiej Zolnierkiewicz7ef5cc92009-11-04 18:35:32 +010046#include "rt2800lib.h"
Bartlomiej Zolnierkiewiczb54f78a2009-11-04 18:35:54 +010047#include "rt2800.h"
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020048#include "rt2800pci.h"
49
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020050/*
51 * Allow hardware encryption to be disabled.
52 */
Ivo van Doorn04f1e342010-06-14 22:13:56 +020053static int modparam_nohwcrypt = 0;
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020054module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
55MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
56
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020057static void rt2800pci_mcu_status(struct rt2x00_dev *rt2x00dev, const u8 token)
58{
59 unsigned int i;
60 u32 reg;
61
Luis Correiaf18d4462010-04-03 12:49:53 +010062 /*
63 * SOC devices don't support MCU requests.
64 */
65 if (rt2x00_is_soc(rt2x00dev))
66 return;
67
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020068 for (i = 0; i < 200; i++) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +010069 rt2800_register_read(rt2x00dev, H2M_MAILBOX_CID, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020070
71 if ((rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD0) == token) ||
72 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD1) == token) ||
73 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD2) == token) ||
74 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD3) == token))
75 break;
76
77 udelay(REGISTER_BUSY_DELAY);
78 }
79
80 if (i == 200)
81 ERROR(rt2x00dev, "MCU request failed, no response from hardware\n");
82
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +010083 rt2800_register_write(rt2x00dev, H2M_MAILBOX_STATUS, ~0);
84 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CID, ~0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020085}
86
Gertjan van Wingerde72c72962010-11-13 19:10:54 +010087#if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020088static void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
89{
Gertjan van Wingerdeef8397c2010-11-13 19:11:22 +010090 void __iomem *base_addr = ioremap(0x1F040000, EEPROM_SIZE);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020091
92 memcpy_fromio(rt2x00dev->eeprom, base_addr, EEPROM_SIZE);
Gertjan van Wingerdeef8397c2010-11-13 19:11:22 +010093
94 iounmap(base_addr);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020095}
96#else
97static inline void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
98{
99}
Gertjan van Wingerde72c72962010-11-13 19:10:54 +0100100#endif /* CONFIG_RALINK_RT288X || CONFIG_RALINK_RT305X */
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200101
Gertjan van Wingerde72c72962010-11-13 19:10:54 +0100102#ifdef CONFIG_PCI
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200103static void rt2800pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
104{
105 struct rt2x00_dev *rt2x00dev = eeprom->data;
106 u32 reg;
107
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100108 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200109
110 eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
111 eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
112 eeprom->reg_data_clock =
113 !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
114 eeprom->reg_chip_select =
115 !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
116}
117
118static void rt2800pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
119{
120 struct rt2x00_dev *rt2x00dev = eeprom->data;
121 u32 reg = 0;
122
123 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
124 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
125 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
126 !!eeprom->reg_data_clock);
127 rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
128 !!eeprom->reg_chip_select);
129
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100130 rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200131}
132
133static void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
134{
135 struct eeprom_93cx6 eeprom;
136 u32 reg;
137
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100138 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200139
140 eeprom.data = rt2x00dev;
141 eeprom.register_read = rt2800pci_eepromregister_read;
142 eeprom.register_write = rt2800pci_eepromregister_write;
Gertjan van Wingerde20f8b132010-06-29 21:44:18 +0200143 switch (rt2x00_get_field32(reg, E2PROM_CSR_TYPE))
144 {
145 case 0:
146 eeprom.width = PCI_EEPROM_WIDTH_93C46;
147 break;
148 case 1:
149 eeprom.width = PCI_EEPROM_WIDTH_93C66;
150 break;
151 default:
152 eeprom.width = PCI_EEPROM_WIDTH_93C86;
153 break;
154 }
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200155 eeprom.reg_data_in = 0;
156 eeprom.reg_data_out = 0;
157 eeprom.reg_data_clock = 0;
158 eeprom.reg_chip_select = 0;
159
160 eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
161 EEPROM_SIZE / sizeof(u16));
162}
163
Gertjan van Wingerdea6598682009-11-08 12:30:35 +0100164static int rt2800pci_efuse_detect(struct rt2x00_dev *rt2x00dev)
165{
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +0100166 return rt2800_efuse_detect(rt2x00dev);
Gertjan van Wingerdea6598682009-11-08 12:30:35 +0100167}
168
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +0100169static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200170{
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +0100171 rt2800_read_eeprom_efuse(rt2x00dev);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200172}
173#else
174static inline void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
175{
176}
177
Gertjan van Wingerdea6598682009-11-08 12:30:35 +0100178static inline int rt2800pci_efuse_detect(struct rt2x00_dev *rt2x00dev)
179{
180 return 0;
181}
182
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200183static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
184{
185}
Gertjan van Wingerde72c72962010-11-13 19:10:54 +0100186#endif /* CONFIG_PCI */
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200187
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200188/*
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100189 * Queue handlers.
190 */
191static void rt2800pci_start_queue(struct data_queue *queue)
192{
193 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
194 u32 reg;
195
196 switch (queue->qid) {
197 case QID_RX:
198 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
199 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
200 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
201 break;
202 case QID_BEACON:
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100203 /*
204 * Allow beacon tasklets to be scheduled for periodic
205 * beacon updates.
206 */
207 tasklet_enable(&rt2x00dev->tbtt_tasklet);
208 tasklet_enable(&rt2x00dev->pretbtt_tasklet);
209
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100210 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
211 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
212 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
213 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
214 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Helmut Schaa69cf36a2011-01-30 13:16:03 +0100215
216 rt2800_register_read(rt2x00dev, INT_TIMER_EN, &reg);
217 rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER, 1);
218 rt2800_register_write(rt2x00dev, INT_TIMER_EN, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100219 break;
220 default:
221 break;
222 };
223}
224
225static void rt2800pci_kick_queue(struct data_queue *queue)
226{
227 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
228 struct queue_entry *entry;
229
230 switch (queue->qid) {
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100231 case QID_AC_VO:
232 case QID_AC_VI:
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100233 case QID_AC_BE:
234 case QID_AC_BK:
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100235 entry = rt2x00queue_get_entry(queue, Q_INDEX);
236 rt2800_register_write(rt2x00dev, TX_CTX_IDX(queue->qid), entry->entry_idx);
237 break;
238 case QID_MGMT:
239 entry = rt2x00queue_get_entry(queue, Q_INDEX);
240 rt2800_register_write(rt2x00dev, TX_CTX_IDX(5), entry->entry_idx);
241 break;
242 default:
243 break;
244 }
245}
246
247static void rt2800pci_stop_queue(struct data_queue *queue)
248{
249 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
250 u32 reg;
251
252 switch (queue->qid) {
253 case QID_RX:
254 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
255 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
256 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
257 break;
258 case QID_BEACON:
259 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
260 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
261 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
262 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
263 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Helmut Schaa69cf36a2011-01-30 13:16:03 +0100264
265 rt2800_register_read(rt2x00dev, INT_TIMER_EN, &reg);
266 rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER, 0);
267 rt2800_register_write(rt2x00dev, INT_TIMER_EN, reg);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100268
269 /*
270 * Wait for tbtt tasklets to finish.
271 */
272 tasklet_disable(&rt2x00dev->tbtt_tasklet);
273 tasklet_disable(&rt2x00dev->pretbtt_tasklet);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100274 break;
275 default:
276 break;
277 }
278}
279
280/*
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200281 * Firmware functions
282 */
283static char *rt2800pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
284{
285 return FIRMWARE_RT2860;
286}
287
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200288static int rt2800pci_write_firmware(struct rt2x00_dev *rt2x00dev,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200289 const u8 *data, const size_t len)
290{
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200291 u32 reg;
292
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200293 /*
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200294 * enable Host program ram write selection
295 */
296 reg = 0;
297 rt2x00_set_field32(&reg, PBF_SYS_CTRL_HOST_RAM_WRITE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100298 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200299
300 /*
301 * Write firmware to device.
302 */
Bartlomiej Zolnierkiewicz4f2732c2009-11-04 18:33:27 +0100303 rt2800_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
Ivo van Doornf31c9a82010-07-11 12:30:37 +0200304 data, len);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200305
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100306 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000);
307 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200308
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100309 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
310 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200311
312 return 0;
313}
314
315/*
316 * Initialization functions.
317 */
318static bool rt2800pci_get_entry_state(struct queue_entry *entry)
319{
320 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
321 u32 word;
322
323 if (entry->queue->qid == QID_RX) {
324 rt2x00_desc_read(entry_priv->desc, 1, &word);
325
326 return (!rt2x00_get_field32(word, RXD_W1_DMA_DONE));
327 } else {
328 rt2x00_desc_read(entry_priv->desc, 1, &word);
329
330 return (!rt2x00_get_field32(word, TXD_W1_DMA_DONE));
331 }
332}
333
334static void rt2800pci_clear_entry(struct queue_entry *entry)
335{
336 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
337 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Helmut Schaa95192332010-10-02 11:29:30 +0200338 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200339 u32 word;
340
341 if (entry->queue->qid == QID_RX) {
342 rt2x00_desc_read(entry_priv->desc, 0, &word);
343 rt2x00_set_field32(&word, RXD_W0_SDP0, skbdesc->skb_dma);
344 rt2x00_desc_write(entry_priv->desc, 0, word);
345
346 rt2x00_desc_read(entry_priv->desc, 1, &word);
347 rt2x00_set_field32(&word, RXD_W1_DMA_DONE, 0);
348 rt2x00_desc_write(entry_priv->desc, 1, word);
Helmut Schaa95192332010-10-02 11:29:30 +0200349
350 /*
351 * Set RX IDX in register to inform hardware that we have
352 * handled this entry and it is available for reuse again.
353 */
354 rt2800_register_write(rt2x00dev, RX_CRX_IDX,
355 entry->entry_idx);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200356 } else {
357 rt2x00_desc_read(entry_priv->desc, 1, &word);
358 rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 1);
359 rt2x00_desc_write(entry_priv->desc, 1, word);
360 }
361}
362
363static int rt2800pci_init_queues(struct rt2x00_dev *rt2x00dev)
364{
365 struct queue_entry_priv_pci *entry_priv;
366 u32 reg;
367
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200368 /*
369 * Initialize registers.
370 */
371 entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100372 rt2800_register_write(rt2x00dev, TX_BASE_PTR0, entry_priv->desc_dma);
373 rt2800_register_write(rt2x00dev, TX_MAX_CNT0, rt2x00dev->tx[0].limit);
374 rt2800_register_write(rt2x00dev, TX_CTX_IDX0, 0);
375 rt2800_register_write(rt2x00dev, TX_DTX_IDX0, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200376
377 entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100378 rt2800_register_write(rt2x00dev, TX_BASE_PTR1, entry_priv->desc_dma);
379 rt2800_register_write(rt2x00dev, TX_MAX_CNT1, rt2x00dev->tx[1].limit);
380 rt2800_register_write(rt2x00dev, TX_CTX_IDX1, 0);
381 rt2800_register_write(rt2x00dev, TX_DTX_IDX1, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200382
383 entry_priv = rt2x00dev->tx[2].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100384 rt2800_register_write(rt2x00dev, TX_BASE_PTR2, entry_priv->desc_dma);
385 rt2800_register_write(rt2x00dev, TX_MAX_CNT2, rt2x00dev->tx[2].limit);
386 rt2800_register_write(rt2x00dev, TX_CTX_IDX2, 0);
387 rt2800_register_write(rt2x00dev, TX_DTX_IDX2, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200388
389 entry_priv = rt2x00dev->tx[3].entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100390 rt2800_register_write(rt2x00dev, TX_BASE_PTR3, entry_priv->desc_dma);
391 rt2800_register_write(rt2x00dev, TX_MAX_CNT3, rt2x00dev->tx[3].limit);
392 rt2800_register_write(rt2x00dev, TX_CTX_IDX3, 0);
393 rt2800_register_write(rt2x00dev, TX_DTX_IDX3, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200394
395 entry_priv = rt2x00dev->rx->entries[0].priv_data;
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100396 rt2800_register_write(rt2x00dev, RX_BASE_PTR, entry_priv->desc_dma);
397 rt2800_register_write(rt2x00dev, RX_MAX_CNT, rt2x00dev->rx[0].limit);
398 rt2800_register_write(rt2x00dev, RX_CRX_IDX, rt2x00dev->rx[0].limit - 1);
399 rt2800_register_write(rt2x00dev, RX_DRX_IDX, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200400
401 /*
402 * Enable global DMA configuration
403 */
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100404 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200405 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
406 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
407 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100408 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200409
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100410 rt2800_register_write(rt2x00dev, DELAY_INT_CFG, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200411
412 return 0;
413}
414
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200415/*
416 * Device state switch handlers.
417 */
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200418static void rt2800pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
419 enum dev_state state)
420{
Helmut Schaab5509112011-01-30 13:20:52 +0100421 int mask = (state == STATE_RADIO_IRQ_ON);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200422 u32 reg;
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100423 unsigned long flags;
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200424
425 /*
426 * When interrupts are being enabled, the interrupt registers
427 * should clear the register to assure a clean state.
428 */
429 if (state == STATE_RADIO_IRQ_ON) {
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100430 rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
431 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
Helmut Schaac8e15a12011-01-30 13:18:13 +0100432
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100433 /*
434 * Enable tasklets. The beacon related tasklets are
435 * enabled when the beacon queue is started.
436 */
Helmut Schaac8e15a12011-01-30 13:18:13 +0100437 tasklet_enable(&rt2x00dev->txstatus_tasklet);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100438 tasklet_enable(&rt2x00dev->rxdone_tasklet);
439 tasklet_enable(&rt2x00dev->autowake_tasklet);
440 }
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200441
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100442 spin_lock_irqsave(&rt2x00dev->irqmask_lock, flags);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100443 rt2800_register_read(rt2x00dev, INT_MASK_CSR, &reg);
Helmut Schaa93149cf2010-09-08 20:56:52 +0200444 rt2x00_set_field32(&reg, INT_MASK_CSR_RXDELAYINT, 0);
445 rt2x00_set_field32(&reg, INT_MASK_CSR_TXDELAYINT, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200446 rt2x00_set_field32(&reg, INT_MASK_CSR_RX_DONE, mask);
Helmut Schaa93149cf2010-09-08 20:56:52 +0200447 rt2x00_set_field32(&reg, INT_MASK_CSR_AC0_DMA_DONE, 0);
448 rt2x00_set_field32(&reg, INT_MASK_CSR_AC1_DMA_DONE, 0);
449 rt2x00_set_field32(&reg, INT_MASK_CSR_AC2_DMA_DONE, 0);
450 rt2x00_set_field32(&reg, INT_MASK_CSR_AC3_DMA_DONE, 0);
451 rt2x00_set_field32(&reg, INT_MASK_CSR_HCCA_DMA_DONE, 0);
452 rt2x00_set_field32(&reg, INT_MASK_CSR_MGMT_DMA_DONE, 0);
453 rt2x00_set_field32(&reg, INT_MASK_CSR_MCU_COMMAND, 0);
454 rt2x00_set_field32(&reg, INT_MASK_CSR_RXTX_COHERENT, 0);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200455 rt2x00_set_field32(&reg, INT_MASK_CSR_TBTT, mask);
456 rt2x00_set_field32(&reg, INT_MASK_CSR_PRE_TBTT, mask);
457 rt2x00_set_field32(&reg, INT_MASK_CSR_TX_FIFO_STATUS, mask);
458 rt2x00_set_field32(&reg, INT_MASK_CSR_AUTO_WAKEUP, mask);
Helmut Schaa93149cf2010-09-08 20:56:52 +0200459 rt2x00_set_field32(&reg, INT_MASK_CSR_GPTIMER, 0);
460 rt2x00_set_field32(&reg, INT_MASK_CSR_RX_COHERENT, 0);
461 rt2x00_set_field32(&reg, INT_MASK_CSR_TX_COHERENT, 0);
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +0100462 rt2800_register_write(rt2x00dev, INT_MASK_CSR, reg);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100463 spin_unlock_irqrestore(&rt2x00dev->irqmask_lock, flags);
464
465 if (state == STATE_RADIO_IRQ_OFF) {
466 /*
467 * Ensure that all tasklets are finished before
468 * disabling the interrupts.
469 */
470 tasklet_disable(&rt2x00dev->txstatus_tasklet);
471 tasklet_disable(&rt2x00dev->rxdone_tasklet);
472 tasklet_disable(&rt2x00dev->autowake_tasklet);
473 }
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200474}
475
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +0200476static int rt2800pci_init_registers(struct rt2x00_dev *rt2x00dev)
477{
478 u32 reg;
479
480 /*
481 * Reset DMA indexes
482 */
483 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
484 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
485 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
486 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
487 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
488 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
489 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
490 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
491 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
492
493 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
494 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
495
Gabor Juhosadde5882011-03-03 11:46:45 +0100496 if (rt2x00_rt(rt2x00dev, RT5390)) {
497 rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
498 rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
499 rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
500 rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
501 }
RA-Shiang Tu60687ba2011-02-20 13:57:46 +0100502
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +0200503 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
504
505 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
506 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
507 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
508 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
509
510 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
511
512 return 0;
513}
514
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200515static int rt2800pci_enable_radio(struct rt2x00_dev *rt2x00dev)
516{
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100517 if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
Ivo van Doornb9a07ae2010-08-23 19:55:22 +0200518 rt2800pci_init_queues(rt2x00dev)))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200519 return -EIO;
520
Ivo van Doornb9a07ae2010-08-23 19:55:22 +0200521 return rt2800_enable_radio(rt2x00dev);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200522}
523
524static void rt2800pci_disable_radio(struct rt2x00_dev *rt2x00dev)
525{
RA-Jay Hung7f6e1442011-01-10 11:27:43 +0100526 if (rt2x00_is_soc(rt2x00dev)) {
527 rt2800_disable_radio(rt2x00dev);
528 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0);
529 rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0);
530 }
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200531}
532
533static int rt2800pci_set_state(struct rt2x00_dev *rt2x00dev,
534 enum dev_state state)
535{
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200536 if (state == STATE_AWAKE) {
RA-Jay Hung7f6e1442011-01-10 11:27:43 +0100537 rt2800_mcu_request(rt2x00dev, MCU_WAKEUP, TOKEN_WAKUP, 0, 0x02);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200538 rt2800pci_mcu_status(rt2x00dev, TOKEN_WAKUP);
RA-Jay Hung7f6e1442011-01-10 11:27:43 +0100539 } else if (state == STATE_SLEEP) {
540 rt2800_register_write(rt2x00dev, H2M_MAILBOX_STATUS, 0xffffffff);
541 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CID, 0xffffffff);
542 rt2800_mcu_request(rt2x00dev, MCU_SLEEP, 0x01, 0xff, 0x01);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200543 }
544
545 return 0;
546}
547
548static int rt2800pci_set_device_state(struct rt2x00_dev *rt2x00dev,
549 enum dev_state state)
550{
551 int retval = 0;
552
553 switch (state) {
554 case STATE_RADIO_ON:
555 /*
556 * Before the radio can be enabled, the device first has
557 * to be woken up. After that it needs a bit of time
558 * to be fully awake and then the radio can be enabled.
559 */
560 rt2800pci_set_state(rt2x00dev, STATE_AWAKE);
561 msleep(1);
562 retval = rt2800pci_enable_radio(rt2x00dev);
563 break;
564 case STATE_RADIO_OFF:
565 /*
566 * After the radio has been disabled, the device should
567 * be put to sleep for powersaving.
568 */
569 rt2800pci_disable_radio(rt2x00dev);
570 rt2800pci_set_state(rt2x00dev, STATE_SLEEP);
571 break;
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200572 case STATE_RADIO_IRQ_ON:
573 case STATE_RADIO_IRQ_OFF:
574 rt2800pci_toggle_irq(rt2x00dev, state);
575 break;
576 case STATE_DEEP_SLEEP:
577 case STATE_SLEEP:
578 case STATE_STANDBY:
579 case STATE_AWAKE:
580 retval = rt2800pci_set_state(rt2x00dev, state);
581 break;
582 default:
583 retval = -ENOTSUPP;
584 break;
585 }
586
587 if (unlikely(retval))
588 ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
589 state, retval);
590
591 return retval;
592}
593
594/*
595 * TX descriptor initialization
596 */
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200597static __le32 *rt2800pci_get_txwi(struct queue_entry *entry)
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200598{
Ivo van Doorn0c5879b2010-08-06 20:47:20 +0200599 return (__le32 *) entry->skb->data;
Helmut Schaa745b1ae2010-04-15 09:13:35 +0200600}
601
Ivo van Doorn93331452010-08-23 19:53:39 +0200602static void rt2800pci_write_tx_desc(struct queue_entry *entry,
Helmut Schaa745b1ae2010-04-15 09:13:35 +0200603 struct txentry_desc *txdesc)
604{
Ivo van Doorn93331452010-08-23 19:53:39 +0200605 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
606 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +0200607 __le32 *txd = entry_priv->desc;
Helmut Schaa745b1ae2010-04-15 09:13:35 +0200608 u32 word;
609
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200610 /*
611 * The buffers pointed by SD_PTR0/SD_LEN0 and SD_PTR1/SD_LEN1
612 * must contains a TXWI structure + 802.11 header + padding + 802.11
613 * data. We choose to have SD_PTR0/SD_LEN0 only contains TXWI and
614 * SD_PTR1/SD_LEN1 contains 802.11 header + padding + 802.11
615 * data. It means that LAST_SEC0 is always 0.
616 */
617
618 /*
619 * Initialize TX descriptor
620 */
621 rt2x00_desc_read(txd, 0, &word);
622 rt2x00_set_field32(&word, TXD_W0_SD_PTR0, skbdesc->skb_dma);
623 rt2x00_desc_write(txd, 0, word);
624
625 rt2x00_desc_read(txd, 1, &word);
Ivo van Doorn93331452010-08-23 19:53:39 +0200626 rt2x00_set_field32(&word, TXD_W1_SD_LEN1, entry->skb->len);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200627 rt2x00_set_field32(&word, TXD_W1_LAST_SEC1,
628 !test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
629 rt2x00_set_field32(&word, TXD_W1_BURST,
630 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +0200631 rt2x00_set_field32(&word, TXD_W1_SD_LEN0, TXWI_DESC_SIZE);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200632 rt2x00_set_field32(&word, TXD_W1_LAST_SEC0, 0);
633 rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 0);
634 rt2x00_desc_write(txd, 1, word);
635
636 rt2x00_desc_read(txd, 2, &word);
637 rt2x00_set_field32(&word, TXD_W2_SD_PTR1,
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +0200638 skbdesc->skb_dma + TXWI_DESC_SIZE);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200639 rt2x00_desc_write(txd, 2, word);
640
641 rt2x00_desc_read(txd, 3, &word);
642 rt2x00_set_field32(&word, TXD_W3_WIV,
643 !test_bit(ENTRY_TXD_ENCRYPT_IV, &txdesc->flags));
644 rt2x00_set_field32(&word, TXD_W3_QSEL, 2);
645 rt2x00_desc_write(txd, 3, word);
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +0200646
647 /*
648 * Register descriptor details in skb frame descriptor.
649 */
650 skbdesc->desc = txd;
651 skbdesc->desc_len = TXD_DESC_SIZE;
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200652}
653
654/*
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200655 * RX control handlers
656 */
657static void rt2800pci_fill_rxdone(struct queue_entry *entry,
658 struct rxdone_entry_desc *rxdesc)
659{
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200660 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
661 __le32 *rxd = entry_priv->desc;
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200662 u32 word;
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200663
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200664 rt2x00_desc_read(rxd, 3, &word);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200665
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200666 if (rt2x00_get_field32(word, RXD_W3_CRC_ERROR))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200667 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
668
Gertjan van Wingerde78b8f3b2010-05-08 23:40:20 +0200669 /*
670 * Unfortunately we don't know the cipher type used during
671 * decryption. This prevents us from correct providing
672 * correct statistics through debugfs.
673 */
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200674 rxdesc->cipher_status = rt2x00_get_field32(word, RXD_W3_CIPHER_ERROR);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200675
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200676 if (rt2x00_get_field32(word, RXD_W3_DECRYPTED)) {
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200677 /*
678 * Hardware has stripped IV/EIV data from 802.11 frame during
679 * decryption. Unfortunately the descriptor doesn't contain
680 * any fields with the EIV/IV data either, so they can't
681 * be restored by rt2x00lib.
682 */
683 rxdesc->flags |= RX_FLAG_IV_STRIPPED;
684
Gertjan van Wingerdea45f3692011-01-30 13:22:41 +0100685 /*
686 * The hardware has already checked the Michael Mic and has
687 * stripped it from the frame. Signal this to mac80211.
688 */
689 rxdesc->flags |= RX_FLAG_MMIC_STRIPPED;
690
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200691 if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
692 rxdesc->flags |= RX_FLAG_DECRYPTED;
693 else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
694 rxdesc->flags |= RX_FLAG_MMIC_ERROR;
695 }
696
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200697 if (rt2x00_get_field32(word, RXD_W3_MY_BSS))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200698 rxdesc->dev_flags |= RXDONE_MY_BSS;
699
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200700 if (rt2x00_get_field32(word, RXD_W3_L2PAD))
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200701 rxdesc->dev_flags |= RXDONE_L2PAD;
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200702
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200703 /*
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200704 * Process the RXWI structure that is at the start of the buffer.
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200705 */
Ivo van Doorn74861922010-07-11 12:23:50 +0200706 rt2800_process_rxwi(entry, rxdesc);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200707}
708
709/*
710 * Interrupt functions.
711 */
Gertjan van Wingerde4d66edc2010-03-30 23:50:26 +0200712static void rt2800pci_wakeup(struct rt2x00_dev *rt2x00dev)
713{
714 struct ieee80211_conf conf = { .flags = 0 };
715 struct rt2x00lib_conf libconf = { .conf = &conf };
716
717 rt2800_config(rt2x00dev, &libconf, IEEE80211_CONF_CHANGE_PS);
718}
719
Helmut Schaa2e7798b2011-03-28 13:30:09 +0200720static bool rt2800pci_txdone(struct rt2x00_dev *rt2x00dev)
Helmut Schaa96c3da72010-10-02 11:27:35 +0200721{
722 struct data_queue *queue;
723 struct queue_entry *entry;
724 u32 status;
725 u8 qid;
Helmut Schaa2e7798b2011-03-28 13:30:09 +0200726 int max_tx_done = 16;
Helmut Schaa96c3da72010-10-02 11:27:35 +0200727
Johannes Stezenbachc4d63242010-12-27 15:04:29 +0100728 while (kfifo_get(&rt2x00dev->txstatus_fifo, &status)) {
Helmut Schaa12eec2c2010-10-09 13:35:48 +0200729 qid = rt2x00_get_field32(status, TX_STA_FIFO_PID_QUEUE);
Helmut Schaa87443e82011-03-03 19:39:27 +0100730 if (unlikely(qid >= QID_RX)) {
Helmut Schaa96c3da72010-10-02 11:27:35 +0200731 /*
732 * Unknown queue, this shouldn't happen. Just drop
733 * this tx status.
734 */
735 WARNING(rt2x00dev, "Got TX status report with "
Johannes Stezenbach094a1d92010-12-13 12:34:00 +0100736 "unexpected pid %u, dropping\n", qid);
Helmut Schaa96c3da72010-10-02 11:27:35 +0200737 break;
738 }
739
Helmut Schaa11f818e2011-03-03 19:38:55 +0100740 queue = rt2x00queue_get_tx_queue(rt2x00dev, qid);
Helmut Schaa96c3da72010-10-02 11:27:35 +0200741 if (unlikely(queue == NULL)) {
742 /*
743 * The queue is NULL, this shouldn't happen. Stop
744 * processing here and drop the tx status
745 */
746 WARNING(rt2x00dev, "Got TX status for an unavailable "
Johannes Stezenbach094a1d92010-12-13 12:34:00 +0100747 "queue %u, dropping\n", qid);
Helmut Schaa96c3da72010-10-02 11:27:35 +0200748 break;
749 }
750
Helmut Schaa87443e82011-03-03 19:39:27 +0100751 if (unlikely(rt2x00queue_empty(queue))) {
Helmut Schaa96c3da72010-10-02 11:27:35 +0200752 /*
753 * The queue is empty. Stop processing here
754 * and drop the tx status.
755 */
756 WARNING(rt2x00dev, "Got TX status for an empty "
Johannes Stezenbach094a1d92010-12-13 12:34:00 +0100757 "queue %u, dropping\n", qid);
Helmut Schaa96c3da72010-10-02 11:27:35 +0200758 break;
759 }
760
761 entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
762 rt2800_txdone_entry(entry, status);
Helmut Schaa2e7798b2011-03-28 13:30:09 +0200763
764 if (--max_tx_done == 0)
765 break;
Helmut Schaa96c3da72010-10-02 11:27:35 +0200766 }
Helmut Schaa2e7798b2011-03-28 13:30:09 +0200767
768 return !max_tx_done;
Helmut Schaa96c3da72010-10-02 11:27:35 +0200769}
770
Helmut Schaa7a5a6812011-04-18 15:31:31 +0200771static inline void rt2800pci_enable_interrupt(struct rt2x00_dev *rt2x00dev,
772 struct rt2x00_field32 irq_field)
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100773{
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100774 u32 reg;
775
776 /*
777 * Enable a single interrupt. The interrupt mask register
778 * access needs locking.
779 */
Helmut Schaa0aa13b22011-03-03 19:45:16 +0100780 spin_lock_irq(&rt2x00dev->irqmask_lock);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100781 rt2800_register_read(rt2x00dev, INT_MASK_CSR, &reg);
782 rt2x00_set_field32(&reg, irq_field, 1);
783 rt2800_register_write(rt2x00dev, INT_MASK_CSR, reg);
Helmut Schaa0aa13b22011-03-03 19:45:16 +0100784 spin_unlock_irq(&rt2x00dev->irqmask_lock);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100785}
786
Helmut Schaa96c3da72010-10-02 11:27:35 +0200787static void rt2800pci_txstatus_tasklet(unsigned long data)
788{
Helmut Schaa2e7798b2011-03-28 13:30:09 +0200789 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
790 if (rt2800pci_txdone(rt2x00dev))
791 tasklet_schedule(&rt2x00dev->txstatus_tasklet);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100792
793 /*
794 * No need to enable the tx status interrupt here as we always
795 * leave it enabled to minimize the possibility of a tx status
796 * register overflow. See comment in interrupt handler.
797 */
Helmut Schaa96c3da72010-10-02 11:27:35 +0200798}
799
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100800static void rt2800pci_pretbtt_tasklet(unsigned long data)
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200801{
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100802 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
803 rt2x00lib_pretbtt(rt2x00dev);
804 rt2800pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_PRE_TBTT);
805}
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200806
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100807static void rt2800pci_tbtt_tasklet(unsigned long data)
808{
809 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
810 rt2x00lib_beacondone(rt2x00dev);
811 rt2800pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_TBTT);
812}
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200813
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100814static void rt2800pci_rxdone_tasklet(unsigned long data)
815{
816 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
Helmut Schaa16638932011-03-28 13:29:44 +0200817 if (rt2x00pci_rxdone(rt2x00dev))
818 tasklet_schedule(&rt2x00dev->rxdone_tasklet);
819 else
820 rt2800pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_RX_DONE);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100821}
Helmut Schaaad903192010-06-29 21:46:43 +0200822
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100823static void rt2800pci_autowake_tasklet(unsigned long data)
824{
825 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
826 rt2800pci_wakeup(rt2x00dev);
827 rt2800pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_AUTO_WAKEUP);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200828}
829
Helmut Schaa96c3da72010-10-02 11:27:35 +0200830static void rt2800pci_txstatus_interrupt(struct rt2x00_dev *rt2x00dev)
831{
832 u32 status;
833 int i;
834
835 /*
836 * The TX_FIFO_STATUS interrupt needs special care. We should
837 * read TX_STA_FIFO but we should do it immediately as otherwise
838 * the register can overflow and we would lose status reports.
839 *
840 * Hence, read the TX_STA_FIFO register and copy all tx status
841 * reports into a kernel FIFO which is handled in the txstatus
842 * tasklet. We use a tasklet to process the tx status reports
843 * because we can schedule the tasklet multiple times (when the
844 * interrupt fires again during tx status processing).
845 *
846 * Furthermore we don't disable the TX_FIFO_STATUS
847 * interrupt here but leave it enabled so that the TX_STA_FIFO
Helmut Schaa3736fe52011-03-03 19:45:39 +0100848 * can also be read while the tx status tasklet gets executed.
Helmut Schaa96c3da72010-10-02 11:27:35 +0200849 *
850 * Since we have only one producer and one consumer we don't
851 * need to lock the kfifo.
852 */
Helmut Schaaefd2f272010-11-04 20:37:22 +0100853 for (i = 0; i < rt2x00dev->ops->tx->entry_num; i++) {
Helmut Schaa96c3da72010-10-02 11:27:35 +0200854 rt2800_register_read(rt2x00dev, TX_STA_FIFO, &status);
855
856 if (!rt2x00_get_field32(status, TX_STA_FIFO_VALID))
857 break;
858
Johannes Stezenbachc4d63242010-12-27 15:04:29 +0100859 if (!kfifo_put(&rt2x00dev->txstatus_fifo, &status)) {
Helmut Schaa96c3da72010-10-02 11:27:35 +0200860 WARNING(rt2x00dev, "TX status FIFO overrun,"
861 "drop tx status report.\n");
862 break;
863 }
864 }
865
866 /* Schedule the tasklet for processing the tx status. */
867 tasklet_schedule(&rt2x00dev->txstatus_tasklet);
868}
869
Helmut Schaa78e256c2010-07-11 12:26:48 +0200870static irqreturn_t rt2800pci_interrupt(int irq, void *dev_instance)
871{
872 struct rt2x00_dev *rt2x00dev = dev_instance;
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100873 u32 reg, mask;
Helmut Schaa78e256c2010-07-11 12:26:48 +0200874
875 /* Read status and ACK all interrupts */
876 rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
877 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
878
879 if (!reg)
880 return IRQ_NONE;
881
882 if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
883 return IRQ_HANDLED;
884
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100885 /*
886 * Since INT_MASK_CSR and INT_SOURCE_CSR use the same bits
887 * for interrupts and interrupt masks we can just use the value of
888 * INT_SOURCE_CSR to create the interrupt mask.
889 */
890 mask = ~reg;
891
892 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TX_FIFO_STATUS)) {
Helmut Schaa96c3da72010-10-02 11:27:35 +0200893 rt2800pci_txstatus_interrupt(rt2x00dev);
Helmut Schaa96c3da72010-10-02 11:27:35 +0200894 /*
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100895 * Never disable the TX_FIFO_STATUS interrupt.
Helmut Schaa96c3da72010-10-02 11:27:35 +0200896 */
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100897 rt2x00_set_field32(&mask, INT_MASK_CSR_TX_FIFO_STATUS, 1);
Helmut Schaa96c3da72010-10-02 11:27:35 +0200898 }
899
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100900 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_PRE_TBTT))
901 tasklet_hi_schedule(&rt2x00dev->pretbtt_tasklet);
902
903 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TBTT))
904 tasklet_hi_schedule(&rt2x00dev->tbtt_tasklet);
905
906 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RX_DONE))
907 tasklet_schedule(&rt2x00dev->rxdone_tasklet);
908
909 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_AUTO_WAKEUP))
910 tasklet_schedule(&rt2x00dev->autowake_tasklet);
911
912 /*
913 * Disable all interrupts for which a tasklet was scheduled right now,
914 * the tasklet will reenable the appropriate interrupts.
915 */
Helmut Schaa0aa13b22011-03-03 19:45:16 +0100916 spin_lock(&rt2x00dev->irqmask_lock);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100917 rt2800_register_read(rt2x00dev, INT_MASK_CSR, &reg);
918 reg &= mask;
919 rt2800_register_write(rt2x00dev, INT_MASK_CSR, reg);
Helmut Schaa0aa13b22011-03-03 19:45:16 +0100920 spin_unlock(&rt2x00dev->irqmask_lock);
Helmut Schaaa9d61e92011-01-30 13:18:38 +0100921
922 return IRQ_HANDLED;
Helmut Schaa78e256c2010-07-11 12:26:48 +0200923}
924
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200925/*
926 * Device probe functions.
927 */
Bartlomiej Zolnierkiewicz7ab71322009-11-08 14:38:54 +0100928static int rt2800pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
929{
930 /*
931 * Read EEPROM into buffer
932 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100933 if (rt2x00_is_soc(rt2x00dev))
Bartlomiej Zolnierkiewicz7ab71322009-11-08 14:38:54 +0100934 rt2800pci_read_eeprom_soc(rt2x00dev);
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100935 else if (rt2800pci_efuse_detect(rt2x00dev))
936 rt2800pci_read_eeprom_efuse(rt2x00dev);
937 else
938 rt2800pci_read_eeprom_pci(rt2x00dev);
Bartlomiej Zolnierkiewicz7ab71322009-11-08 14:38:54 +0100939
940 return rt2800_validate_eeprom(rt2x00dev);
941}
942
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200943static int rt2800pci_probe_hw(struct rt2x00_dev *rt2x00dev)
944{
945 int retval;
946
947 /*
948 * Allocate eeprom data.
949 */
950 retval = rt2800pci_validate_eeprom(rt2x00dev);
951 if (retval)
952 return retval;
953
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +0100954 retval = rt2800_init_eeprom(rt2x00dev);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200955 if (retval)
956 return retval;
957
958 /*
959 * Initialize hw specifications.
960 */
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +0100961 retval = rt2800_probe_hw_mode(rt2x00dev);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200962 if (retval)
963 return retval;
964
965 /*
966 * This device has multiple filters for control frames
967 * and has a separate filter for PS Poll frames.
968 */
Ivo van Doorn7dab73b2011-04-18 15:27:06 +0200969 __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
970 __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200971
972 /*
Helmut Schaa9f926fb2010-07-11 12:28:23 +0200973 * This device has a pre tbtt interrupt and thus fetches
974 * a new beacon directly prior to transmission.
975 */
Ivo van Doorn7dab73b2011-04-18 15:27:06 +0200976 __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
Helmut Schaa9f926fb2010-07-11 12:28:23 +0200977
978 /*
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200979 * This device requires firmware.
980 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100981 if (!rt2x00_is_soc(rt2x00dev))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +0200982 __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
983 __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
984 __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
985 __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
986 __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200987 if (!modparam_nohwcrypt)
Ivo van Doorn7dab73b2011-04-18 15:27:06 +0200988 __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
989 __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
990 __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +0200991
992 /*
993 * Set the rssi offset.
994 */
995 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
996
997 return 0;
998}
999
Helmut Schaae7836192010-07-11 12:28:54 +02001000static const struct ieee80211_ops rt2800pci_mac80211_ops = {
1001 .tx = rt2x00mac_tx,
1002 .start = rt2x00mac_start,
1003 .stop = rt2x00mac_stop,
1004 .add_interface = rt2x00mac_add_interface,
1005 .remove_interface = rt2x00mac_remove_interface,
1006 .config = rt2x00mac_config,
1007 .configure_filter = rt2x00mac_configure_filter,
Helmut Schaae7836192010-07-11 12:28:54 +02001008 .set_key = rt2x00mac_set_key,
1009 .sw_scan_start = rt2x00mac_sw_scan_start,
1010 .sw_scan_complete = rt2x00mac_sw_scan_complete,
1011 .get_stats = rt2x00mac_get_stats,
1012 .get_tkip_seq = rt2800_get_tkip_seq,
1013 .set_rts_threshold = rt2800_set_rts_threshold,
1014 .bss_info_changed = rt2x00mac_bss_info_changed,
1015 .conf_tx = rt2800_conf_tx,
1016 .get_tsf = rt2800_get_tsf,
1017 .rfkill_poll = rt2x00mac_rfkill_poll,
1018 .ampdu_action = rt2800_ampdu_action,
Ivo van Doornf44df182010-11-04 20:40:11 +01001019 .flush = rt2x00mac_flush,
Helmut Schaa977206d2010-12-13 12:31:58 +01001020 .get_survey = rt2800_get_survey,
Helmut Schaae7836192010-07-11 12:28:54 +02001021};
1022
Ivo van Doorne7966432010-07-11 12:31:23 +02001023static const struct rt2800_ops rt2800pci_rt2800_ops = {
1024 .register_read = rt2x00pci_register_read,
1025 .register_read_lock = rt2x00pci_register_read, /* same for PCI */
1026 .register_write = rt2x00pci_register_write,
1027 .register_write_lock = rt2x00pci_register_write, /* same for PCI */
1028 .register_multiread = rt2x00pci_register_multiread,
1029 .register_multiwrite = rt2x00pci_register_multiwrite,
1030 .regbusy_read = rt2x00pci_regbusy_read,
1031 .drv_write_firmware = rt2800pci_write_firmware,
1032 .drv_init_registers = rt2800pci_init_registers,
Ivo van Doorn0c5879b2010-08-06 20:47:20 +02001033 .drv_get_txwi = rt2800pci_get_txwi,
Ivo van Doorne7966432010-07-11 12:31:23 +02001034};
1035
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001036static const struct rt2x00lib_ops rt2800pci_rt2x00_ops = {
1037 .irq_handler = rt2800pci_interrupt,
Helmut Schaaa9d61e92011-01-30 13:18:38 +01001038 .txstatus_tasklet = rt2800pci_txstatus_tasklet,
1039 .pretbtt_tasklet = rt2800pci_pretbtt_tasklet,
1040 .tbtt_tasklet = rt2800pci_tbtt_tasklet,
1041 .rxdone_tasklet = rt2800pci_rxdone_tasklet,
1042 .autowake_tasklet = rt2800pci_autowake_tasklet,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001043 .probe_hw = rt2800pci_probe_hw,
1044 .get_firmware_name = rt2800pci_get_firmware_name,
Ivo van Doornf31c9a82010-07-11 12:30:37 +02001045 .check_firmware = rt2800_check_firmware,
1046 .load_firmware = rt2800_load_firmware,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001047 .initialize = rt2x00pci_initialize,
1048 .uninitialize = rt2x00pci_uninitialize,
1049 .get_entry_state = rt2800pci_get_entry_state,
1050 .clear_entry = rt2800pci_clear_entry,
1051 .set_device_state = rt2800pci_set_device_state,
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001052 .rfkill_poll = rt2800_rfkill_poll,
1053 .link_stats = rt2800_link_stats,
1054 .reset_tuner = rt2800_reset_tuner,
1055 .link_tuner = rt2800_link_tuner,
Helmut Schaa9e33a352011-03-28 13:33:40 +02001056 .gain_calibration = rt2800_gain_calibration,
Ivo van Doorndbba3062010-12-13 12:34:54 +01001057 .start_queue = rt2800pci_start_queue,
1058 .kick_queue = rt2800pci_kick_queue,
1059 .stop_queue = rt2800pci_stop_queue,
Ivo van Doorn152a5992011-04-18 15:31:02 +02001060 .flush_queue = rt2x00pci_flush_queue,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001061 .write_tx_desc = rt2800pci_write_tx_desc,
Ivo van Doorn0c5879b2010-08-06 20:47:20 +02001062 .write_tx_data = rt2800_write_tx_data,
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +02001063 .write_beacon = rt2800_write_beacon,
Helmut Schaa69cf36a2011-01-30 13:16:03 +01001064 .clear_beacon = rt2800_clear_beacon,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001065 .fill_rxdone = rt2800pci_fill_rxdone,
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001066 .config_shared_key = rt2800_config_shared_key,
1067 .config_pairwise_key = rt2800_config_pairwise_key,
1068 .config_filter = rt2800_config_filter,
1069 .config_intf = rt2800_config_intf,
1070 .config_erp = rt2800_config_erp,
1071 .config_ant = rt2800_config_ant,
1072 .config = rt2800_config,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001073};
1074
1075static const struct data_queue_desc rt2800pci_queue_rx = {
Helmut Schaaefd2f272010-11-04 20:37:22 +01001076 .entry_num = 128,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001077 .data_size = AGGREGATION_SIZE,
1078 .desc_size = RXD_DESC_SIZE,
1079 .priv_size = sizeof(struct queue_entry_priv_pci),
1080};
1081
1082static const struct data_queue_desc rt2800pci_queue_tx = {
Helmut Schaaefd2f272010-11-04 20:37:22 +01001083 .entry_num = 64,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001084 .data_size = AGGREGATION_SIZE,
1085 .desc_size = TXD_DESC_SIZE,
1086 .priv_size = sizeof(struct queue_entry_priv_pci),
1087};
1088
1089static const struct data_queue_desc rt2800pci_queue_bcn = {
Helmut Schaaefd2f272010-11-04 20:37:22 +01001090 .entry_num = 8,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001091 .data_size = 0, /* No DMA required for beacons */
1092 .desc_size = TXWI_DESC_SIZE,
1093 .priv_size = sizeof(struct queue_entry_priv_pci),
1094};
1095
1096static const struct rt2x00_ops rt2800pci_ops = {
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01001097 .name = KBUILD_MODNAME,
1098 .max_sta_intf = 1,
1099 .max_ap_intf = 8,
1100 .eeprom_size = EEPROM_SIZE,
1101 .rf_size = RF_SIZE,
1102 .tx_queues = NUM_TX_QUEUES,
Gertjan van Wingerdee6218cc2009-11-23 22:44:52 +01001103 .extra_tx_headroom = TXWI_DESC_SIZE,
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01001104 .rx = &rt2800pci_queue_rx,
1105 .tx = &rt2800pci_queue_tx,
1106 .bcn = &rt2800pci_queue_bcn,
1107 .lib = &rt2800pci_rt2x00_ops,
Ivo van Doorne7966432010-07-11 12:31:23 +02001108 .drv = &rt2800pci_rt2800_ops,
Helmut Schaae7836192010-07-11 12:28:54 +02001109 .hw = &rt2800pci_mac80211_ops,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001110#ifdef CONFIG_RT2X00_LIB_DEBUGFS
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01001111 .debugfs = &rt2800_rt2x00debug,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001112#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
1113};
1114
1115/*
1116 * RT2800pci module information.
1117 */
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001118#ifdef CONFIG_PCI
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00001119static DEFINE_PCI_DEVICE_TABLE(rt2800pci_device_table) = {
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02001120 { PCI_DEVICE(0x1814, 0x0601) },
1121 { PCI_DEVICE(0x1814, 0x0681) },
1122 { PCI_DEVICE(0x1814, 0x0701) },
1123 { PCI_DEVICE(0x1814, 0x0781) },
1124 { PCI_DEVICE(0x1814, 0x3090) },
1125 { PCI_DEVICE(0x1814, 0x3091) },
1126 { PCI_DEVICE(0x1814, 0x3092) },
1127 { PCI_DEVICE(0x1432, 0x7708) },
1128 { PCI_DEVICE(0x1432, 0x7727) },
1129 { PCI_DEVICE(0x1432, 0x7728) },
1130 { PCI_DEVICE(0x1432, 0x7738) },
1131 { PCI_DEVICE(0x1432, 0x7748) },
1132 { PCI_DEVICE(0x1432, 0x7758) },
1133 { PCI_DEVICE(0x1432, 0x7768) },
1134 { PCI_DEVICE(0x1462, 0x891a) },
1135 { PCI_DEVICE(0x1a3b, 0x1059) },
Gertjan van Wingerdef93bc9b2010-11-13 19:09:50 +01001136#ifdef CONFIG_RT2800PCI_RT33XX
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02001137 { PCI_DEVICE(0x1814, 0x3390) },
Gertjan van Wingerdef93bc9b2010-11-13 19:09:50 +01001138#endif
Gertjan van Wingerdede1ebdc2010-02-14 12:52:05 +01001139#ifdef CONFIG_RT2800PCI_RT35XX
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02001140 { PCI_DEVICE(0x1432, 0x7711) },
1141 { PCI_DEVICE(0x1432, 0x7722) },
1142 { PCI_DEVICE(0x1814, 0x3060) },
1143 { PCI_DEVICE(0x1814, 0x3062) },
1144 { PCI_DEVICE(0x1814, 0x3562) },
1145 { PCI_DEVICE(0x1814, 0x3592) },
1146 { PCI_DEVICE(0x1814, 0x3593) },
Gertjan van Wingerdede1ebdc2010-02-14 12:52:05 +01001147#endif
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001148#ifdef CONFIG_RT2800PCI_RT53XX
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02001149 { PCI_DEVICE(0x1814, 0x5390) },
RA-Shiang Tu60687ba2011-02-20 13:57:46 +01001150#endif
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001151 { 0, }
1152};
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001153#endif /* CONFIG_PCI */
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001154
1155MODULE_AUTHOR(DRV_PROJECT);
1156MODULE_VERSION(DRV_VERSION);
1157MODULE_DESCRIPTION("Ralink RT2800 PCI & PCMCIA Wireless LAN driver.");
1158MODULE_SUPPORTED_DEVICE("Ralink RT2860 PCI & PCMCIA chipset based cards");
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001159#ifdef CONFIG_PCI
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001160MODULE_FIRMWARE(FIRMWARE_RT2860);
1161MODULE_DEVICE_TABLE(pci, rt2800pci_device_table);
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001162#endif /* CONFIG_PCI */
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001163MODULE_LICENSE("GPL");
1164
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001165#if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
Gertjan van Wingerde714fa662010-02-13 20:55:48 +01001166static int rt2800soc_probe(struct platform_device *pdev)
1167{
Helmut Schaa6e93d712010-03-02 16:34:49 +01001168 return rt2x00soc_probe(pdev, &rt2800pci_ops);
Gertjan van Wingerde714fa662010-02-13 20:55:48 +01001169}
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001170
1171static struct platform_driver rt2800soc_driver = {
1172 .driver = {
1173 .name = "rt2800_wmac",
1174 .owner = THIS_MODULE,
1175 .mod_name = KBUILD_MODNAME,
1176 },
Gertjan van Wingerde714fa662010-02-13 20:55:48 +01001177 .probe = rt2800soc_probe,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001178 .remove = __devexit_p(rt2x00soc_remove),
1179 .suspend = rt2x00soc_suspend,
1180 .resume = rt2x00soc_resume,
1181};
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001182#endif /* CONFIG_RALINK_RT288X || CONFIG_RALINK_RT305X */
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001183
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001184#ifdef CONFIG_PCI
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02001185static int rt2800pci_probe(struct pci_dev *pci_dev,
1186 const struct pci_device_id *id)
1187{
1188 return rt2x00pci_probe(pci_dev, &rt2800pci_ops);
1189}
1190
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001191static struct pci_driver rt2800pci_driver = {
1192 .name = KBUILD_MODNAME,
1193 .id_table = rt2800pci_device_table,
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02001194 .probe = rt2800pci_probe,
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001195 .remove = __devexit_p(rt2x00pci_remove),
1196 .suspend = rt2x00pci_suspend,
1197 .resume = rt2x00pci_resume,
1198};
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001199#endif /* CONFIG_PCI */
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001200
1201static int __init rt2800pci_init(void)
1202{
1203 int ret = 0;
1204
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001205#if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001206 ret = platform_driver_register(&rt2800soc_driver);
1207 if (ret)
1208 return ret;
1209#endif
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001210#ifdef CONFIG_PCI
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001211 ret = pci_register_driver(&rt2800pci_driver);
1212 if (ret) {
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001213#if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001214 platform_driver_unregister(&rt2800soc_driver);
1215#endif
1216 return ret;
1217 }
1218#endif
1219
1220 return ret;
1221}
1222
1223static void __exit rt2800pci_exit(void)
1224{
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001225#ifdef CONFIG_PCI
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001226 pci_unregister_driver(&rt2800pci_driver);
1227#endif
Gertjan van Wingerde72c72962010-11-13 19:10:54 +01001228#if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001229 platform_driver_unregister(&rt2800soc_driver);
1230#endif
1231}
1232
1233module_init(rt2800pci_init);
1234module_exit(rt2800pci_exit);