blob: ca42a33bbb001ba00b9d599ffcfbd6a7e7ec7ded [file] [log] [blame]
Ben Hutchings94e61082008-03-05 16:52:39 +00001#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07002#include <linux/pci.h>
3#include <linux/module.h>
Al Virof6a57032006-10-18 01:47:25 -04004#include <linux/sched.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +09005#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07006#include <linux/ioport.h>
Matthew Wilcox7ea7e982006-10-19 09:41:28 -06007#include <linux/wait.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008
Adrian Bunk48b19142005-11-06 01:45:08 +01009#include "pci.h"
10
Linus Torvalds1da177e2005-04-16 15:20:36 -070011/*
12 * This interrupt-safe spinlock protects all accesses to PCI
13 * configuration space.
14 */
15
Jan Kiszkaa2e27782011-11-04 09:46:00 +010016DEFINE_RAW_SPINLOCK(pci_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18/*
19 * Wrappers for all PCI configuration access functions. They just check
20 * alignment, do locking and call the low-level functions pointed to
21 * by pci_dev->ops.
22 */
23
24#define PCI_byte_BAD 0
25#define PCI_word_BAD (pos & 1)
26#define PCI_dword_BAD (pos & 3)
27
Bogicevic Sasaff3ce482015-12-27 13:21:11 -080028#define PCI_OP_READ(size, type, len) \
Linus Torvalds1da177e2005-04-16 15:20:36 -070029int pci_bus_read_config_##size \
30 (struct pci_bus *bus, unsigned int devfn, int pos, type *value) \
31{ \
32 int res; \
33 unsigned long flags; \
34 u32 data = 0; \
35 if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER; \
Thomas Gleixner511dd982010-02-17 14:35:19 +000036 raw_spin_lock_irqsave(&pci_lock, flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 res = bus->ops->read(bus, devfn, pos, len, &data); \
38 *value = (type)data; \
Thomas Gleixner511dd982010-02-17 14:35:19 +000039 raw_spin_unlock_irqrestore(&pci_lock, flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -070040 return res; \
41}
42
Bogicevic Sasaff3ce482015-12-27 13:21:11 -080043#define PCI_OP_WRITE(size, type, len) \
Linus Torvalds1da177e2005-04-16 15:20:36 -070044int pci_bus_write_config_##size \
45 (struct pci_bus *bus, unsigned int devfn, int pos, type value) \
46{ \
47 int res; \
48 unsigned long flags; \
49 if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER; \
Thomas Gleixner511dd982010-02-17 14:35:19 +000050 raw_spin_lock_irqsave(&pci_lock, flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 res = bus->ops->write(bus, devfn, pos, len, value); \
Thomas Gleixner511dd982010-02-17 14:35:19 +000052 raw_spin_unlock_irqrestore(&pci_lock, flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 return res; \
54}
55
56PCI_OP_READ(byte, u8, 1)
57PCI_OP_READ(word, u16, 2)
58PCI_OP_READ(dword, u32, 4)
59PCI_OP_WRITE(byte, u8, 1)
60PCI_OP_WRITE(word, u16, 2)
61PCI_OP_WRITE(dword, u32, 4)
62
63EXPORT_SYMBOL(pci_bus_read_config_byte);
64EXPORT_SYMBOL(pci_bus_read_config_word);
65EXPORT_SYMBOL(pci_bus_read_config_dword);
66EXPORT_SYMBOL(pci_bus_write_config_byte);
67EXPORT_SYMBOL(pci_bus_write_config_word);
68EXPORT_SYMBOL(pci_bus_write_config_dword);
Brian Kinge04b0ea2005-09-27 01:21:55 -070069
Rob Herring1f94a942015-01-09 20:34:39 -060070int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
71 int where, int size, u32 *val)
72{
73 void __iomem *addr;
74
75 addr = bus->ops->map_bus(bus, devfn, where);
76 if (!addr) {
77 *val = ~0;
78 return PCIBIOS_DEVICE_NOT_FOUND;
79 }
80
81 if (size == 1)
82 *val = readb(addr);
83 else if (size == 2)
84 *val = readw(addr);
85 else
86 *val = readl(addr);
87
88 return PCIBIOS_SUCCESSFUL;
89}
90EXPORT_SYMBOL_GPL(pci_generic_config_read);
91
92int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
93 int where, int size, u32 val)
94{
95 void __iomem *addr;
96
97 addr = bus->ops->map_bus(bus, devfn, where);
98 if (!addr)
99 return PCIBIOS_DEVICE_NOT_FOUND;
100
101 if (size == 1)
102 writeb(val, addr);
103 else if (size == 2)
104 writew(val, addr);
105 else
106 writel(val, addr);
107
108 return PCIBIOS_SUCCESSFUL;
109}
110EXPORT_SYMBOL_GPL(pci_generic_config_write);
111
112int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
113 int where, int size, u32 *val)
114{
115 void __iomem *addr;
116
117 addr = bus->ops->map_bus(bus, devfn, where & ~0x3);
118 if (!addr) {
119 *val = ~0;
120 return PCIBIOS_DEVICE_NOT_FOUND;
121 }
122
123 *val = readl(addr);
124
125 if (size <= 2)
126 *val = (*val >> (8 * (where & 3))) & ((1 << (size * 8)) - 1);
127
128 return PCIBIOS_SUCCESSFUL;
129}
130EXPORT_SYMBOL_GPL(pci_generic_config_read32);
131
132int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
133 int where, int size, u32 val)
134{
135 void __iomem *addr;
136 u32 mask, tmp;
137
138 addr = bus->ops->map_bus(bus, devfn, where & ~0x3);
139 if (!addr)
140 return PCIBIOS_DEVICE_NOT_FOUND;
141
142 if (size == 4) {
143 writel(val, addr);
144 return PCIBIOS_SUCCESSFUL;
145 } else {
146 mask = ~(((1 << (size * 8)) - 1) << ((where & 0x3) * 8));
147 }
148
149 tmp = readl(addr) & mask;
150 tmp |= val << ((where & 0x3) * 8);
151 writel(tmp, addr);
152
153 return PCIBIOS_SUCCESSFUL;
154}
155EXPORT_SYMBOL_GPL(pci_generic_config_write32);
156
Huang Yinga72b46c2009-04-24 10:45:17 +0800157/**
158 * pci_bus_set_ops - Set raw operations of pci bus
159 * @bus: pci bus struct
160 * @ops: new raw operations
161 *
162 * Return previous raw operations
163 */
164struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops)
165{
166 struct pci_ops *old_ops;
167 unsigned long flags;
168
Thomas Gleixner511dd982010-02-17 14:35:19 +0000169 raw_spin_lock_irqsave(&pci_lock, flags);
Huang Yinga72b46c2009-04-24 10:45:17 +0800170 old_ops = bus->ops;
171 bus->ops = ops;
Thomas Gleixner511dd982010-02-17 14:35:19 +0000172 raw_spin_unlock_irqrestore(&pci_lock, flags);
Huang Yinga72b46c2009-04-24 10:45:17 +0800173 return old_ops;
174}
175EXPORT_SYMBOL(pci_bus_set_ops);
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800176
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600177/*
178 * The following routines are to prevent the user from accessing PCI config
179 * space when it's unsafe to do so. Some devices require this during BIST and
180 * we're required to prevent it during D-state transitions.
181 *
182 * We have a bit per device to indicate it's blocked and a global wait queue
183 * for callers to sleep on until devices are unblocked.
184 */
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100185static DECLARE_WAIT_QUEUE_HEAD(pci_cfg_wait);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700186
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100187static noinline void pci_wait_cfg(struct pci_dev *dev)
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600188{
189 DECLARE_WAITQUEUE(wait, current);
190
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100191 __add_wait_queue(&pci_cfg_wait, &wait);
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600192 do {
193 set_current_state(TASK_UNINTERRUPTIBLE);
Thomas Gleixner511dd982010-02-17 14:35:19 +0000194 raw_spin_unlock_irq(&pci_lock);
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600195 schedule();
Thomas Gleixner511dd982010-02-17 14:35:19 +0000196 raw_spin_lock_irq(&pci_lock);
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100197 } while (dev->block_cfg_access);
198 __remove_wait_queue(&pci_cfg_wait, &wait);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700199}
200
Greg Thelen34e32072011-04-17 08:20:32 -0700201/* Returns 0 on success, negative values indicate error. */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -0800202#define PCI_USER_READ_CONFIG(size, type) \
Brian Kinge04b0ea2005-09-27 01:21:55 -0700203int pci_user_read_config_##size \
204 (struct pci_dev *dev, int pos, type *val) \
205{ \
Gavin Shand97ffe22014-05-21 15:23:30 +1000206 int ret = PCIBIOS_SUCCESSFUL; \
Brian Kinge04b0ea2005-09-27 01:21:55 -0700207 u32 data = -1; \
Greg Thelen34e32072011-04-17 08:20:32 -0700208 if (PCI_##size##_BAD) \
209 return -EINVAL; \
Thomas Gleixner511dd982010-02-17 14:35:19 +0000210 raw_spin_lock_irq(&pci_lock); \
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100211 if (unlikely(dev->block_cfg_access)) \
212 pci_wait_cfg(dev); \
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600213 ret = dev->bus->ops->read(dev->bus, dev->devfn, \
Brian Kinge04b0ea2005-09-27 01:21:55 -0700214 pos, sizeof(type), &data); \
Thomas Gleixner511dd982010-02-17 14:35:19 +0000215 raw_spin_unlock_irq(&pci_lock); \
Brian Kinge04b0ea2005-09-27 01:21:55 -0700216 *val = (type)data; \
Gavin Shand97ffe22014-05-21 15:23:30 +1000217 return pcibios_err_to_errno(ret); \
Alex Williamsonc63587d2012-06-11 05:27:19 +0000218} \
219EXPORT_SYMBOL_GPL(pci_user_read_config_##size);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700220
Greg Thelen34e32072011-04-17 08:20:32 -0700221/* Returns 0 on success, negative values indicate error. */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -0800222#define PCI_USER_WRITE_CONFIG(size, type) \
Brian Kinge04b0ea2005-09-27 01:21:55 -0700223int pci_user_write_config_##size \
224 (struct pci_dev *dev, int pos, type val) \
225{ \
Gavin Shand97ffe22014-05-21 15:23:30 +1000226 int ret = PCIBIOS_SUCCESSFUL; \
Greg Thelen34e32072011-04-17 08:20:32 -0700227 if (PCI_##size##_BAD) \
228 return -EINVAL; \
Thomas Gleixner511dd982010-02-17 14:35:19 +0000229 raw_spin_lock_irq(&pci_lock); \
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100230 if (unlikely(dev->block_cfg_access)) \
231 pci_wait_cfg(dev); \
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600232 ret = dev->bus->ops->write(dev->bus, dev->devfn, \
Brian Kinge04b0ea2005-09-27 01:21:55 -0700233 pos, sizeof(type), val); \
Thomas Gleixner511dd982010-02-17 14:35:19 +0000234 raw_spin_unlock_irq(&pci_lock); \
Gavin Shand97ffe22014-05-21 15:23:30 +1000235 return pcibios_err_to_errno(ret); \
Alex Williamsonc63587d2012-06-11 05:27:19 +0000236} \
237EXPORT_SYMBOL_GPL(pci_user_write_config_##size);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700238
239PCI_USER_READ_CONFIG(byte, u8)
240PCI_USER_READ_CONFIG(word, u16)
241PCI_USER_READ_CONFIG(dword, u32)
242PCI_USER_WRITE_CONFIG(byte, u8)
243PCI_USER_WRITE_CONFIG(word, u16)
244PCI_USER_WRITE_CONFIG(dword, u32)
245
Ben Hutchings94e61082008-03-05 16:52:39 +0000246/* VPD access through PCI 2.2+ VPD capability */
247
Bjorn Helgaasfc0a4072016-02-22 13:57:50 -0600248/**
249 * pci_read_vpd - Read one entry from Vital Product Data
250 * @dev: pci device struct
251 * @pos: offset in vpd space
252 * @count: number of bytes to read
253 * @buf: pointer to where to store result
254 */
255ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf)
256{
257 if (!dev->vpd || !dev->vpd->ops)
258 return -ENODEV;
259 return dev->vpd->ops->read(dev, pos, count, buf);
260}
261EXPORT_SYMBOL(pci_read_vpd);
262
263/**
264 * pci_write_vpd - Write entry to Vital Product Data
265 * @dev: pci device struct
266 * @pos: offset in vpd space
267 * @count: number of bytes to write
268 * @buf: buffer containing write data
269 */
270ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf)
271{
272 if (!dev->vpd || !dev->vpd->ops)
273 return -ENODEV;
274 return dev->vpd->ops->write(dev, pos, count, buf);
275}
276EXPORT_SYMBOL(pci_write_vpd);
277
Ben Hutchings94e61082008-03-05 16:52:39 +0000278#define PCI_VPD_PCI22_SIZE (PCI_VPD_ADDR_MASK + 1)
279
280struct pci_vpd_pci22 {
281 struct pci_vpd base;
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800282 struct mutex lock;
283 u16 flag;
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800284 u8 cap;
Bjorn Helgaasc5563882016-02-22 14:04:07 -0600285 u8 busy:1;
Hannes Reinecke104daa72016-02-15 09:42:01 +0100286 u8 valid:1;
Ben Hutchings94e61082008-03-05 16:52:39 +0000287};
288
Hannes Reinecke104daa72016-02-15 09:42:01 +0100289/**
290 * pci_vpd_size - determine actual size of Vital Product Data
291 * @dev: pci device struct
292 * @old_size: current assumed size, also maximum allowed size
293 */
294static size_t pci_vpd_pci22_size(struct pci_dev *dev, size_t old_size)
295{
296 size_t off = 0;
297 unsigned char header[1+2]; /* 1 byte tag, 2 bytes length */
298
299 while (off < old_size &&
300 pci_read_vpd(dev, off, 1, header) == 1) {
301 unsigned char tag;
302
303 if (header[0] & PCI_VPD_LRDT) {
304 /* Large Resource Data Type Tag */
305 tag = pci_vpd_lrdt_tag(header);
306 /* Only read length from known tag items */
307 if ((tag == PCI_VPD_LTIN_ID_STRING) ||
308 (tag == PCI_VPD_LTIN_RO_DATA) ||
309 (tag == PCI_VPD_LTIN_RW_DATA)) {
310 if (pci_read_vpd(dev, off+1, 2,
311 &header[1]) != 2) {
312 dev_warn(&dev->dev,
313 "invalid large VPD tag %02x size at offset %zu",
314 tag, off + 1);
315 return 0;
316 }
317 off += PCI_VPD_LRDT_TAG_SIZE +
318 pci_vpd_lrdt_size(header);
319 }
320 } else {
321 /* Short Resource Data Type Tag */
322 off += PCI_VPD_SRDT_TAG_SIZE +
323 pci_vpd_srdt_size(header);
324 tag = pci_vpd_srdt_tag(header);
325 }
326
327 if (tag == PCI_VPD_STIN_END) /* End tag descriptor */
328 return off;
329
330 if ((tag != PCI_VPD_LTIN_ID_STRING) &&
331 (tag != PCI_VPD_LTIN_RO_DATA) &&
332 (tag != PCI_VPD_LTIN_RW_DATA)) {
333 dev_warn(&dev->dev,
334 "invalid %s VPD tag %02x at offset %zu",
335 (header[0] & PCI_VPD_LRDT) ? "large" : "short",
336 tag, off);
337 return 0;
338 }
339 }
340 return 0;
341}
342
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800343/*
344 * Wait for last operation to complete.
345 * This code has to spin since there is no other notification from the PCI
346 * hardware. Since the VPD is often implemented by serial attachment to an
347 * EEPROM, it may take many milliseconds to complete.
Greg Thelen34e32072011-04-17 08:20:32 -0700348 *
349 * Returns 0 on success, negative values indicate error.
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800350 */
Ben Hutchings94e61082008-03-05 16:52:39 +0000351static int pci_vpd_pci22_wait(struct pci_dev *dev)
352{
353 struct pci_vpd_pci22 *vpd =
354 container_of(dev->vpd, struct pci_vpd_pci22, base);
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800355 unsigned long timeout = jiffies + HZ/20 + 2;
356 u16 status;
Ben Hutchings94e61082008-03-05 16:52:39 +0000357 int ret;
358
359 if (!vpd->busy)
360 return 0;
361
Ben Hutchings94e61082008-03-05 16:52:39 +0000362 for (;;) {
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800363 ret = pci_user_read_config_word(dev, vpd->cap + PCI_VPD_ADDR,
Ben Hutchings94e61082008-03-05 16:52:39 +0000364 &status);
Greg Thelen34e32072011-04-17 08:20:32 -0700365 if (ret < 0)
Ben Hutchings94e61082008-03-05 16:52:39 +0000366 return ret;
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800367
368 if ((status & PCI_VPD_ADDR_F) == vpd->flag) {
Bjorn Helgaasc5563882016-02-22 14:04:07 -0600369 vpd->busy = 0;
Ben Hutchings94e61082008-03-05 16:52:39 +0000370 return 0;
371 }
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800372
Prarit Bhargava50307182010-05-17 14:25:14 -0400373 if (time_after(jiffies, timeout)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400374 dev_printk(KERN_DEBUG, &dev->dev, "vpd r/w failed. This is likely a firmware bug on this device. Contact the card vendor for a firmware update\n");
Ben Hutchings94e61082008-03-05 16:52:39 +0000375 return -ETIMEDOUT;
Prarit Bhargava50307182010-05-17 14:25:14 -0400376 }
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800377 if (fatal_signal_pending(current))
378 return -EINTR;
379 if (!cond_resched())
380 udelay(10);
Ben Hutchings94e61082008-03-05 16:52:39 +0000381 }
382}
383
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800384static ssize_t pci_vpd_pci22_read(struct pci_dev *dev, loff_t pos, size_t count,
385 void *arg)
Ben Hutchings94e61082008-03-05 16:52:39 +0000386{
387 struct pci_vpd_pci22 *vpd =
388 container_of(dev->vpd, struct pci_vpd_pci22, base);
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800389 int ret;
390 loff_t end = pos + count;
391 u8 *buf = arg;
Ben Hutchings94e61082008-03-05 16:52:39 +0000392
Hannes Reinecke104daa72016-02-15 09:42:01 +0100393 if (pos < 0)
Ben Hutchings94e61082008-03-05 16:52:39 +0000394 return -EINVAL;
Ben Hutchings94e61082008-03-05 16:52:39 +0000395
Hannes Reinecke104daa72016-02-15 09:42:01 +0100396 if (!vpd->valid) {
397 vpd->valid = 1;
398 vpd->base.len = pci_vpd_pci22_size(dev, vpd->base.len);
399 }
400
401 if (vpd->base.len == 0)
402 return -EIO;
403
404 if (pos >= vpd->base.len)
405 return 0;
406
407 if (end > vpd->base.len) {
408 end = vpd->base.len;
409 count = end - pos;
410 }
411
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800412 if (mutex_lock_killable(&vpd->lock))
413 return -EINTR;
414
Ben Hutchings94e61082008-03-05 16:52:39 +0000415 ret = pci_vpd_pci22_wait(dev);
416 if (ret < 0)
417 goto out;
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800418
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800419 while (pos < end) {
420 u32 val;
421 unsigned int i, skip;
422
423 ret = pci_user_write_config_word(dev, vpd->cap + PCI_VPD_ADDR,
424 pos & ~3);
425 if (ret < 0)
426 break;
Bjorn Helgaasc5563882016-02-22 14:04:07 -0600427 vpd->busy = 1;
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800428 vpd->flag = PCI_VPD_ADDR_F;
429 ret = pci_vpd_pci22_wait(dev);
430 if (ret < 0)
431 break;
432
433 ret = pci_user_read_config_dword(dev, vpd->cap + PCI_VPD_DATA, &val);
434 if (ret < 0)
435 break;
436
437 skip = pos & 3;
438 for (i = 0; i < sizeof(u32); i++) {
439 if (i >= skip) {
440 *buf++ = val;
441 if (++pos == end)
442 break;
443 }
444 val >>= 8;
445 }
446 }
Ben Hutchings94e61082008-03-05 16:52:39 +0000447out:
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800448 mutex_unlock(&vpd->lock);
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800449 return ret ? ret : count;
Ben Hutchings94e61082008-03-05 16:52:39 +0000450}
451
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800452static ssize_t pci_vpd_pci22_write(struct pci_dev *dev, loff_t pos, size_t count,
453 const void *arg)
Ben Hutchings94e61082008-03-05 16:52:39 +0000454{
455 struct pci_vpd_pci22 *vpd =
456 container_of(dev->vpd, struct pci_vpd_pci22, base);
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800457 const u8 *buf = arg;
458 loff_t end = pos + count;
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800459 int ret = 0;
Ben Hutchings94e61082008-03-05 16:52:39 +0000460
Hannes Reinecke104daa72016-02-15 09:42:01 +0100461 if (pos < 0 || (pos & 3) || (count & 3))
462 return -EINVAL;
463
464 if (!vpd->valid) {
465 vpd->valid = 1;
466 vpd->base.len = pci_vpd_pci22_size(dev, vpd->base.len);
467 }
468
469 if (vpd->base.len == 0)
470 return -EIO;
471
472 if (end > vpd->base.len)
Ben Hutchings94e61082008-03-05 16:52:39 +0000473 return -EINVAL;
474
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800475 if (mutex_lock_killable(&vpd->lock))
476 return -EINTR;
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800477
Ben Hutchings94e61082008-03-05 16:52:39 +0000478 ret = pci_vpd_pci22_wait(dev);
479 if (ret < 0)
480 goto out;
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800481
482 while (pos < end) {
483 u32 val;
484
485 val = *buf++;
486 val |= *buf++ << 8;
487 val |= *buf++ << 16;
488 val |= *buf++ << 24;
489
490 ret = pci_user_write_config_dword(dev, vpd->cap + PCI_VPD_DATA, val);
491 if (ret < 0)
492 break;
493 ret = pci_user_write_config_word(dev, vpd->cap + PCI_VPD_ADDR,
494 pos | PCI_VPD_ADDR_F);
495 if (ret < 0)
496 break;
497
Bjorn Helgaasc5563882016-02-22 14:04:07 -0600498 vpd->busy = 1;
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800499 vpd->flag = 0;
500 ret = pci_vpd_pci22_wait(dev);
Greg Thelend97ecd82011-04-17 08:22:21 -0700501 if (ret < 0)
502 break;
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800503
504 pos += sizeof(u32);
505 }
Ben Hutchings94e61082008-03-05 16:52:39 +0000506out:
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800507 mutex_unlock(&vpd->lock);
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800508 return ret ? ret : count;
Ben Hutchings94e61082008-03-05 16:52:39 +0000509}
510
Ben Hutchings94e61082008-03-05 16:52:39 +0000511static void pci_vpd_pci22_release(struct pci_dev *dev)
512{
513 kfree(container_of(dev->vpd, struct pci_vpd_pci22, base));
514}
515
Stephen Hemminger287d19c2008-12-18 09:17:16 -0800516static const struct pci_vpd_ops pci_vpd_pci22_ops = {
Ben Hutchings94e61082008-03-05 16:52:39 +0000517 .read = pci_vpd_pci22_read,
518 .write = pci_vpd_pci22_write,
Ben Hutchings94e61082008-03-05 16:52:39 +0000519 .release = pci_vpd_pci22_release,
520};
521
Mark Rustad932c4352015-07-13 11:40:02 -0700522static ssize_t pci_vpd_f0_read(struct pci_dev *dev, loff_t pos, size_t count,
523 void *arg)
524{
Alex Williamson9d924072015-09-15 11:17:21 -0600525 struct pci_dev *tdev = pci_get_slot(dev->bus,
526 PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
Mark Rustad932c4352015-07-13 11:40:02 -0700527 ssize_t ret;
528
529 if (!tdev)
530 return -ENODEV;
531
532 ret = pci_read_vpd(tdev, pos, count, arg);
533 pci_dev_put(tdev);
534 return ret;
535}
536
537static ssize_t pci_vpd_f0_write(struct pci_dev *dev, loff_t pos, size_t count,
538 const void *arg)
539{
Alex Williamson9d924072015-09-15 11:17:21 -0600540 struct pci_dev *tdev = pci_get_slot(dev->bus,
541 PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
Mark Rustad932c4352015-07-13 11:40:02 -0700542 ssize_t ret;
543
544 if (!tdev)
545 return -ENODEV;
546
547 ret = pci_write_vpd(tdev, pos, count, arg);
548 pci_dev_put(tdev);
549 return ret;
550}
551
552static const struct pci_vpd_ops pci_vpd_f0_ops = {
553 .read = pci_vpd_f0_read,
554 .write = pci_vpd_f0_write,
555 .release = pci_vpd_pci22_release,
556};
557
Ben Hutchings94e61082008-03-05 16:52:39 +0000558int pci_vpd_pci22_init(struct pci_dev *dev)
559{
560 struct pci_vpd_pci22 *vpd;
561 u8 cap;
562
563 cap = pci_find_capability(dev, PCI_CAP_ID_VPD);
564 if (!cap)
565 return -ENODEV;
Mark Rustad932c4352015-07-13 11:40:02 -0700566
Ben Hutchings94e61082008-03-05 16:52:39 +0000567 vpd = kzalloc(sizeof(*vpd), GFP_ATOMIC);
568 if (!vpd)
569 return -ENOMEM;
570
Benjamin Li99cb233d2008-07-02 10:59:04 -0700571 vpd->base.len = PCI_VPD_PCI22_SIZE;
Mark Rustad932c4352015-07-13 11:40:02 -0700572 if (dev->dev_flags & PCI_DEV_FLAGS_VPD_REF_F0)
573 vpd->base.ops = &pci_vpd_f0_ops;
574 else
575 vpd->base.ops = &pci_vpd_pci22_ops;
Stephen Hemminger1120f8b2008-12-18 09:17:16 -0800576 mutex_init(&vpd->lock);
Ben Hutchings94e61082008-03-05 16:52:39 +0000577 vpd->cap = cap;
Bjorn Helgaasc5563882016-02-22 14:04:07 -0600578 vpd->busy = 0;
Hannes Reinecke104daa72016-02-15 09:42:01 +0100579 vpd->valid = 0;
Ben Hutchings94e61082008-03-05 16:52:39 +0000580 dev->vpd = &vpd->base;
581 return 0;
582}
583
Bjorn Helgaas64379072016-02-22 13:58:06 -0600584void pci_vpd_release(struct pci_dev *dev)
585{
586 if (dev->vpd)
587 dev->vpd->ops->release(dev);
588}
589
Brian Kinge04b0ea2005-09-27 01:21:55 -0700590/**
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100591 * pci_cfg_access_lock - Lock PCI config reads/writes
Brian Kinge04b0ea2005-09-27 01:21:55 -0700592 * @dev: pci device struct
593 *
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100594 * When access is locked, any userspace reads or writes to config
595 * space and concurrent lock requests will sleep until access is
596 * allowed via pci_cfg_access_unlocked again.
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600597 */
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100598void pci_cfg_access_lock(struct pci_dev *dev)
Brian Kinge04b0ea2005-09-27 01:21:55 -0700599{
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100600 might_sleep();
Brian Kinge04b0ea2005-09-27 01:21:55 -0700601
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100602 raw_spin_lock_irq(&pci_lock);
603 if (dev->block_cfg_access)
604 pci_wait_cfg(dev);
605 dev->block_cfg_access = 1;
606 raw_spin_unlock_irq(&pci_lock);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700607}
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100608EXPORT_SYMBOL_GPL(pci_cfg_access_lock);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700609
610/**
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100611 * pci_cfg_access_trylock - try to lock PCI config reads/writes
Brian Kinge04b0ea2005-09-27 01:21:55 -0700612 * @dev: pci device struct
613 *
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100614 * Same as pci_cfg_access_lock, but will return 0 if access is
615 * already locked, 1 otherwise. This function can be used from
616 * atomic contexts.
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600617 */
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100618bool pci_cfg_access_trylock(struct pci_dev *dev)
619{
620 unsigned long flags;
621 bool locked = true;
622
623 raw_spin_lock_irqsave(&pci_lock, flags);
624 if (dev->block_cfg_access)
625 locked = false;
626 else
627 dev->block_cfg_access = 1;
628 raw_spin_unlock_irqrestore(&pci_lock, flags);
629
630 return locked;
631}
632EXPORT_SYMBOL_GPL(pci_cfg_access_trylock);
633
634/**
635 * pci_cfg_access_unlock - Unlock PCI config reads/writes
636 * @dev: pci device struct
637 *
638 * This function allows PCI config accesses to resume.
639 */
640void pci_cfg_access_unlock(struct pci_dev *dev)
Brian Kinge04b0ea2005-09-27 01:21:55 -0700641{
642 unsigned long flags;
643
Thomas Gleixner511dd982010-02-17 14:35:19 +0000644 raw_spin_lock_irqsave(&pci_lock, flags);
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600645
646 /* This indicates a problem in the caller, but we don't need
647 * to kill them, unlike a double-block above. */
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100648 WARN_ON(!dev->block_cfg_access);
Matthew Wilcox7ea7e982006-10-19 09:41:28 -0600649
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100650 dev->block_cfg_access = 0;
651 wake_up_all(&pci_cfg_wait);
Thomas Gleixner511dd982010-02-17 14:35:19 +0000652 raw_spin_unlock_irqrestore(&pci_lock, flags);
Brian Kinge04b0ea2005-09-27 01:21:55 -0700653}
Jan Kiszkafb51ccb2011-11-04 09:45:59 +0100654EXPORT_SYMBOL_GPL(pci_cfg_access_unlock);
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800655
656static inline int pcie_cap_version(const struct pci_dev *dev)
657{
Myron Stowe1c531d82013-01-25 17:55:45 -0700658 return pcie_caps_reg(dev) & PCI_EXP_FLAGS_VERS;
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800659}
660
Bjorn Helgaasffb4d602015-06-24 16:05:54 -0500661static bool pcie_downstream_port(const struct pci_dev *dev)
662{
663 int type = pci_pcie_type(dev);
664
665 return type == PCI_EXP_TYPE_ROOT_PORT ||
666 type == PCI_EXP_TYPE_DOWNSTREAM;
667}
668
Yinghai Lu7a1562d2014-11-11 12:09:46 -0800669bool pcie_cap_has_lnkctl(const struct pci_dev *dev)
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800670{
671 int type = pci_pcie_type(dev);
672
Bjorn Helgaasc8b303d2013-08-28 11:33:53 -0600673 return type == PCI_EXP_TYPE_ENDPOINT ||
Bjorn Helgaasd3694d42013-08-27 09:54:40 -0600674 type == PCI_EXP_TYPE_LEG_END ||
675 type == PCI_EXP_TYPE_ROOT_PORT ||
676 type == PCI_EXP_TYPE_UPSTREAM ||
677 type == PCI_EXP_TYPE_DOWNSTREAM ||
678 type == PCI_EXP_TYPE_PCI_BRIDGE ||
679 type == PCI_EXP_TYPE_PCIE_BRIDGE;
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800680}
681
682static inline bool pcie_cap_has_sltctl(const struct pci_dev *dev)
683{
Bjorn Helgaasffb4d602015-06-24 16:05:54 -0500684 return pcie_downstream_port(dev) &&
Bjorn Helgaas6d3a1742013-08-28 12:01:03 -0600685 pcie_caps_reg(dev) & PCI_EXP_FLAGS_SLOT;
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800686}
687
688static inline bool pcie_cap_has_rtctl(const struct pci_dev *dev)
689{
690 int type = pci_pcie_type(dev);
691
Bjorn Helgaasc8b303d2013-08-28 11:33:53 -0600692 return type == PCI_EXP_TYPE_ROOT_PORT ||
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800693 type == PCI_EXP_TYPE_RC_EC;
694}
695
696static bool pcie_capability_reg_implemented(struct pci_dev *dev, int pos)
697{
698 if (!pci_is_pcie(dev))
699 return false;
700
701 switch (pos) {
Alex Williamson969daa32013-02-14 11:35:42 -0700702 case PCI_EXP_FLAGS:
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800703 return true;
704 case PCI_EXP_DEVCAP:
705 case PCI_EXP_DEVCTL:
706 case PCI_EXP_DEVSTA:
Bjorn Helgaasfed24512013-08-28 12:03:42 -0600707 return true;
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800708 case PCI_EXP_LNKCAP:
709 case PCI_EXP_LNKCTL:
710 case PCI_EXP_LNKSTA:
711 return pcie_cap_has_lnkctl(dev);
712 case PCI_EXP_SLTCAP:
713 case PCI_EXP_SLTCTL:
714 case PCI_EXP_SLTSTA:
715 return pcie_cap_has_sltctl(dev);
716 case PCI_EXP_RTCTL:
717 case PCI_EXP_RTCAP:
718 case PCI_EXP_RTSTA:
719 return pcie_cap_has_rtctl(dev);
720 case PCI_EXP_DEVCAP2:
721 case PCI_EXP_DEVCTL2:
722 case PCI_EXP_LNKCAP2:
723 case PCI_EXP_LNKCTL2:
724 case PCI_EXP_LNKSTA2:
725 return pcie_cap_version(dev) > 1;
726 default:
727 return false;
728 }
729}
730
731/*
732 * Note that these accessor functions are only for the "PCI Express
733 * Capability" (see PCIe spec r3.0, sec 7.8). They do not apply to the
734 * other "PCI Express Extended Capabilities" (AER, VC, ACS, MFVC, etc.)
735 */
736int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val)
737{
738 int ret;
739
740 *val = 0;
741 if (pos & 1)
742 return -EINVAL;
743
744 if (pcie_capability_reg_implemented(dev, pos)) {
745 ret = pci_read_config_word(dev, pci_pcie_cap(dev) + pos, val);
746 /*
747 * Reset *val to 0 if pci_read_config_word() fails, it may
748 * have been written as 0xFFFF if hardware error happens
749 * during pci_read_config_word().
750 */
751 if (ret)
752 *val = 0;
753 return ret;
754 }
755
756 /*
757 * For Functions that do not implement the Slot Capabilities,
758 * Slot Status, and Slot Control registers, these spaces must
759 * be hardwired to 0b, with the exception of the Presence Detect
760 * State bit in the Slot Status register of Downstream Ports,
761 * which must be hardwired to 1b. (PCIe Base Spec 3.0, sec 7.8)
762 */
Bjorn Helgaasffb4d602015-06-24 16:05:54 -0500763 if (pci_is_pcie(dev) && pcie_downstream_port(dev) &&
764 pos == PCI_EXP_SLTSTA)
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800765 *val = PCI_EXP_SLTSTA_PDS;
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800766
767 return 0;
768}
769EXPORT_SYMBOL(pcie_capability_read_word);
770
771int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val)
772{
773 int ret;
774
775 *val = 0;
776 if (pos & 3)
777 return -EINVAL;
778
779 if (pcie_capability_reg_implemented(dev, pos)) {
780 ret = pci_read_config_dword(dev, pci_pcie_cap(dev) + pos, val);
781 /*
782 * Reset *val to 0 if pci_read_config_dword() fails, it may
783 * have been written as 0xFFFFFFFF if hardware error happens
784 * during pci_read_config_dword().
785 */
786 if (ret)
787 *val = 0;
788 return ret;
789 }
790
Bjorn Helgaasffb4d602015-06-24 16:05:54 -0500791 if (pci_is_pcie(dev) && pcie_downstream_port(dev) &&
792 pos == PCI_EXP_SLTSTA)
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800793 *val = PCI_EXP_SLTSTA_PDS;
Jiang Liu8c0d3a02012-07-24 17:20:05 +0800794
795 return 0;
796}
797EXPORT_SYMBOL(pcie_capability_read_dword);
798
799int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val)
800{
801 if (pos & 1)
802 return -EINVAL;
803
804 if (!pcie_capability_reg_implemented(dev, pos))
805 return 0;
806
807 return pci_write_config_word(dev, pci_pcie_cap(dev) + pos, val);
808}
809EXPORT_SYMBOL(pcie_capability_write_word);
810
811int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val)
812{
813 if (pos & 3)
814 return -EINVAL;
815
816 if (!pcie_capability_reg_implemented(dev, pos))
817 return 0;
818
819 return pci_write_config_dword(dev, pci_pcie_cap(dev) + pos, val);
820}
821EXPORT_SYMBOL(pcie_capability_write_dword);
822
823int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
824 u16 clear, u16 set)
825{
826 int ret;
827 u16 val;
828
829 ret = pcie_capability_read_word(dev, pos, &val);
830 if (!ret) {
831 val &= ~clear;
832 val |= set;
833 ret = pcie_capability_write_word(dev, pos, val);
834 }
835
836 return ret;
837}
838EXPORT_SYMBOL(pcie_capability_clear_and_set_word);
839
840int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
841 u32 clear, u32 set)
842{
843 int ret;
844 u32 val;
845
846 ret = pcie_capability_read_dword(dev, pos, &val);
847 if (!ret) {
848 val &= ~clear;
849 val |= set;
850 ret = pcie_capability_write_dword(dev, pos, val);
851 }
852
853 return ret;
854}
855EXPORT_SYMBOL(pcie_capability_clear_and_set_dword);