blob: c5bc23d6ade984176a2a2dcd6ee13007d443b5c2 [file] [log] [blame]
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001/*
Tomoya MORINAGAeca9dfa2011-10-28 09:38:50 +09002 *Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09003 *
4 *This program is free software; you can redistribute it and/or modify
5 *it under the terms of the GNU General Public License as published by
6 *the Free Software Foundation; version 2 of the License.
7 *
8 *This program is distributed in the hope that it will be useful,
9 *but WITHOUT ANY WARRANTY; without even the implied warranty of
10 *MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 *GNU General Public License for more details.
12 *
13 *You should have received a copy of the GNU General Public License
14 *along with this program; if not, write to the Free Software
15 *Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
16 */
Uwe Kleine-König0e2adc02011-05-26 10:41:17 +020017#include <linux/kernel.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090018#include <linux/serial_reg.h>
Andrew Morton023bc8e2011-05-24 17:13:44 -070019#include <linux/slab.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090020#include <linux/module.h>
21#include <linux/pci.h>
22#include <linux/serial_core.h>
Jiri Slabyee160a32011-09-01 16:20:57 +020023#include <linux/tty.h>
24#include <linux/tty_flip.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090025#include <linux/interrupt.h>
26#include <linux/io.h>
Denis Turischev6ae705b2011-03-10 15:14:00 +020027#include <linux/dmi.h>
Alexander Steine30f8672011-11-15 15:04:07 -080028#include <linux/console.h>
29#include <linux/nmi.h>
30#include <linux/delay.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090031
Feng Tangd0114112012-02-06 17:24:43 +080032#include <linux/debugfs.h>
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090033#include <linux/dmaengine.h>
34#include <linux/pch_dma.h>
35
36enum {
37 PCH_UART_HANDLED_RX_INT_SHIFT,
38 PCH_UART_HANDLED_TX_INT_SHIFT,
39 PCH_UART_HANDLED_RX_ERR_INT_SHIFT,
40 PCH_UART_HANDLED_RX_TRG_INT_SHIFT,
41 PCH_UART_HANDLED_MS_INT_SHIFT,
Tomoya MORINAGA04e2c2e2012-03-26 14:43:05 +090042 PCH_UART_HANDLED_LS_INT_SHIFT,
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090043};
44
45enum {
46 PCH_UART_8LINE,
47 PCH_UART_2LINE,
48};
49
50#define PCH_UART_DRIVER_DEVICE "ttyPCH"
51
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +090052/* Set the max number of UART port
53 * Intel EG20T PCH: 4 port
Tomoya MORINAGAeca9dfa2011-10-28 09:38:50 +090054 * LAPIS Semiconductor ML7213 IOH: 3 port
55 * LAPIS Semiconductor ML7223 IOH: 2 port
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +090056*/
57#define PCH_UART_NR 4
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090058
59#define PCH_UART_HANDLED_RX_INT (1<<((PCH_UART_HANDLED_RX_INT_SHIFT)<<1))
60#define PCH_UART_HANDLED_TX_INT (1<<((PCH_UART_HANDLED_TX_INT_SHIFT)<<1))
61#define PCH_UART_HANDLED_RX_ERR_INT (1<<((\
62 PCH_UART_HANDLED_RX_ERR_INT_SHIFT)<<1))
63#define PCH_UART_HANDLED_RX_TRG_INT (1<<((\
64 PCH_UART_HANDLED_RX_TRG_INT_SHIFT)<<1))
65#define PCH_UART_HANDLED_MS_INT (1<<((PCH_UART_HANDLED_MS_INT_SHIFT)<<1))
66
Tomoya MORINAGA04e2c2e2012-03-26 14:43:05 +090067#define PCH_UART_HANDLED_LS_INT (1<<((PCH_UART_HANDLED_LS_INT_SHIFT)<<1))
68
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +090069#define PCH_UART_RBR 0x00
70#define PCH_UART_THR 0x00
71
72#define PCH_UART_IER_MASK (PCH_UART_IER_ERBFI|PCH_UART_IER_ETBEI|\
73 PCH_UART_IER_ELSI|PCH_UART_IER_EDSSI)
74#define PCH_UART_IER_ERBFI 0x00000001
75#define PCH_UART_IER_ETBEI 0x00000002
76#define PCH_UART_IER_ELSI 0x00000004
77#define PCH_UART_IER_EDSSI 0x00000008
78
79#define PCH_UART_IIR_IP 0x00000001
80#define PCH_UART_IIR_IID 0x00000006
81#define PCH_UART_IIR_MSI 0x00000000
82#define PCH_UART_IIR_TRI 0x00000002
83#define PCH_UART_IIR_RRI 0x00000004
84#define PCH_UART_IIR_REI 0x00000006
85#define PCH_UART_IIR_TOI 0x00000008
86#define PCH_UART_IIR_FIFO256 0x00000020
87#define PCH_UART_IIR_FIFO64 PCH_UART_IIR_FIFO256
88#define PCH_UART_IIR_FE 0x000000C0
89
90#define PCH_UART_FCR_FIFOE 0x00000001
91#define PCH_UART_FCR_RFR 0x00000002
92#define PCH_UART_FCR_TFR 0x00000004
93#define PCH_UART_FCR_DMS 0x00000008
94#define PCH_UART_FCR_FIFO256 0x00000020
95#define PCH_UART_FCR_RFTL 0x000000C0
96
97#define PCH_UART_FCR_RFTL1 0x00000000
98#define PCH_UART_FCR_RFTL64 0x00000040
99#define PCH_UART_FCR_RFTL128 0x00000080
100#define PCH_UART_FCR_RFTL224 0x000000C0
101#define PCH_UART_FCR_RFTL16 PCH_UART_FCR_RFTL64
102#define PCH_UART_FCR_RFTL32 PCH_UART_FCR_RFTL128
103#define PCH_UART_FCR_RFTL56 PCH_UART_FCR_RFTL224
104#define PCH_UART_FCR_RFTL4 PCH_UART_FCR_RFTL64
105#define PCH_UART_FCR_RFTL8 PCH_UART_FCR_RFTL128
106#define PCH_UART_FCR_RFTL14 PCH_UART_FCR_RFTL224
107#define PCH_UART_FCR_RFTL_SHIFT 6
108
109#define PCH_UART_LCR_WLS 0x00000003
110#define PCH_UART_LCR_STB 0x00000004
111#define PCH_UART_LCR_PEN 0x00000008
112#define PCH_UART_LCR_EPS 0x00000010
113#define PCH_UART_LCR_SP 0x00000020
114#define PCH_UART_LCR_SB 0x00000040
115#define PCH_UART_LCR_DLAB 0x00000080
116#define PCH_UART_LCR_NP 0x00000000
117#define PCH_UART_LCR_OP PCH_UART_LCR_PEN
118#define PCH_UART_LCR_EP (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS)
119#define PCH_UART_LCR_1P (PCH_UART_LCR_PEN | PCH_UART_LCR_SP)
120#define PCH_UART_LCR_0P (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS |\
121 PCH_UART_LCR_SP)
122
123#define PCH_UART_LCR_5BIT 0x00000000
124#define PCH_UART_LCR_6BIT 0x00000001
125#define PCH_UART_LCR_7BIT 0x00000002
126#define PCH_UART_LCR_8BIT 0x00000003
127
128#define PCH_UART_MCR_DTR 0x00000001
129#define PCH_UART_MCR_RTS 0x00000002
130#define PCH_UART_MCR_OUT 0x0000000C
131#define PCH_UART_MCR_LOOP 0x00000010
132#define PCH_UART_MCR_AFE 0x00000020
133
134#define PCH_UART_LSR_DR 0x00000001
135#define PCH_UART_LSR_ERR (1<<7)
136
137#define PCH_UART_MSR_DCTS 0x00000001
138#define PCH_UART_MSR_DDSR 0x00000002
139#define PCH_UART_MSR_TERI 0x00000004
140#define PCH_UART_MSR_DDCD 0x00000008
141#define PCH_UART_MSR_CTS 0x00000010
142#define PCH_UART_MSR_DSR 0x00000020
143#define PCH_UART_MSR_RI 0x00000040
144#define PCH_UART_MSR_DCD 0x00000080
145#define PCH_UART_MSR_DELTA (PCH_UART_MSR_DCTS | PCH_UART_MSR_DDSR |\
146 PCH_UART_MSR_TERI | PCH_UART_MSR_DDCD)
147
148#define PCH_UART_DLL 0x00
149#define PCH_UART_DLM 0x01
150
Feng Tangd0114112012-02-06 17:24:43 +0800151#define PCH_UART_BRCSR 0x0E
152
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900153#define PCH_UART_IID_RLS (PCH_UART_IIR_REI)
154#define PCH_UART_IID_RDR (PCH_UART_IIR_RRI)
155#define PCH_UART_IID_RDR_TO (PCH_UART_IIR_RRI | PCH_UART_IIR_TOI)
156#define PCH_UART_IID_THRE (PCH_UART_IIR_TRI)
157#define PCH_UART_IID_MS (PCH_UART_IIR_MSI)
158
159#define PCH_UART_HAL_PARITY_NONE (PCH_UART_LCR_NP)
160#define PCH_UART_HAL_PARITY_ODD (PCH_UART_LCR_OP)
161#define PCH_UART_HAL_PARITY_EVEN (PCH_UART_LCR_EP)
162#define PCH_UART_HAL_PARITY_FIX1 (PCH_UART_LCR_1P)
163#define PCH_UART_HAL_PARITY_FIX0 (PCH_UART_LCR_0P)
164#define PCH_UART_HAL_5BIT (PCH_UART_LCR_5BIT)
165#define PCH_UART_HAL_6BIT (PCH_UART_LCR_6BIT)
166#define PCH_UART_HAL_7BIT (PCH_UART_LCR_7BIT)
167#define PCH_UART_HAL_8BIT (PCH_UART_LCR_8BIT)
168#define PCH_UART_HAL_STB1 0
169#define PCH_UART_HAL_STB2 (PCH_UART_LCR_STB)
170
171#define PCH_UART_HAL_CLR_TX_FIFO (PCH_UART_FCR_TFR)
172#define PCH_UART_HAL_CLR_RX_FIFO (PCH_UART_FCR_RFR)
173#define PCH_UART_HAL_CLR_ALL_FIFO (PCH_UART_HAL_CLR_TX_FIFO | \
174 PCH_UART_HAL_CLR_RX_FIFO)
175
176#define PCH_UART_HAL_DMA_MODE0 0
177#define PCH_UART_HAL_FIFO_DIS 0
178#define PCH_UART_HAL_FIFO16 (PCH_UART_FCR_FIFOE)
179#define PCH_UART_HAL_FIFO256 (PCH_UART_FCR_FIFOE | \
180 PCH_UART_FCR_FIFO256)
181#define PCH_UART_HAL_FIFO64 (PCH_UART_HAL_FIFO256)
182#define PCH_UART_HAL_TRIGGER1 (PCH_UART_FCR_RFTL1)
183#define PCH_UART_HAL_TRIGGER64 (PCH_UART_FCR_RFTL64)
184#define PCH_UART_HAL_TRIGGER128 (PCH_UART_FCR_RFTL128)
185#define PCH_UART_HAL_TRIGGER224 (PCH_UART_FCR_RFTL224)
186#define PCH_UART_HAL_TRIGGER16 (PCH_UART_FCR_RFTL16)
187#define PCH_UART_HAL_TRIGGER32 (PCH_UART_FCR_RFTL32)
188#define PCH_UART_HAL_TRIGGER56 (PCH_UART_FCR_RFTL56)
189#define PCH_UART_HAL_TRIGGER4 (PCH_UART_FCR_RFTL4)
190#define PCH_UART_HAL_TRIGGER8 (PCH_UART_FCR_RFTL8)
191#define PCH_UART_HAL_TRIGGER14 (PCH_UART_FCR_RFTL14)
192#define PCH_UART_HAL_TRIGGER_L (PCH_UART_FCR_RFTL64)
193#define PCH_UART_HAL_TRIGGER_M (PCH_UART_FCR_RFTL128)
194#define PCH_UART_HAL_TRIGGER_H (PCH_UART_FCR_RFTL224)
195
196#define PCH_UART_HAL_RX_INT (PCH_UART_IER_ERBFI)
197#define PCH_UART_HAL_TX_INT (PCH_UART_IER_ETBEI)
198#define PCH_UART_HAL_RX_ERR_INT (PCH_UART_IER_ELSI)
199#define PCH_UART_HAL_MS_INT (PCH_UART_IER_EDSSI)
200#define PCH_UART_HAL_ALL_INT (PCH_UART_IER_MASK)
201
202#define PCH_UART_HAL_DTR (PCH_UART_MCR_DTR)
203#define PCH_UART_HAL_RTS (PCH_UART_MCR_RTS)
204#define PCH_UART_HAL_OUT (PCH_UART_MCR_OUT)
205#define PCH_UART_HAL_LOOP (PCH_UART_MCR_LOOP)
206#define PCH_UART_HAL_AFE (PCH_UART_MCR_AFE)
207
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +0900208#define PCI_VENDOR_ID_ROHM 0x10DB
209
Alexander Steine30f8672011-11-15 15:04:07 -0800210#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
211
Darren Hart077175f2012-03-09 09:51:49 -0800212#define DEFAULT_UARTCLK 1843200 /* 1.8432 MHz */
213#define CMITC_UARTCLK 192000000 /* 192.0000 MHz */
214#define FRI2_64_UARTCLK 64000000 /* 64.0000 MHz */
215#define FRI2_48_UARTCLK 48000000 /* 48.0000 MHz */
Michael Brunner11bbd5b2012-03-23 11:06:37 +0100216#define NTC1_UARTCLK 64000000 /* 64.0000 MHz */
Alexander Steine30f8672011-11-15 15:04:07 -0800217
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900218struct pch_uart_buffer {
219 unsigned char *buf;
220 int size;
221};
222
223struct eg20t_port {
224 struct uart_port port;
225 int port_type;
226 void __iomem *membase;
227 resource_size_t mapbase;
228 unsigned int iobase;
229 struct pci_dev *pdev;
230 int fifo_size;
Darren Harta8a3ec92012-03-09 09:51:48 -0800231 int uartclk;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900232 int start_tx;
233 int start_rx;
234 int tx_empty;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900235 int trigger;
236 int trigger_level;
237 struct pch_uart_buffer rxbuf;
238 unsigned int dmsr;
239 unsigned int fcr;
Tomoya MORINAGA9af71552011-02-23 10:03:17 +0900240 unsigned int mcr;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900241 unsigned int use_dma;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900242 struct dma_async_tx_descriptor *desc_tx;
243 struct dma_async_tx_descriptor *desc_rx;
244 struct pch_dma_slave param_tx;
245 struct pch_dma_slave param_rx;
246 struct dma_chan *chan_tx;
247 struct dma_chan *chan_rx;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900248 struct scatterlist *sg_tx_p;
249 int nent;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900250 struct scatterlist sg_rx;
251 int tx_dma_use;
252 void *rx_buf_virt;
253 dma_addr_t rx_buf_dma;
Feng Tangd0114112012-02-06 17:24:43 +0800254
255 struct dentry *debugfs;
Darren Hartfe89def2012-06-19 14:00:18 -0700256
257 /* protect the eg20t_port private structure and io access to membase */
258 spinlock_t lock;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900259};
260
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +0900261/**
262 * struct pch_uart_driver_data - private data structure for UART-DMA
263 * @port_type: The number of DMA channel
264 * @line_no: UART port line number (0, 1, 2...)
265 */
266struct pch_uart_driver_data {
267 int port_type;
268 int line_no;
269};
270
271enum pch_uart_num_t {
272 pch_et20t_uart0 = 0,
273 pch_et20t_uart1,
274 pch_et20t_uart2,
275 pch_et20t_uart3,
276 pch_ml7213_uart0,
277 pch_ml7213_uart1,
278 pch_ml7213_uart2,
Tomoya MORINAGA177c2cb2011-05-09 17:25:20 +0900279 pch_ml7223_uart0,
280 pch_ml7223_uart1,
Tomoya MORINAGA8249f742011-10-28 09:38:49 +0900281 pch_ml7831_uart0,
282 pch_ml7831_uart1,
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +0900283};
284
285static struct pch_uart_driver_data drv_dat[] = {
286 [pch_et20t_uart0] = {PCH_UART_8LINE, 0},
287 [pch_et20t_uart1] = {PCH_UART_2LINE, 1},
288 [pch_et20t_uart2] = {PCH_UART_2LINE, 2},
289 [pch_et20t_uart3] = {PCH_UART_2LINE, 3},
290 [pch_ml7213_uart0] = {PCH_UART_8LINE, 0},
291 [pch_ml7213_uart1] = {PCH_UART_2LINE, 1},
292 [pch_ml7213_uart2] = {PCH_UART_2LINE, 2},
Tomoya MORINAGA177c2cb2011-05-09 17:25:20 +0900293 [pch_ml7223_uart0] = {PCH_UART_8LINE, 0},
294 [pch_ml7223_uart1] = {PCH_UART_2LINE, 1},
Tomoya MORINAGA8249f742011-10-28 09:38:49 +0900295 [pch_ml7831_uart0] = {PCH_UART_8LINE, 0},
296 [pch_ml7831_uart1] = {PCH_UART_2LINE, 1},
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +0900297};
298
Alexander Steine30f8672011-11-15 15:04:07 -0800299#ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
300static struct eg20t_port *pch_uart_ports[PCH_UART_NR];
301#endif
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900302static unsigned int default_baud = 9600;
Darren Hart2a44feb2012-03-09 09:51:50 -0800303static unsigned int user_uartclk = 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900304static const int trigger_level_256[4] = { 1, 64, 128, 224 };
305static const int trigger_level_64[4] = { 1, 16, 32, 56 };
306static const int trigger_level_16[4] = { 1, 4, 8, 14 };
307static const int trigger_level_1[4] = { 1, 1, 1, 1 };
308
Feng Tangd0114112012-02-06 17:24:43 +0800309#ifdef CONFIG_DEBUG_FS
310
311#define PCH_REGS_BUFSIZE 1024
Stephen Boyd234e3402012-04-05 14:25:11 -0700312
Feng Tangd0114112012-02-06 17:24:43 +0800313
314static ssize_t port_show_regs(struct file *file, char __user *user_buf,
315 size_t count, loff_t *ppos)
316{
317 struct eg20t_port *priv = file->private_data;
318 char *buf;
319 u32 len = 0;
320 ssize_t ret;
321 unsigned char lcr;
322
323 buf = kzalloc(PCH_REGS_BUFSIZE, GFP_KERNEL);
324 if (!buf)
325 return 0;
326
327 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
328 "PCH EG20T port[%d] regs:\n", priv->port.line);
329
330 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
331 "=================================\n");
332 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
333 "IER: \t0x%02x\n", ioread8(priv->membase + UART_IER));
334 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
335 "IIR: \t0x%02x\n", ioread8(priv->membase + UART_IIR));
336 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
337 "LCR: \t0x%02x\n", ioread8(priv->membase + UART_LCR));
338 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
339 "MCR: \t0x%02x\n", ioread8(priv->membase + UART_MCR));
340 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
341 "LSR: \t0x%02x\n", ioread8(priv->membase + UART_LSR));
342 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
343 "MSR: \t0x%02x\n", ioread8(priv->membase + UART_MSR));
344 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
345 "BRCSR: \t0x%02x\n",
346 ioread8(priv->membase + PCH_UART_BRCSR));
347
348 lcr = ioread8(priv->membase + UART_LCR);
349 iowrite8(PCH_UART_LCR_DLAB, priv->membase + UART_LCR);
350 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
351 "DLL: \t0x%02x\n", ioread8(priv->membase + UART_DLL));
352 len += snprintf(buf + len, PCH_REGS_BUFSIZE - len,
353 "DLM: \t0x%02x\n", ioread8(priv->membase + UART_DLM));
354 iowrite8(lcr, priv->membase + UART_LCR);
355
356 if (len > PCH_REGS_BUFSIZE)
357 len = PCH_REGS_BUFSIZE;
358
359 ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
360 kfree(buf);
361 return ret;
362}
363
364static const struct file_operations port_regs_ops = {
365 .owner = THIS_MODULE,
Stephen Boyd234e3402012-04-05 14:25:11 -0700366 .open = simple_open,
Feng Tangd0114112012-02-06 17:24:43 +0800367 .read = port_show_regs,
368 .llseek = default_llseek,
369};
370#endif /* CONFIG_DEBUG_FS */
371
Darren Hart077175f2012-03-09 09:51:49 -0800372/* Return UART clock, checking for board specific clocks. */
373static int pch_uart_get_uartclk(void)
374{
375 const char *cmp;
376
Darren Hart2a44feb2012-03-09 09:51:50 -0800377 if (user_uartclk)
378 return user_uartclk;
379
Darren Hart077175f2012-03-09 09:51:49 -0800380 cmp = dmi_get_system_info(DMI_BOARD_NAME);
381 if (cmp && strstr(cmp, "CM-iTC"))
382 return CMITC_UARTCLK;
383
384 cmp = dmi_get_system_info(DMI_BIOS_VERSION);
385 if (cmp && strnstr(cmp, "FRI2", 4))
386 return FRI2_64_UARTCLK;
387
388 cmp = dmi_get_system_info(DMI_PRODUCT_NAME);
389 if (cmp && strstr(cmp, "Fish River Island II"))
390 return FRI2_48_UARTCLK;
391
Michael Brunner11bbd5b2012-03-23 11:06:37 +0100392 /* Kontron COMe-mTT10 (nanoETXexpress-TT) */
393 cmp = dmi_get_system_info(DMI_BOARD_NAME);
394 if (cmp && (strstr(cmp, "COMe-mTT") ||
395 strstr(cmp, "nanoETXexpress-TT")))
396 return NTC1_UARTCLK;
397
Darren Hart077175f2012-03-09 09:51:49 -0800398 return DEFAULT_UARTCLK;
399}
400
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900401static void pch_uart_hal_enable_interrupt(struct eg20t_port *priv,
402 unsigned int flag)
403{
404 u8 ier = ioread8(priv->membase + UART_IER);
405 ier |= flag & PCH_UART_IER_MASK;
406 iowrite8(ier, priv->membase + UART_IER);
407}
408
409static void pch_uart_hal_disable_interrupt(struct eg20t_port *priv,
410 unsigned int flag)
411{
412 u8 ier = ioread8(priv->membase + UART_IER);
413 ier &= ~(flag & PCH_UART_IER_MASK);
414 iowrite8(ier, priv->membase + UART_IER);
415}
416
417static int pch_uart_hal_set_line(struct eg20t_port *priv, int baud,
418 unsigned int parity, unsigned int bits,
419 unsigned int stb)
420{
421 unsigned int dll, dlm, lcr;
422 int div;
423
Darren Harta8a3ec92012-03-09 09:51:48 -0800424 div = DIV_ROUND_CLOSEST(priv->uartclk / 16, baud);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900425 if (div < 0 || USHRT_MAX <= div) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900426 dev_err(priv->port.dev, "Invalid Baud(div=0x%x)\n", div);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900427 return -EINVAL;
428 }
429
430 dll = (unsigned int)div & 0x00FFU;
431 dlm = ((unsigned int)div >> 8) & 0x00FFU;
432
433 if (parity & ~(PCH_UART_LCR_PEN | PCH_UART_LCR_EPS | PCH_UART_LCR_SP)) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900434 dev_err(priv->port.dev, "Invalid parity(0x%x)\n", parity);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900435 return -EINVAL;
436 }
437
438 if (bits & ~PCH_UART_LCR_WLS) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900439 dev_err(priv->port.dev, "Invalid bits(0x%x)\n", bits);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900440 return -EINVAL;
441 }
442
443 if (stb & ~PCH_UART_LCR_STB) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900444 dev_err(priv->port.dev, "Invalid STB(0x%x)\n", stb);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900445 return -EINVAL;
446 }
447
448 lcr = parity;
449 lcr |= bits;
450 lcr |= stb;
451
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900452 dev_dbg(priv->port.dev, "%s:baud = %d, div = %04x, lcr = %02x (%lu)\n",
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900453 __func__, baud, div, lcr, jiffies);
454 iowrite8(PCH_UART_LCR_DLAB, priv->membase + UART_LCR);
455 iowrite8(dll, priv->membase + PCH_UART_DLL);
456 iowrite8(dlm, priv->membase + PCH_UART_DLM);
457 iowrite8(lcr, priv->membase + UART_LCR);
458
459 return 0;
460}
461
462static int pch_uart_hal_fifo_reset(struct eg20t_port *priv,
463 unsigned int flag)
464{
465 if (flag & ~(PCH_UART_FCR_TFR | PCH_UART_FCR_RFR)) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900466 dev_err(priv->port.dev, "%s:Invalid flag(0x%x)\n",
467 __func__, flag);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900468 return -EINVAL;
469 }
470
471 iowrite8(PCH_UART_FCR_FIFOE | priv->fcr, priv->membase + UART_FCR);
472 iowrite8(PCH_UART_FCR_FIFOE | priv->fcr | flag,
473 priv->membase + UART_FCR);
474 iowrite8(priv->fcr, priv->membase + UART_FCR);
475
476 return 0;
477}
478
479static int pch_uart_hal_set_fifo(struct eg20t_port *priv,
480 unsigned int dmamode,
481 unsigned int fifo_size, unsigned int trigger)
482{
483 u8 fcr;
484
485 if (dmamode & ~PCH_UART_FCR_DMS) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900486 dev_err(priv->port.dev, "%s:Invalid DMA Mode(0x%x)\n",
487 __func__, dmamode);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900488 return -EINVAL;
489 }
490
491 if (fifo_size & ~(PCH_UART_FCR_FIFOE | PCH_UART_FCR_FIFO256)) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900492 dev_err(priv->port.dev, "%s:Invalid FIFO SIZE(0x%x)\n",
493 __func__, fifo_size);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900494 return -EINVAL;
495 }
496
497 if (trigger & ~PCH_UART_FCR_RFTL) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900498 dev_err(priv->port.dev, "%s:Invalid TRIGGER(0x%x)\n",
499 __func__, trigger);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900500 return -EINVAL;
501 }
502
503 switch (priv->fifo_size) {
504 case 256:
505 priv->trigger_level =
506 trigger_level_256[trigger >> PCH_UART_FCR_RFTL_SHIFT];
507 break;
508 case 64:
509 priv->trigger_level =
510 trigger_level_64[trigger >> PCH_UART_FCR_RFTL_SHIFT];
511 break;
512 case 16:
513 priv->trigger_level =
514 trigger_level_16[trigger >> PCH_UART_FCR_RFTL_SHIFT];
515 break;
516 default:
517 priv->trigger_level =
518 trigger_level_1[trigger >> PCH_UART_FCR_RFTL_SHIFT];
519 break;
520 }
521 fcr =
522 dmamode | fifo_size | trigger | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR;
523 iowrite8(PCH_UART_FCR_FIFOE, priv->membase + UART_FCR);
524 iowrite8(PCH_UART_FCR_FIFOE | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR,
525 priv->membase + UART_FCR);
526 iowrite8(fcr, priv->membase + UART_FCR);
527 priv->fcr = fcr;
528
529 return 0;
530}
531
532static u8 pch_uart_hal_get_modem(struct eg20t_port *priv)
533{
Feng Tang30c6c6b2012-02-06 17:24:44 +0800534 unsigned int msr = ioread8(priv->membase + UART_MSR);
535 priv->dmsr = msr & PCH_UART_MSR_DELTA;
536 return (u8)msr;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900537}
538
Tomoya MORINAGA18220762011-02-23 10:03:14 +0900539static void pch_uart_hal_write(struct eg20t_port *priv,
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900540 const unsigned char *buf, int tx_size)
541{
542 int i;
543 unsigned int thr;
544
545 for (i = 0; i < tx_size;) {
546 thr = buf[i++];
547 iowrite8(thr, priv->membase + PCH_UART_THR);
548 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900549}
550
551static int pch_uart_hal_read(struct eg20t_port *priv, unsigned char *buf,
552 int rx_size)
553{
554 int i;
555 u8 rbr, lsr;
556
557 lsr = ioread8(priv->membase + UART_LSR);
558 for (i = 0, lsr = ioread8(priv->membase + UART_LSR);
559 i < rx_size && lsr & UART_LSR_DR;
560 lsr = ioread8(priv->membase + UART_LSR)) {
561 rbr = ioread8(priv->membase + PCH_UART_RBR);
562 buf[i++] = rbr;
563 }
564 return i;
565}
566
Tomoya MORINAGA2a583642012-03-26 14:43:01 +0900567static unsigned char pch_uart_hal_get_iid(struct eg20t_port *priv)
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900568{
Tomoya MORINAGA2a583642012-03-26 14:43:01 +0900569 return ioread8(priv->membase + UART_IIR) &\
570 (PCH_UART_IIR_IID | PCH_UART_IIR_TOI | PCH_UART_IIR_IP);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900571}
572
573static u8 pch_uart_hal_get_line_status(struct eg20t_port *priv)
574{
575 return ioread8(priv->membase + UART_LSR);
576}
577
578static void pch_uart_hal_set_break(struct eg20t_port *priv, int on)
579{
580 unsigned int lcr;
581
582 lcr = ioread8(priv->membase + UART_LCR);
583 if (on)
584 lcr |= PCH_UART_LCR_SB;
585 else
586 lcr &= ~PCH_UART_LCR_SB;
587
588 iowrite8(lcr, priv->membase + UART_LCR);
589}
590
591static int push_rx(struct eg20t_port *priv, const unsigned char *buf,
592 int size)
593{
594 struct uart_port *port;
595 struct tty_struct *tty;
596
597 port = &priv->port;
598 tty = tty_port_tty_get(&port->state->port);
599 if (!tty) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900600 dev_dbg(priv->port.dev, "%s:tty is busy now", __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900601 return -EBUSY;
602 }
603
604 tty_insert_flip_string(tty, buf, size);
605 tty_flip_buffer_push(tty);
606 tty_kref_put(tty);
607
608 return 0;
609}
610
611static int pop_tx_x(struct eg20t_port *priv, unsigned char *buf)
612{
Feng Tang30c6c6b2012-02-06 17:24:44 +0800613 int ret = 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900614 struct uart_port *port = &priv->port;
615
616 if (port->x_char) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900617 dev_dbg(priv->port.dev, "%s:X character send %02x (%lu)\n",
618 __func__, port->x_char, jiffies);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900619 buf[0] = port->x_char;
620 port->x_char = 0;
621 ret = 1;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900622 }
623
624 return ret;
625}
626
627static int dma_push_rx(struct eg20t_port *priv, int size)
628{
629 struct tty_struct *tty;
630 int room;
631 struct uart_port *port = &priv->port;
632
633 port = &priv->port;
634 tty = tty_port_tty_get(&port->state->port);
635 if (!tty) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900636 dev_dbg(priv->port.dev, "%s:tty is busy now", __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900637 return 0;
638 }
639
640 room = tty_buffer_request_room(tty, size);
641
642 if (room < size)
643 dev_warn(port->dev, "Rx overrun: dropping %u bytes\n",
644 size - room);
645 if (!room)
646 return room;
647
648 tty_insert_flip_string(tty, sg_virt(&priv->sg_rx), size);
649
650 port->icount.rx += room;
651 tty_kref_put(tty);
652
653 return room;
654}
655
656static void pch_free_dma(struct uart_port *port)
657{
658 struct eg20t_port *priv;
659 priv = container_of(port, struct eg20t_port, port);
660
661 if (priv->chan_tx) {
662 dma_release_channel(priv->chan_tx);
663 priv->chan_tx = NULL;
664 }
665 if (priv->chan_rx) {
666 dma_release_channel(priv->chan_rx);
667 priv->chan_rx = NULL;
668 }
Tomoya MORINAGAef4f9d42012-03-26 14:43:06 +0900669
670 if (priv->rx_buf_dma) {
671 dma_free_coherent(port->dev, port->fifosize, priv->rx_buf_virt,
672 priv->rx_buf_dma);
673 priv->rx_buf_virt = NULL;
674 priv->rx_buf_dma = 0;
675 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900676
677 return;
678}
679
680static bool filter(struct dma_chan *chan, void *slave)
681{
682 struct pch_dma_slave *param = slave;
683
684 if ((chan->chan_id == param->chan_id) && (param->dma_dev ==
685 chan->device->dev)) {
686 chan->private = param;
687 return true;
688 } else {
689 return false;
690 }
691}
692
693static void pch_request_dma(struct uart_port *port)
694{
695 dma_cap_mask_t mask;
696 struct dma_chan *chan;
697 struct pci_dev *dma_dev;
698 struct pch_dma_slave *param;
699 struct eg20t_port *priv =
700 container_of(port, struct eg20t_port, port);
701 dma_cap_zero(mask);
702 dma_cap_set(DMA_SLAVE, mask);
703
Tomoya MORINAGA6c4b47d2011-07-20 20:17:49 +0900704 dma_dev = pci_get_bus_and_slot(priv->pdev->bus->number,
705 PCI_DEVFN(0xa, 0)); /* Get DMA's dev
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900706 information */
707 /* Set Tx DMA */
708 param = &priv->param_tx;
709 param->dma_dev = &dma_dev->dev;
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +0900710 param->chan_id = priv->port.line * 2; /* Tx = 0, 2, 4, ... */
711
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900712 param->tx_reg = port->mapbase + UART_TX;
713 chan = dma_request_channel(mask, filter, param);
714 if (!chan) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900715 dev_err(priv->port.dev, "%s:dma_request_channel FAILS(Tx)\n",
716 __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900717 return;
718 }
719 priv->chan_tx = chan;
720
721 /* Set Rx DMA */
722 param = &priv->param_rx;
723 param->dma_dev = &dma_dev->dev;
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +0900724 param->chan_id = priv->port.line * 2 + 1; /* Rx = Tx + 1 */
725
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900726 param->rx_reg = port->mapbase + UART_RX;
727 chan = dma_request_channel(mask, filter, param);
728 if (!chan) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900729 dev_err(priv->port.dev, "%s:dma_request_channel FAILS(Rx)\n",
730 __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900731 dma_release_channel(priv->chan_tx);
Tomoya MORINAGA90f04c22011-11-11 10:55:27 +0900732 priv->chan_tx = NULL;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900733 return;
734 }
735
736 /* Get Consistent memory for DMA */
737 priv->rx_buf_virt = dma_alloc_coherent(port->dev, port->fifosize,
738 &priv->rx_buf_dma, GFP_KERNEL);
739 priv->chan_rx = chan;
740}
741
742static void pch_dma_rx_complete(void *arg)
743{
744 struct eg20t_port *priv = arg;
745 struct uart_port *port = &priv->port;
746 struct tty_struct *tty = tty_port_tty_get(&port->state->port);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900747 int count;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900748
749 if (!tty) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900750 dev_dbg(priv->port.dev, "%s:tty is busy now", __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900751 return;
752 }
753
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900754 dma_sync_sg_for_cpu(port->dev, &priv->sg_rx, 1, DMA_FROM_DEVICE);
755 count = dma_push_rx(priv, priv->trigger_level);
756 if (count)
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900757 tty_flip_buffer_push(tty);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900758 tty_kref_put(tty);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900759 async_tx_ack(priv->desc_rx);
760 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900761}
762
763static void pch_dma_tx_complete(void *arg)
764{
765 struct eg20t_port *priv = arg;
766 struct uart_port *port = &priv->port;
767 struct circ_buf *xmit = &port->state->xmit;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900768 struct scatterlist *sg = priv->sg_tx_p;
769 int i;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900770
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900771 for (i = 0; i < priv->nent; i++, sg++) {
772 xmit->tail += sg_dma_len(sg);
773 port->icount.tx += sg_dma_len(sg);
774 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900775 xmit->tail &= UART_XMIT_SIZE - 1;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900776 async_tx_ack(priv->desc_tx);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900777 dma_unmap_sg(port->dev, sg, priv->nent, DMA_TO_DEVICE);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900778 priv->tx_dma_use = 0;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900779 priv->nent = 0;
780 kfree(priv->sg_tx_p);
Tomoya MORINAGA60d10312011-02-23 10:03:18 +0900781 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900782}
783
Tomoya MORINAGA18220762011-02-23 10:03:14 +0900784static int pop_tx(struct eg20t_port *priv, int size)
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900785{
786 int count = 0;
787 struct uart_port *port = &priv->port;
788 struct circ_buf *xmit = &port->state->xmit;
789
790 if (uart_tx_stopped(port) || uart_circ_empty(xmit) || count >= size)
791 goto pop_tx_end;
792
793 do {
794 int cnt_to_end =
795 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
796 int sz = min(size - count, cnt_to_end);
Tomoya MORINAGA18220762011-02-23 10:03:14 +0900797 pch_uart_hal_write(priv, &xmit->buf[xmit->tail], sz);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900798 xmit->tail = (xmit->tail + sz) & (UART_XMIT_SIZE - 1);
799 count += sz;
800 } while (!uart_circ_empty(xmit) && count < size);
801
802pop_tx_end:
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900803 dev_dbg(priv->port.dev, "%d characters. Remained %d characters.(%lu)\n",
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900804 count, size - count, jiffies);
805
806 return count;
807}
808
809static int handle_rx_to(struct eg20t_port *priv)
810{
811 struct pch_uart_buffer *buf;
812 int rx_size;
813 int ret;
814 if (!priv->start_rx) {
815 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT);
816 return 0;
817 }
818 buf = &priv->rxbuf;
819 do {
820 rx_size = pch_uart_hal_read(priv, buf->buf, buf->size);
821 ret = push_rx(priv, buf->buf, rx_size);
822 if (ret)
823 return 0;
824 } while (rx_size == buf->size);
825
826 return PCH_UART_HANDLED_RX_INT;
827}
828
829static int handle_rx(struct eg20t_port *priv)
830{
831 return handle_rx_to(priv);
832}
833
834static int dma_handle_rx(struct eg20t_port *priv)
835{
836 struct uart_port *port = &priv->port;
837 struct dma_async_tx_descriptor *desc;
838 struct scatterlist *sg;
839
840 priv = container_of(port, struct eg20t_port, port);
841 sg = &priv->sg_rx;
842
843 sg_init_table(&priv->sg_rx, 1); /* Initialize SG table */
844
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900845 sg_dma_len(sg) = priv->trigger_level;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900846
847 sg_set_page(&priv->sg_rx, virt_to_page(priv->rx_buf_virt),
Tomoya MORINAGA1c518992010-12-16 16:13:29 +0900848 sg_dma_len(sg), (unsigned long)priv->rx_buf_virt &
849 ~PAGE_MASK);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900850
851 sg_dma_address(sg) = priv->rx_buf_dma;
852
Alexandre Bounine16052822012-03-08 16:11:18 -0500853 desc = dmaengine_prep_slave_sg(priv->chan_rx,
Vinod Koula485df42011-10-14 10:47:38 +0530854 sg, 1, DMA_DEV_TO_MEM,
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900855 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
856
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900857 if (!desc)
858 return 0;
859
860 priv->desc_rx = desc;
861 desc->callback = pch_dma_rx_complete;
862 desc->callback_param = priv;
863 desc->tx_submit(desc);
864 dma_async_issue_pending(priv->chan_rx);
865
866 return PCH_UART_HANDLED_RX_INT;
867}
868
869static unsigned int handle_tx(struct eg20t_port *priv)
870{
871 struct uart_port *port = &priv->port;
872 struct circ_buf *xmit = &port->state->xmit;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900873 int fifo_size;
874 int tx_size;
875 int size;
876 int tx_empty;
877
878 if (!priv->start_tx) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900879 dev_info(priv->port.dev, "%s:Tx isn't started. (%lu)\n",
880 __func__, jiffies);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900881 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
882 priv->tx_empty = 1;
883 return 0;
884 }
885
886 fifo_size = max(priv->fifo_size, 1);
887 tx_empty = 1;
888 if (pop_tx_x(priv, xmit->buf)) {
889 pch_uart_hal_write(priv, xmit->buf, 1);
890 port->icount.tx++;
891 tx_empty = 0;
892 fifo_size--;
893 }
894 size = min(xmit->head - xmit->tail, fifo_size);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900895 if (size < 0)
896 size = fifo_size;
897
Tomoya MORINAGA18220762011-02-23 10:03:14 +0900898 tx_size = pop_tx(priv, size);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900899 if (tx_size > 0) {
Tomoya MORINAGA18220762011-02-23 10:03:14 +0900900 port->icount.tx += tx_size;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900901 tx_empty = 0;
902 }
903
904 priv->tx_empty = tx_empty;
905
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900906 if (tx_empty) {
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900907 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900908 uart_write_wakeup(port);
909 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900910
911 return PCH_UART_HANDLED_TX_INT;
912}
913
914static unsigned int dma_handle_tx(struct eg20t_port *priv)
915{
916 struct uart_port *port = &priv->port;
917 struct circ_buf *xmit = &port->state->xmit;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900918 struct scatterlist *sg;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900919 int nent;
920 int fifo_size;
921 int tx_empty;
922 struct dma_async_tx_descriptor *desc;
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900923 int num;
924 int i;
925 int bytes;
926 int size;
927 int rem;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900928
929 if (!priv->start_tx) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900930 dev_info(priv->port.dev, "%s:Tx isn't started. (%lu)\n",
931 __func__, jiffies);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900932 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
933 priv->tx_empty = 1;
934 return 0;
935 }
936
Tomoya MORINAGA60d10312011-02-23 10:03:18 +0900937 if (priv->tx_dma_use) {
938 dev_dbg(priv->port.dev, "%s:Tx is not completed. (%lu)\n",
939 __func__, jiffies);
940 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
941 priv->tx_empty = 1;
942 return 0;
943 }
944
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900945 fifo_size = max(priv->fifo_size, 1);
946 tx_empty = 1;
947 if (pop_tx_x(priv, xmit->buf)) {
948 pch_uart_hal_write(priv, xmit->buf, 1);
949 port->icount.tx++;
950 tx_empty = 0;
951 fifo_size--;
952 }
953
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900954 bytes = min((int)CIRC_CNT(xmit->head, xmit->tail,
955 UART_XMIT_SIZE), CIRC_CNT_TO_END(xmit->head,
956 xmit->tail, UART_XMIT_SIZE));
957 if (!bytes) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900958 dev_dbg(priv->port.dev, "%s 0 bytes return\n", __func__);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900959 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
960 uart_write_wakeup(port);
961 return 0;
962 }
963
964 if (bytes > fifo_size) {
965 num = bytes / fifo_size + 1;
966 size = fifo_size;
967 rem = bytes % fifo_size;
968 } else {
969 num = 1;
970 size = bytes;
971 rem = bytes;
972 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900973
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900974 dev_dbg(priv->port.dev, "%s num=%d size=%d rem=%d\n",
975 __func__, num, size, rem);
976
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900977 priv->tx_dma_use = 1;
978
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900979 priv->sg_tx_p = kzalloc(sizeof(struct scatterlist)*num, GFP_ATOMIC);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900980
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900981 sg_init_table(priv->sg_tx_p, num); /* Initialize SG table */
982 sg = priv->sg_tx_p;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900983
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900984 for (i = 0; i < num; i++, sg++) {
985 if (i == (num - 1))
986 sg_set_page(sg, virt_to_page(xmit->buf),
987 rem, fifo_size * i);
988 else
989 sg_set_page(sg, virt_to_page(xmit->buf),
990 size, fifo_size * i);
991 }
992
993 sg = priv->sg_tx_p;
994 nent = dma_map_sg(port->dev, sg, num, DMA_TO_DEVICE);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900995 if (!nent) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +0900996 dev_err(priv->port.dev, "%s:dma_map_sg Failed\n", __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +0900997 return 0;
998 }
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +0900999 priv->nent = nent;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001000
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001001 for (i = 0; i < nent; i++, sg++) {
1002 sg->offset = (xmit->tail & (UART_XMIT_SIZE - 1)) +
1003 fifo_size * i;
1004 sg_dma_address(sg) = (sg_dma_address(sg) &
1005 ~(UART_XMIT_SIZE - 1)) + sg->offset;
1006 if (i == (nent - 1))
1007 sg_dma_len(sg) = rem;
1008 else
1009 sg_dma_len(sg) = size;
1010 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001011
Alexandre Bounine16052822012-03-08 16:11:18 -05001012 desc = dmaengine_prep_slave_sg(priv->chan_tx,
Vinod Koula485df42011-10-14 10:47:38 +05301013 priv->sg_tx_p, nent, DMA_MEM_TO_DEV,
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001014 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001015 if (!desc) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001016 dev_err(priv->port.dev, "%s:device_prep_slave_sg Failed\n",
1017 __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001018 return 0;
1019 }
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001020 dma_sync_sg_for_device(port->dev, priv->sg_tx_p, nent, DMA_TO_DEVICE);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001021 priv->desc_tx = desc;
1022 desc->callback = pch_dma_tx_complete;
1023 desc->callback_param = priv;
1024
1025 desc->tx_submit(desc);
1026
1027 dma_async_issue_pending(priv->chan_tx);
1028
1029 return PCH_UART_HANDLED_TX_INT;
1030}
1031
1032static void pch_uart_err_ir(struct eg20t_port *priv, unsigned int lsr)
1033{
1034 u8 fcr = ioread8(priv->membase + UART_FCR);
1035
1036 /* Reset FIFO */
1037 fcr |= UART_FCR_CLEAR_RCVR;
1038 iowrite8(fcr, priv->membase + UART_FCR);
1039
1040 if (lsr & PCH_UART_LSR_ERR)
1041 dev_err(&priv->pdev->dev, "Error data in FIFO\n");
1042
1043 if (lsr & UART_LSR_FE)
1044 dev_err(&priv->pdev->dev, "Framing Error\n");
1045
1046 if (lsr & UART_LSR_PE)
1047 dev_err(&priv->pdev->dev, "Parity Error\n");
1048
1049 if (lsr & UART_LSR_OE)
1050 dev_err(&priv->pdev->dev, "Overrun Error\n");
1051}
1052
1053static irqreturn_t pch_uart_interrupt(int irq, void *dev_id)
1054{
1055 struct eg20t_port *priv = dev_id;
1056 unsigned int handled;
1057 u8 lsr;
1058 int ret = 0;
Tomoya MORINAGA2a583642012-03-26 14:43:01 +09001059 unsigned char iid;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001060 unsigned long flags;
Tomoya MORINAGA5181fb32012-03-26 14:43:03 +09001061 int next = 1;
1062 u8 msr;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001063
Darren Hartfe89def2012-06-19 14:00:18 -07001064 spin_lock_irqsave(&priv->lock, flags);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001065 handled = 0;
Tomoya MORINAGA5181fb32012-03-26 14:43:03 +09001066 while (next) {
1067 iid = pch_uart_hal_get_iid(priv);
1068 if (iid & PCH_UART_IIR_IP) /* No Interrupt */
1069 break;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001070 switch (iid) {
1071 case PCH_UART_IID_RLS: /* Receiver Line Status */
1072 lsr = pch_uart_hal_get_line_status(priv);
1073 if (lsr & (PCH_UART_LSR_ERR | UART_LSR_FE |
1074 UART_LSR_PE | UART_LSR_OE)) {
1075 pch_uart_err_ir(priv, lsr);
1076 ret = PCH_UART_HANDLED_RX_ERR_INT;
Tomoya MORINAGA04e2c2e2012-03-26 14:43:05 +09001077 } else {
1078 ret = PCH_UART_HANDLED_LS_INT;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001079 }
1080 break;
1081 case PCH_UART_IID_RDR: /* Received Data Ready */
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001082 if (priv->use_dma) {
1083 pch_uart_hal_disable_interrupt(priv,
1084 PCH_UART_HAL_RX_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001085 ret = dma_handle_rx(priv);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001086 if (!ret)
1087 pch_uart_hal_enable_interrupt(priv,
1088 PCH_UART_HAL_RX_INT);
1089 } else {
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001090 ret = handle_rx(priv);
Tomoya MORINAGAda3564e2011-02-23 10:03:12 +09001091 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001092 break;
1093 case PCH_UART_IID_RDR_TO: /* Received Data Ready
1094 (FIFO Timeout) */
1095 ret = handle_rx_to(priv);
1096 break;
1097 case PCH_UART_IID_THRE: /* Transmitter Holding Register
1098 Empty */
1099 if (priv->use_dma)
1100 ret = dma_handle_tx(priv);
1101 else
1102 ret = handle_tx(priv);
1103 break;
1104 case PCH_UART_IID_MS: /* Modem Status */
Tomoya MORINAGA5181fb32012-03-26 14:43:03 +09001105 msr = pch_uart_hal_get_modem(priv);
1106 next = 0; /* MS ir prioirty is the lowest. So, MS ir
1107 means final interrupt */
1108 if ((msr & UART_MSR_ANY_DELTA) == 0)
1109 break;
1110 ret |= PCH_UART_HANDLED_MS_INT;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001111 break;
1112 default: /* Never junp to this label */
Tomoya MORINAGAb23954a32012-03-26 14:43:02 +09001113 dev_err(priv->port.dev, "%s:iid=%02x (%lu)\n", __func__,
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001114 iid, jiffies);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001115 ret = -1;
Tomoya MORINAGA5181fb32012-03-26 14:43:03 +09001116 next = 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001117 break;
1118 }
1119 handled |= (unsigned int)ret;
1120 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001121
Darren Hartfe89def2012-06-19 14:00:18 -07001122 spin_unlock_irqrestore(&priv->lock, flags);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001123 return IRQ_RETVAL(handled);
1124}
1125
1126/* This function tests whether the transmitter fifo and shifter for the port
1127 described by 'port' is empty. */
1128static unsigned int pch_uart_tx_empty(struct uart_port *port)
1129{
1130 struct eg20t_port *priv;
Feng Tang30c6c6b2012-02-06 17:24:44 +08001131
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001132 priv = container_of(port, struct eg20t_port, port);
1133 if (priv->tx_empty)
Feng Tang30c6c6b2012-02-06 17:24:44 +08001134 return TIOCSER_TEMT;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001135 else
Feng Tang30c6c6b2012-02-06 17:24:44 +08001136 return 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001137}
1138
1139/* Returns the current state of modem control inputs. */
1140static unsigned int pch_uart_get_mctrl(struct uart_port *port)
1141{
1142 struct eg20t_port *priv;
1143 u8 modem;
1144 unsigned int ret = 0;
1145
1146 priv = container_of(port, struct eg20t_port, port);
1147 modem = pch_uart_hal_get_modem(priv);
1148
1149 if (modem & UART_MSR_DCD)
1150 ret |= TIOCM_CAR;
1151
1152 if (modem & UART_MSR_RI)
1153 ret |= TIOCM_RNG;
1154
1155 if (modem & UART_MSR_DSR)
1156 ret |= TIOCM_DSR;
1157
1158 if (modem & UART_MSR_CTS)
1159 ret |= TIOCM_CTS;
1160
1161 return ret;
1162}
1163
1164static void pch_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
1165{
1166 u32 mcr = 0;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001167 struct eg20t_port *priv = container_of(port, struct eg20t_port, port);
1168
1169 if (mctrl & TIOCM_DTR)
1170 mcr |= UART_MCR_DTR;
1171 if (mctrl & TIOCM_RTS)
1172 mcr |= UART_MCR_RTS;
1173 if (mctrl & TIOCM_LOOP)
1174 mcr |= UART_MCR_LOOP;
1175
Tomoya MORINAGA9af71552011-02-23 10:03:17 +09001176 if (priv->mcr & UART_MCR_AFE)
1177 mcr |= UART_MCR_AFE;
1178
1179 if (mctrl)
1180 iowrite8(mcr, priv->membase + UART_MCR);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001181}
1182
1183static void pch_uart_stop_tx(struct uart_port *port)
1184{
1185 struct eg20t_port *priv;
1186 priv = container_of(port, struct eg20t_port, port);
1187 priv->start_tx = 0;
1188 priv->tx_dma_use = 0;
1189}
1190
1191static void pch_uart_start_tx(struct uart_port *port)
1192{
1193 struct eg20t_port *priv;
1194
1195 priv = container_of(port, struct eg20t_port, port);
1196
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001197 if (priv->use_dma) {
1198 if (priv->tx_dma_use) {
1199 dev_dbg(priv->port.dev, "%s : Tx DMA is NOT empty.\n",
1200 __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001201 return;
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001202 }
1203 }
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001204
1205 priv->start_tx = 1;
1206 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT);
1207}
1208
1209static void pch_uart_stop_rx(struct uart_port *port)
1210{
1211 struct eg20t_port *priv;
1212 priv = container_of(port, struct eg20t_port, port);
1213 priv->start_rx = 0;
1214 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001215}
1216
1217/* Enable the modem status interrupts. */
1218static void pch_uart_enable_ms(struct uart_port *port)
1219{
1220 struct eg20t_port *priv;
1221 priv = container_of(port, struct eg20t_port, port);
1222 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_MS_INT);
1223}
1224
1225/* Control the transmission of a break signal. */
1226static void pch_uart_break_ctl(struct uart_port *port, int ctl)
1227{
1228 struct eg20t_port *priv;
1229 unsigned long flags;
1230
1231 priv = container_of(port, struct eg20t_port, port);
Darren Hartfe89def2012-06-19 14:00:18 -07001232 spin_lock_irqsave(&priv->lock, flags);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001233 pch_uart_hal_set_break(priv, ctl);
Darren Hartfe89def2012-06-19 14:00:18 -07001234 spin_unlock_irqrestore(&priv->lock, flags);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001235}
1236
1237/* Grab any interrupt resources and initialise any low level driver state. */
1238static int pch_uart_startup(struct uart_port *port)
1239{
1240 struct eg20t_port *priv;
1241 int ret;
1242 int fifo_size;
1243 int trigger_level;
1244
1245 priv = container_of(port, struct eg20t_port, port);
1246 priv->tx_empty = 1;
Tomoya MORINAGAaac6c0b2011-02-23 10:03:16 +09001247
1248 if (port->uartclk)
Darren Harta8a3ec92012-03-09 09:51:48 -08001249 priv->uartclk = port->uartclk;
Tomoya MORINAGAaac6c0b2011-02-23 10:03:16 +09001250 else
Darren Harta8a3ec92012-03-09 09:51:48 -08001251 port->uartclk = priv->uartclk;
Tomoya MORINAGAaac6c0b2011-02-23 10:03:16 +09001252
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001253 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1254 ret = pch_uart_hal_set_line(priv, default_baud,
1255 PCH_UART_HAL_PARITY_NONE, PCH_UART_HAL_8BIT,
1256 PCH_UART_HAL_STB1);
1257 if (ret)
1258 return ret;
1259
1260 switch (priv->fifo_size) {
1261 case 256:
1262 fifo_size = PCH_UART_HAL_FIFO256;
1263 break;
1264 case 64:
1265 fifo_size = PCH_UART_HAL_FIFO64;
1266 break;
1267 case 16:
1268 fifo_size = PCH_UART_HAL_FIFO16;
Alan Cox669bd452012-07-02 18:51:38 +01001269 break;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001270 case 1:
1271 default:
1272 fifo_size = PCH_UART_HAL_FIFO_DIS;
1273 break;
1274 }
1275
1276 switch (priv->trigger) {
1277 case PCH_UART_HAL_TRIGGER1:
1278 trigger_level = 1;
1279 break;
1280 case PCH_UART_HAL_TRIGGER_L:
1281 trigger_level = priv->fifo_size / 4;
1282 break;
1283 case PCH_UART_HAL_TRIGGER_M:
1284 trigger_level = priv->fifo_size / 2;
1285 break;
1286 case PCH_UART_HAL_TRIGGER_H:
1287 default:
1288 trigger_level = priv->fifo_size - (priv->fifo_size / 8);
1289 break;
1290 }
1291
1292 priv->trigger_level = trigger_level;
1293 ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0,
1294 fifo_size, priv->trigger);
1295 if (ret < 0)
1296 return ret;
1297
1298 ret = request_irq(priv->port.irq, pch_uart_interrupt, IRQF_SHARED,
1299 KBUILD_MODNAME, priv);
1300 if (ret < 0)
1301 return ret;
1302
1303 if (priv->use_dma)
1304 pch_request_dma(port);
1305
1306 priv->start_rx = 1;
1307 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT);
1308 uart_update_timeout(port, CS8, default_baud);
1309
1310 return 0;
1311}
1312
1313static void pch_uart_shutdown(struct uart_port *port)
1314{
1315 struct eg20t_port *priv;
1316 int ret;
1317
1318 priv = container_of(port, struct eg20t_port, port);
1319 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1320 pch_uart_hal_fifo_reset(priv, PCH_UART_HAL_CLR_ALL_FIFO);
1321 ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0,
1322 PCH_UART_HAL_FIFO_DIS, PCH_UART_HAL_TRIGGER1);
1323 if (ret)
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001324 dev_err(priv->port.dev,
1325 "pch_uart_hal_set_fifo Failed(ret=%d)\n", ret);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001326
Tomoya MORINAGA90f04c22011-11-11 10:55:27 +09001327 pch_free_dma(port);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001328
1329 free_irq(priv->port.irq, priv);
1330}
1331
1332/* Change the port parameters, including word length, parity, stop
1333 *bits. Update read_status_mask and ignore_status_mask to indicate
1334 *the types of events we are interested in receiving. */
1335static void pch_uart_set_termios(struct uart_port *port,
1336 struct ktermios *termios, struct ktermios *old)
1337{
1338 int baud;
1339 int rtn;
1340 unsigned int parity, bits, stb;
1341 struct eg20t_port *priv;
1342 unsigned long flags;
1343
1344 priv = container_of(port, struct eg20t_port, port);
1345 switch (termios->c_cflag & CSIZE) {
1346 case CS5:
1347 bits = PCH_UART_HAL_5BIT;
1348 break;
1349 case CS6:
1350 bits = PCH_UART_HAL_6BIT;
1351 break;
1352 case CS7:
1353 bits = PCH_UART_HAL_7BIT;
1354 break;
1355 default: /* CS8 */
1356 bits = PCH_UART_HAL_8BIT;
1357 break;
1358 }
1359 if (termios->c_cflag & CSTOPB)
1360 stb = PCH_UART_HAL_STB2;
1361 else
1362 stb = PCH_UART_HAL_STB1;
1363
1364 if (termios->c_cflag & PARENB) {
1365 if (!(termios->c_cflag & PARODD))
1366 parity = PCH_UART_HAL_PARITY_ODD;
1367 else
1368 parity = PCH_UART_HAL_PARITY_EVEN;
1369
Feng Tang30c6c6b2012-02-06 17:24:44 +08001370 } else
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001371 parity = PCH_UART_HAL_PARITY_NONE;
Tomoya MORINAGA9af71552011-02-23 10:03:17 +09001372
1373 /* Only UART0 has auto hardware flow function */
1374 if ((termios->c_cflag & CRTSCTS) && (priv->fifo_size == 256))
1375 priv->mcr |= UART_MCR_AFE;
1376 else
1377 priv->mcr &= ~UART_MCR_AFE;
1378
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001379 termios->c_cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
1380
1381 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 16);
1382
Darren Hartfe89def2012-06-19 14:00:18 -07001383 spin_lock_irqsave(&priv->lock, flags);
1384 spin_lock(&port->lock);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001385
1386 uart_update_timeout(port, termios->c_cflag, baud);
1387 rtn = pch_uart_hal_set_line(priv, baud, parity, bits, stb);
1388 if (rtn)
1389 goto out;
1390
Tomoya MORINAGAa1d7cfe2011-10-27 15:45:18 +09001391 pch_uart_set_mctrl(&priv->port, priv->port.mctrl);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001392 /* Don't rewrite B0 */
1393 if (tty_termios_baud_rate(termios))
1394 tty_termios_encode_baud_rate(termios, baud, baud);
1395
1396out:
Darren Hartfe89def2012-06-19 14:00:18 -07001397 spin_unlock(&port->lock);
1398 spin_unlock_irqrestore(&priv->lock, flags);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001399}
1400
1401static const char *pch_uart_type(struct uart_port *port)
1402{
1403 return KBUILD_MODNAME;
1404}
1405
1406static void pch_uart_release_port(struct uart_port *port)
1407{
1408 struct eg20t_port *priv;
1409
1410 priv = container_of(port, struct eg20t_port, port);
1411 pci_iounmap(priv->pdev, priv->membase);
1412 pci_release_regions(priv->pdev);
1413}
1414
1415static int pch_uart_request_port(struct uart_port *port)
1416{
1417 struct eg20t_port *priv;
1418 int ret;
1419 void __iomem *membase;
1420
1421 priv = container_of(port, struct eg20t_port, port);
1422 ret = pci_request_regions(priv->pdev, KBUILD_MODNAME);
1423 if (ret < 0)
1424 return -EBUSY;
1425
1426 membase = pci_iomap(priv->pdev, 1, 0);
1427 if (!membase) {
1428 pci_release_regions(priv->pdev);
1429 return -EBUSY;
1430 }
1431 priv->membase = port->membase = membase;
1432
1433 return 0;
1434}
1435
1436static void pch_uart_config_port(struct uart_port *port, int type)
1437{
1438 struct eg20t_port *priv;
1439
1440 priv = container_of(port, struct eg20t_port, port);
1441 if (type & UART_CONFIG_TYPE) {
1442 port->type = priv->port_type;
1443 pch_uart_request_port(port);
1444 }
1445}
1446
1447static int pch_uart_verify_port(struct uart_port *port,
1448 struct serial_struct *serinfo)
1449{
1450 struct eg20t_port *priv;
1451
1452 priv = container_of(port, struct eg20t_port, port);
1453 if (serinfo->flags & UPF_LOW_LATENCY) {
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001454 dev_info(priv->port.dev,
1455 "PCH UART : Use PIO Mode (without DMA)\n");
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001456 priv->use_dma = 0;
1457 serinfo->flags &= ~UPF_LOW_LATENCY;
1458 } else {
1459#ifndef CONFIG_PCH_DMA
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001460 dev_err(priv->port.dev, "%s : PCH DMA is not Loaded.\n",
1461 __func__);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001462 return -EOPNOTSUPP;
1463#endif
Tomoya MORINAGA23877fd2011-02-23 10:03:15 +09001464 dev_info(priv->port.dev, "PCH UART : Use DMA Mode\n");
Tomoya MORINAGAaf6d17c2012-04-12 10:47:50 +09001465 if (!priv->use_dma)
1466 pch_request_dma(port);
1467 priv->use_dma = 1;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001468 }
1469
1470 return 0;
1471}
1472
1473static struct uart_ops pch_uart_ops = {
1474 .tx_empty = pch_uart_tx_empty,
1475 .set_mctrl = pch_uart_set_mctrl,
1476 .get_mctrl = pch_uart_get_mctrl,
1477 .stop_tx = pch_uart_stop_tx,
1478 .start_tx = pch_uart_start_tx,
1479 .stop_rx = pch_uart_stop_rx,
1480 .enable_ms = pch_uart_enable_ms,
1481 .break_ctl = pch_uart_break_ctl,
1482 .startup = pch_uart_startup,
1483 .shutdown = pch_uart_shutdown,
1484 .set_termios = pch_uart_set_termios,
1485/* .pm = pch_uart_pm, Not supported yet */
1486/* .set_wake = pch_uart_set_wake, Not supported yet */
1487 .type = pch_uart_type,
1488 .release_port = pch_uart_release_port,
1489 .request_port = pch_uart_request_port,
1490 .config_port = pch_uart_config_port,
1491 .verify_port = pch_uart_verify_port
1492};
1493
Alexander Steine30f8672011-11-15 15:04:07 -08001494#ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1495
1496/*
1497 * Wait for transmitter & holding register to empty
1498 */
1499static void wait_for_xmitr(struct eg20t_port *up, int bits)
1500{
1501 unsigned int status, tmout = 10000;
1502
1503 /* Wait up to 10ms for the character(s) to be sent. */
1504 for (;;) {
1505 status = ioread8(up->membase + UART_LSR);
1506
1507 if ((status & bits) == bits)
1508 break;
1509 if (--tmout == 0)
1510 break;
1511 udelay(1);
1512 }
1513
1514 /* Wait up to 1s for flow control if necessary */
1515 if (up->port.flags & UPF_CONS_FLOW) {
1516 unsigned int tmout;
1517 for (tmout = 1000000; tmout; tmout--) {
1518 unsigned int msr = ioread8(up->membase + UART_MSR);
1519 if (msr & UART_MSR_CTS)
1520 break;
1521 udelay(1);
1522 touch_nmi_watchdog();
1523 }
1524 }
1525}
1526
1527static void pch_console_putchar(struct uart_port *port, int ch)
1528{
1529 struct eg20t_port *priv =
1530 container_of(port, struct eg20t_port, port);
1531
1532 wait_for_xmitr(priv, UART_LSR_THRE);
1533 iowrite8(ch, priv->membase + PCH_UART_THR);
1534}
1535
1536/*
1537 * Print a string to the serial port trying not to disturb
1538 * any possible real use of the port...
1539 *
1540 * The console_lock must be held when we get here.
1541 */
1542static void
1543pch_console_write(struct console *co, const char *s, unsigned int count)
1544{
1545 struct eg20t_port *priv;
Alexander Steine30f8672011-11-15 15:04:07 -08001546 unsigned long flags;
Darren Hartfe89def2012-06-19 14:00:18 -07001547 int priv_locked = 1;
1548 int port_locked = 1;
Alexander Steine30f8672011-11-15 15:04:07 -08001549 u8 ier;
Alexander Steine30f8672011-11-15 15:04:07 -08001550
1551 priv = pch_uart_ports[co->index];
1552
1553 touch_nmi_watchdog();
1554
1555 local_irq_save(flags);
1556 if (priv->port.sysrq) {
Darren Hartfe89def2012-06-19 14:00:18 -07001557 spin_lock(&priv->lock);
1558 /* serial8250_handle_port() already took the port lock */
1559 port_locked = 0;
Alexander Steine30f8672011-11-15 15:04:07 -08001560 } else if (oops_in_progress) {
Darren Hartfe89def2012-06-19 14:00:18 -07001561 priv_locked = spin_trylock(&priv->lock);
1562 port_locked = spin_trylock(&priv->port.lock);
1563 } else {
1564 spin_lock(&priv->lock);
Alexander Steine30f8672011-11-15 15:04:07 -08001565 spin_lock(&priv->port.lock);
Darren Hartfe89def2012-06-19 14:00:18 -07001566 }
Alexander Steine30f8672011-11-15 15:04:07 -08001567
1568 /*
1569 * First save the IER then disable the interrupts
1570 */
1571 ier = ioread8(priv->membase + UART_IER);
1572
1573 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1574
1575 uart_console_write(&priv->port, s, count, pch_console_putchar);
1576
1577 /*
1578 * Finally, wait for transmitter to become empty
1579 * and restore the IER
1580 */
1581 wait_for_xmitr(priv, BOTH_EMPTY);
1582 iowrite8(ier, priv->membase + UART_IER);
1583
Darren Hartfe89def2012-06-19 14:00:18 -07001584 if (port_locked)
Alexander Steine30f8672011-11-15 15:04:07 -08001585 spin_unlock(&priv->port.lock);
Darren Hartfe89def2012-06-19 14:00:18 -07001586 if (priv_locked)
1587 spin_unlock(&priv->lock);
Alexander Steine30f8672011-11-15 15:04:07 -08001588 local_irq_restore(flags);
1589}
1590
1591static int __init pch_console_setup(struct console *co, char *options)
1592{
1593 struct uart_port *port;
Darren Hart7ce92512012-03-09 09:51:51 -08001594 int baud = default_baud;
Alexander Steine30f8672011-11-15 15:04:07 -08001595 int bits = 8;
1596 int parity = 'n';
1597 int flow = 'n';
1598
1599 /*
1600 * Check whether an invalid uart number has been specified, and
1601 * if so, search for the first available port that does have
1602 * console support.
1603 */
1604 if (co->index >= PCH_UART_NR)
1605 co->index = 0;
1606 port = &pch_uart_ports[co->index]->port;
1607
1608 if (!port || (!port->iobase && !port->membase))
1609 return -ENODEV;
1610
Darren Hart077175f2012-03-09 09:51:49 -08001611 port->uartclk = pch_uart_get_uartclk();
Alexander Steine30f8672011-11-15 15:04:07 -08001612
1613 if (options)
1614 uart_parse_options(options, &baud, &parity, &bits, &flow);
1615
1616 return uart_set_options(port, co, baud, parity, bits, flow);
1617}
1618
1619static struct uart_driver pch_uart_driver;
1620
1621static struct console pch_console = {
1622 .name = PCH_UART_DRIVER_DEVICE,
1623 .write = pch_console_write,
1624 .device = uart_console_device,
1625 .setup = pch_console_setup,
1626 .flags = CON_PRINTBUFFER | CON_ANYTIME,
1627 .index = -1,
1628 .data = &pch_uart_driver,
1629};
1630
1631#define PCH_CONSOLE (&pch_console)
1632#else
1633#define PCH_CONSOLE NULL
1634#endif
1635
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001636static struct uart_driver pch_uart_driver = {
1637 .owner = THIS_MODULE,
1638 .driver_name = KBUILD_MODNAME,
1639 .dev_name = PCH_UART_DRIVER_DEVICE,
1640 .major = 0,
1641 .minor = 0,
1642 .nr = PCH_UART_NR,
Alexander Steine30f8672011-11-15 15:04:07 -08001643 .cons = PCH_CONSOLE,
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001644};
1645
1646static struct eg20t_port *pch_uart_init_port(struct pci_dev *pdev,
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001647 const struct pci_device_id *id)
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001648{
1649 struct eg20t_port *priv;
1650 int ret;
1651 unsigned int iobase;
1652 unsigned int mapbase;
Tomoya MORINAGA1c518992010-12-16 16:13:29 +09001653 unsigned char *rxbuf;
Darren Hart077175f2012-03-09 09:51:49 -08001654 int fifosize;
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001655 int port_type;
1656 struct pch_uart_driver_data *board;
Feng Tangd0114112012-02-06 17:24:43 +08001657 char name[32]; /* for debugfs file name */
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001658
1659 board = &drv_dat[id->driver_data];
1660 port_type = board->port_type;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001661
1662 priv = kzalloc(sizeof(struct eg20t_port), GFP_KERNEL);
1663 if (priv == NULL)
1664 goto init_port_alloc_err;
1665
Tomoya MORINAGA1c518992010-12-16 16:13:29 +09001666 rxbuf = (unsigned char *)__get_free_page(GFP_KERNEL);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001667 if (!rxbuf)
1668 goto init_port_free_txbuf;
1669
1670 switch (port_type) {
1671 case PORT_UNKNOWN:
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001672 fifosize = 256; /* EG20T/ML7213: UART0 */
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001673 break;
1674 case PORT_8250:
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001675 fifosize = 64; /* EG20T:UART1~3 ML7213: UART1~2*/
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001676 break;
1677 default:
1678 dev_err(&pdev->dev, "Invalid Port Type(=%d)\n", port_type);
1679 goto init_port_hal_free;
1680 }
1681
Alexander Steine4635952011-07-04 08:58:31 +02001682 pci_enable_msi(pdev);
Tomoya MORINAGA867c9022012-04-02 14:36:22 +09001683 pci_set_master(pdev);
Alexander Steine4635952011-07-04 08:58:31 +02001684
Darren Hartfe89def2012-06-19 14:00:18 -07001685 spin_lock_init(&priv->lock);
1686
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001687 iobase = pci_resource_start(pdev, 0);
1688 mapbase = pci_resource_start(pdev, 1);
1689 priv->mapbase = mapbase;
1690 priv->iobase = iobase;
1691 priv->pdev = pdev;
1692 priv->tx_empty = 1;
Tomoya MORINAGA1c518992010-12-16 16:13:29 +09001693 priv->rxbuf.buf = rxbuf;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001694 priv->rxbuf.size = PAGE_SIZE;
1695
1696 priv->fifo_size = fifosize;
Darren Hart077175f2012-03-09 09:51:49 -08001697 priv->uartclk = pch_uart_get_uartclk();
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001698 priv->port_type = PORT_MAX_8250 + port_type + 1;
1699 priv->port.dev = &pdev->dev;
1700 priv->port.iobase = iobase;
1701 priv->port.membase = NULL;
1702 priv->port.mapbase = mapbase;
1703 priv->port.irq = pdev->irq;
1704 priv->port.iotype = UPIO_PORT;
1705 priv->port.ops = &pch_uart_ops;
1706 priv->port.flags = UPF_BOOT_AUTOCONF;
1707 priv->port.fifosize = fifosize;
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001708 priv->port.line = board->line_no;
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001709 priv->trigger = PCH_UART_HAL_TRIGGER_M;
1710
Tomoya MORINAGA7e461322011-02-23 10:03:13 +09001711 spin_lock_init(&priv->port.lock);
1712
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001713 pci_set_drvdata(pdev, priv);
Feng Tang6f56d0f2012-02-06 17:24:45 +08001714 priv->trigger_level = 1;
1715 priv->fcr = 0;
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001716
Alexander Steine30f8672011-11-15 15:04:07 -08001717#ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1718 pch_uart_ports[board->line_no] = priv;
1719#endif
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001720 ret = uart_add_one_port(&pch_uart_driver, &priv->port);
1721 if (ret < 0)
1722 goto init_port_hal_free;
1723
Feng Tangd0114112012-02-06 17:24:43 +08001724#ifdef CONFIG_DEBUG_FS
1725 snprintf(name, sizeof(name), "uart%d_regs", board->line_no);
1726 priv->debugfs = debugfs_create_file(name, S_IFREG | S_IRUGO,
1727 NULL, priv, &port_regs_ops);
1728#endif
1729
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001730 return priv;
1731
1732init_port_hal_free:
Alexander Steine30f8672011-11-15 15:04:07 -08001733#ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1734 pch_uart_ports[board->line_no] = NULL;
1735#endif
Tomoya MORINAGA1c518992010-12-16 16:13:29 +09001736 free_page((unsigned long)rxbuf);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001737init_port_free_txbuf:
1738 kfree(priv);
1739init_port_alloc_err:
1740
1741 return NULL;
1742}
1743
1744static void pch_uart_exit_port(struct eg20t_port *priv)
1745{
Feng Tangd0114112012-02-06 17:24:43 +08001746
1747#ifdef CONFIG_DEBUG_FS
1748 if (priv->debugfs)
1749 debugfs_remove(priv->debugfs);
1750#endif
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001751 uart_remove_one_port(&pch_uart_driver, &priv->port);
1752 pci_set_drvdata(priv->pdev, NULL);
Tomoya MORINAGA1c518992010-12-16 16:13:29 +09001753 free_page((unsigned long)priv->rxbuf.buf);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001754}
1755
1756static void pch_uart_pci_remove(struct pci_dev *pdev)
1757{
Feng Tang6f56d0f2012-02-06 17:24:45 +08001758 struct eg20t_port *priv = pci_get_drvdata(pdev);
Alexander Steine4635952011-07-04 08:58:31 +02001759
1760 pci_disable_msi(pdev);
Alexander Steine30f8672011-11-15 15:04:07 -08001761
1762#ifdef CONFIG_SERIAL_PCH_UART_CONSOLE
1763 pch_uart_ports[priv->port.line] = NULL;
1764#endif
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001765 pch_uart_exit_port(priv);
1766 pci_disable_device(pdev);
1767 kfree(priv);
1768 return;
1769}
1770#ifdef CONFIG_PM
1771static int pch_uart_pci_suspend(struct pci_dev *pdev, pm_message_t state)
1772{
1773 struct eg20t_port *priv = pci_get_drvdata(pdev);
1774
1775 uart_suspend_port(&pch_uart_driver, &priv->port);
1776
1777 pci_save_state(pdev);
1778 pci_set_power_state(pdev, pci_choose_state(pdev, state));
1779 return 0;
1780}
1781
1782static int pch_uart_pci_resume(struct pci_dev *pdev)
1783{
1784 struct eg20t_port *priv = pci_get_drvdata(pdev);
1785 int ret;
1786
1787 pci_set_power_state(pdev, PCI_D0);
1788 pci_restore_state(pdev);
1789
1790 ret = pci_enable_device(pdev);
1791 if (ret) {
1792 dev_err(&pdev->dev,
1793 "%s-pci_enable_device failed(ret=%d) ", __func__, ret);
1794 return ret;
1795 }
1796
1797 uart_resume_port(&pch_uart_driver, &priv->port);
1798
1799 return 0;
1800}
1801#else
1802#define pch_uart_pci_suspend NULL
1803#define pch_uart_pci_resume NULL
1804#endif
1805
1806static DEFINE_PCI_DEVICE_TABLE(pch_uart_pci_id) = {
1807 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8811),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001808 .driver_data = pch_et20t_uart0},
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001809 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8812),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001810 .driver_data = pch_et20t_uart1},
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001811 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8813),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001812 .driver_data = pch_et20t_uart2},
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001813 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8814),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001814 .driver_data = pch_et20t_uart3},
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001815 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8027),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001816 .driver_data = pch_ml7213_uart0},
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001817 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8028),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001818 .driver_data = pch_ml7213_uart1},
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001819 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8029),
Tomoya MORINAGAfec38d12011-02-23 10:03:19 +09001820 .driver_data = pch_ml7213_uart2},
Tomoya MORINAGA177c2cb2011-05-09 17:25:20 +09001821 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x800C),
1822 .driver_data = pch_ml7223_uart0},
1823 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x800D),
1824 .driver_data = pch_ml7223_uart1},
Tomoya MORINAGA8249f742011-10-28 09:38:49 +09001825 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8811),
1826 .driver_data = pch_ml7831_uart0},
1827 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8812),
1828 .driver_data = pch_ml7831_uart1},
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001829 {0,},
1830};
1831
1832static int __devinit pch_uart_pci_probe(struct pci_dev *pdev,
1833 const struct pci_device_id *id)
1834{
1835 int ret;
1836 struct eg20t_port *priv;
1837
1838 ret = pci_enable_device(pdev);
1839 if (ret < 0)
1840 goto probe_error;
1841
Tomoya MORINAGA4564e1e2011-01-28 18:00:01 +09001842 priv = pch_uart_init_port(pdev, id);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001843 if (!priv) {
1844 ret = -EBUSY;
1845 goto probe_disable_device;
1846 }
1847 pci_set_drvdata(pdev, priv);
1848
1849 return ret;
1850
1851probe_disable_device:
Alexander Steine4635952011-07-04 08:58:31 +02001852 pci_disable_msi(pdev);
Tomoya MORINAGA3c6a4832010-11-17 09:55:54 +09001853 pci_disable_device(pdev);
1854probe_error:
1855 return ret;
1856}
1857
1858static struct pci_driver pch_uart_pci_driver = {
1859 .name = "pch_uart",
1860 .id_table = pch_uart_pci_id,
1861 .probe = pch_uart_pci_probe,
1862 .remove = __devexit_p(pch_uart_pci_remove),
1863 .suspend = pch_uart_pci_suspend,
1864 .resume = pch_uart_pci_resume,
1865};
1866
1867static int __init pch_uart_module_init(void)
1868{
1869 int ret;
1870
1871 /* register as UART driver */
1872 ret = uart_register_driver(&pch_uart_driver);
1873 if (ret < 0)
1874 return ret;
1875
1876 /* register as PCI driver */
1877 ret = pci_register_driver(&pch_uart_pci_driver);
1878 if (ret < 0)
1879 uart_unregister_driver(&pch_uart_driver);
1880
1881 return ret;
1882}
1883module_init(pch_uart_module_init);
1884
1885static void __exit pch_uart_module_exit(void)
1886{
1887 pci_unregister_driver(&pch_uart_pci_driver);
1888 uart_unregister_driver(&pch_uart_driver);
1889}
1890module_exit(pch_uart_module_exit);
1891
1892MODULE_LICENSE("GPL v2");
1893MODULE_DESCRIPTION("Intel EG20T PCH UART PCI Driver");
1894module_param(default_baud, uint, S_IRUGO);
Darren Harta46f5532012-03-09 09:51:52 -08001895MODULE_PARM_DESC(default_baud,
1896 "Default BAUD for initial driver state and console (default 9600)");
Darren Hart2a44feb2012-03-09 09:51:50 -08001897module_param(user_uartclk, uint, S_IRUGO);
Darren Harta46f5532012-03-09 09:51:52 -08001898MODULE_PARM_DESC(user_uartclk,
1899 "Override UART default or board specific UART clock");