blob: 018e143612b2a99ea9d50f82d51d8d0b88353891 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Shannon Nelson8c47eaa2010-01-13 01:49:34 +00004 Copyright(c) 1999 - 2010 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
Jesse Grossf62bbb52010-10-20 13:56:10 +000031#include <linux/bitops.h>
Auke Kok9a799d72007-09-15 14:07:45 -070032#include <linux/types.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +000035#include <linux/cpumask.h>
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -080036#include <linux/aer.h>
Jesse Grossf62bbb52010-10-20 13:56:10 +000037#include <linux/if_vlan.h>
Auke Kok9a799d72007-09-15 14:07:45 -070038
39#include "ixgbe_type.h"
40#include "ixgbe_common.h"
Alexander Duyck2f90b862008-11-20 20:52:10 -080041#include "ixgbe_dcb.h"
Yi Zoueacd73f2009-05-13 13:11:06 +000042#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
43#define IXGBE_FCOE
44#include "ixgbe_fcoe.h"
45#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
Jeff Garzik5dd2d332008-10-16 05:09:31 -040046#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -080047#include <linux/dca.h>
48#endif
Auke Kok9a799d72007-09-15 14:07:45 -070049
Emil Tantilov849c4542010-06-03 16:53:41 +000050/* common prefix used by pr_<> macros */
51#undef pr_fmt
52#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Auke Kok9a799d72007-09-15 14:07:45 -070053
54/* TX/RX descriptor defines */
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000055#define IXGBE_DEFAULT_TXD 512
Auke Kok9a799d72007-09-15 14:07:45 -070056#define IXGBE_MAX_TXD 4096
57#define IXGBE_MIN_TXD 64
58
Jesse Brandeburg6bacb302009-12-03 11:33:07 +000059#define IXGBE_DEFAULT_RXD 512
Auke Kok9a799d72007-09-15 14:07:45 -070060#define IXGBE_MAX_RXD 4096
61#define IXGBE_MIN_RXD 64
62
Auke Kok9a799d72007-09-15 14:07:45 -070063/* flow control */
64#define IXGBE_DEFAULT_FCRTL 0x10000
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070065#define IXGBE_MIN_FCRTL 0x40
Auke Kok9a799d72007-09-15 14:07:45 -070066#define IXGBE_MAX_FCRTL 0x7FF80
67#define IXGBE_DEFAULT_FCRTH 0x20000
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070068#define IXGBE_MIN_FCRTH 0x600
Auke Kok9a799d72007-09-15 14:07:45 -070069#define IXGBE_MAX_FCRTH 0x7FFF0
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070070#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
Auke Kok9a799d72007-09-15 14:07:45 -070071#define IXGBE_MIN_FCPAUSE 0
72#define IXGBE_MAX_FCPAUSE 0xFFFF
73
74/* Supported Rx Buffer Sizes */
Alexander Duyck13958072010-08-19 13:37:21 +000075#define IXGBE_RXBUFFER_512 512 /* Used for packet split */
Auke Kok9a799d72007-09-15 14:07:45 -070076#define IXGBE_RXBUFFER_2048 2048
Alexander Duycke76678d2009-05-17 20:57:47 +000077#define IXGBE_RXBUFFER_4096 4096
78#define IXGBE_RXBUFFER_8192 8192
Jesse Brandeburg32344a32009-02-24 16:37:31 -080079#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
Auke Kok9a799d72007-09-15 14:07:45 -070080
Alexander Duyck13958072010-08-19 13:37:21 +000081/*
82 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN mans we
83 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
84 * this adds up to 512 bytes of extra data meaning the smallest allocation
85 * we could have is 1K.
86 * i.e. RXBUFFER_512 --> size-1024 slab
87 */
88#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_512
Auke Kok9a799d72007-09-15 14:07:45 -070089
90#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
91
Auke Kok9a799d72007-09-15 14:07:45 -070092/* How many Rx Buffers do we bundle into one write to the hardware ? */
93#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
94
95#define IXGBE_TX_FLAGS_CSUM (u32)(1)
96#define IXGBE_TX_FLAGS_VLAN (u32)(1 << 1)
97#define IXGBE_TX_FLAGS_TSO (u32)(1 << 2)
98#define IXGBE_TX_FLAGS_IPV4 (u32)(1 << 3)
Yi Zoueacd73f2009-05-13 13:11:06 +000099#define IXGBE_TX_FLAGS_FCOE (u32)(1 << 4)
100#define IXGBE_TX_FLAGS_FSO (u32)(1 << 5)
Auke Kok9a799d72007-09-15 14:07:45 -0700101#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck2f90b862008-11-20 20:52:10 -0800102#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0x0000e000
Auke Kok9a799d72007-09-15 14:07:45 -0700103#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
104
Peter P Waskiewicz Jr0a924572009-07-30 12:26:00 +0000105#define IXGBE_MAX_RSC_INT_RATE 162760
106
Greg Rose7f870472010-01-09 02:25:29 +0000107#define IXGBE_MAX_VF_MC_ENTRIES 30
108#define IXGBE_MAX_VF_FUNCTIONS 64
109#define IXGBE_MAX_VFTA_ENTRIES 128
110#define MAX_EMULATION_MAC_ADDRS 16
111#define VMDQ_P(p) ((p) + adapter->num_vfs)
112
113struct vf_data_storage {
114 unsigned char vf_mac_addresses[ETH_ALEN];
115 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
116 u16 num_vf_mc_hashes;
117 u16 default_vf_vlan_id;
118 u16 vlans_enabled;
Greg Rose7f870472010-01-09 02:25:29 +0000119 bool clear_to_send;
Greg Rose7f016482010-05-04 22:12:06 +0000120 bool pf_set_mac;
Greg Rose7f016482010-05-04 22:12:06 +0000121 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
122 u16 pf_qos;
Greg Rose7f870472010-01-09 02:25:29 +0000123};
124
Auke Kok9a799d72007-09-15 14:07:45 -0700125/* wrapper around a pointer to a socket buffer,
126 * so a DMA handle can be stored along with the buffer */
127struct ixgbe_tx_buffer {
128 struct sk_buff *skb;
129 dma_addr_t dma;
130 unsigned long time_stamp;
131 u16 length;
132 u16 next_to_watch;
Alexander Duycke5a43542009-12-02 16:46:56 +0000133 u16 mapped_as_page;
Auke Kok9a799d72007-09-15 14:07:45 -0700134};
135
136struct ixgbe_rx_buffer {
137 struct sk_buff *skb;
138 dma_addr_t dma;
139 struct page *page;
140 dma_addr_t page_dma;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -0700141 unsigned int page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -0700142};
143
144struct ixgbe_queue_stats {
145 u64 packets;
146 u64 bytes;
147};
148
149struct ixgbe_ring {
Auke Kok9a799d72007-09-15 14:07:45 -0700150 void *desc; /* descriptor ring memory */
Auke Kok9a799d72007-09-15 14:07:45 -0700151 union {
152 struct ixgbe_tx_buffer *tx_buffer_info;
153 struct ixgbe_rx_buffer *rx_buffer_info;
154 };
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000155 u8 atr_sample_rate;
156 u8 atr_count;
157 u16 count; /* amount of descriptors */
158 u16 rx_buf_len;
159 u16 next_to_use;
160 u16 next_to_clean;
161
162 u8 queue_index; /* needed for multiqueue queue management */
Auke Kok9a799d72007-09-15 14:07:45 -0700163
Yi Zou6e455b892009-08-06 13:05:44 +0000164#define IXGBE_RING_RX_PS_ENABLED (u8)(1)
165 u8 flags; /* per ring feature flags */
Auke Kok9a799d72007-09-15 14:07:45 -0700166 u16 head;
167 u16 tail;
168
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -0800169 unsigned int total_bytes;
170 unsigned int total_packets;
Auke Kok9a799d72007-09-15 14:07:45 -0700171
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400172#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800173 /* cpu for tx queue */
174 int cpu;
175#endif
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000176
177 u16 work_limit; /* max work per interrupt */
178 u16 reg_idx; /* holds the special value that gets
179 * the hardware register offset
180 * associated with this ring, which is
181 * different for DCB and RSS modes
182 */
183
Auke Kok9a799d72007-09-15 14:07:45 -0700184 struct ixgbe_queue_stats stats;
Eric Dumazetde1036b2010-10-20 23:00:04 +0000185 struct u64_stats_sync syncp;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000186 int numa_node;
Eric Dumazetde1036b2010-10-20 23:00:04 +0000187 unsigned long reinit_state;
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000188 u64 rsc_count; /* stat for coalesced packets */
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +0000189 u64 rsc_flush; /* stats for flushed packets */
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000190 u32 restart_queue; /* track tx queue restarts */
191 u32 non_eop_descs; /* track hardware descriptor chaining */
Auke Kok9a799d72007-09-15 14:07:45 -0700192
Jesse Brandeburgae540af2009-06-04 16:02:04 +0000193 unsigned int size; /* length in bytes */
194 dma_addr_t dma; /* phys. address of descriptor ring */
Eric Dumazet1a515022010-11-16 19:26:42 -0800195 struct rcu_head rcu;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000196} ____cacheline_internodealigned_in_smp;
Auke Kok9a799d72007-09-15 14:07:45 -0700197
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800198enum ixgbe_ring_f_enum {
199 RING_F_NONE = 0,
200 RING_F_DCB,
Greg Rose7f870472010-01-09 02:25:29 +0000201 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800202 RING_F_RSS,
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000203 RING_F_FDIR,
Yi Zou0331a832009-05-17 12:33:52 +0000204#ifdef IXGBE_FCOE
205 RING_F_FCOE,
206#endif /* IXGBE_FCOE */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800207
208 RING_F_ARRAY_SIZE /* must be last in enum set */
209};
210
Alexander Duyck2f90b862008-11-20 20:52:10 -0800211#define IXGBE_MAX_DCB_INDICES 8
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800212#define IXGBE_MAX_RSS_INDICES 16
Greg Rose7f870472010-01-09 02:25:29 +0000213#define IXGBE_MAX_VMDQ_INDICES 64
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000214#define IXGBE_MAX_FDIR_INDICES 64
Yi Zou0331a832009-05-17 12:33:52 +0000215#ifdef IXGBE_FCOE
216#define IXGBE_MAX_FCOE_INDICES 8
John Fastabende0fce692010-03-24 10:01:45 +0000217#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
218#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
219#else
220#define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
221#define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
Yi Zou0331a832009-05-17 12:33:52 +0000222#endif /* IXGBE_FCOE */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800223struct ixgbe_ring_feature {
224 int indices;
225 int mask;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000226} ____cacheline_internodealigned_in_smp;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800227
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800228
Alexander Duyck2f90b862008-11-20 20:52:10 -0800229#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
230 ? 8 : 1)
231#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
232
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800233/* MAX_MSIX_Q_VECTORS of these are allocated,
234 * but we only use one per queue-specific vector.
235 */
236struct ixgbe_q_vector {
237 struct ixgbe_adapter *adapter;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000238 unsigned int v_idx; /* index of q_vector within array, also used for
239 * finding the bit in EICR and friends that
240 * represents the vector for this ring */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800241 struct napi_struct napi;
242 DECLARE_BITMAP(rxr_idx, MAX_RX_QUEUES); /* Rx ring indices */
243 DECLARE_BITMAP(txr_idx, MAX_TX_QUEUES); /* Tx ring indices */
244 u8 rxr_count; /* Rx ring count assigned to this vector */
245 u8 txr_count; /* Tx ring count assigned to this vector */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700246 u8 tx_itr;
247 u8 rx_itr;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800248 u32 eitr;
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +0000249 cpumask_var_t affinity_mask;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800250};
251
Auke Kok9a799d72007-09-15 14:07:45 -0700252/* Helper macros to switch between ints/sec and what the register uses.
Jesse Brandeburg509ee932009-03-13 22:13:28 +0000253 * And yes, it's the same math going both ways. The lowest value
254 * supported by all of the ixgbe hardware is 8.
Auke Kok9a799d72007-09-15 14:07:45 -0700255 */
256#define EITR_INTS_PER_SEC_TO_REG(_eitr) \
Jesse Brandeburg509ee932009-03-13 22:13:28 +0000257 ((_eitr) ? (1000000000 / ((_eitr) * 256)) : 8)
Auke Kok9a799d72007-09-15 14:07:45 -0700258#define EITR_REG_TO_INTS_PER_SEC EITR_INTS_PER_SEC_TO_REG
259
260#define IXGBE_DESC_UNUSED(R) \
261 ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
262 (R)->next_to_clean - (R)->next_to_use - 1)
263
264#define IXGBE_RX_DESC_ADV(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000265 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700266#define IXGBE_TX_DESC_ADV(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000267 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700268#define IXGBE_TX_CTXTDESC_ADV(R, i) \
Alexander Duyck31f05a22010-08-19 13:40:31 +0000269 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9a799d72007-09-15 14:07:45 -0700270
271#define IXGBE_MAX_JUMBO_FRAME_SIZE 16128
Yi Zou63f39bd2009-05-17 12:34:35 +0000272#ifdef IXGBE_FCOE
273/* Use 3K as the baby jumbo frame size for FCoE */
274#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
275#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700276
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800277#define OTHER_VECTOR 1
278#define NON_Q_VECTORS (OTHER_VECTOR)
279
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000280#define MAX_MSIX_VECTORS_82599 64
281#define MAX_MSIX_Q_VECTORS_82599 64
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800282#define MAX_MSIX_VECTORS_82598 18
283#define MAX_MSIX_Q_VECTORS_82598 16
284
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000285#define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599
286#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800287
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800288#define MIN_MSIX_Q_VECTORS 2
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800289#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
290
Auke Kok9a799d72007-09-15 14:07:45 -0700291/* board specific private data structure */
292struct ixgbe_adapter {
293 struct timer_list watchdog_timer;
Jesse Grossf62bbb52010-10-20 13:56:10 +0000294 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Auke Kok9a799d72007-09-15 14:07:45 -0700295 u16 bd_number;
Auke Kok9a799d72007-09-15 14:07:45 -0700296 struct work_struct reset_task;
Alexander Duyck7a921c92009-05-06 10:43:28 +0000297 struct ixgbe_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000298 char name[MAX_MSIX_COUNT][IFNAMSIZ + 9];
Alexander Duyck2f90b862008-11-20 20:52:10 -0800299 struct ixgbe_dcb_config dcb_cfg;
300 struct ixgbe_dcb_config temp_dcb_cfg;
301 u8 dcb_set_bitmap;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +0000302 enum ixgbe_fc_mode last_lfc_mode;
Auke Kok9a799d72007-09-15 14:07:45 -0700303
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -0800304 /* Interrupt Throttle Rate */
Nelson, Shannonf7554a22009-09-18 09:46:06 +0000305 u32 rx_itr_setting;
306 u32 tx_itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -0800307 u16 eitr_low;
308 u16 eitr_high;
309
Auke Kok9a799d72007-09-15 14:07:45 -0700310 /* TX */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000311 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700312 int num_tx_queues;
Auke Kok9a799d72007-09-15 14:07:45 -0700313 u32 tx_timeout_count;
314 bool detect_tx_hung;
315
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +0000316 u64 restart_queue;
317 u64 lsc_int;
318
Auke Kok9a799d72007-09-15 14:07:45 -0700319 /* RX */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +0000320 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES] ____cacheline_aligned_in_smp;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700321 int num_rx_queues;
Greg Rose7f870472010-01-09 02:25:29 +0000322 int num_rx_pools; /* == num_rx_queues in 82598 */
323 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
Auke Kok9a799d72007-09-15 14:07:45 -0700324 u64 hw_csum_rx_error;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000325 u64 hw_rx_no_dma_resources;
Auke Kok9a799d72007-09-15 14:07:45 -0700326 u64 non_eop_descs;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800327 int num_msix_vectors;
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800328 int max_msix_q_vectors; /* true count of q_vectors for device */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800329 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
Auke Kok9a799d72007-09-15 14:07:45 -0700330 struct msix_entry *msix_entries;
331
Auke Kok9a799d72007-09-15 14:07:45 -0700332 u32 alloc_rx_page_failed;
333 u32 alloc_rx_buff_failed;
334
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800335 /* Some features need tri-state capability,
336 * thus the additional *_CAPABLE flags.
337 */
Auke Kok9a799d72007-09-15 14:07:45 -0700338 u32 flags;
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700339#define IXGBE_FLAG_RX_CSUM_ENABLED (u32)(1)
340#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 1)
341#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 2)
342#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 3)
343#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 4)
344#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 6)
345#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 7)
346#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 8)
347#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 9)
348#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 10)
349#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 11)
350#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 12)
351#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 13)
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000352#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 14)
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700353#define IXGBE_FLAG_RSS_ENABLED (u32)(1 << 16)
354#define IXGBE_FLAG_RSS_CAPABLE (u32)(1 << 17)
355#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 18)
356#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 19)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700357#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 20)
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700358#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 22)
John Fastabend10eec952010-02-03 14:23:32 +0000359#define IXGBE_FLAG_IN_SFP_LINK_TASK (u32)(1 << 23)
360#define IXGBE_FLAG_IN_SFP_MOD_TASK (u32)(1 << 24)
361#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 25)
362#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 26)
363#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 27)
364#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 28)
365#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 29)
366#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 30)
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700367
Peter P Waskiewicz Jrdf647b52009-06-04 16:00:47 +0000368 u32 flags2;
369#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1)
370#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700371#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700372/* default to trying for four seconds */
373#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
Auke Kok9a799d72007-09-15 14:07:45 -0700374
375 /* OS defined structs */
376 struct net_device *netdev;
377 struct pci_dev *pdev;
Auke Kok9a799d72007-09-15 14:07:45 -0700378
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +0000379 u32 test_icr;
380 struct ixgbe_ring test_tx_ring;
381 struct ixgbe_ring test_rx_ring;
382
Auke Kok9a799d72007-09-15 14:07:45 -0700383 /* structs defined in ixgbe_hw.h */
384 struct ixgbe_hw hw;
385 u16 msg_enable;
386 struct ixgbe_hw_stats stats;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800387
388 /* Interrupt Throttle Rate */
Nelson, Shannonf7554a22009-09-18 09:46:06 +0000389 u32 rx_eitr_param;
390 u32 tx_eitr_param;
Auke Kok9a799d72007-09-15 14:07:45 -0700391
392 unsigned long state;
393 u64 tx_busy;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700394 unsigned int tx_ring_count;
395 unsigned int rx_ring_count;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700396
397 u32 link_speed;
398 bool link_up;
399 unsigned long link_check_timeout;
400
401 struct work_struct watchdog_task;
Donald Skidmorec4900be2008-11-20 21:11:42 -0800402 struct work_struct sfp_task;
403 struct timer_list sfp_timer;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000404 struct work_struct multispeed_fiber_task;
405 struct work_struct sfp_config_module_task;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000406 u32 fdir_pballoc;
407 u32 atr_sample_rate;
408 spinlock_t fdir_perfect_lock;
409 struct work_struct fdir_reinit_task;
Yi Zoud0ed8932009-05-13 13:11:29 +0000410#ifdef IXGBE_FCOE
411 struct ixgbe_fcoe fcoe;
412#endif /* IXGBE_FCOE */
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +0000413 u64 rsc_total_count;
414 u64 rsc_total_flush;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000415 u32 wol;
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800416 u16 eeprom_version;
Greg Rose7f870472010-01-09 02:25:29 +0000417
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000418 int node;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700419 struct work_struct check_overtemp_task;
420 u32 interrupt_event;
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +0000421
Greg Rose7f870472010-01-09 02:25:29 +0000422 /* SR-IOV */
423 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
424 unsigned int num_vfs;
425 struct vf_data_storage *vfinfo;
Auke Kok9a799d72007-09-15 14:07:45 -0700426};
427
428enum ixbge_state_t {
429 __IXGBE_TESTING,
430 __IXGBE_RESETTING,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800431 __IXGBE_DOWN,
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +0000432 __IXGBE_FDIR_INIT_DONE,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800433 __IXGBE_SFP_MODULE_NOT_FOUND
Auke Kok9a799d72007-09-15 14:07:45 -0700434};
435
436enum ixgbe_boards {
Auke Kok3957d632007-10-31 15:22:10 -0700437 board_82598,
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000438 board_82599,
Auke Kok9a799d72007-09-15 14:07:45 -0700439};
440
Auke Kok3957d632007-10-31 15:22:10 -0700441extern struct ixgbe_info ixgbe_82598_info;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000442extern struct ixgbe_info ixgbe_82599_info;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -0800443#ifdef CONFIG_IXGBE_DCB
Stephen Hemminger32953542009-10-05 06:01:03 +0000444extern const struct dcbnl_rtnl_ops dcbnl_ops;
Alexander Duyck2f90b862008-11-20 20:52:10 -0800445extern int ixgbe_copy_dcb_cfg(struct ixgbe_dcb_config *src_dcb_cfg,
446 struct ixgbe_dcb_config *dst_dcb_cfg,
447 int tc_max);
448#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700449
450extern char ixgbe_driver_name[];
Stephen Hemminger9c8eb722007-10-29 10:46:24 -0700451extern const char ixgbe_driver_version[];
Auke Kok9a799d72007-09-15 14:07:45 -0700452
453extern int ixgbe_up(struct ixgbe_adapter *adapter);
454extern void ixgbe_down(struct ixgbe_adapter *adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800455extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700456extern void ixgbe_reset(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700457extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700458extern int ixgbe_setup_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
459extern int ixgbe_setup_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
460extern void ixgbe_free_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
461extern void ixgbe_free_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
Alexander Duyck84418e32010-08-19 13:40:54 +0000462extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
463extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700464extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -0800465extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +0000466extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
Alexander Duyck84418e32010-08-19 13:40:54 +0000467extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
468 struct net_device *,
469 struct ixgbe_adapter *,
470 struct ixgbe_ring *);
471extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_adapter *,
472 struct ixgbe_tx_buffer *);
473extern void ixgbe_alloc_rx_buffers(struct ixgbe_adapter *adapter,
474 struct ixgbe_ring *rx_ring,
475 int cleaned_count);
Alexander Duyckfe49f042009-06-04 16:00:09 +0000476extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
477extern int ethtool_ioctl(struct ifreq *ifr);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000478extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
479extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 pballoc);
480extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 pballoc);
481extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
482 struct ixgbe_atr_input *input,
483 u8 queue);
Peter Waskiewicz9a713e72010-02-10 16:07:54 +0000484extern s32 ixgbe_fdir_add_perfect_filter_82599(struct ixgbe_hw *hw,
485 struct ixgbe_atr_input *input,
486 struct ixgbe_atr_input_masks *input_masks,
487 u16 soft_id, u8 queue);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000488extern s32 ixgbe_atr_set_vlan_id_82599(struct ixgbe_atr_input *input,
489 u16 vlan_id);
490extern s32 ixgbe_atr_set_src_ipv4_82599(struct ixgbe_atr_input *input,
491 u32 src_addr);
492extern s32 ixgbe_atr_set_dst_ipv4_82599(struct ixgbe_atr_input *input,
493 u32 dst_addr);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000494extern s32 ixgbe_atr_set_src_port_82599(struct ixgbe_atr_input *input,
495 u16 src_port);
496extern s32 ixgbe_atr_set_dst_port_82599(struct ixgbe_atr_input *input,
497 u16 dst_port);
498extern s32 ixgbe_atr_set_flex_byte_82599(struct ixgbe_atr_input *input,
499 u16 flex_byte);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000500extern s32 ixgbe_atr_set_l4type_82599(struct ixgbe_atr_input *input,
501 u8 l4type);
Greg Rose7f870472010-01-09 02:25:29 +0000502extern void ixgbe_set_rx_mode(struct net_device *netdev);
Yi Zoueacd73f2009-05-13 13:11:06 +0000503#ifdef IXGBE_FCOE
504extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
505extern int ixgbe_fso(struct ixgbe_adapter *adapter,
506 struct ixgbe_ring *tx_ring, struct sk_buff *skb,
507 u32 tx_flags, u8 *hdr_len);
Yi Zou332d4a72009-05-13 13:11:53 +0000508extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter);
509extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
510 union ixgbe_adv_rx_desc *rx_desc,
511 struct sk_buff *skb);
512extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
513 struct scatterlist *sgl, unsigned int sgc);
514extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
Yi Zou8450ff82009-08-31 12:32:14 +0000515extern int ixgbe_fcoe_enable(struct net_device *netdev);
516extern int ixgbe_fcoe_disable(struct net_device *netdev);
Yi Zou6ee16522009-08-31 12:34:28 +0000517#ifdef CONFIG_IXGBE_DCB
518extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
519extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
520#endif /* CONFIG_IXGBE_DCB */
Yi Zou61a1fa12009-10-28 18:24:56 +0000521extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
Yi Zoueacd73f2009-05-13 13:11:06 +0000522#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -0700523
524#endif /* _IXGBE_H_ */