blob: 461891fbc198fb12bd88f7b62e515e52ef3e01db [file] [log] [blame]
Florian Fainellib42dfed2012-02-01 11:14:09 +01001/*
2 * Broadcom BCM63xx SPI controller support
3 *
Florian Fainellicde43842012-04-20 15:37:33 +02004 * Copyright (C) 2009-2012 Florian Fainelli <florian@openwrt.org>
Florian Fainellib42dfed2012-02-01 11:14:09 +01005 * Copyright (C) 2010 Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version 2
10 * of the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Florian Fainellib42dfed2012-02-01 11:14:09 +010016 */
17
18#include <linux/kernel.h>
Florian Fainellib42dfed2012-02-01 11:14:09 +010019#include <linux/clk.h>
20#include <linux/io.h>
21#include <linux/module.h>
22#include <linux/platform_device.h>
23#include <linux/delay.h>
24#include <linux/interrupt.h>
25#include <linux/spi/spi.h>
26#include <linux/completion.h>
27#include <linux/err.h>
Florian Fainellicde43842012-04-20 15:37:33 +020028#include <linux/pm_runtime.h>
Florian Fainellib42dfed2012-02-01 11:14:09 +010029
30#include <bcm63xx_dev_spi.h>
31
Jonas Gorskib17de072013-02-03 15:15:13 +010032#define BCM63XX_SPI_MAX_PREPEND 15
33
Jonas Gorski65059992015-09-10 16:11:40 +020034#define BCM63XX_SPI_MAX_CS 8
Jonas Gorskia45fcea2015-09-10 16:11:41 +020035#define BCM63XX_SPI_BUS_NUM 0
Jonas Gorski65059992015-09-10 16:11:40 +020036
Florian Fainellib42dfed2012-02-01 11:14:09 +010037struct bcm63xx_spi {
Florian Fainellib42dfed2012-02-01 11:14:09 +010038 struct completion done;
39
40 void __iomem *regs;
41 int irq;
42
43 /* Platform data */
Florian Fainellib42dfed2012-02-01 11:14:09 +010044 unsigned fifo_size;
Florian Fainelli5a670442012-06-18 12:07:51 +020045 unsigned int msg_type_shift;
46 unsigned int msg_ctl_width;
Florian Fainellib42dfed2012-02-01 11:14:09 +010047
Florian Fainellib42dfed2012-02-01 11:14:09 +010048 /* data iomem */
49 u8 __iomem *tx_io;
50 const u8 __iomem *rx_io;
51
Florian Fainellib42dfed2012-02-01 11:14:09 +010052 struct clk *clk;
53 struct platform_device *pdev;
54};
55
56static inline u8 bcm_spi_readb(struct bcm63xx_spi *bs,
57 unsigned int offset)
58{
Jonas Gorski158fcc42015-09-10 16:11:42 +020059 return readb(bs->regs + bcm63xx_spireg(offset));
Florian Fainellib42dfed2012-02-01 11:14:09 +010060}
61
62static inline u16 bcm_spi_readw(struct bcm63xx_spi *bs,
63 unsigned int offset)
64{
Jonas Gorski682b5282015-10-12 12:24:21 +020065#ifdef CONFIG_CPU_BIG_ENDIAN
66 return ioread16be(bs->regs + bcm63xx_spireg(offset));
Jonas Gorski158fcc42015-09-10 16:11:42 +020067#else
68 return readw(bs->regs + bcm63xx_spireg(offset));
69#endif
Florian Fainellib42dfed2012-02-01 11:14:09 +010070}
71
72static inline void bcm_spi_writeb(struct bcm63xx_spi *bs,
73 u8 value, unsigned int offset)
74{
Jonas Gorski158fcc42015-09-10 16:11:42 +020075 writeb(value, bs->regs + bcm63xx_spireg(offset));
Florian Fainellib42dfed2012-02-01 11:14:09 +010076}
77
78static inline void bcm_spi_writew(struct bcm63xx_spi *bs,
79 u16 value, unsigned int offset)
80{
Jonas Gorski682b5282015-10-12 12:24:21 +020081#ifdef CONFIG_CPU_BIG_ENDIAN
82 iowrite16be(value, bs->regs + bcm63xx_spireg(offset));
Jonas Gorski158fcc42015-09-10 16:11:42 +020083#else
84 writew(value, bs->regs + bcm63xx_spireg(offset));
85#endif
Florian Fainellib42dfed2012-02-01 11:14:09 +010086}
87
88static const unsigned bcm63xx_spi_freq_table[SPI_CLK_MASK][2] = {
89 { 20000000, SPI_CLK_20MHZ },
90 { 12500000, SPI_CLK_12_50MHZ },
91 { 6250000, SPI_CLK_6_250MHZ },
92 { 3125000, SPI_CLK_3_125MHZ },
93 { 1563000, SPI_CLK_1_563MHZ },
94 { 781000, SPI_CLK_0_781MHZ },
95 { 391000, SPI_CLK_0_391MHZ }
96};
97
Florian Fainellicde43842012-04-20 15:37:33 +020098static void bcm63xx_spi_setup_transfer(struct spi_device *spi,
99 struct spi_transfer *t)
100{
101 struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
Florian Fainellicde43842012-04-20 15:37:33 +0200102 u8 clk_cfg, reg;
103 int i;
104
Florian Fainellib42dfed2012-02-01 11:14:09 +0100105 /* Find the closest clock configuration */
106 for (i = 0; i < SPI_CLK_MASK; i++) {
Jonas Gorski68792e22013-03-12 00:13:46 +0100107 if (t->speed_hz >= bcm63xx_spi_freq_table[i][0]) {
Florian Fainellib42dfed2012-02-01 11:14:09 +0100108 clk_cfg = bcm63xx_spi_freq_table[i][1];
109 break;
110 }
111 }
112
113 /* No matching configuration found, default to lowest */
114 if (i == SPI_CLK_MASK)
115 clk_cfg = SPI_CLK_0_391MHZ;
116
117 /* clear existing clock configuration bits of the register */
118 reg = bcm_spi_readb(bs, SPI_CLK_CFG);
119 reg &= ~SPI_CLK_MASK;
120 reg |= clk_cfg;
121
122 bcm_spi_writeb(bs, reg, SPI_CLK_CFG);
123 dev_dbg(&spi->dev, "Setting clock register to %02x (hz %d)\n",
Jonas Gorski68792e22013-03-12 00:13:46 +0100124 clk_cfg, t->speed_hz);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100125}
126
127/* the spi->mode bits understood by this driver: */
128#define MODEBITS (SPI_CPOL | SPI_CPHA)
129
Jonas Gorskib17de072013-02-03 15:15:13 +0100130static int bcm63xx_txrx_bufs(struct spi_device *spi, struct spi_transfer *first,
131 unsigned int num_transfers)
Florian Fainellib42dfed2012-02-01 11:14:09 +0100132{
133 struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
134 u16 msg_ctl;
135 u16 cmd;
Jonas Gorskib17de072013-02-03 15:15:13 +0100136 unsigned int i, timeout = 0, prepend_len = 0, len = 0;
137 struct spi_transfer *t = first;
138 bool do_rx = false;
139 bool do_tx = false;
Florian Fainellib42dfed2012-02-01 11:14:09 +0100140
Florian Fainellicde43842012-04-20 15:37:33 +0200141 /* Disable the CMD_DONE interrupt */
142 bcm_spi_writeb(bs, 0, SPI_INT_MASK);
143
Florian Fainellib42dfed2012-02-01 11:14:09 +0100144 dev_dbg(&spi->dev, "txrx: tx %p, rx %p, len %d\n",
145 t->tx_buf, t->rx_buf, t->len);
146
Jonas Gorskib17de072013-02-03 15:15:13 +0100147 if (num_transfers > 1 && t->tx_buf && t->len <= BCM63XX_SPI_MAX_PREPEND)
148 prepend_len = t->len;
149
150 /* prepare the buffer */
151 for (i = 0; i < num_transfers; i++) {
152 if (t->tx_buf) {
153 do_tx = true;
154 memcpy_toio(bs->tx_io + len, t->tx_buf, t->len);
155
156 /* don't prepend more than one tx */
157 if (t != first)
158 prepend_len = 0;
159 }
160
161 if (t->rx_buf) {
162 do_rx = true;
163 /* prepend is half-duplex write only */
164 if (t == first)
165 prepend_len = 0;
166 }
167
168 len += t->len;
169
170 t = list_entry(t->transfer_list.next, struct spi_transfer,
171 transfer_list);
172 }
173
Axel Linaa0fe822014-02-09 11:06:04 +0800174 reinit_completion(&bs->done);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100175
176 /* Fill in the Message control register */
Jonas Gorskib17de072013-02-03 15:15:13 +0100177 msg_ctl = (len << SPI_BYTE_CNT_SHIFT);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100178
Jonas Gorskib17de072013-02-03 15:15:13 +0100179 if (do_rx && do_tx && prepend_len == 0)
Florian Fainelli5a670442012-06-18 12:07:51 +0200180 msg_ctl |= (SPI_FD_RW << bs->msg_type_shift);
Jonas Gorskib17de072013-02-03 15:15:13 +0100181 else if (do_rx)
Florian Fainelli5a670442012-06-18 12:07:51 +0200182 msg_ctl |= (SPI_HD_R << bs->msg_type_shift);
Jonas Gorskib17de072013-02-03 15:15:13 +0100183 else if (do_tx)
Florian Fainelli5a670442012-06-18 12:07:51 +0200184 msg_ctl |= (SPI_HD_W << bs->msg_type_shift);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100185
Florian Fainelli5a670442012-06-18 12:07:51 +0200186 switch (bs->msg_ctl_width) {
187 case 8:
188 bcm_spi_writeb(bs, msg_ctl, SPI_MSG_CTL);
189 break;
190 case 16:
191 bcm_spi_writew(bs, msg_ctl, SPI_MSG_CTL);
192 break;
193 }
Florian Fainellib42dfed2012-02-01 11:14:09 +0100194
195 /* Issue the transfer */
196 cmd = SPI_CMD_START_IMMEDIATE;
Jonas Gorskib17de072013-02-03 15:15:13 +0100197 cmd |= (prepend_len << SPI_CMD_PREPEND_BYTE_CNT_SHIFT);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100198 cmd |= (spi->chip_select << SPI_CMD_DEVICE_ID_SHIFT);
199 bcm_spi_writew(bs, cmd, SPI_CMD);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100200
Florian Fainellicde43842012-04-20 15:37:33 +0200201 /* Enable the CMD_DONE interrupt */
202 bcm_spi_writeb(bs, SPI_INTR_CMD_DONE, SPI_INT_MASK);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100203
Jonas Gorskic0fde3b2013-02-03 15:15:12 +0100204 timeout = wait_for_completion_timeout(&bs->done, HZ);
205 if (!timeout)
206 return -ETIMEDOUT;
207
Jonas Gorski20e9e782013-12-17 21:42:08 +0100208 if (!do_rx)
Jonas Gorskib17de072013-02-03 15:15:13 +0100209 return 0;
210
211 len = 0;
212 t = first;
Jonas Gorskic0fde3b2013-02-03 15:15:12 +0100213 /* Read out all the data */
Jonas Gorskib17de072013-02-03 15:15:13 +0100214 for (i = 0; i < num_transfers; i++) {
215 if (t->rx_buf)
216 memcpy_fromio(t->rx_buf, bs->rx_io + len, t->len);
217
218 if (t != first || prepend_len == 0)
219 len += t->len;
220
221 t = list_entry(t->transfer_list.next, struct spi_transfer,
222 transfer_list);
223 }
Jonas Gorskic0fde3b2013-02-03 15:15:12 +0100224
225 return 0;
Florian Fainellib42dfed2012-02-01 11:14:09 +0100226}
227
Florian Fainellicde43842012-04-20 15:37:33 +0200228static int bcm63xx_spi_transfer_one(struct spi_master *master,
229 struct spi_message *m)
230{
231 struct bcm63xx_spi *bs = spi_master_get_devdata(master);
Jonas Gorskib17de072013-02-03 15:15:13 +0100232 struct spi_transfer *t, *first = NULL;
Florian Fainellicde43842012-04-20 15:37:33 +0200233 struct spi_device *spi = m->spi;
234 int status = 0;
Jonas Gorskib17de072013-02-03 15:15:13 +0100235 unsigned int n_transfers = 0, total_len = 0;
236 bool can_use_prepend = false;
Florian Fainellib42dfed2012-02-01 11:14:09 +0100237
Jonas Gorskib17de072013-02-03 15:15:13 +0100238 /*
239 * This SPI controller does not support keeping CS active after a
240 * transfer.
241 * Work around this by merging as many transfers we can into one big
242 * full-duplex transfers.
243 */
Florian Fainellib42dfed2012-02-01 11:14:09 +0100244 list_for_each_entry(t, &m->transfers, transfer_list) {
Jonas Gorskib17de072013-02-03 15:15:13 +0100245 if (!first)
246 first = t;
247
248 n_transfers++;
249 total_len += t->len;
250
251 if (n_transfers == 2 && !first->rx_buf && !t->tx_buf &&
252 first->len <= BCM63XX_SPI_MAX_PREPEND)
253 can_use_prepend = true;
254 else if (can_use_prepend && t->tx_buf)
255 can_use_prepend = false;
256
Jonas Gorskic0fde3b2013-02-03 15:15:12 +0100257 /* we can only transfer one fifo worth of data */
Jonas Gorskib17de072013-02-03 15:15:13 +0100258 if ((can_use_prepend &&
259 total_len > (bs->fifo_size + BCM63XX_SPI_MAX_PREPEND)) ||
260 (!can_use_prepend && total_len > bs->fifo_size)) {
Jonas Gorskic0fde3b2013-02-03 15:15:12 +0100261 dev_err(&spi->dev, "unable to do transfers larger than FIFO size (%i > %i)\n",
Jonas Gorskib17de072013-02-03 15:15:13 +0100262 total_len, bs->fifo_size);
263 status = -EINVAL;
264 goto exit;
265 }
266
267 /* all combined transfers have to have the same speed */
268 if (t->speed_hz != first->speed_hz) {
269 dev_err(&spi->dev, "unable to change speed between transfers\n");
Jonas Gorskic0fde3b2013-02-03 15:15:12 +0100270 status = -EINVAL;
271 goto exit;
272 }
273
274 /* CS will be deasserted directly after transfer */
275 if (t->delay_usecs) {
276 dev_err(&spi->dev, "unable to keep CS asserted after transfer\n");
277 status = -EINVAL;
278 goto exit;
279 }
280
Jonas Gorskib17de072013-02-03 15:15:13 +0100281 if (t->cs_change ||
282 list_is_last(&t->transfer_list, &m->transfers)) {
283 /* configure adapter for a new transfer */
284 bcm63xx_spi_setup_transfer(spi, first);
285
286 /* send the data */
287 status = bcm63xx_txrx_bufs(spi, first, n_transfers);
288 if (status)
289 goto exit;
290
291 m->actual_length += total_len;
292
293 first = NULL;
294 n_transfers = 0;
295 total_len = 0;
296 can_use_prepend = false;
Jonas Gorskic0fde3b2013-02-03 15:15:12 +0100297 }
Florian Fainellib42dfed2012-02-01 11:14:09 +0100298 }
Florian Fainellicde43842012-04-20 15:37:33 +0200299exit:
300 m->status = status;
301 spi_finalize_current_message(master);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100302
Florian Fainellicde43842012-04-20 15:37:33 +0200303 return 0;
Florian Fainellib42dfed2012-02-01 11:14:09 +0100304}
305
306/* This driver supports single master mode only. Hence
307 * CMD_DONE is the only interrupt we care about
308 */
309static irqreturn_t bcm63xx_spi_interrupt(int irq, void *dev_id)
310{
311 struct spi_master *master = (struct spi_master *)dev_id;
312 struct bcm63xx_spi *bs = spi_master_get_devdata(master);
313 u8 intr;
Florian Fainellib42dfed2012-02-01 11:14:09 +0100314
315 /* Read interupts and clear them immediately */
316 intr = bcm_spi_readb(bs, SPI_INT_STATUS);
317 bcm_spi_writeb(bs, SPI_INTR_CLEAR_ALL, SPI_INT_STATUS);
318 bcm_spi_writeb(bs, 0, SPI_INT_MASK);
319
Florian Fainellicde43842012-04-20 15:37:33 +0200320 /* A transfer completed */
321 if (intr & SPI_INTR_CMD_DONE)
322 complete(&bs->done);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100323
324 return IRQ_HANDLED;
325}
326
327
Grant Likelyfd4a3192012-12-07 16:57:14 +0000328static int bcm63xx_spi_probe(struct platform_device *pdev)
Florian Fainellib42dfed2012-02-01 11:14:09 +0100329{
330 struct resource *r;
331 struct device *dev = &pdev->dev;
Jingoo Han8074cf02013-07-30 16:58:59 +0900332 struct bcm63xx_spi_pdata *pdata = dev_get_platdata(&pdev->dev);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100333 int irq;
334 struct spi_master *master;
335 struct clk *clk;
336 struct bcm63xx_spi *bs;
337 int ret;
338
Florian Fainellib42dfed2012-02-01 11:14:09 +0100339 irq = platform_get_irq(pdev, 0);
340 if (irq < 0) {
341 dev_err(dev, "no irq\n");
Jingoo Hanacf4fc62013-12-09 19:20:15 +0900342 return -ENXIO;
Florian Fainellib42dfed2012-02-01 11:14:09 +0100343 }
344
Jingoo Hanacf4fc62013-12-09 19:20:15 +0900345 clk = devm_clk_get(dev, "spi");
Florian Fainellib42dfed2012-02-01 11:14:09 +0100346 if (IS_ERR(clk)) {
347 dev_err(dev, "no clock for device\n");
Jingoo Hanacf4fc62013-12-09 19:20:15 +0900348 return PTR_ERR(clk);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100349 }
350
351 master = spi_alloc_master(dev, sizeof(*bs));
352 if (!master) {
353 dev_err(dev, "out of memory\n");
Jingoo Hanacf4fc62013-12-09 19:20:15 +0900354 return -ENOMEM;
Florian Fainellib42dfed2012-02-01 11:14:09 +0100355 }
356
357 bs = spi_master_get_devdata(master);
Axel Linaa0fe822014-02-09 11:06:04 +0800358 init_completion(&bs->done);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100359
360 platform_set_drvdata(pdev, master);
361 bs->pdev = pdev;
362
Julia Lawallde0fa832013-08-14 11:11:09 +0200363 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jonas Gorskib66c7732013-03-12 00:13:47 +0100364 bs->regs = devm_ioremap_resource(&pdev->dev, r);
365 if (IS_ERR(bs->regs)) {
366 ret = PTR_ERR(bs->regs);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100367 goto out_err;
368 }
369
370 bs->irq = irq;
371 bs->clk = clk;
372 bs->fifo_size = pdata->fifo_size;
373
374 ret = devm_request_irq(&pdev->dev, irq, bcm63xx_spi_interrupt, 0,
375 pdev->name, master);
376 if (ret) {
377 dev_err(dev, "unable to request irq\n");
378 goto out_err;
379 }
380
Jonas Gorskia45fcea2015-09-10 16:11:41 +0200381 master->bus_num = BCM63XX_SPI_BUS_NUM;
Jonas Gorski65059992015-09-10 16:11:40 +0200382 master->num_chipselect = BCM63XX_SPI_MAX_CS;
Florian Fainellicde43842012-04-20 15:37:33 +0200383 master->transfer_one_message = bcm63xx_spi_transfer_one;
Florian Fainelli88a3a252012-04-20 15:37:35 +0200384 master->mode_bits = MODEBITS;
Stephen Warren24778be2013-05-21 20:36:35 -0600385 master->bits_per_word_mask = SPI_BPW_MASK(8);
Mark Brown5355d962013-07-28 15:34:06 +0100386 master->auto_runtime_pm = true;
Florian Fainelli5a670442012-06-18 12:07:51 +0200387 bs->msg_type_shift = pdata->msg_type_shift;
388 bs->msg_ctl_width = pdata->msg_ctl_width;
Florian Fainellib42dfed2012-02-01 11:14:09 +0100389 bs->tx_io = (u8 *)(bs->regs + bcm63xx_spireg(SPI_MSG_DATA));
390 bs->rx_io = (const u8 *)(bs->regs + bcm63xx_spireg(SPI_RX_DATA));
Florian Fainellib42dfed2012-02-01 11:14:09 +0100391
Florian Fainelli5a670442012-06-18 12:07:51 +0200392 switch (bs->msg_ctl_width) {
393 case 8:
394 case 16:
395 break;
396 default:
397 dev_err(dev, "unsupported MSG_CTL width: %d\n",
398 bs->msg_ctl_width);
Jonas Gorskib435ff22013-03-12 00:13:37 +0100399 goto out_err;
Florian Fainelli5a670442012-06-18 12:07:51 +0200400 }
401
Florian Fainellib42dfed2012-02-01 11:14:09 +0100402 /* Initialize hardware */
Jonas Gorskiea01e8a2013-12-17 21:42:09 +0100403 ret = clk_prepare_enable(bs->clk);
404 if (ret)
405 goto out_err;
406
Florian Fainellib42dfed2012-02-01 11:14:09 +0100407 bcm_spi_writeb(bs, SPI_INTR_CLEAR_ALL, SPI_INT_STATUS);
408
409 /* register and we are done */
Jingoo Hanbca76932013-09-24 13:24:57 +0900410 ret = devm_spi_register_master(dev, master);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100411 if (ret) {
412 dev_err(dev, "spi register failed\n");
413 goto out_clk_disable;
414 }
415
Florian Fainelli61d15962012-10-03 11:56:53 +0200416 dev_info(dev, "at 0x%08x (irq %d, FIFOs size %d)\n",
417 r->start, irq, bs->fifo_size);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100418
419 return 0;
420
421out_clk_disable:
Jonas Gorski4fbb82a2013-03-12 00:13:38 +0100422 clk_disable_unprepare(clk);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100423out_err:
Florian Fainellib42dfed2012-02-01 11:14:09 +0100424 spi_master_put(master);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100425 return ret;
426}
427
Grant Likelyfd4a3192012-12-07 16:57:14 +0000428static int bcm63xx_spi_remove(struct platform_device *pdev)
Florian Fainellib42dfed2012-02-01 11:14:09 +0100429{
Wei Yongjun9637b862013-11-15 15:50:59 +0800430 struct spi_master *master = platform_get_drvdata(pdev);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100431 struct bcm63xx_spi *bs = spi_master_get_devdata(master);
432
433 /* reset spi block */
434 bcm_spi_writeb(bs, 0, SPI_INT_MASK);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100435
436 /* HW shutdown */
Jonas Gorski4fbb82a2013-03-12 00:13:38 +0100437 clk_disable_unprepare(bs->clk);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100438
Florian Fainellib42dfed2012-02-01 11:14:09 +0100439 return 0;
440}
441
Jonas Gorski1bae2022013-12-17 21:42:10 +0100442#ifdef CONFIG_PM_SLEEP
Florian Fainellib42dfed2012-02-01 11:14:09 +0100443static int bcm63xx_spi_suspend(struct device *dev)
444{
Axel Lina12163942013-08-09 15:35:16 +0800445 struct spi_master *master = dev_get_drvdata(dev);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100446 struct bcm63xx_spi *bs = spi_master_get_devdata(master);
447
Florian Fainelli96519952012-10-03 11:56:54 +0200448 spi_master_suspend(master);
449
Jonas Gorski4fbb82a2013-03-12 00:13:38 +0100450 clk_disable_unprepare(bs->clk);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100451
452 return 0;
453}
454
455static int bcm63xx_spi_resume(struct device *dev)
456{
Axel Lina12163942013-08-09 15:35:16 +0800457 struct spi_master *master = dev_get_drvdata(dev);
Florian Fainellib42dfed2012-02-01 11:14:09 +0100458 struct bcm63xx_spi *bs = spi_master_get_devdata(master);
Jonas Gorskiea01e8a2013-12-17 21:42:09 +0100459 int ret;
Florian Fainellib42dfed2012-02-01 11:14:09 +0100460
Jonas Gorskiea01e8a2013-12-17 21:42:09 +0100461 ret = clk_prepare_enable(bs->clk);
462 if (ret)
463 return ret;
Florian Fainellib42dfed2012-02-01 11:14:09 +0100464
Florian Fainelli96519952012-10-03 11:56:54 +0200465 spi_master_resume(master);
466
Florian Fainellib42dfed2012-02-01 11:14:09 +0100467 return 0;
468}
Jonas Gorski1bae2022013-12-17 21:42:10 +0100469#endif
Florian Fainellib42dfed2012-02-01 11:14:09 +0100470
471static const struct dev_pm_ops bcm63xx_spi_pm_ops = {
Jonas Gorski1bae2022013-12-17 21:42:10 +0100472 SET_SYSTEM_SLEEP_PM_OPS(bcm63xx_spi_suspend, bcm63xx_spi_resume)
Florian Fainellib42dfed2012-02-01 11:14:09 +0100473};
474
Florian Fainellib42dfed2012-02-01 11:14:09 +0100475static struct platform_driver bcm63xx_spi_driver = {
476 .driver = {
477 .name = "bcm63xx-spi",
Jonas Gorski1bae2022013-12-17 21:42:10 +0100478 .pm = &bcm63xx_spi_pm_ops,
Florian Fainellib42dfed2012-02-01 11:14:09 +0100479 },
480 .probe = bcm63xx_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +0000481 .remove = bcm63xx_spi_remove,
Florian Fainellib42dfed2012-02-01 11:14:09 +0100482};
483
484module_platform_driver(bcm63xx_spi_driver);
485
486MODULE_ALIAS("platform:bcm63xx_spi");
487MODULE_AUTHOR("Florian Fainelli <florian@openwrt.org>");
488MODULE_AUTHOR("Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>");
489MODULE_DESCRIPTION("Broadcom BCM63xx SPI Controller driver");
490MODULE_LICENSE("GPL");