blob: 25421597363780cf9e75dbccc6b9e654afb2b2e6 [file] [log] [blame]
Kalle Valo5e3dd152013-06-12 20:52:10 +03001/*
2 * Copyright (c) 2005-2011 Atheros Communications Inc.
3 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
4 *
5 * Permission to use, copy, modify, and/or distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 */
17
18#ifndef _HW_H_
19#define _HW_H_
20
21#include "targaddrs.h"
22
Kalle Valoa58227e2014-10-13 09:40:59 +030023#define ATH10K_FW_DIR "ath10k"
24
Kalle Valoe01ae682013-09-01 11:22:14 +030025/* QCA988X 1.0 definitions (unsupported) */
26#define QCA988X_HW_1_0_CHIP_ID_REV 0x0
27
Kalle Valo5e3dd152013-06-12 20:52:10 +030028/* QCA988X 2.0 definitions */
29#define QCA988X_HW_2_0_VERSION 0x4100016c
Kalle Valoe01ae682013-09-01 11:22:14 +030030#define QCA988X_HW_2_0_CHIP_ID_REV 0x2
Kalle Valoa58227e2014-10-13 09:40:59 +030031#define QCA988X_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA988X/hw2.0"
Kalle Valo5e3dd152013-06-12 20:52:10 +030032#define QCA988X_HW_2_0_FW_FILE "firmware.bin"
33#define QCA988X_HW_2_0_OTP_FILE "otp.bin"
34#define QCA988X_HW_2_0_BOARD_DATA_FILE "board.bin"
35#define QCA988X_HW_2_0_PATCH_LOAD_ADDR 0x1234
36
Michal Kaziord63955b2015-01-24 12:14:49 +020037/* QCA6174 target BMI version signatures */
38#define QCA6174_HW_1_0_VERSION 0x05000000
39#define QCA6174_HW_1_1_VERSION 0x05000001
40#define QCA6174_HW_1_3_VERSION 0x05000003
41#define QCA6174_HW_2_1_VERSION 0x05010000
42#define QCA6174_HW_3_0_VERSION 0x05020000
Michal Kazior608b8f72015-01-29 13:24:33 +010043#define QCA6174_HW_3_2_VERSION 0x05030000
Michal Kaziord63955b2015-01-24 12:14:49 +020044
45enum qca6174_pci_rev {
46 QCA6174_PCI_REV_1_1 = 0x11,
47 QCA6174_PCI_REV_1_3 = 0x13,
48 QCA6174_PCI_REV_2_0 = 0x20,
49 QCA6174_PCI_REV_3_0 = 0x30,
50};
51
52enum qca6174_chip_id_rev {
53 QCA6174_HW_1_0_CHIP_ID_REV = 0,
54 QCA6174_HW_1_1_CHIP_ID_REV = 1,
55 QCA6174_HW_1_3_CHIP_ID_REV = 2,
56 QCA6174_HW_2_1_CHIP_ID_REV = 4,
57 QCA6174_HW_2_2_CHIP_ID_REV = 5,
58 QCA6174_HW_3_0_CHIP_ID_REV = 8,
59 QCA6174_HW_3_1_CHIP_ID_REV = 9,
60 QCA6174_HW_3_2_CHIP_ID_REV = 10,
61};
62
63#define QCA6174_HW_2_1_FW_DIR "ath10k/QCA6174/hw2.1"
64#define QCA6174_HW_2_1_FW_FILE "firmware.bin"
65#define QCA6174_HW_2_1_OTP_FILE "otp.bin"
66#define QCA6174_HW_2_1_BOARD_DATA_FILE "board.bin"
67#define QCA6174_HW_2_1_PATCH_LOAD_ADDR 0x1234
68
69#define QCA6174_HW_3_0_FW_DIR "ath10k/QCA6174/hw3.0"
70#define QCA6174_HW_3_0_FW_FILE "firmware.bin"
71#define QCA6174_HW_3_0_OTP_FILE "otp.bin"
72#define QCA6174_HW_3_0_BOARD_DATA_FILE "board.bin"
73#define QCA6174_HW_3_0_PATCH_LOAD_ADDR 0x1234
74
Kalle Valo1a222432013-09-27 19:55:07 +030075#define ATH10K_FW_API2_FILE "firmware-2.bin"
Michal Kazior24c88f72014-07-25 13:32:17 +020076#define ATH10K_FW_API3_FILE "firmware-3.bin"
Kalle Valo1a222432013-09-27 19:55:07 +030077
Rajkumar Manoharan4a16fbe2014-12-17 12:21:12 +020078/* added support for ATH10K_FW_IE_WMI_OP_VERSION */
79#define ATH10K_FW_API4_FILE "firmware-4.bin"
80
Kalle Valo53513c32015-03-25 13:12:42 +020081/* HTT id conflict fix for management frames over HTT */
82#define ATH10K_FW_API5_FILE "firmware-5.bin"
83
Kalle Valo43d2a302014-09-10 18:23:30 +030084#define ATH10K_FW_UTF_FILE "utf.bin"
85
Kalle Valo1a222432013-09-27 19:55:07 +030086/* includes also the null byte */
87#define ATH10K_FIRMWARE_MAGIC "QCA-ATH10K"
88
Ben Greear384914b2014-08-25 08:37:32 +030089#define REG_DUMP_COUNT_QCA988X 60
90
Kalle Valo7869b4f2014-09-24 14:16:58 +030091#define QCA988X_CAL_DATA_LEN 2116
92
Kalle Valo1a222432013-09-27 19:55:07 +030093struct ath10k_fw_ie {
94 __le32 id;
95 __le32 len;
96 u8 data[0];
97};
98
99enum ath10k_fw_ie_type {
100 ATH10K_FW_IE_FW_VERSION = 0,
101 ATH10K_FW_IE_TIMESTAMP = 1,
102 ATH10K_FW_IE_FEATURES = 2,
103 ATH10K_FW_IE_FW_IMAGE = 3,
104 ATH10K_FW_IE_OTP_IMAGE = 4,
Kalle Valo202e86e2014-12-03 10:10:08 +0200105
106 /* WMI "operations" interface version, 32 bit value. Supported from
107 * FW API 4 and above.
108 */
109 ATH10K_FW_IE_WMI_OP_VERSION = 5,
Rajkumar Manoharan8348db22015-03-25 13:12:27 +0200110
111 /* HTT "operations" interface version, 32 bit value. Supported from
112 * FW API 5 and above.
113 */
114 ATH10K_FW_IE_HTT_OP_VERSION = 6,
Kalle Valo202e86e2014-12-03 10:10:08 +0200115};
116
117enum ath10k_fw_wmi_op_version {
118 ATH10K_FW_WMI_OP_VERSION_UNSET = 0,
119
120 ATH10K_FW_WMI_OP_VERSION_MAIN = 1,
121 ATH10K_FW_WMI_OP_VERSION_10_1 = 2,
122 ATH10K_FW_WMI_OP_VERSION_10_2 = 3,
Michal Kaziorca996ec2014-12-03 10:11:32 +0200123 ATH10K_FW_WMI_OP_VERSION_TLV = 4,
Rajkumar Manoharan4a16fbe2014-12-17 12:21:12 +0200124 ATH10K_FW_WMI_OP_VERSION_10_2_4 = 5,
Kalle Valo202e86e2014-12-03 10:10:08 +0200125
126 /* keep last */
127 ATH10K_FW_WMI_OP_VERSION_MAX,
Kalle Valo1a222432013-09-27 19:55:07 +0300128};
129
Rajkumar Manoharan8348db22015-03-25 13:12:27 +0200130enum ath10k_fw_htt_op_version {
131 ATH10K_FW_HTT_OP_VERSION_UNSET = 0,
132
133 ATH10K_FW_HTT_OP_VERSION_MAIN = 1,
134
135 /* also used in 10.2 and 10.2.4 branches */
136 ATH10K_FW_HTT_OP_VERSION_10_1 = 2,
137
138 ATH10K_FW_HTT_OP_VERSION_TLV = 3,
139
140 /* keep last */
141 ATH10K_FW_HTT_OP_VERSION_MAX,
142};
143
Michal Kaziord63955b2015-01-24 12:14:49 +0200144enum ath10k_hw_rev {
145 ATH10K_HW_QCA988X,
146 ATH10K_HW_QCA6174,
147};
148
149struct ath10k_hw_regs {
150 u32 rtc_state_cold_reset_mask;
151 u32 rtc_soc_base_address;
152 u32 rtc_wmac_base_address;
153 u32 soc_core_base_address;
154 u32 ce_wrapper_base_address;
155 u32 ce0_base_address;
156 u32 ce1_base_address;
157 u32 ce2_base_address;
158 u32 ce3_base_address;
159 u32 ce4_base_address;
160 u32 ce5_base_address;
161 u32 ce6_base_address;
162 u32 ce7_base_address;
163 u32 soc_reset_control_si0_rst_mask;
164 u32 soc_reset_control_ce_rst_mask;
165 u32 soc_chip_id_address;
166 u32 scratch_3_address;
167};
168
169extern const struct ath10k_hw_regs qca988x_regs;
170extern const struct ath10k_hw_regs qca6174_regs;
171
172#define QCA_REV_988X(ar) ((ar)->hw_rev == ATH10K_HW_QCA988X)
173#define QCA_REV_6174(ar) ((ar)->hw_rev == ATH10K_HW_QCA6174)
174
Kalle Valo5e3dd152013-06-12 20:52:10 +0300175/* Known pecularities:
176 * - current FW doesn't support raw rx mode (last tested v599)
177 * - current FW dumps upon raw tx mode (last tested v599)
178 * - raw appears in nwifi decap, raw and nwifi appear in ethernet decap
179 * - raw have FCS, nwifi doesn't
180 * - ethernet frames have 802.11 header decapped and parts (base hdr, cipher
181 * param, llc/snap) are aligned to 4byte boundaries each */
182enum ath10k_hw_txrx_mode {
183 ATH10K_HW_TXRX_RAW = 0,
184 ATH10K_HW_TXRX_NATIVE_WIFI = 1,
185 ATH10K_HW_TXRX_ETHERNET = 2,
Michal Kazior961d4c32013-08-09 10:13:34 +0200186
187 /* Valid for HTT >= 3.0. Used for management frames in TX_FRM. */
188 ATH10K_HW_TXRX_MGMT = 3,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300189};
190
191enum ath10k_mcast2ucast_mode {
192 ATH10K_MCAST2UCAST_DISABLED = 0,
193 ATH10K_MCAST2UCAST_ENABLED = 1,
194};
195
Rajkumar Manoharanbfdd7932014-10-03 08:02:40 +0300196struct ath10k_pktlog_hdr {
197 __le16 flags;
198 __le16 missed_cnt;
199 __le16 log_type;
200 __le16 size;
201 __le32 timestamp;
202 u8 payload[0];
203} __packed;
204
Michal Kazior6aa4cf12015-03-30 09:51:55 +0300205enum ath10k_hw_rate_ofdm {
206 ATH10K_HW_RATE_OFDM_48M = 0,
207 ATH10K_HW_RATE_OFDM_24M,
208 ATH10K_HW_RATE_OFDM_12M,
209 ATH10K_HW_RATE_OFDM_6M,
210 ATH10K_HW_RATE_OFDM_54M,
211 ATH10K_HW_RATE_OFDM_36M,
212 ATH10K_HW_RATE_OFDM_18M,
213 ATH10K_HW_RATE_OFDM_9M,
214};
215
216enum ath10k_hw_rate_cck {
217 ATH10K_HW_RATE_CCK_LP_11M = 0,
218 ATH10K_HW_RATE_CCK_LP_5_5M,
219 ATH10K_HW_RATE_CCK_LP_2M,
220 ATH10K_HW_RATE_CCK_LP_1M,
221 ATH10K_HW_RATE_CCK_SP_11M,
222 ATH10K_HW_RATE_CCK_SP_5_5M,
223 ATH10K_HW_RATE_CCK_SP_2M,
224};
225
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200226/* Target specific defines for MAIN firmware */
Kalle Valo5e3dd152013-06-12 20:52:10 +0300227#define TARGET_NUM_VDEVS 8
228#define TARGET_NUM_PEER_AST 2
229#define TARGET_NUM_WDS_ENTRIES 32
230#define TARGET_DMA_BURST_SIZE 0
231#define TARGET_MAC_AGGR_DELIM 0
232#define TARGET_AST_SKID_LIMIT 16
Michal Kaziorcfd10612014-11-25 15:16:05 +0100233#define TARGET_NUM_STATIONS 16
234#define TARGET_NUM_PEERS ((TARGET_NUM_STATIONS) + \
235 (TARGET_NUM_VDEVS))
Kalle Valo5e3dd152013-06-12 20:52:10 +0300236#define TARGET_NUM_OFFLOAD_PEERS 0
237#define TARGET_NUM_OFFLOAD_REORDER_BUFS 0
238#define TARGET_NUM_PEER_KEYS 2
Michal Kaziorcfd10612014-11-25 15:16:05 +0100239#define TARGET_NUM_TIDS ((TARGET_NUM_PEERS) * 2)
Kalle Valo5e3dd152013-06-12 20:52:10 +0300240#define TARGET_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
241#define TARGET_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
242#define TARGET_RX_TIMEOUT_LO_PRI 100
243#define TARGET_RX_TIMEOUT_HI_PRI 40
Michal Kazior4d316c72013-09-26 10:12:24 +0300244
245/* Native Wifi decap mode is used to align IP frames to 4-byte boundaries and
246 * avoid a very expensive re-alignment in mac80211. */
247#define TARGET_RX_DECAP_MODE ATH10K_HW_TXRX_NATIVE_WIFI
248
Kalle Valo5e3dd152013-06-12 20:52:10 +0300249#define TARGET_SCAN_MAX_PENDING_REQS 4
250#define TARGET_BMISS_OFFLOAD_MAX_VDEV 3
251#define TARGET_ROAM_OFFLOAD_MAX_VDEV 3
252#define TARGET_ROAM_OFFLOAD_MAX_AP_PROFILES 8
253#define TARGET_GTK_OFFLOAD_MAX_VDEV 3
254#define TARGET_NUM_MCAST_GROUPS 0
255#define TARGET_NUM_MCAST_TABLE_ELEMS 0
256#define TARGET_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
257#define TARGET_TX_DBG_LOG_SIZE 1024
258#define TARGET_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 0
259#define TARGET_VOW_CONFIG 0
260#define TARGET_NUM_MSDU_DESC (1024 + 400)
261#define TARGET_MAX_FRAG_ENTRIES 0
262
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200263/* Target specific defines for 10.X firmware */
264#define TARGET_10X_NUM_VDEVS 16
265#define TARGET_10X_NUM_PEER_AST 2
266#define TARGET_10X_NUM_WDS_ENTRIES 32
267#define TARGET_10X_DMA_BURST_SIZE 0
268#define TARGET_10X_MAC_AGGR_DELIM 0
SenthilKumar Jegadeesanb24af142015-03-04 15:43:45 +0200269#define TARGET_10X_AST_SKID_LIMIT 128
Michal Kaziorcfd10612014-11-25 15:16:05 +0100270#define TARGET_10X_NUM_STATIONS 128
271#define TARGET_10X_NUM_PEERS ((TARGET_10X_NUM_STATIONS) + \
272 (TARGET_10X_NUM_VDEVS))
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200273#define TARGET_10X_NUM_OFFLOAD_PEERS 0
274#define TARGET_10X_NUM_OFFLOAD_REORDER_BUFS 0
275#define TARGET_10X_NUM_PEER_KEYS 2
Michal Kaziorcfd10612014-11-25 15:16:05 +0100276#define TARGET_10X_NUM_TIDS_MAX 256
277#define TARGET_10X_NUM_TIDS min((TARGET_10X_NUM_TIDS_MAX), \
278 (TARGET_10X_NUM_PEERS) * 2)
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200279#define TARGET_10X_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
280#define TARGET_10X_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
281#define TARGET_10X_RX_TIMEOUT_LO_PRI 100
282#define TARGET_10X_RX_TIMEOUT_HI_PRI 40
Michal Kazior0d1a28f2013-10-07 20:00:36 -0700283#define TARGET_10X_RX_DECAP_MODE ATH10K_HW_TXRX_NATIVE_WIFI
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200284#define TARGET_10X_SCAN_MAX_PENDING_REQS 4
285#define TARGET_10X_BMISS_OFFLOAD_MAX_VDEV 2
286#define TARGET_10X_ROAM_OFFLOAD_MAX_VDEV 2
287#define TARGET_10X_ROAM_OFFLOAD_MAX_AP_PROFILES 8
288#define TARGET_10X_GTK_OFFLOAD_MAX_VDEV 3
289#define TARGET_10X_NUM_MCAST_GROUPS 0
290#define TARGET_10X_NUM_MCAST_TABLE_ELEMS 0
291#define TARGET_10X_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
292#define TARGET_10X_TX_DBG_LOG_SIZE 1024
293#define TARGET_10X_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1
294#define TARGET_10X_VOW_CONFIG 0
295#define TARGET_10X_NUM_MSDU_DESC (1024 + 400)
296#define TARGET_10X_MAX_FRAG_ENTRIES 0
Kalle Valo5e3dd152013-06-12 20:52:10 +0300297
Sujith Manoharanf6603ff2015-01-12 12:30:02 +0200298/* 10.2 parameters */
299#define TARGET_10_2_DMA_BURST_SIZE 1
300
Michal Kaziorca996ec2014-12-03 10:11:32 +0200301/* Target specific defines for WMI-TLV firmware */
302#define TARGET_TLV_NUM_VDEVS 3
303#define TARGET_TLV_NUM_STATIONS 32
304#define TARGET_TLV_NUM_PEERS ((TARGET_TLV_NUM_STATIONS) + \
305 (TARGET_TLV_NUM_VDEVS) + \
306 2)
Marek Puzyniak8cca3d62015-03-30 09:51:52 +0300307#define TARGET_TLV_NUM_TDLS_VDEVS 1
Michal Kaziorca996ec2014-12-03 10:11:32 +0200308#define TARGET_TLV_NUM_TIDS ((TARGET_TLV_NUM_PEERS) * 2)
309#define TARGET_TLV_NUM_MSDU_DESC (1024 + 32)
Janusz Dziedzic25c86612015-03-23 17:32:54 +0200310#define TARGET_TLV_NUM_WOW_PATTERNS 22
Michal Kaziorca996ec2014-12-03 10:11:32 +0200311
Kalle Valo5e3dd152013-06-12 20:52:10 +0300312/* Number of Copy Engines supported */
313#define CE_COUNT 8
314
315/*
316 * Total number of PCIe MSI interrupts requested for all interrupt sources.
317 * PCIe standard forces this to be a power of 2.
318 * Some Host OS's limit MSI requests that can be granted to 8
319 * so for now we abide by this limit and avoid requesting more
320 * than that.
321 */
322#define MSI_NUM_REQUEST_LOG2 3
323#define MSI_NUM_REQUEST (1<<MSI_NUM_REQUEST_LOG2)
324
325/*
326 * Granted MSIs are assigned as follows:
327 * Firmware uses the first
328 * Remaining MSIs, if any, are used by Copy Engines
329 * This mapping is known to both Target firmware and Host software.
330 * It may be changed as long as Host and Target are kept in sync.
331 */
332/* MSI for firmware (errors, etc.) */
333#define MSI_ASSIGN_FW 0
334
335/* MSIs for Copy Engines */
336#define MSI_ASSIGN_CE_INITIAL 1
337#define MSI_ASSIGN_CE_MAX 7
338
339/* as of IP3.7.1 */
340#define RTC_STATE_V_ON 3
341
Michal Kaziord63955b2015-01-24 12:14:49 +0200342#define RTC_STATE_COLD_RESET_MASK ar->regs->rtc_state_cold_reset_mask
Kalle Valo5e3dd152013-06-12 20:52:10 +0300343#define RTC_STATE_V_LSB 0
344#define RTC_STATE_V_MASK 0x00000007
345#define RTC_STATE_ADDRESS 0x0000
346#define PCIE_SOC_WAKE_V_MASK 0x00000001
347#define PCIE_SOC_WAKE_ADDRESS 0x0004
348#define PCIE_SOC_WAKE_RESET 0x00000000
349#define SOC_GLOBAL_RESET_ADDRESS 0x0008
350
Michal Kaziord63955b2015-01-24 12:14:49 +0200351#define RTC_SOC_BASE_ADDRESS ar->regs->rtc_soc_base_address
352#define RTC_WMAC_BASE_ADDRESS ar->regs->rtc_wmac_base_address
Kalle Valo5e3dd152013-06-12 20:52:10 +0300353#define MAC_COEX_BASE_ADDRESS 0x00006000
354#define BT_COEX_BASE_ADDRESS 0x00007000
355#define SOC_PCIE_BASE_ADDRESS 0x00008000
Michal Kaziord63955b2015-01-24 12:14:49 +0200356#define SOC_CORE_BASE_ADDRESS ar->regs->soc_core_base_address
Kalle Valo5e3dd152013-06-12 20:52:10 +0300357#define WLAN_UART_BASE_ADDRESS 0x0000c000
358#define WLAN_SI_BASE_ADDRESS 0x00010000
359#define WLAN_GPIO_BASE_ADDRESS 0x00014000
360#define WLAN_ANALOG_INTF_BASE_ADDRESS 0x0001c000
361#define WLAN_MAC_BASE_ADDRESS 0x00020000
362#define EFUSE_BASE_ADDRESS 0x00030000
363#define FPGA_REG_BASE_ADDRESS 0x00039000
364#define WLAN_UART2_BASE_ADDRESS 0x00054c00
Michal Kaziord63955b2015-01-24 12:14:49 +0200365#define CE_WRAPPER_BASE_ADDRESS ar->regs->ce_wrapper_base_address
366#define CE0_BASE_ADDRESS ar->regs->ce0_base_address
367#define CE1_BASE_ADDRESS ar->regs->ce1_base_address
368#define CE2_BASE_ADDRESS ar->regs->ce2_base_address
369#define CE3_BASE_ADDRESS ar->regs->ce3_base_address
370#define CE4_BASE_ADDRESS ar->regs->ce4_base_address
371#define CE5_BASE_ADDRESS ar->regs->ce5_base_address
372#define CE6_BASE_ADDRESS ar->regs->ce6_base_address
373#define CE7_BASE_ADDRESS ar->regs->ce7_base_address
Kalle Valo5e3dd152013-06-12 20:52:10 +0300374#define DBI_BASE_ADDRESS 0x00060000
375#define WLAN_ANALOG_INTF_PCIE_BASE_ADDRESS 0x0006c000
376#define PCIE_LOCAL_BASE_ADDRESS 0x00080000
377
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100378#define SOC_RESET_CONTROL_ADDRESS 0x00000000
Kalle Valo5e3dd152013-06-12 20:52:10 +0300379#define SOC_RESET_CONTROL_OFFSET 0x00000000
Michal Kaziord63955b2015-01-24 12:14:49 +0200380#define SOC_RESET_CONTROL_SI0_RST_MASK ar->regs->soc_reset_control_si0_rst_mask
381#define SOC_RESET_CONTROL_CE_RST_MASK ar->regs->soc_reset_control_ce_rst_mask
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100382#define SOC_RESET_CONTROL_CPU_WARM_RST_MASK 0x00000040
Kalle Valo5e3dd152013-06-12 20:52:10 +0300383#define SOC_CPU_CLOCK_OFFSET 0x00000020
384#define SOC_CPU_CLOCK_STANDARD_LSB 0
385#define SOC_CPU_CLOCK_STANDARD_MASK 0x00000003
386#define SOC_CLOCK_CONTROL_OFFSET 0x00000028
387#define SOC_CLOCK_CONTROL_SI0_CLK_MASK 0x00000001
388#define SOC_SYSTEM_SLEEP_OFFSET 0x000000c4
389#define SOC_LPO_CAL_OFFSET 0x000000e0
390#define SOC_LPO_CAL_ENABLE_LSB 20
391#define SOC_LPO_CAL_ENABLE_MASK 0x00100000
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100392#define SOC_LF_TIMER_CONTROL0_ADDRESS 0x00000050
393#define SOC_LF_TIMER_CONTROL0_ENABLE_MASK 0x00000004
Kalle Valo5e3dd152013-06-12 20:52:10 +0300394
Michal Kaziord63955b2015-01-24 12:14:49 +0200395#define SOC_CHIP_ID_ADDRESS ar->regs->soc_chip_id_address
Kalle Valoe01ae682013-09-01 11:22:14 +0300396#define SOC_CHIP_ID_REV_LSB 8
397#define SOC_CHIP_ID_REV_MASK 0x00000f00
398
Kalle Valo5e3dd152013-06-12 20:52:10 +0300399#define WLAN_RESET_CONTROL_COLD_RST_MASK 0x00000008
400#define WLAN_RESET_CONTROL_WARM_RST_MASK 0x00000004
401#define WLAN_SYSTEM_SLEEP_DISABLE_LSB 0
402#define WLAN_SYSTEM_SLEEP_DISABLE_MASK 0x00000001
403
404#define WLAN_GPIO_PIN0_ADDRESS 0x00000028
405#define WLAN_GPIO_PIN0_CONFIG_MASK 0x00007800
406#define WLAN_GPIO_PIN1_ADDRESS 0x0000002c
407#define WLAN_GPIO_PIN1_CONFIG_MASK 0x00007800
408#define WLAN_GPIO_PIN10_ADDRESS 0x00000050
409#define WLAN_GPIO_PIN11_ADDRESS 0x00000054
410#define WLAN_GPIO_PIN12_ADDRESS 0x00000058
411#define WLAN_GPIO_PIN13_ADDRESS 0x0000005c
412
413#define CLOCK_GPIO_OFFSET 0xffffffff
414#define CLOCK_GPIO_BT_CLK_OUT_EN_LSB 0
415#define CLOCK_GPIO_BT_CLK_OUT_EN_MASK 0
416
417#define SI_CONFIG_OFFSET 0x00000000
418#define SI_CONFIG_BIDIR_OD_DATA_LSB 18
419#define SI_CONFIG_BIDIR_OD_DATA_MASK 0x00040000
420#define SI_CONFIG_I2C_LSB 16
421#define SI_CONFIG_I2C_MASK 0x00010000
422#define SI_CONFIG_POS_SAMPLE_LSB 7
423#define SI_CONFIG_POS_SAMPLE_MASK 0x00000080
424#define SI_CONFIG_INACTIVE_DATA_LSB 5
425#define SI_CONFIG_INACTIVE_DATA_MASK 0x00000020
426#define SI_CONFIG_INACTIVE_CLK_LSB 4
427#define SI_CONFIG_INACTIVE_CLK_MASK 0x00000010
428#define SI_CONFIG_DIVIDER_LSB 0
429#define SI_CONFIG_DIVIDER_MASK 0x0000000f
430#define SI_CS_OFFSET 0x00000004
431#define SI_CS_DONE_ERR_MASK 0x00000400
432#define SI_CS_DONE_INT_MASK 0x00000200
433#define SI_CS_START_LSB 8
434#define SI_CS_START_MASK 0x00000100
435#define SI_CS_RX_CNT_LSB 4
436#define SI_CS_RX_CNT_MASK 0x000000f0
437#define SI_CS_TX_CNT_LSB 0
438#define SI_CS_TX_CNT_MASK 0x0000000f
439
440#define SI_TX_DATA0_OFFSET 0x00000008
441#define SI_TX_DATA1_OFFSET 0x0000000c
442#define SI_RX_DATA0_OFFSET 0x00000010
443#define SI_RX_DATA1_OFFSET 0x00000014
444
445#define CORE_CTRL_CPU_INTR_MASK 0x00002000
Michal Kazior7c0f0e32014-10-20 14:14:38 +0200446#define CORE_CTRL_PCIE_REG_31_MASK 0x00000800
Kalle Valo5e3dd152013-06-12 20:52:10 +0300447#define CORE_CTRL_ADDRESS 0x0000
448#define PCIE_INTR_ENABLE_ADDRESS 0x0008
Michal Kaziore5398872013-11-25 14:06:20 +0100449#define PCIE_INTR_CAUSE_ADDRESS 0x000c
Kalle Valo5e3dd152013-06-12 20:52:10 +0300450#define PCIE_INTR_CLR_ADDRESS 0x0014
Michal Kaziord63955b2015-01-24 12:14:49 +0200451#define SCRATCH_3_ADDRESS ar->regs->scratch_3_address
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100452#define CPU_INTR_ADDRESS 0x0010
Kalle Valo5e3dd152013-06-12 20:52:10 +0300453
454/* Firmware indications to the Host via SCRATCH_3 register. */
455#define FW_INDICATOR_ADDRESS (SOC_CORE_BASE_ADDRESS + SCRATCH_3_ADDRESS)
456#define FW_IND_EVENT_PENDING 1
457#define FW_IND_INITIALIZED 2
458
459/* HOST_REG interrupt from firmware */
460#define PCIE_INTR_FIRMWARE_MASK 0x00000400
461#define PCIE_INTR_CE_MASK_ALL 0x0007f800
462
463#define DRAM_BASE_ADDRESS 0x00400000
464
465#define MISSING 0
466
467#define SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
468#define WLAN_SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
469#define WLAN_RESET_CONTROL_OFFSET SOC_RESET_CONTROL_OFFSET
470#define CLOCK_CONTROL_OFFSET SOC_CLOCK_CONTROL_OFFSET
471#define CLOCK_CONTROL_SI0_CLK_MASK SOC_CLOCK_CONTROL_SI0_CLK_MASK
472#define RESET_CONTROL_MBOX_RST_MASK MISSING
473#define RESET_CONTROL_SI0_RST_MASK SOC_RESET_CONTROL_SI0_RST_MASK
474#define GPIO_BASE_ADDRESS WLAN_GPIO_BASE_ADDRESS
475#define GPIO_PIN0_OFFSET WLAN_GPIO_PIN0_ADDRESS
476#define GPIO_PIN1_OFFSET WLAN_GPIO_PIN1_ADDRESS
477#define GPIO_PIN0_CONFIG_MASK WLAN_GPIO_PIN0_CONFIG_MASK
478#define GPIO_PIN1_CONFIG_MASK WLAN_GPIO_PIN1_CONFIG_MASK
479#define SI_BASE_ADDRESS WLAN_SI_BASE_ADDRESS
480#define SCRATCH_BASE_ADDRESS SOC_CORE_BASE_ADDRESS
481#define LOCAL_SCRATCH_OFFSET 0x18
482#define CPU_CLOCK_OFFSET SOC_CPU_CLOCK_OFFSET
483#define LPO_CAL_OFFSET SOC_LPO_CAL_OFFSET
484#define GPIO_PIN10_OFFSET WLAN_GPIO_PIN10_ADDRESS
485#define GPIO_PIN11_OFFSET WLAN_GPIO_PIN11_ADDRESS
486#define GPIO_PIN12_OFFSET WLAN_GPIO_PIN12_ADDRESS
487#define GPIO_PIN13_OFFSET WLAN_GPIO_PIN13_ADDRESS
488#define CPU_CLOCK_STANDARD_LSB SOC_CPU_CLOCK_STANDARD_LSB
489#define CPU_CLOCK_STANDARD_MASK SOC_CPU_CLOCK_STANDARD_MASK
490#define LPO_CAL_ENABLE_LSB SOC_LPO_CAL_ENABLE_LSB
491#define LPO_CAL_ENABLE_MASK SOC_LPO_CAL_ENABLE_MASK
492#define ANALOG_INTF_BASE_ADDRESS WLAN_ANALOG_INTF_BASE_ADDRESS
493#define MBOX_BASE_ADDRESS MISSING
494#define INT_STATUS_ENABLE_ERROR_LSB MISSING
495#define INT_STATUS_ENABLE_ERROR_MASK MISSING
496#define INT_STATUS_ENABLE_CPU_LSB MISSING
497#define INT_STATUS_ENABLE_CPU_MASK MISSING
498#define INT_STATUS_ENABLE_COUNTER_LSB MISSING
499#define INT_STATUS_ENABLE_COUNTER_MASK MISSING
500#define INT_STATUS_ENABLE_MBOX_DATA_LSB MISSING
501#define INT_STATUS_ENABLE_MBOX_DATA_MASK MISSING
502#define ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB MISSING
503#define ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK MISSING
504#define ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB MISSING
505#define ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK MISSING
506#define COUNTER_INT_STATUS_ENABLE_BIT_LSB MISSING
507#define COUNTER_INT_STATUS_ENABLE_BIT_MASK MISSING
508#define INT_STATUS_ENABLE_ADDRESS MISSING
509#define CPU_INT_STATUS_ENABLE_BIT_LSB MISSING
510#define CPU_INT_STATUS_ENABLE_BIT_MASK MISSING
511#define HOST_INT_STATUS_ADDRESS MISSING
512#define CPU_INT_STATUS_ADDRESS MISSING
513#define ERROR_INT_STATUS_ADDRESS MISSING
514#define ERROR_INT_STATUS_WAKEUP_MASK MISSING
515#define ERROR_INT_STATUS_WAKEUP_LSB MISSING
516#define ERROR_INT_STATUS_RX_UNDERFLOW_MASK MISSING
517#define ERROR_INT_STATUS_RX_UNDERFLOW_LSB MISSING
518#define ERROR_INT_STATUS_TX_OVERFLOW_MASK MISSING
519#define ERROR_INT_STATUS_TX_OVERFLOW_LSB MISSING
520#define COUNT_DEC_ADDRESS MISSING
521#define HOST_INT_STATUS_CPU_MASK MISSING
522#define HOST_INT_STATUS_CPU_LSB MISSING
523#define HOST_INT_STATUS_ERROR_MASK MISSING
524#define HOST_INT_STATUS_ERROR_LSB MISSING
525#define HOST_INT_STATUS_COUNTER_MASK MISSING
526#define HOST_INT_STATUS_COUNTER_LSB MISSING
527#define RX_LOOKAHEAD_VALID_ADDRESS MISSING
528#define WINDOW_DATA_ADDRESS MISSING
529#define WINDOW_READ_ADDR_ADDRESS MISSING
530#define WINDOW_WRITE_ADDR_ADDRESS MISSING
531
532#define RTC_STATE_V_GET(x) (((x) & RTC_STATE_V_MASK) >> RTC_STATE_V_LSB)
533
534#endif /* _HW_H_ */