blob: 8dfce8f1ad2ffb5bef4eff15aa25d8f07e1cfd5e [file] [log] [blame]
Mark Brown2159ad92012-10-11 11:54:02 +09001/*
2 * wm_adsp.c -- Wolfson ADSP support
3 *
4 * Copyright 2012 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/firmware.h>
Mark Browncf17c832013-01-30 14:37:23 +080018#include <linux/list.h>
Mark Brown2159ad92012-10-11 11:54:02 +090019#include <linux/pm.h>
20#include <linux/pm_runtime.h>
21#include <linux/regmap.h>
Mark Brown973838a2012-11-28 17:20:32 +000022#include <linux/regulator/consumer.h>
Mark Brown2159ad92012-10-11 11:54:02 +090023#include <linux/slab.h>
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +010024#include <linux/workqueue.h>
Mark Brown2159ad92012-10-11 11:54:02 +090025#include <sound/core.h>
26#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
29#include <sound/jack.h>
30#include <sound/initval.h>
31#include <sound/tlv.h>
32
33#include <linux/mfd/arizona/registers.h>
34
Mark Browndc914282013-02-18 19:09:23 +000035#include "arizona.h"
Mark Brown2159ad92012-10-11 11:54:02 +090036#include "wm_adsp.h"
37
38#define adsp_crit(_dsp, fmt, ...) \
39 dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
40#define adsp_err(_dsp, fmt, ...) \
41 dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
42#define adsp_warn(_dsp, fmt, ...) \
43 dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
44#define adsp_info(_dsp, fmt, ...) \
45 dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
46#define adsp_dbg(_dsp, fmt, ...) \
47 dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
48
49#define ADSP1_CONTROL_1 0x00
50#define ADSP1_CONTROL_2 0x02
51#define ADSP1_CONTROL_3 0x03
52#define ADSP1_CONTROL_4 0x04
53#define ADSP1_CONTROL_5 0x06
54#define ADSP1_CONTROL_6 0x07
55#define ADSP1_CONTROL_7 0x08
56#define ADSP1_CONTROL_8 0x09
57#define ADSP1_CONTROL_9 0x0A
58#define ADSP1_CONTROL_10 0x0B
59#define ADSP1_CONTROL_11 0x0C
60#define ADSP1_CONTROL_12 0x0D
61#define ADSP1_CONTROL_13 0x0F
62#define ADSP1_CONTROL_14 0x10
63#define ADSP1_CONTROL_15 0x11
64#define ADSP1_CONTROL_16 0x12
65#define ADSP1_CONTROL_17 0x13
66#define ADSP1_CONTROL_18 0x14
67#define ADSP1_CONTROL_19 0x16
68#define ADSP1_CONTROL_20 0x17
69#define ADSP1_CONTROL_21 0x18
70#define ADSP1_CONTROL_22 0x1A
71#define ADSP1_CONTROL_23 0x1B
72#define ADSP1_CONTROL_24 0x1C
73#define ADSP1_CONTROL_25 0x1E
74#define ADSP1_CONTROL_26 0x20
75#define ADSP1_CONTROL_27 0x21
76#define ADSP1_CONTROL_28 0x22
77#define ADSP1_CONTROL_29 0x23
78#define ADSP1_CONTROL_30 0x24
79#define ADSP1_CONTROL_31 0x26
80
81/*
82 * ADSP1 Control 19
83 */
84#define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
85#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
86#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
87
88
89/*
90 * ADSP1 Control 30
91 */
92#define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
93#define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
94#define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
95#define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
96#define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
97#define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
98#define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
99#define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
100#define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
101#define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
102#define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
103#define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
104#define ADSP1_START 0x0001 /* DSP1_START */
105#define ADSP1_START_MASK 0x0001 /* DSP1_START */
106#define ADSP1_START_SHIFT 0 /* DSP1_START */
107#define ADSP1_START_WIDTH 1 /* DSP1_START */
108
Chris Rattray94e205b2013-01-18 08:43:09 +0000109/*
110 * ADSP1 Control 31
111 */
112#define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
113#define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
114#define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
115
Mark Brown2d30b572013-01-28 20:18:17 +0800116#define ADSP2_CONTROL 0x0
117#define ADSP2_CLOCKING 0x1
118#define ADSP2_STATUS1 0x4
119#define ADSP2_WDMA_CONFIG_1 0x30
120#define ADSP2_WDMA_CONFIG_2 0x31
121#define ADSP2_RDMA_CONFIG_1 0x34
Mark Brown2159ad92012-10-11 11:54:02 +0900122
123/*
124 * ADSP2 Control
125 */
126
127#define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
128#define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
129#define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
130#define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
131#define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
132#define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
133#define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
134#define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
135#define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
136#define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
137#define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
138#define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
139#define ADSP2_START 0x0001 /* DSP1_START */
140#define ADSP2_START_MASK 0x0001 /* DSP1_START */
141#define ADSP2_START_SHIFT 0 /* DSP1_START */
142#define ADSP2_START_WIDTH 1 /* DSP1_START */
143
144/*
Mark Brown973838a2012-11-28 17:20:32 +0000145 * ADSP2 clocking
146 */
147#define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
148#define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
149#define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
150
151/*
Mark Brown2159ad92012-10-11 11:54:02 +0900152 * ADSP2 Status 1
153 */
154#define ADSP2_RAM_RDY 0x0001
155#define ADSP2_RAM_RDY_MASK 0x0001
156#define ADSP2_RAM_RDY_SHIFT 0
157#define ADSP2_RAM_RDY_WIDTH 1
158
Mark Browncf17c832013-01-30 14:37:23 +0800159struct wm_adsp_buf {
160 struct list_head list;
161 void *buf;
162};
163
164static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
165 struct list_head *list)
166{
167 struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
168
169 if (buf == NULL)
170 return NULL;
171
172 buf->buf = kmemdup(src, len, GFP_KERNEL | GFP_DMA);
173 if (!buf->buf) {
174 kfree(buf);
175 return NULL;
176 }
177
178 if (list)
179 list_add_tail(&buf->list, list);
180
181 return buf;
182}
183
184static void wm_adsp_buf_free(struct list_head *list)
185{
186 while (!list_empty(list)) {
187 struct wm_adsp_buf *buf = list_first_entry(list,
188 struct wm_adsp_buf,
189 list);
190 list_del(&buf->list);
191 kfree(buf->buf);
192 kfree(buf);
193 }
194}
195
Mark Brown36e8fe92013-01-25 17:47:48 +0800196#define WM_ADSP_NUM_FW 4
Mark Brown1023dbd2013-01-11 22:58:28 +0000197
Mark Browndd84f922013-03-08 15:25:58 +0800198#define WM_ADSP_FW_MBC_VSS 0
199#define WM_ADSP_FW_TX 1
200#define WM_ADSP_FW_TX_SPK 2
201#define WM_ADSP_FW_RX_ANC 3
202
Mark Brown1023dbd2013-01-11 22:58:28 +0000203static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
Mark Browndd84f922013-03-08 15:25:58 +0800204 [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
205 [WM_ADSP_FW_TX] = "Tx",
206 [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
207 [WM_ADSP_FW_RX_ANC] = "Rx ANC",
Mark Brown1023dbd2013-01-11 22:58:28 +0000208};
209
210static struct {
211 const char *file;
212} wm_adsp_fw[WM_ADSP_NUM_FW] = {
Mark Browndd84f922013-03-08 15:25:58 +0800213 [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
214 [WM_ADSP_FW_TX] = { .file = "tx" },
215 [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
216 [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
Mark Brown1023dbd2013-01-11 22:58:28 +0000217};
218
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100219struct wm_coeff_ctl_ops {
220 int (*xget)(struct snd_kcontrol *kcontrol,
221 struct snd_ctl_elem_value *ucontrol);
222 int (*xput)(struct snd_kcontrol *kcontrol,
223 struct snd_ctl_elem_value *ucontrol);
224 int (*xinfo)(struct snd_kcontrol *kcontrol,
225 struct snd_ctl_elem_info *uinfo);
226};
227
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100228struct wm_coeff_ctl {
229 const char *name;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100230 struct wm_adsp_alg_region region;
231 struct wm_coeff_ctl_ops ops;
232 struct wm_adsp *adsp;
233 void *private;
234 unsigned int enabled:1;
235 struct list_head list;
236 void *cache;
237 size_t len;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100238 unsigned int set:1;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100239 struct snd_kcontrol *kcontrol;
240};
241
Mark Brown1023dbd2013-01-11 22:58:28 +0000242static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
243 struct snd_ctl_elem_value *ucontrol)
244{
245 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
246 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
247 struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
248
249 ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;
250
251 return 0;
252}
253
254static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
255 struct snd_ctl_elem_value *ucontrol)
256{
257 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
258 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
259 struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
260
261 if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
262 return 0;
263
264 if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
265 return -EINVAL;
266
267 if (adsp[e->shift_l].running)
268 return -EBUSY;
269
Mark Brown31522762013-01-30 20:11:01 +0800270 adsp[e->shift_l].fw = ucontrol->value.integer.value[0];
Mark Brown1023dbd2013-01-11 22:58:28 +0000271
272 return 0;
273}
274
275static const struct soc_enum wm_adsp_fw_enum[] = {
276 SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
277 SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
278 SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
279 SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
280};
281
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000282const struct snd_kcontrol_new wm_adsp1_fw_controls[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000283 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
284 wm_adsp_fw_get, wm_adsp_fw_put),
285 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
286 wm_adsp_fw_get, wm_adsp_fw_put),
287 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
288 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000289};
290EXPORT_SYMBOL_GPL(wm_adsp1_fw_controls);
291
292#if IS_ENABLED(CONFIG_SND_SOC_ARIZONA)
293static const struct soc_enum wm_adsp2_rate_enum[] = {
Mark Browndc914282013-02-18 19:09:23 +0000294 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
295 ARIZONA_DSP1_RATE_SHIFT, 0xf,
296 ARIZONA_RATE_ENUM_SIZE,
297 arizona_rate_text, arizona_rate_val),
298 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
299 ARIZONA_DSP1_RATE_SHIFT, 0xf,
300 ARIZONA_RATE_ENUM_SIZE,
301 arizona_rate_text, arizona_rate_val),
302 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
303 ARIZONA_DSP1_RATE_SHIFT, 0xf,
304 ARIZONA_RATE_ENUM_SIZE,
305 arizona_rate_text, arizona_rate_val),
Charles Keepax5be9c5b2013-06-14 14:19:36 +0100306 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP4_CONTROL_1,
Mark Browndc914282013-02-18 19:09:23 +0000307 ARIZONA_DSP1_RATE_SHIFT, 0xf,
308 ARIZONA_RATE_ENUM_SIZE,
309 arizona_rate_text, arizona_rate_val),
310};
311
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000312const struct snd_kcontrol_new wm_adsp2_fw_controls[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000313 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
314 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000315 SOC_ENUM("DSP1 Rate", wm_adsp2_rate_enum[0]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000316 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
317 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000318 SOC_ENUM("DSP2 Rate", wm_adsp2_rate_enum[1]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000319 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
320 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000321 SOC_ENUM("DSP3 Rate", wm_adsp2_rate_enum[2]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000322 SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
323 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000324 SOC_ENUM("DSP4 Rate", wm_adsp2_rate_enum[3]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000325};
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000326EXPORT_SYMBOL_GPL(wm_adsp2_fw_controls);
327#endif
Mark Brown2159ad92012-10-11 11:54:02 +0900328
329static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
330 int type)
331{
332 int i;
333
334 for (i = 0; i < dsp->num_mems; i++)
335 if (dsp->mem[i].type == type)
336 return &dsp->mem[i];
337
338 return NULL;
339}
340
Mark Brown45b9ee72013-01-08 16:02:06 +0000341static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
342 unsigned int offset)
343{
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100344 if (WARN_ON(!region))
345 return offset;
Mark Brown45b9ee72013-01-08 16:02:06 +0000346 switch (region->type) {
347 case WMFW_ADSP1_PM:
348 return region->base + (offset * 3);
349 case WMFW_ADSP1_DM:
350 return region->base + (offset * 2);
351 case WMFW_ADSP2_XM:
352 return region->base + (offset * 2);
353 case WMFW_ADSP2_YM:
354 return region->base + (offset * 2);
355 case WMFW_ADSP1_ZM:
356 return region->base + (offset * 2);
357 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100358 WARN(1, "Unknown memory region type");
Mark Brown45b9ee72013-01-08 16:02:06 +0000359 return offset;
360 }
361}
362
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100363static int wm_coeff_info(struct snd_kcontrol *kcontrol,
364 struct snd_ctl_elem_info *uinfo)
365{
366 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
367
368 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
369 uinfo->count = ctl->len;
370 return 0;
371}
372
373static int wm_coeff_write_control(struct snd_kcontrol *kcontrol,
374 const void *buf, size_t len)
375{
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100376 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
377 struct wm_adsp_alg_region *region = &ctl->region;
378 const struct wm_adsp_region *mem;
379 struct wm_adsp *adsp = ctl->adsp;
380 void *scratch;
381 int ret;
382 unsigned int reg;
383
384 mem = wm_adsp_find_region(adsp, region->type);
385 if (!mem) {
386 adsp_err(adsp, "No base for region %x\n",
387 region->type);
388 return -EINVAL;
389 }
390
391 reg = ctl->region.base;
392 reg = wm_adsp_region_to_reg(mem, reg);
393
394 scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
395 if (!scratch)
396 return -ENOMEM;
397
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100398 ret = regmap_raw_write(adsp->regmap, reg, scratch,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100399 ctl->len);
400 if (ret) {
401 adsp_err(adsp, "Failed to write %zu bytes to %x\n",
402 ctl->len, reg);
403 kfree(scratch);
404 return ret;
405 }
406
407 kfree(scratch);
408
409 return 0;
410}
411
412static int wm_coeff_put(struct snd_kcontrol *kcontrol,
413 struct snd_ctl_elem_value *ucontrol)
414{
415 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
416 char *p = ucontrol->value.bytes.data;
417
418 memcpy(ctl->cache, p, ctl->len);
419
420 if (!ctl->enabled) {
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100421 ctl->set = 1;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100422 return 0;
423 }
424
425 return wm_coeff_write_control(kcontrol, p, ctl->len);
426}
427
428static int wm_coeff_read_control(struct snd_kcontrol *kcontrol,
429 void *buf, size_t len)
430{
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100431 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
432 struct wm_adsp_alg_region *region = &ctl->region;
433 const struct wm_adsp_region *mem;
434 struct wm_adsp *adsp = ctl->adsp;
435 void *scratch;
436 int ret;
437 unsigned int reg;
438
439 mem = wm_adsp_find_region(adsp, region->type);
440 if (!mem) {
441 adsp_err(adsp, "No base for region %x\n",
442 region->type);
443 return -EINVAL;
444 }
445
446 reg = ctl->region.base;
447 reg = wm_adsp_region_to_reg(mem, reg);
448
449 scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
450 if (!scratch)
451 return -ENOMEM;
452
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100453 ret = regmap_raw_read(adsp->regmap, reg, scratch, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100454 if (ret) {
455 adsp_err(adsp, "Failed to read %zu bytes from %x\n",
456 ctl->len, reg);
457 kfree(scratch);
458 return ret;
459 }
460
461 memcpy(buf, scratch, ctl->len);
462 kfree(scratch);
463
464 return 0;
465}
466
467static int wm_coeff_get(struct snd_kcontrol *kcontrol,
468 struct snd_ctl_elem_value *ucontrol)
469{
470 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
471 char *p = ucontrol->value.bytes.data;
472
473 memcpy(p, ctl->cache, ctl->len);
474 return 0;
475}
476
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100477struct wmfw_ctl_work {
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100478 struct wm_adsp *adsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100479 struct wm_coeff_ctl *ctl;
480 struct work_struct work;
481};
482
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100483static int wmfw_add_ctl(struct wm_adsp *adsp, struct wm_coeff_ctl *ctl)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100484{
485 struct snd_kcontrol_new *kcontrol;
486 int ret;
487
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100488 if (!ctl || !ctl->name)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100489 return -EINVAL;
490
491 kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
492 if (!kcontrol)
493 return -ENOMEM;
494 kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
495
496 kcontrol->name = ctl->name;
497 kcontrol->info = wm_coeff_info;
498 kcontrol->get = wm_coeff_get;
499 kcontrol->put = wm_coeff_put;
500 kcontrol->private_value = (unsigned long)ctl;
501
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100502 ret = snd_soc_add_card_controls(adsp->card,
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100503 kcontrol, 1);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100504 if (ret < 0)
505 goto err_kcontrol;
506
507 kfree(kcontrol);
508
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100509 ctl->kcontrol = snd_soc_card_get_kcontrol(adsp->card,
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100510 ctl->name);
511
512 list_add(&ctl->list, &adsp->ctl_list);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100513 return 0;
514
515err_kcontrol:
516 kfree(kcontrol);
517 return ret;
518}
519
Mark Brown2159ad92012-10-11 11:54:02 +0900520static int wm_adsp_load(struct wm_adsp *dsp)
521{
Mark Browncf17c832013-01-30 14:37:23 +0800522 LIST_HEAD(buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +0900523 const struct firmware *firmware;
524 struct regmap *regmap = dsp->regmap;
525 unsigned int pos = 0;
526 const struct wmfw_header *header;
527 const struct wmfw_adsp1_sizes *adsp1_sizes;
528 const struct wmfw_adsp2_sizes *adsp2_sizes;
529 const struct wmfw_footer *footer;
530 const struct wmfw_region *region;
531 const struct wm_adsp_region *mem;
532 const char *region_name;
533 char *file, *text;
Mark Browncf17c832013-01-30 14:37:23 +0800534 struct wm_adsp_buf *buf;
Mark Brown2159ad92012-10-11 11:54:02 +0900535 unsigned int reg;
536 int regions = 0;
537 int ret, offset, type, sizes;
538
539 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
540 if (file == NULL)
541 return -ENOMEM;
542
Mark Brown1023dbd2013-01-11 22:58:28 +0000543 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
544 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad92012-10-11 11:54:02 +0900545 file[PAGE_SIZE - 1] = '\0';
546
547 ret = request_firmware(&firmware, file, dsp->dev);
548 if (ret != 0) {
549 adsp_err(dsp, "Failed to request '%s'\n", file);
550 goto out;
551 }
552 ret = -EINVAL;
553
554 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
555 if (pos >= firmware->size) {
556 adsp_err(dsp, "%s: file too short, %zu bytes\n",
557 file, firmware->size);
558 goto out_fw;
559 }
560
561 header = (void*)&firmware->data[0];
562
563 if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
564 adsp_err(dsp, "%s: invalid magic\n", file);
565 goto out_fw;
566 }
567
568 if (header->ver != 0) {
569 adsp_err(dsp, "%s: unknown file format %d\n",
570 file, header->ver);
571 goto out_fw;
572 }
573
574 if (header->core != dsp->type) {
575 adsp_err(dsp, "%s: invalid core %d != %d\n",
576 file, header->core, dsp->type);
577 goto out_fw;
578 }
579
580 switch (dsp->type) {
581 case WMFW_ADSP1:
582 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
583 adsp1_sizes = (void *)&(header[1]);
584 footer = (void *)&(adsp1_sizes[1]);
585 sizes = sizeof(*adsp1_sizes);
586
587 adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
588 file, le32_to_cpu(adsp1_sizes->dm),
589 le32_to_cpu(adsp1_sizes->pm),
590 le32_to_cpu(adsp1_sizes->zm));
591 break;
592
593 case WMFW_ADSP2:
594 pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
595 adsp2_sizes = (void *)&(header[1]);
596 footer = (void *)&(adsp2_sizes[1]);
597 sizes = sizeof(*adsp2_sizes);
598
599 adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
600 file, le32_to_cpu(adsp2_sizes->xm),
601 le32_to_cpu(adsp2_sizes->ym),
602 le32_to_cpu(adsp2_sizes->pm),
603 le32_to_cpu(adsp2_sizes->zm));
604 break;
605
606 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100607 WARN(1, "Unknown DSP type");
Mark Brown2159ad92012-10-11 11:54:02 +0900608 goto out_fw;
609 }
610
611 if (le32_to_cpu(header->len) != sizeof(*header) +
612 sizes + sizeof(*footer)) {
613 adsp_err(dsp, "%s: unexpected header length %d\n",
614 file, le32_to_cpu(header->len));
615 goto out_fw;
616 }
617
618 adsp_dbg(dsp, "%s: timestamp %llu\n", file,
619 le64_to_cpu(footer->timestamp));
620
621 while (pos < firmware->size &&
622 pos - firmware->size > sizeof(*region)) {
623 region = (void *)&(firmware->data[pos]);
624 region_name = "Unknown";
625 reg = 0;
626 text = NULL;
627 offset = le32_to_cpu(region->offset) & 0xffffff;
628 type = be32_to_cpu(region->type) & 0xff;
629 mem = wm_adsp_find_region(dsp, type);
630
631 switch (type) {
632 case WMFW_NAME_TEXT:
633 region_name = "Firmware name";
634 text = kzalloc(le32_to_cpu(region->len) + 1,
635 GFP_KERNEL);
636 break;
637 case WMFW_INFO_TEXT:
638 region_name = "Information";
639 text = kzalloc(le32_to_cpu(region->len) + 1,
640 GFP_KERNEL);
641 break;
642 case WMFW_ABSOLUTE:
643 region_name = "Absolute";
644 reg = offset;
645 break;
646 case WMFW_ADSP1_PM:
Mark Brown2159ad92012-10-11 11:54:02 +0900647 region_name = "PM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000648 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900649 break;
650 case WMFW_ADSP1_DM:
Mark Brown2159ad92012-10-11 11:54:02 +0900651 region_name = "DM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000652 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900653 break;
654 case WMFW_ADSP2_XM:
Mark Brown2159ad92012-10-11 11:54:02 +0900655 region_name = "XM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000656 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900657 break;
658 case WMFW_ADSP2_YM:
Mark Brown2159ad92012-10-11 11:54:02 +0900659 region_name = "YM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000660 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900661 break;
662 case WMFW_ADSP1_ZM:
Mark Brown2159ad92012-10-11 11:54:02 +0900663 region_name = "ZM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000664 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900665 break;
666 default:
667 adsp_warn(dsp,
668 "%s.%d: Unknown region type %x at %d(%x)\n",
669 file, regions, type, pos, pos);
670 break;
671 }
672
673 adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
674 regions, le32_to_cpu(region->len), offset,
675 region_name);
676
677 if (text) {
678 memcpy(text, region->data, le32_to_cpu(region->len));
679 adsp_info(dsp, "%s: %s\n", file, text);
680 kfree(text);
681 }
682
683 if (reg) {
Mark Browncf17c832013-01-30 14:37:23 +0800684 buf = wm_adsp_buf_alloc(region->data,
685 le32_to_cpu(region->len),
686 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +0000687 if (!buf) {
688 adsp_err(dsp, "Out of memory\n");
689 return -ENOMEM;
690 }
691
Mark Browncf17c832013-01-30 14:37:23 +0800692 ret = regmap_raw_write_async(regmap, reg, buf->buf,
693 le32_to_cpu(region->len));
Mark Brown2159ad92012-10-11 11:54:02 +0900694 if (ret != 0) {
695 adsp_err(dsp,
696 "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
697 file, regions,
698 le32_to_cpu(region->len), offset,
699 region_name, ret);
700 goto out_fw;
701 }
702 }
703
704 pos += le32_to_cpu(region->len) + sizeof(*region);
705 regions++;
706 }
Mark Browncf17c832013-01-30 14:37:23 +0800707
708 ret = regmap_async_complete(regmap);
709 if (ret != 0) {
710 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
711 goto out_fw;
712 }
713
Mark Brown2159ad92012-10-11 11:54:02 +0900714 if (pos > firmware->size)
715 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
716 file, regions, pos - firmware->size);
717
718out_fw:
Mark Browncf17c832013-01-30 14:37:23 +0800719 regmap_async_complete(regmap);
720 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +0900721 release_firmware(firmware);
722out:
723 kfree(file);
724
725 return ret;
726}
727
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100728static int wm_coeff_init_control_caches(struct wm_adsp *adsp)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100729{
730 struct wm_coeff_ctl *ctl;
731 int ret;
732
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100733 list_for_each_entry(ctl, &adsp->ctl_list, list) {
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100734 if (!ctl->enabled || ctl->set)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100735 continue;
736 ret = wm_coeff_read_control(ctl->kcontrol,
737 ctl->cache,
738 ctl->len);
739 if (ret < 0)
740 return ret;
741 }
742
743 return 0;
744}
745
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100746static int wm_coeff_sync_controls(struct wm_adsp *adsp)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100747{
748 struct wm_coeff_ctl *ctl;
749 int ret;
750
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100751 list_for_each_entry(ctl, &adsp->ctl_list, list) {
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100752 if (!ctl->enabled)
753 continue;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100754 if (ctl->set) {
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100755 ret = wm_coeff_write_control(ctl->kcontrol,
756 ctl->cache,
757 ctl->len);
758 if (ret < 0)
759 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100760 }
761 }
762
763 return 0;
764}
765
766static void wm_adsp_ctl_work(struct work_struct *work)
767{
768 struct wmfw_ctl_work *ctl_work = container_of(work,
769 struct wmfw_ctl_work,
770 work);
771
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100772 wmfw_add_ctl(ctl_work->adsp, ctl_work->ctl);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100773 kfree(ctl_work);
774}
775
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100776static int wm_adsp_create_control(struct wm_adsp *dsp,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100777 const struct wm_adsp_alg_region *region)
778
779{
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100780 struct wm_coeff_ctl *ctl;
781 struct wmfw_ctl_work *ctl_work;
782 char *name;
783 char *region_name;
784 int ret;
785
786 name = kmalloc(PAGE_SIZE, GFP_KERNEL);
787 if (!name)
788 return -ENOMEM;
789
790 switch (region->type) {
791 case WMFW_ADSP1_PM:
792 region_name = "PM";
793 break;
794 case WMFW_ADSP1_DM:
795 region_name = "DM";
796 break;
797 case WMFW_ADSP2_XM:
798 region_name = "XM";
799 break;
800 case WMFW_ADSP2_YM:
801 region_name = "YM";
802 break;
803 case WMFW_ADSP1_ZM:
804 region_name = "ZM";
805 break;
806 default:
Dan Carpenter9dbce042013-05-14 15:02:44 +0300807 ret = -EINVAL;
808 goto err_name;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100809 }
810
811 snprintf(name, PAGE_SIZE, "DSP%d %s %x",
812 dsp->num, region_name, region->alg);
813
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100814 list_for_each_entry(ctl, &dsp->ctl_list,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100815 list) {
816 if (!strcmp(ctl->name, name)) {
817 if (!ctl->enabled)
818 ctl->enabled = 1;
Dan Carpenter9dbce042013-05-14 15:02:44 +0300819 goto found;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100820 }
821 }
822
823 ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
824 if (!ctl) {
825 ret = -ENOMEM;
826 goto err_name;
827 }
828 ctl->region = *region;
829 ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
830 if (!ctl->name) {
831 ret = -ENOMEM;
832 goto err_ctl;
833 }
834 ctl->enabled = 1;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100835 ctl->set = 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100836 ctl->ops.xget = wm_coeff_get;
837 ctl->ops.xput = wm_coeff_put;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100838 ctl->adsp = dsp;
839
840 ctl->len = region->len;
841 ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
842 if (!ctl->cache) {
843 ret = -ENOMEM;
844 goto err_ctl_name;
845 }
846
847 ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
848 if (!ctl_work) {
849 ret = -ENOMEM;
850 goto err_ctl_cache;
851 }
852
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100853 ctl_work->adsp = dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100854 ctl_work->ctl = ctl;
855 INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
856 schedule_work(&ctl_work->work);
857
Dan Carpenter9dbce042013-05-14 15:02:44 +0300858found:
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100859 kfree(name);
860
861 return 0;
862
863err_ctl_cache:
864 kfree(ctl->cache);
865err_ctl_name:
866 kfree(ctl->name);
867err_ctl:
868 kfree(ctl);
869err_name:
870 kfree(name);
871 return ret;
872}
873
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100874static int wm_adsp_setup_algs(struct wm_adsp *dsp)
Mark Browndb405172012-10-26 19:30:40 +0100875{
876 struct regmap *regmap = dsp->regmap;
877 struct wmfw_adsp1_id_hdr adsp1_id;
878 struct wmfw_adsp2_id_hdr adsp2_id;
879 struct wmfw_adsp1_alg_hdr *adsp1_alg;
880 struct wmfw_adsp2_alg_hdr *adsp2_alg;
Mark Brownd62f4bc2012-12-19 14:00:30 +0000881 void *alg, *buf;
Mark Brown471f4882013-01-08 16:09:31 +0000882 struct wm_adsp_alg_region *region;
Mark Browndb405172012-10-26 19:30:40 +0100883 const struct wm_adsp_region *mem;
884 unsigned int pos, term;
Mark Brownd62f4bc2012-12-19 14:00:30 +0000885 size_t algs, buf_size;
Mark Browndb405172012-10-26 19:30:40 +0100886 __be32 val;
887 int i, ret;
888
889 switch (dsp->type) {
890 case WMFW_ADSP1:
891 mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
892 break;
893 case WMFW_ADSP2:
894 mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
895 break;
896 default:
897 mem = NULL;
898 break;
899 }
900
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100901 if (WARN_ON(!mem))
Mark Browndb405172012-10-26 19:30:40 +0100902 return -EINVAL;
Mark Browndb405172012-10-26 19:30:40 +0100903
904 switch (dsp->type) {
905 case WMFW_ADSP1:
906 ret = regmap_raw_read(regmap, mem->base, &adsp1_id,
907 sizeof(adsp1_id));
908 if (ret != 0) {
909 adsp_err(dsp, "Failed to read algorithm info: %d\n",
910 ret);
911 return ret;
912 }
913
Mark Brownd62f4bc2012-12-19 14:00:30 +0000914 buf = &adsp1_id;
915 buf_size = sizeof(adsp1_id);
916
Mark Browndb405172012-10-26 19:30:40 +0100917 algs = be32_to_cpu(adsp1_id.algs);
Mark Brownf395a212013-03-05 22:39:54 +0800918 dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
Mark Browndb405172012-10-26 19:30:40 +0100919 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
Mark Brownf395a212013-03-05 22:39:54 +0800920 dsp->fw_id,
Mark Browndb405172012-10-26 19:30:40 +0100921 (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
922 (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
923 be32_to_cpu(adsp1_id.fw.ver) & 0xff,
924 algs);
925
Mark Brownac500092013-04-09 17:08:24 +0100926 region = kzalloc(sizeof(*region), GFP_KERNEL);
927 if (!region)
928 return -ENOMEM;
929 region->type = WMFW_ADSP1_ZM;
930 region->alg = be32_to_cpu(adsp1_id.fw.id);
931 region->base = be32_to_cpu(adsp1_id.zm);
932 list_add_tail(&region->list, &dsp->alg_regions);
933
934 region = kzalloc(sizeof(*region), GFP_KERNEL);
935 if (!region)
936 return -ENOMEM;
937 region->type = WMFW_ADSP1_DM;
938 region->alg = be32_to_cpu(adsp1_id.fw.id);
939 region->base = be32_to_cpu(adsp1_id.dm);
940 list_add_tail(&region->list, &dsp->alg_regions);
941
Mark Browndb405172012-10-26 19:30:40 +0100942 pos = sizeof(adsp1_id) / 2;
943 term = pos + ((sizeof(*adsp1_alg) * algs) / 2);
944 break;
945
946 case WMFW_ADSP2:
947 ret = regmap_raw_read(regmap, mem->base, &adsp2_id,
948 sizeof(adsp2_id));
949 if (ret != 0) {
950 adsp_err(dsp, "Failed to read algorithm info: %d\n",
951 ret);
952 return ret;
953 }
954
Mark Brownd62f4bc2012-12-19 14:00:30 +0000955 buf = &adsp2_id;
956 buf_size = sizeof(adsp2_id);
957
Mark Browndb405172012-10-26 19:30:40 +0100958 algs = be32_to_cpu(adsp2_id.algs);
Mark Brownf395a212013-03-05 22:39:54 +0800959 dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
Mark Browndb405172012-10-26 19:30:40 +0100960 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
Mark Brownf395a212013-03-05 22:39:54 +0800961 dsp->fw_id,
Mark Browndb405172012-10-26 19:30:40 +0100962 (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
963 (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
964 be32_to_cpu(adsp2_id.fw.ver) & 0xff,
965 algs);
966
Mark Brownac500092013-04-09 17:08:24 +0100967 region = kzalloc(sizeof(*region), GFP_KERNEL);
968 if (!region)
969 return -ENOMEM;
970 region->type = WMFW_ADSP2_XM;
971 region->alg = be32_to_cpu(adsp2_id.fw.id);
972 region->base = be32_to_cpu(adsp2_id.xm);
973 list_add_tail(&region->list, &dsp->alg_regions);
974
975 region = kzalloc(sizeof(*region), GFP_KERNEL);
976 if (!region)
977 return -ENOMEM;
978 region->type = WMFW_ADSP2_YM;
979 region->alg = be32_to_cpu(adsp2_id.fw.id);
980 region->base = be32_to_cpu(adsp2_id.ym);
981 list_add_tail(&region->list, &dsp->alg_regions);
982
983 region = kzalloc(sizeof(*region), GFP_KERNEL);
984 if (!region)
985 return -ENOMEM;
986 region->type = WMFW_ADSP2_ZM;
987 region->alg = be32_to_cpu(adsp2_id.fw.id);
988 region->base = be32_to_cpu(adsp2_id.zm);
989 list_add_tail(&region->list, &dsp->alg_regions);
990
Mark Browndb405172012-10-26 19:30:40 +0100991 pos = sizeof(adsp2_id) / 2;
992 term = pos + ((sizeof(*adsp2_alg) * algs) / 2);
993 break;
994
995 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100996 WARN(1, "Unknown DSP type");
Mark Browndb405172012-10-26 19:30:40 +0100997 return -EINVAL;
998 }
999
1000 if (algs == 0) {
1001 adsp_err(dsp, "No algorithms\n");
1002 return -EINVAL;
1003 }
1004
Mark Brownd62f4bc2012-12-19 14:00:30 +00001005 if (algs > 1024) {
1006 adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
1007 print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET,
1008 buf, buf_size);
1009 return -EINVAL;
1010 }
1011
Mark Browndb405172012-10-26 19:30:40 +01001012 /* Read the terminator first to validate the length */
1013 ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val));
1014 if (ret != 0) {
1015 adsp_err(dsp, "Failed to read algorithm list end: %d\n",
1016 ret);
1017 return ret;
1018 }
1019
1020 if (be32_to_cpu(val) != 0xbedead)
1021 adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
1022 term, be32_to_cpu(val));
1023
Mark Brownf2a93e22013-01-20 22:17:30 +09001024 alg = kzalloc((term - pos) * 2, GFP_KERNEL | GFP_DMA);
Mark Browndb405172012-10-26 19:30:40 +01001025 if (!alg)
1026 return -ENOMEM;
1027
1028 ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2);
1029 if (ret != 0) {
1030 adsp_err(dsp, "Failed to read algorithm list: %d\n",
1031 ret);
1032 goto out;
1033 }
1034
1035 adsp1_alg = alg;
1036 adsp2_alg = alg;
1037
1038 for (i = 0; i < algs; i++) {
1039 switch (dsp->type) {
1040 case WMFW_ADSP1:
Mark Brown471f4882013-01-08 16:09:31 +00001041 adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
Mark Browndb405172012-10-26 19:30:40 +01001042 i, be32_to_cpu(adsp1_alg[i].alg.id),
1043 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
1044 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
Mark Brown471f4882013-01-08 16:09:31 +00001045 be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
1046 be32_to_cpu(adsp1_alg[i].dm),
1047 be32_to_cpu(adsp1_alg[i].zm));
1048
Mark Brown74808002013-01-26 00:29:51 +08001049 region = kzalloc(sizeof(*region), GFP_KERNEL);
1050 if (!region)
1051 return -ENOMEM;
1052 region->type = WMFW_ADSP1_DM;
1053 region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
1054 region->base = be32_to_cpu(adsp1_alg[i].dm);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001055 region->len = 0;
Mark Brown74808002013-01-26 00:29:51 +08001056 list_add_tail(&region->list, &dsp->alg_regions);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001057 if (i + 1 < algs) {
1058 region->len = be32_to_cpu(adsp1_alg[i + 1].dm);
1059 region->len -= be32_to_cpu(adsp1_alg[i].dm);
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001060 wm_adsp_create_control(dsp, region);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001061 } else {
1062 adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
1063 be32_to_cpu(adsp1_alg[i].alg.id));
1064 }
Mark Brown471f4882013-01-08 16:09:31 +00001065
Mark Brown74808002013-01-26 00:29:51 +08001066 region = kzalloc(sizeof(*region), GFP_KERNEL);
1067 if (!region)
1068 return -ENOMEM;
1069 region->type = WMFW_ADSP1_ZM;
1070 region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
1071 region->base = be32_to_cpu(adsp1_alg[i].zm);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001072 region->len = 0;
Mark Brown74808002013-01-26 00:29:51 +08001073 list_add_tail(&region->list, &dsp->alg_regions);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001074 if (i + 1 < algs) {
1075 region->len = be32_to_cpu(adsp1_alg[i + 1].zm);
1076 region->len -= be32_to_cpu(adsp1_alg[i].zm);
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001077 wm_adsp_create_control(dsp, region);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001078 } else {
1079 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1080 be32_to_cpu(adsp1_alg[i].alg.id));
1081 }
Mark Browndb405172012-10-26 19:30:40 +01001082 break;
1083
1084 case WMFW_ADSP2:
Mark Brown471f4882013-01-08 16:09:31 +00001085 adsp_info(dsp,
1086 "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
Mark Browndb405172012-10-26 19:30:40 +01001087 i, be32_to_cpu(adsp2_alg[i].alg.id),
1088 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
1089 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
Mark Brown471f4882013-01-08 16:09:31 +00001090 be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
1091 be32_to_cpu(adsp2_alg[i].xm),
1092 be32_to_cpu(adsp2_alg[i].ym),
1093 be32_to_cpu(adsp2_alg[i].zm));
1094
Mark Brown74808002013-01-26 00:29:51 +08001095 region = kzalloc(sizeof(*region), GFP_KERNEL);
1096 if (!region)
1097 return -ENOMEM;
1098 region->type = WMFW_ADSP2_XM;
1099 region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
1100 region->base = be32_to_cpu(adsp2_alg[i].xm);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001101 region->len = 0;
Mark Brown74808002013-01-26 00:29:51 +08001102 list_add_tail(&region->list, &dsp->alg_regions);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001103 if (i + 1 < algs) {
1104 region->len = be32_to_cpu(adsp2_alg[i + 1].xm);
1105 region->len -= be32_to_cpu(adsp2_alg[i].xm);
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001106 wm_adsp_create_control(dsp, region);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001107 } else {
1108 adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
1109 be32_to_cpu(adsp2_alg[i].alg.id));
1110 }
Mark Brown471f4882013-01-08 16:09:31 +00001111
Mark Brown74808002013-01-26 00:29:51 +08001112 region = kzalloc(sizeof(*region), GFP_KERNEL);
1113 if (!region)
1114 return -ENOMEM;
1115 region->type = WMFW_ADSP2_YM;
1116 region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
1117 region->base = be32_to_cpu(adsp2_alg[i].ym);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001118 region->len = 0;
Mark Brown74808002013-01-26 00:29:51 +08001119 list_add_tail(&region->list, &dsp->alg_regions);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001120 if (i + 1 < algs) {
1121 region->len = be32_to_cpu(adsp2_alg[i + 1].ym);
1122 region->len -= be32_to_cpu(adsp2_alg[i].ym);
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001123 wm_adsp_create_control(dsp, region);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001124 } else {
1125 adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
1126 be32_to_cpu(adsp2_alg[i].alg.id));
1127 }
Mark Brown471f4882013-01-08 16:09:31 +00001128
Mark Brown74808002013-01-26 00:29:51 +08001129 region = kzalloc(sizeof(*region), GFP_KERNEL);
1130 if (!region)
1131 return -ENOMEM;
1132 region->type = WMFW_ADSP2_ZM;
1133 region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
1134 region->base = be32_to_cpu(adsp2_alg[i].zm);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001135 region->len = 0;
Mark Brown74808002013-01-26 00:29:51 +08001136 list_add_tail(&region->list, &dsp->alg_regions);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001137 if (i + 1 < algs) {
1138 region->len = be32_to_cpu(adsp2_alg[i + 1].zm);
1139 region->len -= be32_to_cpu(adsp2_alg[i].zm);
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001140 wm_adsp_create_control(dsp, region);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001141 } else {
1142 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1143 be32_to_cpu(adsp2_alg[i].alg.id));
1144 }
Mark Browndb405172012-10-26 19:30:40 +01001145 break;
1146 }
1147 }
1148
1149out:
1150 kfree(alg);
1151 return ret;
1152}
1153
Mark Brown2159ad92012-10-11 11:54:02 +09001154static int wm_adsp_load_coeff(struct wm_adsp *dsp)
1155{
Mark Browncf17c832013-01-30 14:37:23 +08001156 LIST_HEAD(buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001157 struct regmap *regmap = dsp->regmap;
1158 struct wmfw_coeff_hdr *hdr;
1159 struct wmfw_coeff_item *blk;
1160 const struct firmware *firmware;
Mark Brown471f4882013-01-08 16:09:31 +00001161 const struct wm_adsp_region *mem;
1162 struct wm_adsp_alg_region *alg_region;
Mark Brown2159ad92012-10-11 11:54:02 +09001163 const char *region_name;
1164 int ret, pos, blocks, type, offset, reg;
1165 char *file;
Mark Browncf17c832013-01-30 14:37:23 +08001166 struct wm_adsp_buf *buf;
Chris Rattraybdaacea2013-02-08 14:32:15 +00001167 int tmp;
Mark Brown2159ad92012-10-11 11:54:02 +09001168
1169 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1170 if (file == NULL)
1171 return -ENOMEM;
1172
Mark Brown1023dbd2013-01-11 22:58:28 +00001173 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
1174 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad92012-10-11 11:54:02 +09001175 file[PAGE_SIZE - 1] = '\0';
1176
1177 ret = request_firmware(&firmware, file, dsp->dev);
1178 if (ret != 0) {
1179 adsp_warn(dsp, "Failed to request '%s'\n", file);
1180 ret = 0;
1181 goto out;
1182 }
1183 ret = -EINVAL;
1184
1185 if (sizeof(*hdr) >= firmware->size) {
1186 adsp_err(dsp, "%s: file too short, %zu bytes\n",
1187 file, firmware->size);
1188 goto out_fw;
1189 }
1190
1191 hdr = (void*)&firmware->data[0];
1192 if (memcmp(hdr->magic, "WMDR", 4) != 0) {
1193 adsp_err(dsp, "%s: invalid magic\n", file);
Charles Keepaxa4cdbec2013-01-21 09:02:31 +00001194 goto out_fw;
Mark Brown2159ad92012-10-11 11:54:02 +09001195 }
1196
Mark Brownc7123262013-01-16 16:59:04 +09001197 switch (be32_to_cpu(hdr->rev) & 0xff) {
1198 case 1:
1199 break;
1200 default:
1201 adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
1202 file, be32_to_cpu(hdr->rev) & 0xff);
1203 ret = -EINVAL;
1204 goto out_fw;
1205 }
1206
Mark Brown2159ad92012-10-11 11:54:02 +09001207 adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
1208 (le32_to_cpu(hdr->ver) >> 16) & 0xff,
1209 (le32_to_cpu(hdr->ver) >> 8) & 0xff,
1210 le32_to_cpu(hdr->ver) & 0xff);
1211
1212 pos = le32_to_cpu(hdr->len);
1213
1214 blocks = 0;
1215 while (pos < firmware->size &&
1216 pos - firmware->size > sizeof(*blk)) {
1217 blk = (void*)(&firmware->data[pos]);
1218
Mark Brownc7123262013-01-16 16:59:04 +09001219 type = le16_to_cpu(blk->type);
1220 offset = le16_to_cpu(blk->offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001221
1222 adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
1223 file, blocks, le32_to_cpu(blk->id),
1224 (le32_to_cpu(blk->ver) >> 16) & 0xff,
1225 (le32_to_cpu(blk->ver) >> 8) & 0xff,
1226 le32_to_cpu(blk->ver) & 0xff);
1227 adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
1228 file, blocks, le32_to_cpu(blk->len), offset, type);
1229
1230 reg = 0;
1231 region_name = "Unknown";
1232 switch (type) {
Mark Brownc7123262013-01-16 16:59:04 +09001233 case (WMFW_NAME_TEXT << 8):
1234 case (WMFW_INFO_TEXT << 8):
Mark Brown2159ad92012-10-11 11:54:02 +09001235 break;
Mark Brownc7123262013-01-16 16:59:04 +09001236 case (WMFW_ABSOLUTE << 8):
Mark Brownf395a212013-03-05 22:39:54 +08001237 /*
1238 * Old files may use this for global
1239 * coefficients.
1240 */
1241 if (le32_to_cpu(blk->id) == dsp->fw_id &&
1242 offset == 0) {
1243 region_name = "global coefficients";
1244 mem = wm_adsp_find_region(dsp, type);
1245 if (!mem) {
1246 adsp_err(dsp, "No ZM\n");
1247 break;
1248 }
1249 reg = wm_adsp_region_to_reg(mem, 0);
1250
1251 } else {
1252 region_name = "register";
1253 reg = offset;
1254 }
Mark Brown2159ad92012-10-11 11:54:02 +09001255 break;
Mark Brown471f4882013-01-08 16:09:31 +00001256
1257 case WMFW_ADSP1_DM:
1258 case WMFW_ADSP1_ZM:
1259 case WMFW_ADSP2_XM:
1260 case WMFW_ADSP2_YM:
1261 adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
1262 file, blocks, le32_to_cpu(blk->len),
1263 type, le32_to_cpu(blk->id));
1264
1265 mem = wm_adsp_find_region(dsp, type);
1266 if (!mem) {
1267 adsp_err(dsp, "No base for region %x\n", type);
1268 break;
1269 }
1270
1271 reg = 0;
1272 list_for_each_entry(alg_region,
1273 &dsp->alg_regions, list) {
1274 if (le32_to_cpu(blk->id) == alg_region->alg &&
1275 type == alg_region->type) {
Mark Brown338c5182013-01-24 00:35:48 +08001276 reg = alg_region->base;
Mark Brown471f4882013-01-08 16:09:31 +00001277 reg = wm_adsp_region_to_reg(mem,
1278 reg);
Mark Brown338c5182013-01-24 00:35:48 +08001279 reg += offset;
Mark Brown471f4882013-01-08 16:09:31 +00001280 }
1281 }
1282
1283 if (reg == 0)
1284 adsp_err(dsp, "No %x for algorithm %x\n",
1285 type, le32_to_cpu(blk->id));
1286 break;
1287
Mark Brown2159ad92012-10-11 11:54:02 +09001288 default:
Mark Brown25c62f7e2013-01-20 19:02:19 +09001289 adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
1290 file, blocks, type, pos);
Mark Brown2159ad92012-10-11 11:54:02 +09001291 break;
1292 }
1293
1294 if (reg) {
Mark Browncf17c832013-01-30 14:37:23 +08001295 buf = wm_adsp_buf_alloc(blk->data,
1296 le32_to_cpu(blk->len),
1297 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +00001298 if (!buf) {
1299 adsp_err(dsp, "Out of memory\n");
Wei Yongjunf4b82812013-03-12 00:23:15 +08001300 ret = -ENOMEM;
1301 goto out_fw;
Mark Browna76fefa2013-01-07 19:03:17 +00001302 }
1303
Mark Brown20da6d52013-01-12 19:58:17 +00001304 adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
1305 file, blocks, le32_to_cpu(blk->len),
1306 reg);
Mark Browncf17c832013-01-30 14:37:23 +08001307 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1308 le32_to_cpu(blk->len));
Mark Brown2159ad92012-10-11 11:54:02 +09001309 if (ret != 0) {
1310 adsp_err(dsp,
1311 "%s.%d: Failed to write to %x in %s\n",
1312 file, blocks, reg, region_name);
1313 }
1314 }
1315
Chris Rattraybdaacea2013-02-08 14:32:15 +00001316 tmp = le32_to_cpu(blk->len) % 4;
1317 if (tmp)
1318 pos += le32_to_cpu(blk->len) + (4 - tmp) + sizeof(*blk);
1319 else
1320 pos += le32_to_cpu(blk->len) + sizeof(*blk);
1321
Mark Brown2159ad92012-10-11 11:54:02 +09001322 blocks++;
1323 }
1324
Mark Browncf17c832013-01-30 14:37:23 +08001325 ret = regmap_async_complete(regmap);
1326 if (ret != 0)
1327 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1328
Mark Brown2159ad92012-10-11 11:54:02 +09001329 if (pos > firmware->size)
1330 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1331 file, blocks, pos - firmware->size);
1332
1333out_fw:
1334 release_firmware(firmware);
Mark Browncf17c832013-01-30 14:37:23 +08001335 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001336out:
1337 kfree(file);
Wei Yongjunf4b82812013-03-12 00:23:15 +08001338 return ret;
Mark Brown2159ad92012-10-11 11:54:02 +09001339}
1340
Mark Brown5e7a7a22013-01-16 10:03:56 +09001341int wm_adsp1_init(struct wm_adsp *adsp)
1342{
1343 INIT_LIST_HEAD(&adsp->alg_regions);
1344
1345 return 0;
1346}
1347EXPORT_SYMBOL_GPL(wm_adsp1_init);
1348
Mark Brown2159ad92012-10-11 11:54:02 +09001349int wm_adsp1_event(struct snd_soc_dapm_widget *w,
1350 struct snd_kcontrol *kcontrol,
1351 int event)
1352{
1353 struct snd_soc_codec *codec = w->codec;
1354 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1355 struct wm_adsp *dsp = &dsps[w->shift];
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001356 struct wm_coeff_ctl *ctl;
Mark Brown2159ad92012-10-11 11:54:02 +09001357 int ret;
Chris Rattray94e205b2013-01-18 08:43:09 +00001358 int val;
Mark Brown2159ad92012-10-11 11:54:02 +09001359
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001360 dsp->card = codec->card;
1361
Mark Brown2159ad92012-10-11 11:54:02 +09001362 switch (event) {
1363 case SND_SOC_DAPM_POST_PMU:
1364 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1365 ADSP1_SYS_ENA, ADSP1_SYS_ENA);
1366
Chris Rattray94e205b2013-01-18 08:43:09 +00001367 /*
1368 * For simplicity set the DSP clock rate to be the
1369 * SYSCLK rate rather than making it configurable.
1370 */
1371 if(dsp->sysclk_reg) {
1372 ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
1373 if (ret != 0) {
1374 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
1375 ret);
1376 return ret;
1377 }
1378
1379 val = (val & dsp->sysclk_mask)
1380 >> dsp->sysclk_shift;
1381
1382 ret = regmap_update_bits(dsp->regmap,
1383 dsp->base + ADSP1_CONTROL_31,
1384 ADSP1_CLK_SEL_MASK, val);
1385 if (ret != 0) {
1386 adsp_err(dsp, "Failed to set clock rate: %d\n",
1387 ret);
1388 return ret;
1389 }
1390 }
1391
Mark Brown2159ad92012-10-11 11:54:02 +09001392 ret = wm_adsp_load(dsp);
1393 if (ret != 0)
1394 goto err;
1395
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001396 ret = wm_adsp_setup_algs(dsp);
Mark Browndb405172012-10-26 19:30:40 +01001397 if (ret != 0)
1398 goto err;
1399
Mark Brown2159ad92012-10-11 11:54:02 +09001400 ret = wm_adsp_load_coeff(dsp);
1401 if (ret != 0)
1402 goto err;
1403
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01001404 /* Initialize caches for enabled and unset controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001405 ret = wm_coeff_init_control_caches(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001406 if (ret != 0)
1407 goto err;
1408
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01001409 /* Sync set controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001410 ret = wm_coeff_sync_controls(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001411 if (ret != 0)
1412 goto err;
1413
Mark Brown2159ad92012-10-11 11:54:02 +09001414 /* Start the core running */
1415 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1416 ADSP1_CORE_ENA | ADSP1_START,
1417 ADSP1_CORE_ENA | ADSP1_START);
1418 break;
1419
1420 case SND_SOC_DAPM_PRE_PMD:
1421 /* Halt the core */
1422 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1423 ADSP1_CORE_ENA | ADSP1_START, 0);
1424
1425 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
1426 ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
1427
1428 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1429 ADSP1_SYS_ENA, 0);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001430
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001431 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001432 ctl->enabled = 0;
Mark Brown2159ad92012-10-11 11:54:02 +09001433 break;
1434
1435 default:
1436 break;
1437 }
1438
1439 return 0;
1440
1441err:
1442 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1443 ADSP1_SYS_ENA, 0);
1444 return ret;
1445}
1446EXPORT_SYMBOL_GPL(wm_adsp1_event);
1447
1448static int wm_adsp2_ena(struct wm_adsp *dsp)
1449{
1450 unsigned int val;
1451 int ret, count;
1452
1453 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
1454 ADSP2_SYS_ENA, ADSP2_SYS_ENA);
1455 if (ret != 0)
1456 return ret;
1457
1458 /* Wait for the RAM to start, should be near instantaneous */
1459 count = 0;
1460 do {
1461 ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
1462 &val);
1463 if (ret != 0)
1464 return ret;
1465 } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
1466
1467 if (!(val & ADSP2_RAM_RDY)) {
1468 adsp_err(dsp, "Failed to start DSP RAM\n");
1469 return -EBUSY;
1470 }
1471
1472 adsp_dbg(dsp, "RAM ready after %d polls\n", count);
1473 adsp_info(dsp, "RAM ready after %d polls\n", count);
1474
1475 return 0;
1476}
1477
1478int wm_adsp2_event(struct snd_soc_dapm_widget *w,
1479 struct snd_kcontrol *kcontrol, int event)
1480{
1481 struct snd_soc_codec *codec = w->codec;
1482 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1483 struct wm_adsp *dsp = &dsps[w->shift];
Mark Brown471f4882013-01-08 16:09:31 +00001484 struct wm_adsp_alg_region *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001485 struct wm_coeff_ctl *ctl;
Mark Brown973838a2012-11-28 17:20:32 +00001486 unsigned int val;
Mark Brown2159ad92012-10-11 11:54:02 +09001487 int ret;
1488
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001489 dsp->card = codec->card;
1490
Mark Brown2159ad92012-10-11 11:54:02 +09001491 switch (event) {
1492 case SND_SOC_DAPM_POST_PMU:
Mark Browndd49e2c2012-12-02 21:50:46 +09001493 /*
1494 * For simplicity set the DSP clock rate to be the
1495 * SYSCLK rate rather than making it configurable.
1496 */
1497 ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
1498 if (ret != 0) {
1499 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
1500 ret);
1501 return ret;
1502 }
1503 val = (val & ARIZONA_SYSCLK_FREQ_MASK)
1504 >> ARIZONA_SYSCLK_FREQ_SHIFT;
1505
1506 ret = regmap_update_bits(dsp->regmap,
1507 dsp->base + ADSP2_CLOCKING,
1508 ADSP2_CLK_SEL_MASK, val);
1509 if (ret != 0) {
1510 adsp_err(dsp, "Failed to set clock rate: %d\n",
1511 ret);
1512 return ret;
1513 }
1514
Mark Brown973838a2012-11-28 17:20:32 +00001515 if (dsp->dvfs) {
1516 ret = regmap_read(dsp->regmap,
1517 dsp->base + ADSP2_CLOCKING, &val);
1518 if (ret != 0) {
1519 dev_err(dsp->dev,
1520 "Failed to read clocking: %d\n", ret);
1521 return ret;
1522 }
1523
Mark Brown25c6fdb2012-11-29 15:16:10 +00001524 if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
Mark Brown973838a2012-11-28 17:20:32 +00001525 ret = regulator_enable(dsp->dvfs);
1526 if (ret != 0) {
1527 dev_err(dsp->dev,
1528 "Failed to enable supply: %d\n",
1529 ret);
1530 return ret;
1531 }
1532
1533 ret = regulator_set_voltage(dsp->dvfs,
1534 1800000,
1535 1800000);
1536 if (ret != 0) {
1537 dev_err(dsp->dev,
1538 "Failed to raise supply: %d\n",
1539 ret);
1540 return ret;
1541 }
1542 }
1543 }
1544
Mark Brown2159ad92012-10-11 11:54:02 +09001545 ret = wm_adsp2_ena(dsp);
1546 if (ret != 0)
1547 return ret;
1548
1549 ret = wm_adsp_load(dsp);
1550 if (ret != 0)
1551 goto err;
1552
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001553 ret = wm_adsp_setup_algs(dsp);
Mark Browndb405172012-10-26 19:30:40 +01001554 if (ret != 0)
1555 goto err;
1556
Mark Brown2159ad92012-10-11 11:54:02 +09001557 ret = wm_adsp_load_coeff(dsp);
1558 if (ret != 0)
1559 goto err;
1560
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01001561 /* Initialize caches for enabled and unset controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001562 ret = wm_coeff_init_control_caches(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001563 if (ret != 0)
1564 goto err;
1565
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01001566 /* Sync set controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001567 ret = wm_coeff_sync_controls(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001568 if (ret != 0)
1569 goto err;
1570
Mark Brown2159ad92012-10-11 11:54:02 +09001571 ret = regmap_update_bits(dsp->regmap,
1572 dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00001573 ADSP2_CORE_ENA | ADSP2_START,
1574 ADSP2_CORE_ENA | ADSP2_START);
Mark Brown2159ad92012-10-11 11:54:02 +09001575 if (ret != 0)
1576 goto err;
Mark Brown1023dbd2013-01-11 22:58:28 +00001577
1578 dsp->running = true;
Mark Brown2159ad92012-10-11 11:54:02 +09001579 break;
1580
1581 case SND_SOC_DAPM_PRE_PMD:
Mark Brown1023dbd2013-01-11 22:58:28 +00001582 dsp->running = false;
1583
Mark Brown2159ad92012-10-11 11:54:02 +09001584 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00001585 ADSP2_SYS_ENA | ADSP2_CORE_ENA |
1586 ADSP2_START, 0);
Mark Brown973838a2012-11-28 17:20:32 +00001587
Mark Brown2d30b572013-01-28 20:18:17 +08001588 /* Make sure DMAs are quiesced */
1589 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
1590 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
1591 regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
1592
Mark Brown973838a2012-11-28 17:20:32 +00001593 if (dsp->dvfs) {
1594 ret = regulator_set_voltage(dsp->dvfs, 1200000,
1595 1800000);
1596 if (ret != 0)
1597 dev_warn(dsp->dev,
1598 "Failed to lower supply: %d\n",
1599 ret);
1600
1601 ret = regulator_disable(dsp->dvfs);
1602 if (ret != 0)
1603 dev_err(dsp->dev,
1604 "Failed to enable supply: %d\n",
1605 ret);
1606 }
Mark Brown471f4882013-01-08 16:09:31 +00001607
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001608 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001609 ctl->enabled = 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001610
Mark Brown471f4882013-01-08 16:09:31 +00001611 while (!list_empty(&dsp->alg_regions)) {
1612 alg_region = list_first_entry(&dsp->alg_regions,
1613 struct wm_adsp_alg_region,
1614 list);
1615 list_del(&alg_region->list);
1616 kfree(alg_region);
1617 }
Mark Brown2159ad92012-10-11 11:54:02 +09001618 break;
1619
1620 default:
1621 break;
1622 }
1623
1624 return 0;
1625err:
1626 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00001627 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Mark Brown2159ad92012-10-11 11:54:02 +09001628 return ret;
1629}
1630EXPORT_SYMBOL_GPL(wm_adsp2_event);
Mark Brown973838a2012-11-28 17:20:32 +00001631
1632int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
1633{
1634 int ret;
1635
Mark Brown10a2b662012-12-02 21:37:00 +09001636 /*
1637 * Disable the DSP memory by default when in reset for a small
1638 * power saving.
1639 */
1640 ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
1641 ADSP2_MEM_ENA, 0);
1642 if (ret != 0) {
1643 adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
1644 return ret;
1645 }
1646
Mark Brown471f4882013-01-08 16:09:31 +00001647 INIT_LIST_HEAD(&adsp->alg_regions);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001648 INIT_LIST_HEAD(&adsp->ctl_list);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001649
Mark Brown973838a2012-11-28 17:20:32 +00001650 if (dvfs) {
1651 adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
1652 if (IS_ERR(adsp->dvfs)) {
1653 ret = PTR_ERR(adsp->dvfs);
1654 dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001655 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001656 }
1657
1658 ret = regulator_enable(adsp->dvfs);
1659 if (ret != 0) {
1660 dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
1661 ret);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001662 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001663 }
1664
1665 ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
1666 if (ret != 0) {
1667 dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
1668 ret);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001669 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001670 }
1671
1672 ret = regulator_disable(adsp->dvfs);
1673 if (ret != 0) {
1674 dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
1675 ret);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001676 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001677 }
1678 }
1679
1680 return 0;
1681}
1682EXPORT_SYMBOL_GPL(wm_adsp2_init);