blob: 4f08c133cc255e2e2c2b93a0f28b79caaf3fc795 [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Nicolas Pitre0536bdf2011-08-25 00:35:59 -040018#include <linux/vmalloc.h>
Alessandro Rubini158e8bf2012-06-24 12:46:26 +010019#include <linux/sizes.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010020
Russell King15d07dc2012-03-28 18:30:01 +010021#include <asm/cp15.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010022#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000023#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050024#include <asm/cachetype.h>
Russell Kingebd49222013-10-24 08:12:39 +010025#include <asm/sections.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010026#include <asm/setup.h>
Russell Kinge616c592009-09-27 20:55:43 +010027#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010028#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040029#include <asm/highmem.h>
David Howells9f97da72012-03-28 18:30:01 +010030#include <asm/system_info.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010031#include <asm/traps.h>
Santosh Shilimkara77e0c72013-07-31 12:44:46 -040032#include <asm/procinfo.h>
33#include <asm/memory.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010034
35#include <asm/mach/arch.h>
36#include <asm/mach/map.h>
Rob Herringc2794432012-02-29 18:10:58 -060037#include <asm/mach/pci.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010038
39#include "mm.h"
Joonsoo Kimde406142013-04-05 03:16:51 +010040#include "tcm.h"
Russell Kingd111e8f2006-09-27 15:27:33 +010041
Russell Kingd111e8f2006-09-27 15:27:33 +010042/*
43 * empty_zero_page is a special page that is used for
44 * zero-initialized data and COW.
45 */
46struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040047EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010048
49/*
50 * The pmd table for the upper-most set of pages.
51 */
52pmd_t *top_pmd;
53
Russell Kingae8f1542006-09-27 15:38:34 +010054#define CPOLICY_UNCACHED 0
55#define CPOLICY_BUFFERED 1
56#define CPOLICY_WRITETHROUGH 2
57#define CPOLICY_WRITEBACK 3
58#define CPOLICY_WRITEALLOC 4
59
60static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
61static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010062pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010063pgprot_t pgprot_kernel;
Christoffer Dallcc577c22013-01-20 18:28:04 -050064pgprot_t pgprot_hyp_device;
65pgprot_t pgprot_s2;
66pgprot_t pgprot_s2_device;
Russell Kingae8f1542006-09-27 15:38:34 +010067
Imre_Deak44b18692007-02-11 13:45:13 +010068EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010069EXPORT_SYMBOL(pgprot_kernel);
70
71struct cachepolicy {
72 const char policy[16];
73 unsigned int cr_mask;
Catalin Marinas442e70c2011-09-05 17:51:56 +010074 pmdval_t pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000075 pteval_t pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -050076 pteval_t pte_s2;
Russell Kingae8f1542006-09-27 15:38:34 +010077};
78
Christoffer Dallcc577c22013-01-20 18:28:04 -050079#ifdef CONFIG_ARM_LPAE
80#define s2_policy(policy) policy
81#else
82#define s2_policy(policy) 0
83#endif
84
Russell Kingae8f1542006-09-27 15:38:34 +010085static struct cachepolicy cache_policies[] __initdata = {
86 {
87 .policy = "uncached",
88 .cr_mask = CR_W|CR_C,
89 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010090 .pte = L_PTE_MT_UNCACHED,
Christoffer Dallcc577c22013-01-20 18:28:04 -050091 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +010092 }, {
93 .policy = "buffered",
94 .cr_mask = CR_C,
95 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010096 .pte = L_PTE_MT_BUFFERABLE,
Christoffer Dallcc577c22013-01-20 18:28:04 -050097 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +010098 }, {
99 .policy = "writethrough",
100 .cr_mask = 0,
101 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +0100102 .pte = L_PTE_MT_WRITETHROUGH,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500103 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITETHROUGH),
Russell Kingae8f1542006-09-27 15:38:34 +0100104 }, {
105 .policy = "writeback",
106 .cr_mask = 0,
107 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +0100108 .pte = L_PTE_MT_WRITEBACK,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500109 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100110 }, {
111 .policy = "writealloc",
112 .cr_mask = 0,
113 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +0100114 .pte = L_PTE_MT_WRITEALLOC,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500115 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100116 }
117};
118
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100119#ifdef CONFIG_CPU_CP15
Russell Kingae8f1542006-09-27 15:38:34 +0100120/*
Simon Arlott6cbdc8c2007-05-11 20:40:30 +0100121 * These are useful for identifying cache coherency
Russell Kingae8f1542006-09-27 15:38:34 +0100122 * problems by allowing the cache or the cache and
123 * writebuffer to be turned off. (Note: the write
124 * buffer should not be on and the cache off).
125 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100126static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100127{
128 int i;
129
130 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
131 int len = strlen(cache_policies[i].policy);
132
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100133 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingae8f1542006-09-27 15:38:34 +0100134 cachepolicy = i;
135 cr_alignment &= ~cache_policies[i].cr_mask;
136 cr_no_alignment &= ~cache_policies[i].cr_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100137 break;
138 }
139 }
140 if (i == ARRAY_SIZE(cache_policies))
141 printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
Russell King4b46d642009-11-01 17:44:24 +0000142 /*
143 * This restriction is partly to do with the way we boot; it is
144 * unpredictable to have memory mapped using two different sets of
145 * memory attributes (shared, type, and cache attribs). We can not
146 * change these attributes once the initial assembly has setup the
147 * page tables.
148 */
Catalin Marinas11179d82007-07-20 11:42:24 +0100149 if (cpu_architecture() >= CPU_ARCH_ARMv6) {
150 printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
151 cachepolicy = CPOLICY_WRITEBACK;
152 }
Russell Kingae8f1542006-09-27 15:38:34 +0100153 flush_cache_all();
154 set_cr(cr_alignment);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100155 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100156}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100157early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100158
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100159static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100160{
161 char *p = "buffered";
162 printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100163 early_cachepolicy(p);
164 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100165}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100166early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100167
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100168static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100169{
170 char *p = "uncached";
171 printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100172 early_cachepolicy(p);
173 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100174}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100175early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100176
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000177#ifndef CONFIG_ARM_LPAE
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100178static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100179{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100180 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100181 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100182 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100183 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100184 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100185}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100186early_param("ecc", early_ecc);
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000187#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100188
189static int __init noalign_setup(char *__unused)
190{
191 cr_alignment &= ~CR_A;
192 cr_no_alignment &= ~CR_A;
193 set_cr(cr_alignment);
194 return 1;
195}
196__setup("noalign", noalign_setup);
197
Russell King255d1f82006-12-18 00:12:47 +0000198#ifndef CONFIG_SMP
199void adjust_cr(unsigned long mask, unsigned long set)
200{
201 unsigned long flags;
202
203 mask &= ~CR_A;
204
205 set &= mask;
206
207 local_irq_save(flags);
208
209 cr_no_alignment = (cr_no_alignment & ~mask) | set;
210 cr_alignment = (cr_alignment & ~mask) | set;
211
212 set_cr((get_cr() & ~mask) | set);
213
214 local_irq_restore(flags);
215}
216#endif
217
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100218#else /* ifdef CONFIG_CPU_CP15 */
219
220static int __init early_cachepolicy(char *p)
221{
222 pr_warning("cachepolicy kernel parameter not supported without cp15\n");
223}
224early_param("cachepolicy", early_cachepolicy);
225
226static int __init noalign_setup(char *__unused)
227{
228 pr_warning("noalign kernel parameter not supported without cp15\n");
229}
230__setup("noalign", noalign_setup);
231
232#endif /* ifdef CONFIG_CPU_CP15 / else */
233
Russell King36bb94b2010-11-16 08:40:36 +0000234#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Russell Kingb1cce6b2008-11-04 10:52:28 +0000235#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100236
Russell Kingb29e9f52007-04-21 10:47:29 +0100237static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100238 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100239 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
240 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100241 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000242 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100243 .domain = DOMAIN_IO,
244 },
245 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100246 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100247 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000248 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100249 .domain = DOMAIN_IO,
250 },
251 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100252 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100253 .prot_l1 = PMD_TYPE_TABLE,
254 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
255 .domain = DOMAIN_IO,
Rob Herringc2794432012-02-29 18:10:58 -0600256 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100257 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100258 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100259 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000260 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100261 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100262 },
Russell Kingebb4c652008-11-09 11:18:36 +0000263 [MT_UNCACHED] = {
264 .prot_pte = PROT_PTE_DEVICE,
265 .prot_l1 = PMD_TYPE_TABLE,
266 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
267 .domain = DOMAIN_IO,
268 },
Russell Kingae8f1542006-09-27 15:38:34 +0100269 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100270 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100271 .domain = DOMAIN_KERNEL,
272 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000273#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100274 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100275 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100276 .domain = DOMAIN_KERNEL,
277 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000278#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100279 [MT_LOW_VECTORS] = {
280 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000281 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100282 .prot_l1 = PMD_TYPE_TABLE,
283 .domain = DOMAIN_USER,
284 },
285 [MT_HIGH_VECTORS] = {
286 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000287 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100288 .prot_l1 = PMD_TYPE_TABLE,
289 .domain = DOMAIN_USER,
290 },
Russell King2e2c9de2013-10-24 10:26:40 +0100291 [MT_MEMORY_RWX] = {
Russell King36bb94b2010-11-16 08:40:36 +0000292 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100293 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100294 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100295 .domain = DOMAIN_KERNEL,
296 },
Russell Kingebd49222013-10-24 08:12:39 +0100297 [MT_MEMORY_RW] = {
298 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
299 L_PTE_XN,
300 .prot_l1 = PMD_TYPE_TABLE,
301 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
302 .domain = DOMAIN_KERNEL,
303 },
Russell Kingae8f1542006-09-27 15:38:34 +0100304 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100305 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100306 .domain = DOMAIN_KERNEL,
307 },
Russell King2e2c9de2013-10-24 10:26:40 +0100308 [MT_MEMORY_RWX_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100309 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000310 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100311 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100312 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
313 .domain = DOMAIN_KERNEL,
314 },
Russell King2e2c9de2013-10-24 10:26:40 +0100315 [MT_MEMORY_RW_DTCM] = {
Linus Walleijf444fce2010-10-18 09:03:03 +0100316 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000317 L_PTE_XN,
Linus Walleijf444fce2010-10-18 09:03:03 +0100318 .prot_l1 = PMD_TYPE_TABLE,
319 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
320 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100321 },
Russell King2e2c9de2013-10-24 10:26:40 +0100322 [MT_MEMORY_RWX_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000323 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100324 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce2010-10-18 09:03:03 +0100325 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100326 },
Russell King2e2c9de2013-10-24 10:26:40 +0100327 [MT_MEMORY_RW_SO] = {
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700328 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Santosh Shilimkar93d5bf02013-01-17 07:18:04 +0100329 L_PTE_MT_UNCACHED | L_PTE_XN,
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700330 .prot_l1 = PMD_TYPE_TABLE,
331 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S |
332 PMD_SECT_UNCACHED | PMD_SECT_XN,
333 .domain = DOMAIN_KERNEL,
334 },
Marek Szyprowskic7909502011-12-29 13:09:51 +0100335 [MT_MEMORY_DMA_READY] = {
Russell King71b55662013-11-25 12:01:03 +0000336 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
337 L_PTE_XN,
Marek Szyprowskic7909502011-12-29 13:09:51 +0100338 .prot_l1 = PMD_TYPE_TABLE,
339 .domain = DOMAIN_KERNEL,
340 },
Russell Kingae8f1542006-09-27 15:38:34 +0100341};
342
Russell Kingb29e9f52007-04-21 10:47:29 +0100343const struct mem_type *get_mem_type(unsigned int type)
344{
345 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
346}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200347EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100348
Laura Abbott75374ad2013-06-17 10:29:13 -0700349#define PTE_SET_FN(_name, pteop) \
350static int pte_set_##_name(pte_t *ptep, pgtable_t token, unsigned long addr, \
351 void *data) \
352{ \
353 pte_t pte = pteop(*ptep); \
354\
355 set_pte_ext(ptep, pte, 0); \
356 return 0; \
357} \
358
359#define SET_MEMORY_FN(_name, callback) \
360int set_memory_##_name(unsigned long addr, int numpages) \
361{ \
362 unsigned long start = addr; \
363 unsigned long size = PAGE_SIZE*numpages; \
364 unsigned end = start + size; \
365\
366 if (start < MODULES_VADDR || start >= MODULES_END) \
367 return -EINVAL;\
368\
369 if (end < MODULES_VADDR || end >= MODULES_END) \
370 return -EINVAL; \
371\
372 apply_to_page_range(&init_mm, start, size, callback, NULL); \
373 flush_tlb_kernel_range(start, end); \
374 return 0;\
375}
376
377PTE_SET_FN(ro, pte_wrprotect)
378PTE_SET_FN(rw, pte_mkwrite)
379PTE_SET_FN(x, pte_mkexec)
380PTE_SET_FN(nx, pte_mknexec)
381
382SET_MEMORY_FN(ro, pte_set_ro)
383SET_MEMORY_FN(rw, pte_set_rw)
384SET_MEMORY_FN(x, pte_set_x)
385SET_MEMORY_FN(nx, pte_set_nx)
386
Russell Kingae8f1542006-09-27 15:38:34 +0100387/*
388 * Adjust the PMD section entries according to the CPU in use.
389 */
390static void __init build_mem_type_table(void)
391{
392 struct cachepolicy *cp;
393 unsigned int cr = get_cr();
Catalin Marinas442e70c2011-09-05 17:51:56 +0100394 pteval_t user_pgprot, kern_pgprot, vecs_pgprot;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500395 pteval_t hyp_device_pgprot, s2_pgprot, s2_device_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100396 int cpu_arch = cpu_architecture();
397 int i;
398
Catalin Marinas11179d82007-07-20 11:42:24 +0100399 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100400#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100401 if (cachepolicy > CPOLICY_BUFFERED)
402 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100403#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100404 if (cachepolicy > CPOLICY_WRITETHROUGH)
405 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100406#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100407 }
Russell Kingae8f1542006-09-27 15:38:34 +0100408 if (cpu_arch < CPU_ARCH_ARMv5) {
409 if (cachepolicy >= CPOLICY_WRITEALLOC)
410 cachepolicy = CPOLICY_WRITEBACK;
411 ecc_mask = 0;
412 }
Russell Kingf00ec482010-09-04 10:47:48 +0100413 if (is_smp())
414 cachepolicy = CPOLICY_WRITEALLOC;
Russell Kingae8f1542006-09-27 15:38:34 +0100415
416 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000417 * Strip out features not present on earlier architectures.
418 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
419 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100420 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000421 if (cpu_arch < CPU_ARCH_ARMv5)
422 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
423 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
424 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
425 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
426 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100427
428 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000429 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
430 * "update-able on write" bit on ARM610). However, Xscale and
431 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100432 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000433 if (cpu_is_xscale() || cpu_is_xsc3()) {
Russell King9ef79632007-05-05 20:03:35 +0100434 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100435 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100436 mem_types[i].prot_l1 &= ~PMD_BIT4;
437 }
438 } else if (cpu_arch < CPU_ARCH_ARMv6) {
439 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100440 if (mem_types[i].prot_l1)
441 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100442 if (mem_types[i].prot_sect)
443 mem_types[i].prot_sect |= PMD_BIT4;
444 }
445 }
Russell Kingae8f1542006-09-27 15:38:34 +0100446
Russell Kingb1cce6b2008-11-04 10:52:28 +0000447 /*
448 * Mark the device areas according to the CPU/architecture.
449 */
450 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
451 if (!cpu_is_xsc3()) {
452 /*
453 * Mark device regions on ARMv6+ as execute-never
454 * to prevent speculative instruction fetches.
455 */
456 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
457 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
458 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
459 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
Russell Kingebd49222013-10-24 08:12:39 +0100460
461 /* Also setup NX memory mapping */
462 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_XN;
Russell Kingb1cce6b2008-11-04 10:52:28 +0000463 }
464 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
465 /*
466 * For ARMv7 with TEX remapping,
467 * - shared device is SXCB=1100
468 * - nonshared device is SXCB=0100
469 * - write combine device mem is SXCB=0001
470 * (Uncached Normal memory)
471 */
472 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
473 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
474 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
475 } else if (cpu_is_xsc3()) {
476 /*
477 * For Xscale3,
478 * - shared device is TEXCB=00101
479 * - nonshared device is TEXCB=01000
480 * - write combine device mem is TEXCB=00100
481 * (Inner/Outer Uncacheable in xsc3 parlance)
482 */
483 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
484 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
485 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
486 } else {
487 /*
488 * For ARMv6 and ARMv7 without TEX remapping,
489 * - shared device is TEXCB=00001
490 * - nonshared device is TEXCB=01000
491 * - write combine device mem is TEXCB=00100
492 * (Uncached Normal in ARMv6 parlance).
493 */
494 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
495 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
496 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
497 }
498 } else {
499 /*
500 * On others, write combining is "Uncached/Buffered"
501 */
502 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
503 }
504
505 /*
506 * Now deal with the memory-type mappings
507 */
Russell Kingae8f1542006-09-27 15:38:34 +0100508 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100509 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500510 s2_pgprot = cp->pte_s2;
511 hyp_device_pgprot = s2_device_pgprot = mem_types[MT_DEVICE].prot_pte;
Russell Kingbb30f362008-09-06 20:04:59 +0100512
Russell Kingbb30f362008-09-06 20:04:59 +0100513 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100514 * ARMv6 and above have extended page tables.
515 */
516 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000517#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100518 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100519 * Mark cache clean areas and XIP ROM read only
520 * from SVC mode and no access from userspace.
521 */
522 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
523 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
524 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000525#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100526
Russell Kingf00ec482010-09-04 10:47:48 +0100527 if (is_smp()) {
528 /*
529 * Mark memory with the "shared" attribute
530 * for SMP systems
531 */
532 user_pgprot |= L_PTE_SHARED;
533 kern_pgprot |= L_PTE_SHARED;
534 vecs_pgprot |= L_PTE_SHARED;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500535 s2_pgprot |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100536 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
537 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
538 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
539 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
Russell King2e2c9de2013-10-24 10:26:40 +0100540 mem_types[MT_MEMORY_RWX].prot_sect |= PMD_SECT_S;
541 mem_types[MT_MEMORY_RWX].prot_pte |= L_PTE_SHARED;
Russell Kingebd49222013-10-24 08:12:39 +0100542 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_S;
543 mem_types[MT_MEMORY_RW].prot_pte |= L_PTE_SHARED;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100544 mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED;
Russell King2e2c9de2013-10-24 10:26:40 +0100545 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= PMD_SECT_S;
546 mem_types[MT_MEMORY_RWX_NONCACHED].prot_pte |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100547 }
Russell Kingae8f1542006-09-27 15:38:34 +0100548 }
549
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100550 /*
551 * Non-cacheable Normal - intended for memory areas that must
552 * not cause dirty cache line writebacks when used
553 */
554 if (cpu_arch >= CPU_ARCH_ARMv6) {
555 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
556 /* Non-cacheable Normal is XCB = 001 */
Russell King2e2c9de2013-10-24 10:26:40 +0100557 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |=
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100558 PMD_SECT_BUFFERED;
559 } else {
560 /* For both ARMv6 and non-TEX-remapping ARMv7 */
Russell King2e2c9de2013-10-24 10:26:40 +0100561 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |=
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100562 PMD_SECT_TEX(1);
563 }
564 } else {
Russell King2e2c9de2013-10-24 10:26:40 +0100565 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100566 }
567
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000568#ifdef CONFIG_ARM_LPAE
569 /*
570 * Do not generate access flag faults for the kernel mappings.
571 */
572 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
573 mem_types[i].prot_pte |= PTE_EXT_AF;
Vitaly Andrianov1a3abcf2012-05-15 15:01:16 +0100574 if (mem_types[i].prot_sect)
575 mem_types[i].prot_sect |= PMD_SECT_AF;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000576 }
577 kern_pgprot |= PTE_EXT_AF;
578 vecs_pgprot |= PTE_EXT_AF;
579#endif
580
Russell Kingae8f1542006-09-27 15:38:34 +0100581 for (i = 0; i < 16; i++) {
Will Deacon864aa042012-09-18 19:18:35 +0100582 pteval_t v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100583 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100584 }
585
Russell Kingbb30f362008-09-06 20:04:59 +0100586 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
587 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100588
Imre_Deak44b18692007-02-11 13:45:13 +0100589 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100590 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000591 L_PTE_DIRTY | kern_pgprot);
Christoffer Dallcc577c22013-01-20 18:28:04 -0500592 pgprot_s2 = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | s2_pgprot);
593 pgprot_s2_device = __pgprot(s2_device_pgprot);
594 pgprot_hyp_device = __pgprot(hyp_device_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100595
596 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
597 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
Russell King2e2c9de2013-10-24 10:26:40 +0100598 mem_types[MT_MEMORY_RWX].prot_sect |= ecc_mask | cp->pmd;
599 mem_types[MT_MEMORY_RWX].prot_pte |= kern_pgprot;
Russell Kingebd49222013-10-24 08:12:39 +0100600 mem_types[MT_MEMORY_RW].prot_sect |= ecc_mask | cp->pmd;
601 mem_types[MT_MEMORY_RW].prot_pte |= kern_pgprot;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100602 mem_types[MT_MEMORY_DMA_READY].prot_pte |= kern_pgprot;
Russell King2e2c9de2013-10-24 10:26:40 +0100603 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= ecc_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100604 mem_types[MT_ROM].prot_sect |= cp->pmd;
605
606 switch (cp->pmd) {
607 case PMD_SECT_WT:
608 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
609 break;
610 case PMD_SECT_WB:
611 case PMD_SECT_WBWA:
612 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
613 break;
614 }
Michal Simek905b5792013-11-07 12:49:53 +0100615 pr_info("Memory policy: %sData cache %s\n",
616 ecc_mask ? "ECC enabled, " : "", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100617
618 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
619 struct mem_type *t = &mem_types[i];
620 if (t->prot_l1)
621 t->prot_l1 |= PMD_DOMAIN(t->domain);
622 if (t->prot_sect)
623 t->prot_sect |= PMD_DOMAIN(t->domain);
624 }
Russell Kingae8f1542006-09-27 15:38:34 +0100625}
626
Catalin Marinasd9073872010-09-13 16:01:24 +0100627#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
628pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
629 unsigned long size, pgprot_t vma_prot)
630{
631 if (!pfn_valid(pfn))
632 return pgprot_noncached(vma_prot);
633 else if (file->f_flags & O_SYNC)
634 return pgprot_writecombine(vma_prot);
635 return vma_prot;
636}
637EXPORT_SYMBOL(phys_mem_access_prot);
638#endif
639
Russell Kingae8f1542006-09-27 15:38:34 +0100640#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
641
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400642static void __init *early_alloc_aligned(unsigned long sz, unsigned long align)
Russell King3abe9d32010-03-25 17:02:59 +0000643{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400644 void *ptr = __va(memblock_alloc(sz, align));
Russell King2778f622010-07-09 16:27:52 +0100645 memset(ptr, 0, sz);
646 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000647}
648
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400649static void __init *early_alloc(unsigned long sz)
650{
651 return early_alloc_aligned(sz, sz);
652}
653
Russell King4bb2e272010-07-01 18:33:29 +0100654static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
655{
656 if (pmd_none(*pmd)) {
Catalin Marinas410f1482011-02-14 12:58:04 +0100657 pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
Russell King97092e02010-11-16 00:16:01 +0000658 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100659 }
660 BUG_ON(pmd_bad(*pmd));
661 return pte_offset_kernel(pmd, addr);
662}
663
Russell King24e6c692007-04-21 10:21:28 +0100664static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
665 unsigned long end, unsigned long pfn,
666 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100667{
Russell King4bb2e272010-07-01 18:33:29 +0100668 pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
Russell King24e6c692007-04-21 10:21:28 +0100669 do {
Russell King40d192b2008-09-06 21:15:56 +0100670 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
Russell King24e6c692007-04-21 10:21:28 +0100671 pfn++;
672 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100673}
674
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100675static void __init __map_init_section(pmd_t *pmd, unsigned long addr,
Sricharan Re651eab2013-03-18 12:24:04 +0100676 unsigned long end, phys_addr_t phys,
677 const struct mem_type *type)
678{
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100679 pmd_t *p = pmd;
680
Sricharan Re651eab2013-03-18 12:24:04 +0100681#ifndef CONFIG_ARM_LPAE
682 /*
683 * In classic MMU format, puds and pmds are folded in to
684 * the pgds. pmd_offset gives the PGD entry. PGDs refer to a
685 * group of L1 entries making up one logical pointer to
686 * an L2 table (2MB), where as PMDs refer to the individual
687 * L1 entries (1MB). Hence increment to get the correct
688 * offset for odd 1MB sections.
689 * (See arch/arm/include/asm/pgtable-2level.h)
690 */
691 if (addr & SECTION_SIZE)
692 pmd++;
693#endif
694 do {
695 *pmd = __pmd(phys | type->prot_sect);
696 phys += SECTION_SIZE;
697 } while (pmd++, addr += SECTION_SIZE, addr != end);
698
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100699 flush_pmd_entry(p);
Sricharan Re651eab2013-03-18 12:24:04 +0100700}
701
702static void __init alloc_init_pmd(pud_t *pud, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000703 unsigned long end, phys_addr_t phys,
Russell King24e6c692007-04-21 10:21:28 +0100704 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100705{
Russell King516295e2010-11-21 16:27:49 +0000706 pmd_t *pmd = pmd_offset(pud, addr);
Sricharan Re651eab2013-03-18 12:24:04 +0100707 unsigned long next;
Russell Kingae8f1542006-09-27 15:38:34 +0100708
Sricharan Re651eab2013-03-18 12:24:04 +0100709 do {
Russell King24e6c692007-04-21 10:21:28 +0100710 /*
Sricharan Re651eab2013-03-18 12:24:04 +0100711 * With LPAE, we must loop over to map
712 * all the pmds for the given range.
Russell King24e6c692007-04-21 10:21:28 +0100713 */
Sricharan Re651eab2013-03-18 12:24:04 +0100714 next = pmd_addr_end(addr, end);
715
716 /*
717 * Try a section mapping - addr, next and phys must all be
718 * aligned to a section boundary.
719 */
720 if (type->prot_sect &&
721 ((addr | next | phys) & ~SECTION_MASK) == 0) {
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100722 __map_init_section(pmd, addr, next, phys, type);
Sricharan Re651eab2013-03-18 12:24:04 +0100723 } else {
724 alloc_init_pte(pmd, addr, next,
725 __phys_to_pfn(phys), type);
726 }
727
728 phys += next - addr;
729
730 } while (pmd++, addr = next, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100731}
732
Stephen Boyd14904922012-04-27 01:40:10 +0100733static void __init alloc_init_pud(pgd_t *pgd, unsigned long addr,
Vitaly Andrianov20d69562012-07-10 14:41:17 -0400734 unsigned long end, phys_addr_t phys,
735 const struct mem_type *type)
Russell King516295e2010-11-21 16:27:49 +0000736{
737 pud_t *pud = pud_offset(pgd, addr);
738 unsigned long next;
739
740 do {
741 next = pud_addr_end(addr, end);
Sricharan Re651eab2013-03-18 12:24:04 +0100742 alloc_init_pmd(pud, addr, next, phys, type);
Russell King516295e2010-11-21 16:27:49 +0000743 phys += next - addr;
744 } while (pud++, addr = next, addr != end);
745}
746
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000747#ifndef CONFIG_ARM_LPAE
Russell King4a56c1e2007-04-21 10:16:48 +0100748static void __init create_36bit_mapping(struct map_desc *md,
749 const struct mem_type *type)
750{
Russell King97092e02010-11-16 00:16:01 +0000751 unsigned long addr, length, end;
752 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100753 pgd_t *pgd;
754
755 addr = md->virtual;
Will Deaconcae62922011-02-15 12:42:57 +0100756 phys = __pfn_to_phys(md->pfn);
Russell King4a56c1e2007-04-21 10:16:48 +0100757 length = PAGE_ALIGN(md->length);
758
759 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
760 printk(KERN_ERR "MM: CPU does not support supersection "
761 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100762 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100763 return;
764 }
765
766 /* N.B. ARMv6 supersections are only defined to work with domain 0.
767 * Since domain assignments can in fact be arbitrary, the
768 * 'domain == 0' check below is required to insure that ARMv6
769 * supersections are only allocated for domain 0 regardless
770 * of the actual domain assignments in use.
771 */
772 if (type->domain) {
773 printk(KERN_ERR "MM: invalid domain in supersection "
774 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100775 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100776 return;
777 }
778
779 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
Will Deacon29a38192011-02-15 14:31:37 +0100780 printk(KERN_ERR "MM: cannot create mapping for 0x%08llx"
781 " at 0x%08lx invalid alignment\n",
782 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100783 return;
784 }
785
786 /*
787 * Shift bits [35:32] of address into bits [23:20] of PMD
788 * (See ARMv6 spec).
789 */
790 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
791
792 pgd = pgd_offset_k(addr);
793 end = addr + length;
794 do {
Russell King516295e2010-11-21 16:27:49 +0000795 pud_t *pud = pud_offset(pgd, addr);
796 pmd_t *pmd = pmd_offset(pud, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100797 int i;
798
799 for (i = 0; i < 16; i++)
800 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
801
802 addr += SUPERSECTION_SIZE;
803 phys += SUPERSECTION_SIZE;
804 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
805 } while (addr != end);
806}
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000807#endif /* !CONFIG_ARM_LPAE */
Russell King4a56c1e2007-04-21 10:16:48 +0100808
Russell Kingae8f1542006-09-27 15:38:34 +0100809/*
810 * Create the page directory entries and any necessary
811 * page tables for the mapping specified by `md'. We
812 * are able to cope here with varying sizes and address
813 * offsets, and we take full advantage of sections and
814 * supersections.
815 */
Russell Kinga2227122010-03-25 18:56:05 +0000816static void __init create_mapping(struct map_desc *md)
Russell Kingae8f1542006-09-27 15:38:34 +0100817{
Will Deaconcae62922011-02-15 12:42:57 +0100818 unsigned long addr, length, end;
819 phys_addr_t phys;
Russell Kingd5c98172007-04-21 10:05:32 +0100820 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100821 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100822
823 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
Will Deacon29a38192011-02-15 14:31:37 +0100824 printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx"
825 " at 0x%08lx in user region\n",
826 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100827 return;
828 }
829
830 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400831 md->virtual >= PAGE_OFFSET &&
832 (md->virtual < VMALLOC_START || md->virtual >= VMALLOC_END)) {
Will Deacon29a38192011-02-15 14:31:37 +0100833 printk(KERN_WARNING "BUG: mapping for 0x%08llx"
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400834 " at 0x%08lx out of vmalloc space\n",
Will Deacon29a38192011-02-15 14:31:37 +0100835 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100836 }
837
Russell Kingd5c98172007-04-21 10:05:32 +0100838 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100839
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000840#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100841 /*
842 * Catch 36-bit addresses
843 */
Russell King4a56c1e2007-04-21 10:16:48 +0100844 if (md->pfn >= 0x100000) {
845 create_36bit_mapping(md, type);
846 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100847 }
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000848#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100849
Russell King7b9c7b42007-07-04 21:16:33 +0100850 addr = md->virtual & PAGE_MASK;
Will Deaconcae62922011-02-15 12:42:57 +0100851 phys = __pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100852 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100853
Russell King24e6c692007-04-21 10:21:28 +0100854 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Will Deacon29a38192011-02-15 14:31:37 +0100855 printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not "
Russell Kingae8f1542006-09-27 15:38:34 +0100856 "be mapped using pages, ignoring.\n",
Will Deacon29a38192011-02-15 14:31:37 +0100857 (long long)__pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100858 return;
859 }
860
Russell King24e6c692007-04-21 10:21:28 +0100861 pgd = pgd_offset_k(addr);
862 end = addr + length;
863 do {
864 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100865
Russell King516295e2010-11-21 16:27:49 +0000866 alloc_init_pud(pgd, addr, next, phys, type);
Russell Kingae8f1542006-09-27 15:38:34 +0100867
Russell King24e6c692007-04-21 10:21:28 +0100868 phys += next - addr;
869 addr = next;
870 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100871}
872
873/*
874 * Create the architecture specific mappings
875 */
876void __init iotable_init(struct map_desc *io_desc, int nr)
877{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400878 struct map_desc *md;
879 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100880 struct static_vm *svm;
Russell Kingae8f1542006-09-27 15:38:34 +0100881
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400882 if (!nr)
883 return;
884
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100885 svm = early_alloc_aligned(sizeof(*svm) * nr, __alignof__(*svm));
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400886
887 for (md = io_desc; nr; md++, nr--) {
888 create_mapping(md);
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100889
890 vm = &svm->vm;
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400891 vm->addr = (void *)(md->virtual & PAGE_MASK);
892 vm->size = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Rob Herringc2794432012-02-29 18:10:58 -0600893 vm->phys_addr = __pfn_to_phys(md->pfn);
894 vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING;
Nicolas Pitre576d2f22011-09-16 01:14:23 -0400895 vm->flags |= VM_ARM_MTYPE(md->type);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400896 vm->caller = iotable_init;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100897 add_static_vm_early(svm++);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400898 }
Russell Kingae8f1542006-09-27 15:38:34 +0100899}
900
Rob Herringc2794432012-02-29 18:10:58 -0600901void __init vm_reserve_area_early(unsigned long addr, unsigned long size,
902 void *caller)
903{
904 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100905 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -0600906
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100907 svm = early_alloc_aligned(sizeof(*svm), __alignof__(*svm));
908
909 vm = &svm->vm;
Rob Herringc2794432012-02-29 18:10:58 -0600910 vm->addr = (void *)addr;
911 vm->size = size;
Arnd Bergmann863e99a2012-09-04 15:01:37 +0200912 vm->flags = VM_IOREMAP | VM_ARM_EMPTY_MAPPING;
Rob Herringc2794432012-02-29 18:10:58 -0600913 vm->caller = caller;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100914 add_static_vm_early(svm);
Rob Herringc2794432012-02-29 18:10:58 -0600915}
916
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100917#ifndef CONFIG_ARM_LPAE
918
919/*
920 * The Linux PMD is made of two consecutive section entries covering 2MB
921 * (see definition in include/asm/pgtable-2level.h). However a call to
922 * create_mapping() may optimize static mappings by using individual
923 * 1MB section mappings. This leaves the actual PMD potentially half
924 * initialized if the top or bottom section entry isn't used, leaving it
925 * open to problems if a subsequent ioremap() or vmalloc() tries to use
926 * the virtual space left free by that unused section entry.
927 *
928 * Let's avoid the issue by inserting dummy vm entries covering the unused
929 * PMD halves once the static mappings are in place.
930 */
931
932static void __init pmd_empty_section_gap(unsigned long addr)
933{
Rob Herringc2794432012-02-29 18:10:58 -0600934 vm_reserve_area_early(addr, SECTION_SIZE, pmd_empty_section_gap);
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100935}
936
937static void __init fill_pmd_gaps(void)
938{
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100939 struct static_vm *svm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100940 struct vm_struct *vm;
941 unsigned long addr, next = 0;
942 pmd_t *pmd;
943
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100944 list_for_each_entry(svm, &static_vmlist, list) {
945 vm = &svm->vm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100946 addr = (unsigned long)vm->addr;
947 if (addr < next)
948 continue;
949
950 /*
951 * Check if this vm starts on an odd section boundary.
952 * If so and the first section entry for this PMD is free
953 * then we block the corresponding virtual address.
954 */
955 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
956 pmd = pmd_off_k(addr);
957 if (pmd_none(*pmd))
958 pmd_empty_section_gap(addr & PMD_MASK);
959 }
960
961 /*
962 * Then check if this vm ends on an odd section boundary.
963 * If so and the second section entry for this PMD is empty
964 * then we block the corresponding virtual address.
965 */
966 addr += vm->size;
967 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
968 pmd = pmd_off_k(addr) + 1;
969 if (pmd_none(*pmd))
970 pmd_empty_section_gap(addr);
971 }
972
973 /* no need to look at any vm entry until we hit the next PMD */
974 next = (addr + PMD_SIZE - 1) & PMD_MASK;
975 }
976}
977
978#else
979#define fill_pmd_gaps() do { } while (0)
980#endif
981
Rob Herringc2794432012-02-29 18:10:58 -0600982#if defined(CONFIG_PCI) && !defined(CONFIG_NEED_MACH_IO_H)
983static void __init pci_reserve_io(void)
984{
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100985 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -0600986
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100987 svm = find_static_vm_vaddr((void *)PCI_IO_VIRT_BASE);
988 if (svm)
989 return;
Rob Herringc2794432012-02-29 18:10:58 -0600990
Rob Herringc2794432012-02-29 18:10:58 -0600991 vm_reserve_area_early(PCI_IO_VIRT_BASE, SZ_2M, pci_reserve_io);
992}
993#else
994#define pci_reserve_io() do { } while (0)
995#endif
996
Rob Herringe5c5f2a2012-10-22 11:42:54 -0600997#ifdef CONFIG_DEBUG_LL
998void __init debug_ll_io_init(void)
999{
1000 struct map_desc map;
1001
1002 debug_ll_addr(&map.pfn, &map.virtual);
1003 if (!map.pfn || !map.virtual)
1004 return;
1005 map.pfn = __phys_to_pfn(map.pfn);
1006 map.virtual &= PAGE_MASK;
1007 map.length = PAGE_SIZE;
1008 map.type = MT_DEVICE;
Stephen Boydee4de5d2013-07-06 00:25:51 +01001009 iotable_init(&map, 1);
Rob Herringe5c5f2a2012-10-22 11:42:54 -06001010}
1011#endif
1012
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001013static void * __initdata vmalloc_min =
1014 (void *)(VMALLOC_END - (240 << 20) - VMALLOC_OFFSET);
Russell King6c5da7a2008-09-30 19:31:44 +01001015
1016/*
1017 * vmalloc=size forces the vmalloc area to be exactly 'size'
1018 * bytes. This can be used to increase (or decrease) the vmalloc
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001019 * area - the default is 240m.
Russell King6c5da7a2008-09-30 19:31:44 +01001020 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001021static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +01001022{
Russell King79612392010-05-22 16:20:14 +01001023 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +01001024
1025 if (vmalloc_reserve < SZ_16M) {
1026 vmalloc_reserve = SZ_16M;
1027 printk(KERN_WARNING
1028 "vmalloc area too small, limiting to %luMB\n",
1029 vmalloc_reserve >> 20);
1030 }
Nicolas Pitre92108072008-09-19 10:43:06 -04001031
1032 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
1033 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
1034 printk(KERN_WARNING
1035 "vmalloc area is too big, limiting to %luMB\n",
1036 vmalloc_reserve >> 20);
1037 }
Russell King79612392010-05-22 16:20:14 +01001038
1039 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001040 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +01001041}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001042early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +01001043
Marek Szyprowskic7909502011-12-29 13:09:51 +01001044phys_addr_t arm_lowmem_limit __initdata = 0;
Russell King8df65162010-10-27 19:57:38 +01001045
Russell King0371d3f2011-07-05 19:58:29 +01001046void __init sanity_check_meminfo(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001047{
Russell Kingc65b7e92013-07-17 17:53:04 +01001048 phys_addr_t memblock_limit = 0;
Russell Kingdde58282009-08-15 12:36:00 +01001049 int i, j, highmem = 0;
Cyril Chemparathy82f66702012-07-20 12:01:23 -04001050 phys_addr_t vmalloc_limit = __pa(vmalloc_min - 1) + 1;
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001051
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001052 for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001053 struct membank *bank = &meminfo.bank[j];
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001054 phys_addr_t size_limit;
1055
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001056 *bank = meminfo.bank[i];
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001057 size_limit = bank->size;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001058
Cyril Chemparathy82f66702012-07-20 12:01:23 -04001059 if (bank->start >= vmalloc_limit)
Will Deacon77f73a22011-11-22 17:30:32 +00001060 highmem = 1;
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001061 else
1062 size_limit = vmalloc_limit - bank->start;
Russell Kingdde58282009-08-15 12:36:00 +01001063
1064 bank->highmem = highmem;
1065
Cyril Chemparathyadf2e9f2012-07-20 12:24:45 -04001066#ifdef CONFIG_HIGHMEM
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001067 /*
1068 * Split those memory banks which are partially overlapping
1069 * the vmalloc area greatly simplifying things later.
1070 */
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001071 if (!highmem && bank->size > size_limit) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001072 if (meminfo.nr_banks >= NR_BANKS) {
1073 printk(KERN_CRIT "NR_BANKS too low, "
1074 "ignoring high memory\n");
1075 } else {
1076 memmove(bank + 1, bank,
1077 (meminfo.nr_banks - i) * sizeof(*bank));
1078 meminfo.nr_banks++;
1079 i++;
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001080 bank[1].size -= size_limit;
Cyril Chemparathy82f66702012-07-20 12:01:23 -04001081 bank[1].start = vmalloc_limit;
Russell Kingdde58282009-08-15 12:36:00 +01001082 bank[1].highmem = highmem = 1;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001083 j++;
1084 }
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001085 bank->size = size_limit;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001086 }
1087#else
1088 /*
Will Deacon77f73a22011-11-22 17:30:32 +00001089 * Highmem banks not allowed with !CONFIG_HIGHMEM.
1090 */
1091 if (highmem) {
1092 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
1093 "(!CONFIG_HIGHMEM).\n",
1094 (unsigned long long)bank->start,
1095 (unsigned long long)bank->start + bank->size - 1);
1096 continue;
1097 }
1098
1099 /*
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001100 * Check whether this memory bank would partially overlap
1101 * the vmalloc area.
1102 */
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001103 if (bank->size > size_limit) {
Russell Kinge33b9d02011-02-20 11:47:41 +00001104 printk(KERN_NOTICE "Truncating RAM at %.8llx-%.8llx "
1105 "to -%.8llx (vmalloc region overlap).\n",
1106 (unsigned long long)bank->start,
1107 (unsigned long long)bank->start + bank->size - 1,
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001108 (unsigned long long)bank->start + size_limit - 1);
1109 bank->size = size_limit;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001110 }
1111#endif
Russell Kingc65b7e92013-07-17 17:53:04 +01001112 if (!bank->highmem) {
1113 phys_addr_t bank_end = bank->start + bank->size;
Will Deacon40f7bfe2011-05-19 13:22:48 +01001114
Russell Kingc65b7e92013-07-17 17:53:04 +01001115 if (bank_end > arm_lowmem_limit)
1116 arm_lowmem_limit = bank_end;
1117
1118 /*
1119 * Find the first non-section-aligned page, and point
1120 * memblock_limit at it. This relies on rounding the
1121 * limit down to be section-aligned, which happens at
1122 * the end of this function.
1123 *
1124 * With this algorithm, the start or end of almost any
1125 * bank can be non-section-aligned. The only exception
1126 * is that the start of the bank 0 must be section-
1127 * aligned, since otherwise memory would need to be
1128 * allocated when mapping the start of bank 0, which
1129 * occurs before any free memory is mapped.
1130 */
1131 if (!memblock_limit) {
1132 if (!IS_ALIGNED(bank->start, SECTION_SIZE))
1133 memblock_limit = bank->start;
1134 else if (!IS_ALIGNED(bank_end, SECTION_SIZE))
1135 memblock_limit = bank_end;
1136 }
1137 }
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001138 j++;
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001139 }
Russell Kinge616c592009-09-27 20:55:43 +01001140#ifdef CONFIG_HIGHMEM
1141 if (highmem) {
1142 const char *reason = NULL;
1143
1144 if (cache_is_vipt_aliasing()) {
1145 /*
1146 * Interactions between kmap and other mappings
1147 * make highmem support with aliasing VIPT caches
1148 * rather difficult.
1149 */
1150 reason = "with VIPT aliasing cache";
Russell Kinge616c592009-09-27 20:55:43 +01001151 }
1152 if (reason) {
1153 printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
1154 reason);
1155 while (j > 0 && meminfo.bank[j - 1].highmem)
1156 j--;
1157 }
1158 }
1159#endif
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001160 meminfo.nr_banks = j;
Marek Szyprowskic7909502011-12-29 13:09:51 +01001161 high_memory = __va(arm_lowmem_limit - 1) + 1;
Russell Kingc65b7e92013-07-17 17:53:04 +01001162
1163 /*
1164 * Round the memblock limit down to a section size. This
1165 * helps to ensure that we will allocate memory from the
1166 * last full section, which should be mapped.
1167 */
1168 if (memblock_limit)
1169 memblock_limit = round_down(memblock_limit, SECTION_SIZE);
1170 if (!memblock_limit)
1171 memblock_limit = arm_lowmem_limit;
1172
1173 memblock_set_current_limit(memblock_limit);
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001174}
1175
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001176static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001177{
1178 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +01001179 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +01001180
1181 /*
1182 * Clear out all the mappings below the kernel image.
1183 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001184 for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001185 pmd_clear(pmd_off_k(addr));
1186
1187#ifdef CONFIG_XIP_KERNEL
1188 /* The XIP kernel is mapped in the module area -- skip over it */
Catalin Marinase73fc882011-08-23 14:07:23 +01001189 addr = ((unsigned long)_etext + PMD_SIZE - 1) & PMD_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001190#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001191 for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001192 pmd_clear(pmd_off_k(addr));
1193
1194 /*
Russell King8df65162010-10-27 19:57:38 +01001195 * Find the end of the first block of lowmem.
1196 */
1197 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
Marek Szyprowskic7909502011-12-29 13:09:51 +01001198 if (end >= arm_lowmem_limit)
1199 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001200
1201 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001202 * Clear out all the kernel space mappings, except for the first
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001203 * memory bank, up to the vmalloc region.
Russell Kingd111e8f2006-09-27 15:27:33 +01001204 */
Russell King8df65162010-10-27 19:57:38 +01001205 for (addr = __phys_to_virt(end);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001206 addr < VMALLOC_START; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001207 pmd_clear(pmd_off_k(addr));
1208}
1209
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001210#ifdef CONFIG_ARM_LPAE
1211/* the first page is reserved for pgd */
1212#define SWAPPER_PG_DIR_SIZE (PAGE_SIZE + \
1213 PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t))
1214#else
Catalin Marinase73fc882011-08-23 14:07:23 +01001215#define SWAPPER_PG_DIR_SIZE (PTRS_PER_PGD * sizeof(pgd_t))
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001216#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001217
Russell Kingd111e8f2006-09-27 15:27:33 +01001218/*
Russell King2778f622010-07-09 16:27:52 +01001219 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +01001220 */
Russell King2778f622010-07-09 16:27:52 +01001221void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001222{
Russell Kingd111e8f2006-09-27 15:27:33 +01001223 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001224 * Reserve the page tables. These are already in use,
1225 * and can only be in node 0.
1226 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001227 memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +01001228
Russell Kingd111e8f2006-09-27 15:27:33 +01001229#ifdef CONFIG_SA1111
1230 /*
1231 * Because of the SA1111 DMA bug, we want to preserve our
1232 * precious DMA-able memory...
1233 */
Russell King2778f622010-07-09 16:27:52 +01001234 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +01001235#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001236}
1237
1238/*
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001239 * Set up the device mappings. Since we clear out the page tables for all
1240 * mappings above VMALLOC_START, we will remove any debug device mappings.
Russell Kingd111e8f2006-09-27 15:27:33 +01001241 * This means you have to be careful how you debug this function, or any
1242 * called function. This means you can't use any function or debugging
1243 * method which may touch any device, otherwise the kernel _will_ crash.
1244 */
Russell Kingff69a4c2013-07-26 14:55:59 +01001245static void __init devicemaps_init(const struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001246{
1247 struct map_desc map;
1248 unsigned long addr;
Russell King94e5a852012-01-18 15:32:49 +00001249 void *vectors;
Russell Kingd111e8f2006-09-27 15:27:33 +01001250
1251 /*
1252 * Allocate the vector page early.
1253 */
Russell King19accfd2013-07-04 11:40:32 +01001254 vectors = early_alloc(PAGE_SIZE * 2);
Russell King94e5a852012-01-18 15:32:49 +00001255
1256 early_trap_init(vectors);
Russell Kingd111e8f2006-09-27 15:27:33 +01001257
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001258 for (addr = VMALLOC_START; addr; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001259 pmd_clear(pmd_off_k(addr));
1260
1261 /*
1262 * Map the kernel if it is XIP.
1263 * It is always first in the modulearea.
1264 */
1265#ifdef CONFIG_XIP_KERNEL
1266 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +00001267 map.virtual = MODULES_VADDR;
Russell King37efe642008-12-01 11:53:07 +00001268 map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001269 map.type = MT_ROM;
1270 create_mapping(&map);
1271#endif
1272
1273 /*
1274 * Map the cache flushing regions.
1275 */
1276#ifdef FLUSH_BASE
1277 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
1278 map.virtual = FLUSH_BASE;
1279 map.length = SZ_1M;
1280 map.type = MT_CACHECLEAN;
1281 create_mapping(&map);
1282#endif
1283#ifdef FLUSH_BASE_MINICACHE
1284 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
1285 map.virtual = FLUSH_BASE_MINICACHE;
1286 map.length = SZ_1M;
1287 map.type = MT_MINICLEAN;
1288 create_mapping(&map);
1289#endif
1290
1291 /*
1292 * Create a mapping for the machine vectors at the high-vectors
1293 * location (0xffff0000). If we aren't using high-vectors, also
1294 * create a mapping at the low-vectors virtual address.
1295 */
Russell King94e5a852012-01-18 15:32:49 +00001296 map.pfn = __phys_to_pfn(virt_to_phys(vectors));
Russell Kingd111e8f2006-09-27 15:27:33 +01001297 map.virtual = 0xffff0000;
1298 map.length = PAGE_SIZE;
Russell Kinga5463cd2013-07-31 21:58:56 +01001299#ifdef CONFIG_KUSER_HELPERS
Russell Kingd111e8f2006-09-27 15:27:33 +01001300 map.type = MT_HIGH_VECTORS;
Russell Kinga5463cd2013-07-31 21:58:56 +01001301#else
1302 map.type = MT_LOW_VECTORS;
1303#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001304 create_mapping(&map);
1305
1306 if (!vectors_high()) {
1307 map.virtual = 0;
Russell King19accfd2013-07-04 11:40:32 +01001308 map.length = PAGE_SIZE * 2;
Russell Kingd111e8f2006-09-27 15:27:33 +01001309 map.type = MT_LOW_VECTORS;
1310 create_mapping(&map);
1311 }
1312
Russell King19accfd2013-07-04 11:40:32 +01001313 /* Now create a kernel read-only mapping */
1314 map.pfn += 1;
1315 map.virtual = 0xffff0000 + PAGE_SIZE;
1316 map.length = PAGE_SIZE;
1317 map.type = MT_LOW_VECTORS;
1318 create_mapping(&map);
1319
Russell Kingd111e8f2006-09-27 15:27:33 +01001320 /*
1321 * Ask the machine support to map in the statically mapped devices.
1322 */
1323 if (mdesc->map_io)
1324 mdesc->map_io();
Maxime Ripardbc373242013-04-18 21:52:23 +02001325 else
1326 debug_ll_io_init();
Nicolas Pitre19b52ab2012-06-27 17:28:57 +01001327 fill_pmd_gaps();
Russell Kingd111e8f2006-09-27 15:27:33 +01001328
Rob Herringc2794432012-02-29 18:10:58 -06001329 /* Reserve fixed i/o space in VMALLOC region */
1330 pci_reserve_io();
1331
Russell Kingd111e8f2006-09-27 15:27:33 +01001332 /*
1333 * Finally flush the caches and tlb to ensure that we're in a
1334 * consistent state wrt the writebuffer. This also ensures that
1335 * any write-allocated cache lines in the vector page are written
1336 * back. After this point, we can start to touch devices again.
1337 */
1338 local_flush_tlb_all();
1339 flush_cache_all();
1340}
1341
Nicolas Pitred73cd422008-09-15 16:44:55 -04001342static void __init kmap_init(void)
1343{
1344#ifdef CONFIG_HIGHMEM
Russell King4bb2e272010-07-01 18:33:29 +01001345 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
1346 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001347#endif
1348}
1349
Russell Kinga2227122010-03-25 18:56:05 +00001350static void __init map_lowmem(void)
1351{
Russell King8df65162010-10-27 19:57:38 +01001352 struct memblock_region *reg;
Russell Kingebd49222013-10-24 08:12:39 +01001353 unsigned long kernel_x_start = round_down(__pa(_stext), SECTION_SIZE);
1354 unsigned long kernel_x_end = round_up(__pa(__init_end), SECTION_SIZE);
Russell Kinga2227122010-03-25 18:56:05 +00001355
1356 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001357 for_each_memblock(memory, reg) {
1358 phys_addr_t start = reg->base;
1359 phys_addr_t end = start + reg->size;
1360 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001361
Marek Szyprowskic7909502011-12-29 13:09:51 +01001362 if (end > arm_lowmem_limit)
1363 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001364 if (start >= end)
1365 break;
1366
Russell Kingebd49222013-10-24 08:12:39 +01001367 if (end < kernel_x_start || start >= kernel_x_end) {
1368 map.pfn = __phys_to_pfn(start);
1369 map.virtual = __phys_to_virt(start);
1370 map.length = end - start;
1371 map.type = MT_MEMORY_RWX;
Russell King8df65162010-10-27 19:57:38 +01001372
Russell Kingebd49222013-10-24 08:12:39 +01001373 create_mapping(&map);
1374 } else {
1375 /* This better cover the entire kernel */
1376 if (start < kernel_x_start) {
1377 map.pfn = __phys_to_pfn(start);
1378 map.virtual = __phys_to_virt(start);
1379 map.length = kernel_x_start - start;
1380 map.type = MT_MEMORY_RW;
1381
1382 create_mapping(&map);
1383 }
1384
1385 map.pfn = __phys_to_pfn(kernel_x_start);
1386 map.virtual = __phys_to_virt(kernel_x_start);
1387 map.length = kernel_x_end - kernel_x_start;
1388 map.type = MT_MEMORY_RWX;
1389
1390 create_mapping(&map);
1391
1392 if (kernel_x_end < end) {
1393 map.pfn = __phys_to_pfn(kernel_x_end);
1394 map.virtual = __phys_to_virt(kernel_x_end);
1395 map.length = end - kernel_x_end;
1396 map.type = MT_MEMORY_RW;
1397
1398 create_mapping(&map);
1399 }
1400 }
Russell Kinga2227122010-03-25 18:56:05 +00001401 }
1402}
1403
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001404#ifdef CONFIG_ARM_LPAE
1405/*
1406 * early_paging_init() recreates boot time page table setup, allowing machines
1407 * to switch over to a high (>4G) address space on LPAE systems
1408 */
1409void __init early_paging_init(const struct machine_desc *mdesc,
1410 struct proc_info_list *procinfo)
1411{
1412 pmdval_t pmdprot = procinfo->__cpu_mm_mmu_flags;
1413 unsigned long map_start, map_end;
1414 pgd_t *pgd0, *pgdk;
1415 pud_t *pud0, *pudk, *pud_start;
1416 pmd_t *pmd0, *pmdk;
1417 phys_addr_t phys;
1418 int i;
1419
1420 if (!(mdesc->init_meminfo))
1421 return;
1422
1423 /* remap kernel code and data */
1424 map_start = init_mm.start_code;
1425 map_end = init_mm.brk;
1426
1427 /* get a handle on things... */
1428 pgd0 = pgd_offset_k(0);
1429 pud_start = pud0 = pud_offset(pgd0, 0);
1430 pmd0 = pmd_offset(pud0, 0);
1431
1432 pgdk = pgd_offset_k(map_start);
1433 pudk = pud_offset(pgdk, map_start);
1434 pmdk = pmd_offset(pudk, map_start);
1435
1436 mdesc->init_meminfo();
1437
1438 /* Run the patch stub to update the constants */
1439 fixup_pv_table(&__pv_table_begin,
1440 (&__pv_table_end - &__pv_table_begin) << 2);
1441
1442 /*
1443 * Cache cleaning operations for self-modifying code
1444 * We should clean the entries by MVA but running a
1445 * for loop over every pv_table entry pointer would
1446 * just complicate the code.
1447 */
1448 flush_cache_louis();
1449 dsb();
1450 isb();
1451
1452 /* remap level 1 table */
1453 for (i = 0; i < PTRS_PER_PGD; pud0++, i++) {
1454 set_pud(pud0,
1455 __pud(__pa(pmd0) | PMD_TYPE_TABLE | L_PGD_SWAPPER));
1456 pmd0 += PTRS_PER_PMD;
1457 }
1458
1459 /* remap pmds for kernel mapping */
1460 phys = __pa(map_start) & PMD_MASK;
1461 do {
1462 *pmdk++ = __pmd(phys | pmdprot);
1463 phys += PMD_SIZE;
1464 } while (phys < map_end);
1465
1466 flush_cache_all();
1467 cpu_switch_mm(pgd0, &init_mm);
1468 cpu_set_ttbr(1, __pa(pgd0) + TTBR1_OFFSET);
1469 local_flush_bp_all();
1470 local_flush_tlb_all();
1471}
1472
1473#else
1474
1475void __init early_paging_init(const struct machine_desc *mdesc,
1476 struct proc_info_list *procinfo)
1477{
1478 if (mdesc->init_meminfo)
1479 mdesc->init_meminfo();
1480}
1481
1482#endif
1483
Russell Kingd111e8f2006-09-27 15:27:33 +01001484/*
1485 * paging_init() sets up the page tables, initialises the zone memory
1486 * maps, and sets up the zero page, bad page and bad page tables.
1487 */
Russell Kingff69a4c2013-07-26 14:55:59 +01001488void __init paging_init(const struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001489{
1490 void *zero_page;
1491
1492 build_mem_type_table();
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001493 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001494 map_lowmem();
Marek Szyprowskic7909502011-12-29 13:09:51 +01001495 dma_contiguous_remap();
Russell Kingd111e8f2006-09-27 15:27:33 +01001496 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001497 kmap_init();
Joonsoo Kimde406142013-04-05 03:16:51 +01001498 tcm_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001499
1500 top_pmd = pmd_off_k(0xffff0000);
1501
Russell King3abe9d32010-03-25 17:02:59 +00001502 /* allocate the zero page. */
1503 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001504
Russell King8d717a52010-05-22 19:47:18 +01001505 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001506
Russell Kingd111e8f2006-09-27 15:27:33 +01001507 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001508 __flush_dcache_page(NULL, empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +01001509}