blob: 580ef2de82d728f8ecfde5f5f3b208a2e5525b06 [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Nicolas Pitre0536bdf2011-08-25 00:35:59 -040018#include <linux/vmalloc.h>
Alessandro Rubini158e8bf2012-06-24 12:46:26 +010019#include <linux/sizes.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010020
Russell King15d07dc2012-03-28 18:30:01 +010021#include <asm/cp15.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010022#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000023#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050024#include <asm/cachetype.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010025#include <asm/setup.h>
Russell Kinge616c592009-09-27 20:55:43 +010026#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010027#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040028#include <asm/highmem.h>
David Howells9f97da72012-03-28 18:30:01 +010029#include <asm/system_info.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010030#include <asm/traps.h>
Santosh Shilimkara77e0c72013-07-31 12:44:46 -040031#include <asm/procinfo.h>
32#include <asm/memory.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010033
34#include <asm/mach/arch.h>
35#include <asm/mach/map.h>
Rob Herringc2794432012-02-29 18:10:58 -060036#include <asm/mach/pci.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010037
38#include "mm.h"
Joonsoo Kimde406142013-04-05 03:16:51 +010039#include "tcm.h"
Russell Kingd111e8f2006-09-27 15:27:33 +010040
Russell Kingd111e8f2006-09-27 15:27:33 +010041/*
42 * empty_zero_page is a special page that is used for
43 * zero-initialized data and COW.
44 */
45struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040046EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010047
48/*
49 * The pmd table for the upper-most set of pages.
50 */
51pmd_t *top_pmd;
52
Russell Kingae8f1542006-09-27 15:38:34 +010053#define CPOLICY_UNCACHED 0
54#define CPOLICY_BUFFERED 1
55#define CPOLICY_WRITETHROUGH 2
56#define CPOLICY_WRITEBACK 3
57#define CPOLICY_WRITEALLOC 4
58
59static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
60static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010061pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010062pgprot_t pgprot_kernel;
Christoffer Dallcc577c22013-01-20 18:28:04 -050063pgprot_t pgprot_hyp_device;
64pgprot_t pgprot_s2;
65pgprot_t pgprot_s2_device;
Russell Kingae8f1542006-09-27 15:38:34 +010066
Imre_Deak44b18692007-02-11 13:45:13 +010067EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010068EXPORT_SYMBOL(pgprot_kernel);
69
70struct cachepolicy {
71 const char policy[16];
72 unsigned int cr_mask;
Catalin Marinas442e70c2011-09-05 17:51:56 +010073 pmdval_t pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000074 pteval_t pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -050075 pteval_t pte_s2;
Russell Kingae8f1542006-09-27 15:38:34 +010076};
77
Christoffer Dallcc577c22013-01-20 18:28:04 -050078#ifdef CONFIG_ARM_LPAE
79#define s2_policy(policy) policy
80#else
81#define s2_policy(policy) 0
82#endif
83
Russell Kingae8f1542006-09-27 15:38:34 +010084static struct cachepolicy cache_policies[] __initdata = {
85 {
86 .policy = "uncached",
87 .cr_mask = CR_W|CR_C,
88 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010089 .pte = L_PTE_MT_UNCACHED,
Christoffer Dallcc577c22013-01-20 18:28:04 -050090 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +010091 }, {
92 .policy = "buffered",
93 .cr_mask = CR_C,
94 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010095 .pte = L_PTE_MT_BUFFERABLE,
Christoffer Dallcc577c22013-01-20 18:28:04 -050096 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +010097 }, {
98 .policy = "writethrough",
99 .cr_mask = 0,
100 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +0100101 .pte = L_PTE_MT_WRITETHROUGH,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500102 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITETHROUGH),
Russell Kingae8f1542006-09-27 15:38:34 +0100103 }, {
104 .policy = "writeback",
105 .cr_mask = 0,
106 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +0100107 .pte = L_PTE_MT_WRITEBACK,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500108 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100109 }, {
110 .policy = "writealloc",
111 .cr_mask = 0,
112 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +0100113 .pte = L_PTE_MT_WRITEALLOC,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500114 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100115 }
116};
117
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100118#ifdef CONFIG_CPU_CP15
Russell Kingae8f1542006-09-27 15:38:34 +0100119/*
Simon Arlott6cbdc8c2007-05-11 20:40:30 +0100120 * These are useful for identifying cache coherency
Russell Kingae8f1542006-09-27 15:38:34 +0100121 * problems by allowing the cache or the cache and
122 * writebuffer to be turned off. (Note: the write
123 * buffer should not be on and the cache off).
124 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100125static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100126{
127 int i;
128
129 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
130 int len = strlen(cache_policies[i].policy);
131
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100132 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingae8f1542006-09-27 15:38:34 +0100133 cachepolicy = i;
134 cr_alignment &= ~cache_policies[i].cr_mask;
135 cr_no_alignment &= ~cache_policies[i].cr_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100136 break;
137 }
138 }
139 if (i == ARRAY_SIZE(cache_policies))
140 printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
Russell King4b46d642009-11-01 17:44:24 +0000141 /*
142 * This restriction is partly to do with the way we boot; it is
143 * unpredictable to have memory mapped using two different sets of
144 * memory attributes (shared, type, and cache attribs). We can not
145 * change these attributes once the initial assembly has setup the
146 * page tables.
147 */
Catalin Marinas11179d82007-07-20 11:42:24 +0100148 if (cpu_architecture() >= CPU_ARCH_ARMv6) {
149 printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
150 cachepolicy = CPOLICY_WRITEBACK;
151 }
Russell Kingae8f1542006-09-27 15:38:34 +0100152 flush_cache_all();
153 set_cr(cr_alignment);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100154 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100155}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100156early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100157
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100158static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100159{
160 char *p = "buffered";
161 printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100162 early_cachepolicy(p);
163 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100164}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100165early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100166
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100167static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100168{
169 char *p = "uncached";
170 printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100171 early_cachepolicy(p);
172 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100173}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100174early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100175
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000176#ifndef CONFIG_ARM_LPAE
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100177static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100178{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100179 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100180 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100181 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100182 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100183 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100184}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100185early_param("ecc", early_ecc);
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000186#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100187
188static int __init noalign_setup(char *__unused)
189{
190 cr_alignment &= ~CR_A;
191 cr_no_alignment &= ~CR_A;
192 set_cr(cr_alignment);
193 return 1;
194}
195__setup("noalign", noalign_setup);
196
Russell King255d1f82006-12-18 00:12:47 +0000197#ifndef CONFIG_SMP
198void adjust_cr(unsigned long mask, unsigned long set)
199{
200 unsigned long flags;
201
202 mask &= ~CR_A;
203
204 set &= mask;
205
206 local_irq_save(flags);
207
208 cr_no_alignment = (cr_no_alignment & ~mask) | set;
209 cr_alignment = (cr_alignment & ~mask) | set;
210
211 set_cr((get_cr() & ~mask) | set);
212
213 local_irq_restore(flags);
214}
215#endif
216
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100217#else /* ifdef CONFIG_CPU_CP15 */
218
219static int __init early_cachepolicy(char *p)
220{
221 pr_warning("cachepolicy kernel parameter not supported without cp15\n");
222}
223early_param("cachepolicy", early_cachepolicy);
224
225static int __init noalign_setup(char *__unused)
226{
227 pr_warning("noalign kernel parameter not supported without cp15\n");
228}
229__setup("noalign", noalign_setup);
230
231#endif /* ifdef CONFIG_CPU_CP15 / else */
232
Russell King36bb94b2010-11-16 08:40:36 +0000233#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Russell Kingb1cce6b2008-11-04 10:52:28 +0000234#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100235
Russell Kingb29e9f52007-04-21 10:47:29 +0100236static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100237 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100238 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
239 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100240 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000241 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100242 .domain = DOMAIN_IO,
243 },
244 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100245 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100246 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000247 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100248 .domain = DOMAIN_IO,
249 },
250 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100251 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100252 .prot_l1 = PMD_TYPE_TABLE,
253 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
254 .domain = DOMAIN_IO,
Rob Herringc2794432012-02-29 18:10:58 -0600255 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100256 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100257 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100258 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000259 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100260 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100261 },
Russell Kingebb4c652008-11-09 11:18:36 +0000262 [MT_UNCACHED] = {
263 .prot_pte = PROT_PTE_DEVICE,
264 .prot_l1 = PMD_TYPE_TABLE,
265 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
266 .domain = DOMAIN_IO,
267 },
Russell Kingae8f1542006-09-27 15:38:34 +0100268 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100269 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100270 .domain = DOMAIN_KERNEL,
271 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000272#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100273 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100274 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100275 .domain = DOMAIN_KERNEL,
276 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000277#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100278 [MT_LOW_VECTORS] = {
279 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000280 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100281 .prot_l1 = PMD_TYPE_TABLE,
282 .domain = DOMAIN_USER,
283 },
284 [MT_HIGH_VECTORS] = {
285 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000286 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100287 .prot_l1 = PMD_TYPE_TABLE,
288 .domain = DOMAIN_USER,
289 },
290 [MT_MEMORY] = {
Russell King36bb94b2010-11-16 08:40:36 +0000291 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100292 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100293 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100294 .domain = DOMAIN_KERNEL,
295 },
296 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100297 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100298 .domain = DOMAIN_KERNEL,
299 },
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100300 [MT_MEMORY_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100301 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000302 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100303 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100304 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
305 .domain = DOMAIN_KERNEL,
306 },
Linus Walleijcb9d7702010-07-12 21:50:59 +0100307 [MT_MEMORY_DTCM] = {
Linus Walleijf444fce2010-10-18 09:03:03 +0100308 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000309 L_PTE_XN,
Linus Walleijf444fce2010-10-18 09:03:03 +0100310 .prot_l1 = PMD_TYPE_TABLE,
311 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
312 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100313 },
314 [MT_MEMORY_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000315 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100316 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce2010-10-18 09:03:03 +0100317 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100318 },
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700319 [MT_MEMORY_SO] = {
320 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Santosh Shilimkar93d5bf02013-01-17 07:18:04 +0100321 L_PTE_MT_UNCACHED | L_PTE_XN,
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700322 .prot_l1 = PMD_TYPE_TABLE,
323 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S |
324 PMD_SECT_UNCACHED | PMD_SECT_XN,
325 .domain = DOMAIN_KERNEL,
326 },
Marek Szyprowskic7909502011-12-29 13:09:51 +0100327 [MT_MEMORY_DMA_READY] = {
328 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
329 .prot_l1 = PMD_TYPE_TABLE,
330 .domain = DOMAIN_KERNEL,
331 },
Russell Kingae8f1542006-09-27 15:38:34 +0100332};
333
Russell Kingb29e9f52007-04-21 10:47:29 +0100334const struct mem_type *get_mem_type(unsigned int type)
335{
336 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
337}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200338EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100339
Russell Kingae8f1542006-09-27 15:38:34 +0100340/*
341 * Adjust the PMD section entries according to the CPU in use.
342 */
343static void __init build_mem_type_table(void)
344{
345 struct cachepolicy *cp;
346 unsigned int cr = get_cr();
Catalin Marinas442e70c2011-09-05 17:51:56 +0100347 pteval_t user_pgprot, kern_pgprot, vecs_pgprot;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500348 pteval_t hyp_device_pgprot, s2_pgprot, s2_device_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100349 int cpu_arch = cpu_architecture();
350 int i;
351
Catalin Marinas11179d82007-07-20 11:42:24 +0100352 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100353#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100354 if (cachepolicy > CPOLICY_BUFFERED)
355 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100356#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100357 if (cachepolicy > CPOLICY_WRITETHROUGH)
358 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100359#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100360 }
Russell Kingae8f1542006-09-27 15:38:34 +0100361 if (cpu_arch < CPU_ARCH_ARMv5) {
362 if (cachepolicy >= CPOLICY_WRITEALLOC)
363 cachepolicy = CPOLICY_WRITEBACK;
364 ecc_mask = 0;
365 }
Russell Kingf00ec482010-09-04 10:47:48 +0100366 if (is_smp())
367 cachepolicy = CPOLICY_WRITEALLOC;
Russell Kingae8f1542006-09-27 15:38:34 +0100368
369 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000370 * Strip out features not present on earlier architectures.
371 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
372 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100373 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000374 if (cpu_arch < CPU_ARCH_ARMv5)
375 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
376 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
377 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
378 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
379 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100380
381 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000382 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
383 * "update-able on write" bit on ARM610). However, Xscale and
384 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100385 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000386 if (cpu_is_xscale() || cpu_is_xsc3()) {
Russell King9ef79632007-05-05 20:03:35 +0100387 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100388 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100389 mem_types[i].prot_l1 &= ~PMD_BIT4;
390 }
391 } else if (cpu_arch < CPU_ARCH_ARMv6) {
392 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100393 if (mem_types[i].prot_l1)
394 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100395 if (mem_types[i].prot_sect)
396 mem_types[i].prot_sect |= PMD_BIT4;
397 }
398 }
Russell Kingae8f1542006-09-27 15:38:34 +0100399
Russell Kingb1cce6b2008-11-04 10:52:28 +0000400 /*
401 * Mark the device areas according to the CPU/architecture.
402 */
403 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
404 if (!cpu_is_xsc3()) {
405 /*
406 * Mark device regions on ARMv6+ as execute-never
407 * to prevent speculative instruction fetches.
408 */
409 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
410 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
411 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
412 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
413 }
414 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
415 /*
416 * For ARMv7 with TEX remapping,
417 * - shared device is SXCB=1100
418 * - nonshared device is SXCB=0100
419 * - write combine device mem is SXCB=0001
420 * (Uncached Normal memory)
421 */
422 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
423 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
424 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
425 } else if (cpu_is_xsc3()) {
426 /*
427 * For Xscale3,
428 * - shared device is TEXCB=00101
429 * - nonshared device is TEXCB=01000
430 * - write combine device mem is TEXCB=00100
431 * (Inner/Outer Uncacheable in xsc3 parlance)
432 */
433 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
434 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
435 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
436 } else {
437 /*
438 * For ARMv6 and ARMv7 without TEX remapping,
439 * - shared device is TEXCB=00001
440 * - nonshared device is TEXCB=01000
441 * - write combine device mem is TEXCB=00100
442 * (Uncached Normal in ARMv6 parlance).
443 */
444 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
445 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
446 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
447 }
448 } else {
449 /*
450 * On others, write combining is "Uncached/Buffered"
451 */
452 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
453 }
454
455 /*
456 * Now deal with the memory-type mappings
457 */
Russell Kingae8f1542006-09-27 15:38:34 +0100458 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100459 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500460 s2_pgprot = cp->pte_s2;
461 hyp_device_pgprot = s2_device_pgprot = mem_types[MT_DEVICE].prot_pte;
Russell Kingbb30f362008-09-06 20:04:59 +0100462
Russell Kingbb30f362008-09-06 20:04:59 +0100463 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100464 * ARMv6 and above have extended page tables.
465 */
466 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000467#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100468 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100469 * Mark cache clean areas and XIP ROM read only
470 * from SVC mode and no access from userspace.
471 */
472 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
473 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
474 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000475#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100476
Russell Kingf00ec482010-09-04 10:47:48 +0100477 if (is_smp()) {
478 /*
479 * Mark memory with the "shared" attribute
480 * for SMP systems
481 */
482 user_pgprot |= L_PTE_SHARED;
483 kern_pgprot |= L_PTE_SHARED;
484 vecs_pgprot |= L_PTE_SHARED;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500485 s2_pgprot |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100486 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
487 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
488 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
489 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
490 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
491 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100492 mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100493 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
494 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
495 }
Russell Kingae8f1542006-09-27 15:38:34 +0100496 }
497
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100498 /*
499 * Non-cacheable Normal - intended for memory areas that must
500 * not cause dirty cache line writebacks when used
501 */
502 if (cpu_arch >= CPU_ARCH_ARMv6) {
503 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
504 /* Non-cacheable Normal is XCB = 001 */
505 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
506 PMD_SECT_BUFFERED;
507 } else {
508 /* For both ARMv6 and non-TEX-remapping ARMv7 */
509 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
510 PMD_SECT_TEX(1);
511 }
512 } else {
513 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
514 }
515
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000516#ifdef CONFIG_ARM_LPAE
517 /*
518 * Do not generate access flag faults for the kernel mappings.
519 */
520 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
521 mem_types[i].prot_pte |= PTE_EXT_AF;
Vitaly Andrianov1a3abcf2012-05-15 15:01:16 +0100522 if (mem_types[i].prot_sect)
523 mem_types[i].prot_sect |= PMD_SECT_AF;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000524 }
525 kern_pgprot |= PTE_EXT_AF;
526 vecs_pgprot |= PTE_EXT_AF;
527#endif
528
Russell Kingae8f1542006-09-27 15:38:34 +0100529 for (i = 0; i < 16; i++) {
Will Deacon864aa042012-09-18 19:18:35 +0100530 pteval_t v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100531 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100532 }
533
Russell Kingbb30f362008-09-06 20:04:59 +0100534 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
535 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100536
Imre_Deak44b18692007-02-11 13:45:13 +0100537 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100538 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000539 L_PTE_DIRTY | kern_pgprot);
Christoffer Dallcc577c22013-01-20 18:28:04 -0500540 pgprot_s2 = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | s2_pgprot);
541 pgprot_s2_device = __pgprot(s2_device_pgprot);
542 pgprot_hyp_device = __pgprot(hyp_device_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100543
544 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
545 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
546 mem_types[MT_MEMORY].prot_sect |= ecc_mask | cp->pmd;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100547 mem_types[MT_MEMORY].prot_pte |= kern_pgprot;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100548 mem_types[MT_MEMORY_DMA_READY].prot_pte |= kern_pgprot;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100549 mem_types[MT_MEMORY_NONCACHED].prot_sect |= ecc_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100550 mem_types[MT_ROM].prot_sect |= cp->pmd;
551
552 switch (cp->pmd) {
553 case PMD_SECT_WT:
554 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
555 break;
556 case PMD_SECT_WB:
557 case PMD_SECT_WBWA:
558 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
559 break;
560 }
Michal Simek905b5792013-11-07 12:49:53 +0100561 pr_info("Memory policy: %sData cache %s\n",
562 ecc_mask ? "ECC enabled, " : "", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100563
564 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
565 struct mem_type *t = &mem_types[i];
566 if (t->prot_l1)
567 t->prot_l1 |= PMD_DOMAIN(t->domain);
568 if (t->prot_sect)
569 t->prot_sect |= PMD_DOMAIN(t->domain);
570 }
Russell Kingae8f1542006-09-27 15:38:34 +0100571}
572
Catalin Marinasd9073872010-09-13 16:01:24 +0100573#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
574pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
575 unsigned long size, pgprot_t vma_prot)
576{
577 if (!pfn_valid(pfn))
578 return pgprot_noncached(vma_prot);
579 else if (file->f_flags & O_SYNC)
580 return pgprot_writecombine(vma_prot);
581 return vma_prot;
582}
583EXPORT_SYMBOL(phys_mem_access_prot);
584#endif
585
Russell Kingae8f1542006-09-27 15:38:34 +0100586#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
587
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400588static void __init *early_alloc_aligned(unsigned long sz, unsigned long align)
Russell King3abe9d32010-03-25 17:02:59 +0000589{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400590 void *ptr = __va(memblock_alloc(sz, align));
Russell King2778f622010-07-09 16:27:52 +0100591 memset(ptr, 0, sz);
592 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000593}
594
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400595static void __init *early_alloc(unsigned long sz)
596{
597 return early_alloc_aligned(sz, sz);
598}
599
Russell King4bb2e272010-07-01 18:33:29 +0100600static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
601{
602 if (pmd_none(*pmd)) {
Catalin Marinas410f1482011-02-14 12:58:04 +0100603 pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
Russell King97092e02010-11-16 00:16:01 +0000604 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100605 }
606 BUG_ON(pmd_bad(*pmd));
607 return pte_offset_kernel(pmd, addr);
608}
609
Russell King24e6c692007-04-21 10:21:28 +0100610static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
611 unsigned long end, unsigned long pfn,
612 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100613{
Russell King4bb2e272010-07-01 18:33:29 +0100614 pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
Russell King24e6c692007-04-21 10:21:28 +0100615 do {
Russell King40d192b2008-09-06 21:15:56 +0100616 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
Russell King24e6c692007-04-21 10:21:28 +0100617 pfn++;
618 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100619}
620
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100621static void __init __map_init_section(pmd_t *pmd, unsigned long addr,
Sricharan Re651eab2013-03-18 12:24:04 +0100622 unsigned long end, phys_addr_t phys,
623 const struct mem_type *type)
624{
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100625 pmd_t *p = pmd;
626
Sricharan Re651eab2013-03-18 12:24:04 +0100627#ifndef CONFIG_ARM_LPAE
628 /*
629 * In classic MMU format, puds and pmds are folded in to
630 * the pgds. pmd_offset gives the PGD entry. PGDs refer to a
631 * group of L1 entries making up one logical pointer to
632 * an L2 table (2MB), where as PMDs refer to the individual
633 * L1 entries (1MB). Hence increment to get the correct
634 * offset for odd 1MB sections.
635 * (See arch/arm/include/asm/pgtable-2level.h)
636 */
637 if (addr & SECTION_SIZE)
638 pmd++;
639#endif
640 do {
641 *pmd = __pmd(phys | type->prot_sect);
642 phys += SECTION_SIZE;
643 } while (pmd++, addr += SECTION_SIZE, addr != end);
644
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100645 flush_pmd_entry(p);
Sricharan Re651eab2013-03-18 12:24:04 +0100646}
647
648static void __init alloc_init_pmd(pud_t *pud, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000649 unsigned long end, phys_addr_t phys,
Russell King24e6c692007-04-21 10:21:28 +0100650 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100651{
Russell King516295e2010-11-21 16:27:49 +0000652 pmd_t *pmd = pmd_offset(pud, addr);
Sricharan Re651eab2013-03-18 12:24:04 +0100653 unsigned long next;
Russell Kingae8f1542006-09-27 15:38:34 +0100654
Sricharan Re651eab2013-03-18 12:24:04 +0100655 do {
Russell King24e6c692007-04-21 10:21:28 +0100656 /*
Sricharan Re651eab2013-03-18 12:24:04 +0100657 * With LPAE, we must loop over to map
658 * all the pmds for the given range.
Russell King24e6c692007-04-21 10:21:28 +0100659 */
Sricharan Re651eab2013-03-18 12:24:04 +0100660 next = pmd_addr_end(addr, end);
661
662 /*
663 * Try a section mapping - addr, next and phys must all be
664 * aligned to a section boundary.
665 */
666 if (type->prot_sect &&
667 ((addr | next | phys) & ~SECTION_MASK) == 0) {
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100668 __map_init_section(pmd, addr, next, phys, type);
Sricharan Re651eab2013-03-18 12:24:04 +0100669 } else {
670 alloc_init_pte(pmd, addr, next,
671 __phys_to_pfn(phys), type);
672 }
673
674 phys += next - addr;
675
676 } while (pmd++, addr = next, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100677}
678
Stephen Boyd14904922012-04-27 01:40:10 +0100679static void __init alloc_init_pud(pgd_t *pgd, unsigned long addr,
Vitaly Andrianov20d69562012-07-10 14:41:17 -0400680 unsigned long end, phys_addr_t phys,
681 const struct mem_type *type)
Russell King516295e2010-11-21 16:27:49 +0000682{
683 pud_t *pud = pud_offset(pgd, addr);
684 unsigned long next;
685
686 do {
687 next = pud_addr_end(addr, end);
Sricharan Re651eab2013-03-18 12:24:04 +0100688 alloc_init_pmd(pud, addr, next, phys, type);
Russell King516295e2010-11-21 16:27:49 +0000689 phys += next - addr;
690 } while (pud++, addr = next, addr != end);
691}
692
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000693#ifndef CONFIG_ARM_LPAE
Russell King4a56c1e2007-04-21 10:16:48 +0100694static void __init create_36bit_mapping(struct map_desc *md,
695 const struct mem_type *type)
696{
Russell King97092e02010-11-16 00:16:01 +0000697 unsigned long addr, length, end;
698 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100699 pgd_t *pgd;
700
701 addr = md->virtual;
Will Deaconcae62922011-02-15 12:42:57 +0100702 phys = __pfn_to_phys(md->pfn);
Russell King4a56c1e2007-04-21 10:16:48 +0100703 length = PAGE_ALIGN(md->length);
704
705 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
706 printk(KERN_ERR "MM: CPU does not support supersection "
707 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100708 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100709 return;
710 }
711
712 /* N.B. ARMv6 supersections are only defined to work with domain 0.
713 * Since domain assignments can in fact be arbitrary, the
714 * 'domain == 0' check below is required to insure that ARMv6
715 * supersections are only allocated for domain 0 regardless
716 * of the actual domain assignments in use.
717 */
718 if (type->domain) {
719 printk(KERN_ERR "MM: invalid domain in supersection "
720 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100721 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100722 return;
723 }
724
725 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
Will Deacon29a38192011-02-15 14:31:37 +0100726 printk(KERN_ERR "MM: cannot create mapping for 0x%08llx"
727 " at 0x%08lx invalid alignment\n",
728 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100729 return;
730 }
731
732 /*
733 * Shift bits [35:32] of address into bits [23:20] of PMD
734 * (See ARMv6 spec).
735 */
736 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
737
738 pgd = pgd_offset_k(addr);
739 end = addr + length;
740 do {
Russell King516295e2010-11-21 16:27:49 +0000741 pud_t *pud = pud_offset(pgd, addr);
742 pmd_t *pmd = pmd_offset(pud, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100743 int i;
744
745 for (i = 0; i < 16; i++)
746 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
747
748 addr += SUPERSECTION_SIZE;
749 phys += SUPERSECTION_SIZE;
750 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
751 } while (addr != end);
752}
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000753#endif /* !CONFIG_ARM_LPAE */
Russell King4a56c1e2007-04-21 10:16:48 +0100754
Russell Kingae8f1542006-09-27 15:38:34 +0100755/*
756 * Create the page directory entries and any necessary
757 * page tables for the mapping specified by `md'. We
758 * are able to cope here with varying sizes and address
759 * offsets, and we take full advantage of sections and
760 * supersections.
761 */
Russell Kinga2227122010-03-25 18:56:05 +0000762static void __init create_mapping(struct map_desc *md)
Russell Kingae8f1542006-09-27 15:38:34 +0100763{
Will Deaconcae62922011-02-15 12:42:57 +0100764 unsigned long addr, length, end;
765 phys_addr_t phys;
Russell Kingd5c98172007-04-21 10:05:32 +0100766 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100767 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100768
769 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
Will Deacon29a38192011-02-15 14:31:37 +0100770 printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx"
771 " at 0x%08lx in user region\n",
772 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100773 return;
774 }
775
776 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400777 md->virtual >= PAGE_OFFSET &&
778 (md->virtual < VMALLOC_START || md->virtual >= VMALLOC_END)) {
Will Deacon29a38192011-02-15 14:31:37 +0100779 printk(KERN_WARNING "BUG: mapping for 0x%08llx"
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400780 " at 0x%08lx out of vmalloc space\n",
Will Deacon29a38192011-02-15 14:31:37 +0100781 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100782 }
783
Russell Kingd5c98172007-04-21 10:05:32 +0100784 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100785
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000786#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100787 /*
788 * Catch 36-bit addresses
789 */
Russell King4a56c1e2007-04-21 10:16:48 +0100790 if (md->pfn >= 0x100000) {
791 create_36bit_mapping(md, type);
792 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100793 }
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000794#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100795
Russell King7b9c7b42007-07-04 21:16:33 +0100796 addr = md->virtual & PAGE_MASK;
Will Deaconcae62922011-02-15 12:42:57 +0100797 phys = __pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100798 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100799
Russell King24e6c692007-04-21 10:21:28 +0100800 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Will Deacon29a38192011-02-15 14:31:37 +0100801 printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not "
Russell Kingae8f1542006-09-27 15:38:34 +0100802 "be mapped using pages, ignoring.\n",
Will Deacon29a38192011-02-15 14:31:37 +0100803 (long long)__pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100804 return;
805 }
806
Russell King24e6c692007-04-21 10:21:28 +0100807 pgd = pgd_offset_k(addr);
808 end = addr + length;
809 do {
810 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100811
Russell King516295e2010-11-21 16:27:49 +0000812 alloc_init_pud(pgd, addr, next, phys, type);
Russell Kingae8f1542006-09-27 15:38:34 +0100813
Russell King24e6c692007-04-21 10:21:28 +0100814 phys += next - addr;
815 addr = next;
816 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100817}
818
819/*
820 * Create the architecture specific mappings
821 */
822void __init iotable_init(struct map_desc *io_desc, int nr)
823{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400824 struct map_desc *md;
825 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100826 struct static_vm *svm;
Russell Kingae8f1542006-09-27 15:38:34 +0100827
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400828 if (!nr)
829 return;
830
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100831 svm = early_alloc_aligned(sizeof(*svm) * nr, __alignof__(*svm));
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400832
833 for (md = io_desc; nr; md++, nr--) {
834 create_mapping(md);
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100835
836 vm = &svm->vm;
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400837 vm->addr = (void *)(md->virtual & PAGE_MASK);
838 vm->size = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Rob Herringc2794432012-02-29 18:10:58 -0600839 vm->phys_addr = __pfn_to_phys(md->pfn);
840 vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING;
Nicolas Pitre576d2f22011-09-16 01:14:23 -0400841 vm->flags |= VM_ARM_MTYPE(md->type);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400842 vm->caller = iotable_init;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100843 add_static_vm_early(svm++);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400844 }
Russell Kingae8f1542006-09-27 15:38:34 +0100845}
846
Rob Herringc2794432012-02-29 18:10:58 -0600847void __init vm_reserve_area_early(unsigned long addr, unsigned long size,
848 void *caller)
849{
850 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100851 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -0600852
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100853 svm = early_alloc_aligned(sizeof(*svm), __alignof__(*svm));
854
855 vm = &svm->vm;
Rob Herringc2794432012-02-29 18:10:58 -0600856 vm->addr = (void *)addr;
857 vm->size = size;
Arnd Bergmann863e99a2012-09-04 15:01:37 +0200858 vm->flags = VM_IOREMAP | VM_ARM_EMPTY_MAPPING;
Rob Herringc2794432012-02-29 18:10:58 -0600859 vm->caller = caller;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100860 add_static_vm_early(svm);
Rob Herringc2794432012-02-29 18:10:58 -0600861}
862
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100863#ifndef CONFIG_ARM_LPAE
864
865/*
866 * The Linux PMD is made of two consecutive section entries covering 2MB
867 * (see definition in include/asm/pgtable-2level.h). However a call to
868 * create_mapping() may optimize static mappings by using individual
869 * 1MB section mappings. This leaves the actual PMD potentially half
870 * initialized if the top or bottom section entry isn't used, leaving it
871 * open to problems if a subsequent ioremap() or vmalloc() tries to use
872 * the virtual space left free by that unused section entry.
873 *
874 * Let's avoid the issue by inserting dummy vm entries covering the unused
875 * PMD halves once the static mappings are in place.
876 */
877
878static void __init pmd_empty_section_gap(unsigned long addr)
879{
Rob Herringc2794432012-02-29 18:10:58 -0600880 vm_reserve_area_early(addr, SECTION_SIZE, pmd_empty_section_gap);
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100881}
882
883static void __init fill_pmd_gaps(void)
884{
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100885 struct static_vm *svm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100886 struct vm_struct *vm;
887 unsigned long addr, next = 0;
888 pmd_t *pmd;
889
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100890 list_for_each_entry(svm, &static_vmlist, list) {
891 vm = &svm->vm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +0100892 addr = (unsigned long)vm->addr;
893 if (addr < next)
894 continue;
895
896 /*
897 * Check if this vm starts on an odd section boundary.
898 * If so and the first section entry for this PMD is free
899 * then we block the corresponding virtual address.
900 */
901 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
902 pmd = pmd_off_k(addr);
903 if (pmd_none(*pmd))
904 pmd_empty_section_gap(addr & PMD_MASK);
905 }
906
907 /*
908 * Then check if this vm ends on an odd section boundary.
909 * If so and the second section entry for this PMD is empty
910 * then we block the corresponding virtual address.
911 */
912 addr += vm->size;
913 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
914 pmd = pmd_off_k(addr) + 1;
915 if (pmd_none(*pmd))
916 pmd_empty_section_gap(addr);
917 }
918
919 /* no need to look at any vm entry until we hit the next PMD */
920 next = (addr + PMD_SIZE - 1) & PMD_MASK;
921 }
922}
923
924#else
925#define fill_pmd_gaps() do { } while (0)
926#endif
927
Rob Herringc2794432012-02-29 18:10:58 -0600928#if defined(CONFIG_PCI) && !defined(CONFIG_NEED_MACH_IO_H)
929static void __init pci_reserve_io(void)
930{
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100931 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -0600932
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100933 svm = find_static_vm_vaddr((void *)PCI_IO_VIRT_BASE);
934 if (svm)
935 return;
Rob Herringc2794432012-02-29 18:10:58 -0600936
Rob Herringc2794432012-02-29 18:10:58 -0600937 vm_reserve_area_early(PCI_IO_VIRT_BASE, SZ_2M, pci_reserve_io);
938}
939#else
940#define pci_reserve_io() do { } while (0)
941#endif
942
Rob Herringe5c5f2a2012-10-22 11:42:54 -0600943#ifdef CONFIG_DEBUG_LL
944void __init debug_ll_io_init(void)
945{
946 struct map_desc map;
947
948 debug_ll_addr(&map.pfn, &map.virtual);
949 if (!map.pfn || !map.virtual)
950 return;
951 map.pfn = __phys_to_pfn(map.pfn);
952 map.virtual &= PAGE_MASK;
953 map.length = PAGE_SIZE;
954 map.type = MT_DEVICE;
Stephen Boydee4de5d2013-07-06 00:25:51 +0100955 iotable_init(&map, 1);
Rob Herringe5c5f2a2012-10-22 11:42:54 -0600956}
957#endif
958
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400959static void * __initdata vmalloc_min =
960 (void *)(VMALLOC_END - (240 << 20) - VMALLOC_OFFSET);
Russell King6c5da7a2008-09-30 19:31:44 +0100961
962/*
963 * vmalloc=size forces the vmalloc area to be exactly 'size'
964 * bytes. This can be used to increase (or decrease) the vmalloc
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400965 * area - the default is 240m.
Russell King6c5da7a2008-09-30 19:31:44 +0100966 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100967static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +0100968{
Russell King79612392010-05-22 16:20:14 +0100969 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +0100970
971 if (vmalloc_reserve < SZ_16M) {
972 vmalloc_reserve = SZ_16M;
973 printk(KERN_WARNING
974 "vmalloc area too small, limiting to %luMB\n",
975 vmalloc_reserve >> 20);
976 }
Nicolas Pitre92108072008-09-19 10:43:06 -0400977
978 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
979 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
980 printk(KERN_WARNING
981 "vmalloc area is too big, limiting to %luMB\n",
982 vmalloc_reserve >> 20);
983 }
Russell King79612392010-05-22 16:20:14 +0100984
985 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100986 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +0100987}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100988early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +0100989
Marek Szyprowskic7909502011-12-29 13:09:51 +0100990phys_addr_t arm_lowmem_limit __initdata = 0;
Russell King8df65162010-10-27 19:57:38 +0100991
Russell King0371d3f2011-07-05 19:58:29 +0100992void __init sanity_check_meminfo(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200993{
Russell Kingc65b7e92013-07-17 17:53:04 +0100994 phys_addr_t memblock_limit = 0;
Russell Kingdde58282009-08-15 12:36:00 +0100995 int i, j, highmem = 0;
Cyril Chemparathy82f66702012-07-20 12:01:23 -0400996 phys_addr_t vmalloc_limit = __pa(vmalloc_min - 1) + 1;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200997
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400998 for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400999 struct membank *bank = &meminfo.bank[j];
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001000 phys_addr_t size_limit;
1001
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001002 *bank = meminfo.bank[i];
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001003 size_limit = bank->size;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001004
Cyril Chemparathy82f66702012-07-20 12:01:23 -04001005 if (bank->start >= vmalloc_limit)
Will Deacon77f73a22011-11-22 17:30:32 +00001006 highmem = 1;
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001007 else
1008 size_limit = vmalloc_limit - bank->start;
Russell Kingdde58282009-08-15 12:36:00 +01001009
1010 bank->highmem = highmem;
1011
Cyril Chemparathyadf2e9f2012-07-20 12:24:45 -04001012#ifdef CONFIG_HIGHMEM
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001013 /*
1014 * Split those memory banks which are partially overlapping
1015 * the vmalloc area greatly simplifying things later.
1016 */
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001017 if (!highmem && bank->size > size_limit) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001018 if (meminfo.nr_banks >= NR_BANKS) {
1019 printk(KERN_CRIT "NR_BANKS too low, "
1020 "ignoring high memory\n");
1021 } else {
1022 memmove(bank + 1, bank,
1023 (meminfo.nr_banks - i) * sizeof(*bank));
1024 meminfo.nr_banks++;
1025 i++;
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001026 bank[1].size -= size_limit;
Cyril Chemparathy82f66702012-07-20 12:01:23 -04001027 bank[1].start = vmalloc_limit;
Russell Kingdde58282009-08-15 12:36:00 +01001028 bank[1].highmem = highmem = 1;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001029 j++;
1030 }
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001031 bank->size = size_limit;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001032 }
1033#else
1034 /*
Will Deacon77f73a22011-11-22 17:30:32 +00001035 * Highmem banks not allowed with !CONFIG_HIGHMEM.
1036 */
1037 if (highmem) {
1038 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
1039 "(!CONFIG_HIGHMEM).\n",
1040 (unsigned long long)bank->start,
1041 (unsigned long long)bank->start + bank->size - 1);
1042 continue;
1043 }
1044
1045 /*
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001046 * Check whether this memory bank would partially overlap
1047 * the vmalloc area.
1048 */
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001049 if (bank->size > size_limit) {
Russell Kinge33b9d02011-02-20 11:47:41 +00001050 printk(KERN_NOTICE "Truncating RAM at %.8llx-%.8llx "
1051 "to -%.8llx (vmalloc region overlap).\n",
1052 (unsigned long long)bank->start,
1053 (unsigned long long)bank->start + bank->size - 1,
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001054 (unsigned long long)bank->start + size_limit - 1);
1055 bank->size = size_limit;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001056 }
1057#endif
Russell Kingc65b7e92013-07-17 17:53:04 +01001058 if (!bank->highmem) {
1059 phys_addr_t bank_end = bank->start + bank->size;
Will Deacon40f7bfe2011-05-19 13:22:48 +01001060
Russell Kingc65b7e92013-07-17 17:53:04 +01001061 if (bank_end > arm_lowmem_limit)
1062 arm_lowmem_limit = bank_end;
1063
1064 /*
1065 * Find the first non-section-aligned page, and point
1066 * memblock_limit at it. This relies on rounding the
1067 * limit down to be section-aligned, which happens at
1068 * the end of this function.
1069 *
1070 * With this algorithm, the start or end of almost any
1071 * bank can be non-section-aligned. The only exception
1072 * is that the start of the bank 0 must be section-
1073 * aligned, since otherwise memory would need to be
1074 * allocated when mapping the start of bank 0, which
1075 * occurs before any free memory is mapped.
1076 */
1077 if (!memblock_limit) {
1078 if (!IS_ALIGNED(bank->start, SECTION_SIZE))
1079 memblock_limit = bank->start;
1080 else if (!IS_ALIGNED(bank_end, SECTION_SIZE))
1081 memblock_limit = bank_end;
1082 }
1083 }
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -04001084 j++;
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001085 }
Russell Kinge616c592009-09-27 20:55:43 +01001086#ifdef CONFIG_HIGHMEM
1087 if (highmem) {
1088 const char *reason = NULL;
1089
1090 if (cache_is_vipt_aliasing()) {
1091 /*
1092 * Interactions between kmap and other mappings
1093 * make highmem support with aliasing VIPT caches
1094 * rather difficult.
1095 */
1096 reason = "with VIPT aliasing cache";
Russell Kinge616c592009-09-27 20:55:43 +01001097 }
1098 if (reason) {
1099 printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
1100 reason);
1101 while (j > 0 && meminfo.bank[j - 1].highmem)
1102 j--;
1103 }
1104 }
1105#endif
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001106 meminfo.nr_banks = j;
Marek Szyprowskic7909502011-12-29 13:09:51 +01001107 high_memory = __va(arm_lowmem_limit - 1) + 1;
Russell Kingc65b7e92013-07-17 17:53:04 +01001108
1109 /*
1110 * Round the memblock limit down to a section size. This
1111 * helps to ensure that we will allocate memory from the
1112 * last full section, which should be mapped.
1113 */
1114 if (memblock_limit)
1115 memblock_limit = round_down(memblock_limit, SECTION_SIZE);
1116 if (!memblock_limit)
1117 memblock_limit = arm_lowmem_limit;
1118
1119 memblock_set_current_limit(memblock_limit);
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001120}
1121
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001122static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001123{
1124 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +01001125 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +01001126
1127 /*
1128 * Clear out all the mappings below the kernel image.
1129 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001130 for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001131 pmd_clear(pmd_off_k(addr));
1132
1133#ifdef CONFIG_XIP_KERNEL
1134 /* The XIP kernel is mapped in the module area -- skip over it */
Catalin Marinase73fc882011-08-23 14:07:23 +01001135 addr = ((unsigned long)_etext + PMD_SIZE - 1) & PMD_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001136#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001137 for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001138 pmd_clear(pmd_off_k(addr));
1139
1140 /*
Russell King8df65162010-10-27 19:57:38 +01001141 * Find the end of the first block of lowmem.
1142 */
1143 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
Marek Szyprowskic7909502011-12-29 13:09:51 +01001144 if (end >= arm_lowmem_limit)
1145 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001146
1147 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001148 * Clear out all the kernel space mappings, except for the first
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001149 * memory bank, up to the vmalloc region.
Russell Kingd111e8f2006-09-27 15:27:33 +01001150 */
Russell King8df65162010-10-27 19:57:38 +01001151 for (addr = __phys_to_virt(end);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001152 addr < VMALLOC_START; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001153 pmd_clear(pmd_off_k(addr));
1154}
1155
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001156#ifdef CONFIG_ARM_LPAE
1157/* the first page is reserved for pgd */
1158#define SWAPPER_PG_DIR_SIZE (PAGE_SIZE + \
1159 PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t))
1160#else
Catalin Marinase73fc882011-08-23 14:07:23 +01001161#define SWAPPER_PG_DIR_SIZE (PTRS_PER_PGD * sizeof(pgd_t))
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001162#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001163
Russell Kingd111e8f2006-09-27 15:27:33 +01001164/*
Russell King2778f622010-07-09 16:27:52 +01001165 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +01001166 */
Russell King2778f622010-07-09 16:27:52 +01001167void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001168{
Russell Kingd111e8f2006-09-27 15:27:33 +01001169 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001170 * Reserve the page tables. These are already in use,
1171 * and can only be in node 0.
1172 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001173 memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +01001174
Russell Kingd111e8f2006-09-27 15:27:33 +01001175#ifdef CONFIG_SA1111
1176 /*
1177 * Because of the SA1111 DMA bug, we want to preserve our
1178 * precious DMA-able memory...
1179 */
Russell King2778f622010-07-09 16:27:52 +01001180 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +01001181#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001182}
1183
1184/*
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001185 * Set up the device mappings. Since we clear out the page tables for all
1186 * mappings above VMALLOC_START, we will remove any debug device mappings.
Russell Kingd111e8f2006-09-27 15:27:33 +01001187 * This means you have to be careful how you debug this function, or any
1188 * called function. This means you can't use any function or debugging
1189 * method which may touch any device, otherwise the kernel _will_ crash.
1190 */
Russell Kingff69a4c2013-07-26 14:55:59 +01001191static void __init devicemaps_init(const struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001192{
1193 struct map_desc map;
1194 unsigned long addr;
Russell King94e5a852012-01-18 15:32:49 +00001195 void *vectors;
Russell Kingd111e8f2006-09-27 15:27:33 +01001196
1197 /*
1198 * Allocate the vector page early.
1199 */
Russell King19accfd2013-07-04 11:40:32 +01001200 vectors = early_alloc(PAGE_SIZE * 2);
Russell King94e5a852012-01-18 15:32:49 +00001201
1202 early_trap_init(vectors);
Russell Kingd111e8f2006-09-27 15:27:33 +01001203
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001204 for (addr = VMALLOC_START; addr; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001205 pmd_clear(pmd_off_k(addr));
1206
1207 /*
1208 * Map the kernel if it is XIP.
1209 * It is always first in the modulearea.
1210 */
1211#ifdef CONFIG_XIP_KERNEL
1212 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +00001213 map.virtual = MODULES_VADDR;
Russell King37efe642008-12-01 11:53:07 +00001214 map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001215 map.type = MT_ROM;
1216 create_mapping(&map);
1217#endif
1218
1219 /*
1220 * Map the cache flushing regions.
1221 */
1222#ifdef FLUSH_BASE
1223 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
1224 map.virtual = FLUSH_BASE;
1225 map.length = SZ_1M;
1226 map.type = MT_CACHECLEAN;
1227 create_mapping(&map);
1228#endif
1229#ifdef FLUSH_BASE_MINICACHE
1230 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
1231 map.virtual = FLUSH_BASE_MINICACHE;
1232 map.length = SZ_1M;
1233 map.type = MT_MINICLEAN;
1234 create_mapping(&map);
1235#endif
1236
1237 /*
1238 * Create a mapping for the machine vectors at the high-vectors
1239 * location (0xffff0000). If we aren't using high-vectors, also
1240 * create a mapping at the low-vectors virtual address.
1241 */
Russell King94e5a852012-01-18 15:32:49 +00001242 map.pfn = __phys_to_pfn(virt_to_phys(vectors));
Russell Kingd111e8f2006-09-27 15:27:33 +01001243 map.virtual = 0xffff0000;
1244 map.length = PAGE_SIZE;
Russell Kinga5463cd2013-07-31 21:58:56 +01001245#ifdef CONFIG_KUSER_HELPERS
Russell Kingd111e8f2006-09-27 15:27:33 +01001246 map.type = MT_HIGH_VECTORS;
Russell Kinga5463cd2013-07-31 21:58:56 +01001247#else
1248 map.type = MT_LOW_VECTORS;
1249#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001250 create_mapping(&map);
1251
1252 if (!vectors_high()) {
1253 map.virtual = 0;
Russell King19accfd2013-07-04 11:40:32 +01001254 map.length = PAGE_SIZE * 2;
Russell Kingd111e8f2006-09-27 15:27:33 +01001255 map.type = MT_LOW_VECTORS;
1256 create_mapping(&map);
1257 }
1258
Russell King19accfd2013-07-04 11:40:32 +01001259 /* Now create a kernel read-only mapping */
1260 map.pfn += 1;
1261 map.virtual = 0xffff0000 + PAGE_SIZE;
1262 map.length = PAGE_SIZE;
1263 map.type = MT_LOW_VECTORS;
1264 create_mapping(&map);
1265
Russell Kingd111e8f2006-09-27 15:27:33 +01001266 /*
1267 * Ask the machine support to map in the statically mapped devices.
1268 */
1269 if (mdesc->map_io)
1270 mdesc->map_io();
Maxime Ripardbc373242013-04-18 21:52:23 +02001271 else
1272 debug_ll_io_init();
Nicolas Pitre19b52ab2012-06-27 17:28:57 +01001273 fill_pmd_gaps();
Russell Kingd111e8f2006-09-27 15:27:33 +01001274
Rob Herringc2794432012-02-29 18:10:58 -06001275 /* Reserve fixed i/o space in VMALLOC region */
1276 pci_reserve_io();
1277
Russell Kingd111e8f2006-09-27 15:27:33 +01001278 /*
1279 * Finally flush the caches and tlb to ensure that we're in a
1280 * consistent state wrt the writebuffer. This also ensures that
1281 * any write-allocated cache lines in the vector page are written
1282 * back. After this point, we can start to touch devices again.
1283 */
1284 local_flush_tlb_all();
1285 flush_cache_all();
1286}
1287
Nicolas Pitred73cd422008-09-15 16:44:55 -04001288static void __init kmap_init(void)
1289{
1290#ifdef CONFIG_HIGHMEM
Russell King4bb2e272010-07-01 18:33:29 +01001291 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
1292 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001293#endif
1294}
1295
Russell Kinga2227122010-03-25 18:56:05 +00001296static void __init map_lowmem(void)
1297{
Russell King8df65162010-10-27 19:57:38 +01001298 struct memblock_region *reg;
Russell Kinga2227122010-03-25 18:56:05 +00001299
1300 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001301 for_each_memblock(memory, reg) {
1302 phys_addr_t start = reg->base;
1303 phys_addr_t end = start + reg->size;
1304 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001305
Marek Szyprowskic7909502011-12-29 13:09:51 +01001306 if (end > arm_lowmem_limit)
1307 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001308 if (start >= end)
1309 break;
1310
1311 map.pfn = __phys_to_pfn(start);
1312 map.virtual = __phys_to_virt(start);
1313 map.length = end - start;
1314 map.type = MT_MEMORY;
1315
1316 create_mapping(&map);
Russell Kinga2227122010-03-25 18:56:05 +00001317 }
1318}
1319
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001320#ifdef CONFIG_ARM_LPAE
1321/*
1322 * early_paging_init() recreates boot time page table setup, allowing machines
1323 * to switch over to a high (>4G) address space on LPAE systems
1324 */
1325void __init early_paging_init(const struct machine_desc *mdesc,
1326 struct proc_info_list *procinfo)
1327{
1328 pmdval_t pmdprot = procinfo->__cpu_mm_mmu_flags;
1329 unsigned long map_start, map_end;
1330 pgd_t *pgd0, *pgdk;
1331 pud_t *pud0, *pudk, *pud_start;
1332 pmd_t *pmd0, *pmdk;
1333 phys_addr_t phys;
1334 int i;
1335
1336 if (!(mdesc->init_meminfo))
1337 return;
1338
1339 /* remap kernel code and data */
1340 map_start = init_mm.start_code;
1341 map_end = init_mm.brk;
1342
1343 /* get a handle on things... */
1344 pgd0 = pgd_offset_k(0);
1345 pud_start = pud0 = pud_offset(pgd0, 0);
1346 pmd0 = pmd_offset(pud0, 0);
1347
1348 pgdk = pgd_offset_k(map_start);
1349 pudk = pud_offset(pgdk, map_start);
1350 pmdk = pmd_offset(pudk, map_start);
1351
1352 mdesc->init_meminfo();
1353
1354 /* Run the patch stub to update the constants */
1355 fixup_pv_table(&__pv_table_begin,
1356 (&__pv_table_end - &__pv_table_begin) << 2);
1357
1358 /*
1359 * Cache cleaning operations for self-modifying code
1360 * We should clean the entries by MVA but running a
1361 * for loop over every pv_table entry pointer would
1362 * just complicate the code.
1363 */
1364 flush_cache_louis();
1365 dsb();
1366 isb();
1367
1368 /* remap level 1 table */
1369 for (i = 0; i < PTRS_PER_PGD; pud0++, i++) {
1370 set_pud(pud0,
1371 __pud(__pa(pmd0) | PMD_TYPE_TABLE | L_PGD_SWAPPER));
1372 pmd0 += PTRS_PER_PMD;
1373 }
1374
1375 /* remap pmds for kernel mapping */
1376 phys = __pa(map_start) & PMD_MASK;
1377 do {
1378 *pmdk++ = __pmd(phys | pmdprot);
1379 phys += PMD_SIZE;
1380 } while (phys < map_end);
1381
1382 flush_cache_all();
1383 cpu_switch_mm(pgd0, &init_mm);
1384 cpu_set_ttbr(1, __pa(pgd0) + TTBR1_OFFSET);
1385 local_flush_bp_all();
1386 local_flush_tlb_all();
1387}
1388
1389#else
1390
1391void __init early_paging_init(const struct machine_desc *mdesc,
1392 struct proc_info_list *procinfo)
1393{
1394 if (mdesc->init_meminfo)
1395 mdesc->init_meminfo();
1396}
1397
1398#endif
1399
Russell Kingd111e8f2006-09-27 15:27:33 +01001400/*
1401 * paging_init() sets up the page tables, initialises the zone memory
1402 * maps, and sets up the zero page, bad page and bad page tables.
1403 */
Russell Kingff69a4c2013-07-26 14:55:59 +01001404void __init paging_init(const struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001405{
1406 void *zero_page;
1407
1408 build_mem_type_table();
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001409 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001410 map_lowmem();
Marek Szyprowskic7909502011-12-29 13:09:51 +01001411 dma_contiguous_remap();
Russell Kingd111e8f2006-09-27 15:27:33 +01001412 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001413 kmap_init();
Joonsoo Kimde406142013-04-05 03:16:51 +01001414 tcm_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001415
1416 top_pmd = pmd_off_k(0xffff0000);
1417
Russell King3abe9d32010-03-25 17:02:59 +00001418 /* allocate the zero page. */
1419 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001420
Russell King8d717a52010-05-22 19:47:18 +01001421 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001422
Russell Kingd111e8f2006-09-27 15:27:33 +01001423 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001424 __flush_dcache_page(NULL, empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +01001425}