blob: f93dfc174495b748ebe4673688ad77eeed98f780 [file] [log] [blame]
Daniel Vetter02e792f2009-09-15 22:57:34 +02001/*
2 * Copyright © 2009
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Daniel Vetter <daniel@ffwll.ch>
25 *
26 * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
27 */
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Daniel Vetter02e792f2009-09-15 22:57:34 +020030#include "i915_drv.h"
31#include "i915_reg.h"
32#include "intel_drv.h"
33
34/* Limits for overlay size. According to intel doc, the real limits are:
35 * Y width: 4095, UV width (planar): 2047, Y height: 2047,
36 * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
37 * the mininum of both. */
38#define IMAGE_MAX_WIDTH 2048
39#define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
40/* on 830 and 845 these large limits result in the card hanging */
41#define IMAGE_MAX_WIDTH_LEGACY 1024
42#define IMAGE_MAX_HEIGHT_LEGACY 1088
43
44/* overlay register definitions */
45/* OCMD register */
46#define OCMD_TILED_SURFACE (0x1<<19)
47#define OCMD_MIRROR_MASK (0x3<<17)
48#define OCMD_MIRROR_MODE (0x3<<17)
49#define OCMD_MIRROR_HORIZONTAL (0x1<<17)
50#define OCMD_MIRROR_VERTICAL (0x2<<17)
51#define OCMD_MIRROR_BOTH (0x3<<17)
52#define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
53#define OCMD_UV_SWAP (0x1<<14) /* YVYU */
54#define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
55#define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
56#define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
57#define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
58#define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
59#define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
60#define OCMD_YUV_422_PACKED (0x8<<10)
61#define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
62#define OCMD_YUV_420_PLANAR (0xc<<10)
63#define OCMD_YUV_422_PLANAR (0xd<<10)
64#define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
65#define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
66#define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
Chris Wilsond7961362010-07-13 13:52:17 +010067#define OCMD_BUF_TYPE_MASK (0x1<<5)
Daniel Vetter02e792f2009-09-15 22:57:34 +020068#define OCMD_BUF_TYPE_FRAME (0x0<<5)
69#define OCMD_BUF_TYPE_FIELD (0x1<<5)
70#define OCMD_TEST_MODE (0x1<<4)
71#define OCMD_BUFFER_SELECT (0x3<<2)
72#define OCMD_BUFFER0 (0x0<<2)
73#define OCMD_BUFFER1 (0x1<<2)
74#define OCMD_FIELD_SELECT (0x1<<2)
75#define OCMD_FIELD0 (0x0<<1)
76#define OCMD_FIELD1 (0x1<<1)
77#define OCMD_ENABLE (0x1<<0)
78
79/* OCONFIG register */
80#define OCONF_PIPE_MASK (0x1<<18)
81#define OCONF_PIPE_A (0x0<<18)
82#define OCONF_PIPE_B (0x1<<18)
83#define OCONF_GAMMA2_ENABLE (0x1<<16)
84#define OCONF_CSC_MODE_BT601 (0x0<<5)
85#define OCONF_CSC_MODE_BT709 (0x1<<5)
86#define OCONF_CSC_BYPASS (0x1<<4)
87#define OCONF_CC_OUT_8BIT (0x1<<3)
88#define OCONF_TEST_MODE (0x1<<2)
89#define OCONF_THREE_LINE_BUFFER (0x1<<0)
90#define OCONF_TWO_LINE_BUFFER (0x0<<0)
91
92/* DCLRKM (dst-key) register */
93#define DST_KEY_ENABLE (0x1<<31)
94#define CLK_RGB24_MASK 0x0
95#define CLK_RGB16_MASK 0x070307
96#define CLK_RGB15_MASK 0x070707
97#define CLK_RGB8I_MASK 0xffffff
98
99#define RGB16_TO_COLORKEY(c) \
100 (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
101#define RGB15_TO_COLORKEY(c) \
102 (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
103
104/* overlay flip addr flag */
105#define OFC_UPDATE 0x1
106
107/* polyphase filter coefficients */
108#define N_HORIZ_Y_TAPS 5
109#define N_VERT_Y_TAPS 3
110#define N_HORIZ_UV_TAPS 3
111#define N_VERT_UV_TAPS 3
112#define N_PHASES 17
113#define MAX_TAPS 5
114
115/* memory bufferd overlay registers */
116struct overlay_registers {
Akshay Joshi0206e352011-08-16 15:34:10 -0400117 u32 OBUF_0Y;
118 u32 OBUF_1Y;
119 u32 OBUF_0U;
120 u32 OBUF_0V;
121 u32 OBUF_1U;
122 u32 OBUF_1V;
123 u32 OSTRIDE;
124 u32 YRGB_VPH;
125 u32 UV_VPH;
126 u32 HORZ_PH;
127 u32 INIT_PHS;
128 u32 DWINPOS;
129 u32 DWINSZ;
130 u32 SWIDTH;
131 u32 SWIDTHSW;
132 u32 SHEIGHT;
133 u32 YRGBSCALE;
134 u32 UVSCALE;
135 u32 OCLRC0;
136 u32 OCLRC1;
137 u32 DCLRKV;
138 u32 DCLRKM;
139 u32 SCLRKVH;
140 u32 SCLRKVL;
141 u32 SCLRKEN;
142 u32 OCONFIG;
143 u32 OCMD;
144 u32 RESERVED1; /* 0x6C */
145 u32 OSTART_0Y;
146 u32 OSTART_1Y;
147 u32 OSTART_0U;
148 u32 OSTART_0V;
149 u32 OSTART_1U;
150 u32 OSTART_1V;
151 u32 OTILEOFF_0Y;
152 u32 OTILEOFF_1Y;
153 u32 OTILEOFF_0U;
154 u32 OTILEOFF_0V;
155 u32 OTILEOFF_1U;
156 u32 OTILEOFF_1V;
157 u32 FASTHSCALE; /* 0xA0 */
158 u32 UVSCALEV; /* 0xA4 */
159 u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
160 u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
161 u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
162 u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
163 u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
164 u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
165 u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
166 u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
167 u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
Daniel Vetter02e792f2009-09-15 22:57:34 +0200168};
169
Chris Wilson23f09ce2010-08-12 13:53:37 +0100170struct intel_overlay {
171 struct drm_device *dev;
172 struct intel_crtc *crtc;
173 struct drm_i915_gem_object *vid_bo;
174 struct drm_i915_gem_object *old_vid_bo;
175 int active;
176 int pfit_active;
177 u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
178 u32 color_key;
179 u32 brightness, contrast, saturation;
180 u32 old_xscale, old_yscale;
181 /* register access */
182 u32 flip_addr;
183 struct drm_i915_gem_object *reg_bo;
184 /* flip handling */
John Harrison9bfc01a2014-11-24 18:49:31 +0000185 struct drm_i915_gem_request *last_flip_req;
Chris Wilsonb303cf92010-08-12 14:03:48 +0100186 void (*flip_tail)(struct intel_overlay *);
Chris Wilson23f09ce2010-08-12 13:53:37 +0100187};
Daniel Vetter02e792f2009-09-15 22:57:34 +0200188
Ben Widawsky75020bc2012-04-16 14:07:43 -0700189static struct overlay_registers __iomem *
Chris Wilson8d74f652010-08-12 10:35:26 +0100190intel_overlay_map_regs(struct intel_overlay *overlay)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200191{
Jani Nikulad5d45cc2014-03-31 14:27:20 +0300192 struct drm_i915_private *dev_priv = overlay->dev->dev_private;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700193 struct overlay_registers __iomem *regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200194
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100195 if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
Chris Wilson00731152014-05-21 12:42:56 +0100196 regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_handle->vaddr;
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100197 else
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800198 regs = io_mapping_map_wc(dev_priv->gtt.mappable,
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700199 i915_gem_obj_ggtt_offset(overlay->reg_bo));
Daniel Vetter02e792f2009-09-15 22:57:34 +0200200
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100201 return regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200202}
203
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100204static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -0700205 struct overlay_registers __iomem *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200206{
Chris Wilson8d74f652010-08-12 10:35:26 +0100207 if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100208 io_mapping_unmap(regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200209}
Daniel Vetter02e792f2009-09-15 22:57:34 +0200210
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100211static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
Chris Wilsonb303cf92010-08-12 14:03:48 +0100212 void (*tail)(struct intel_overlay *))
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100213{
214 struct drm_device *dev = overlay->dev;
Jani Nikulad5d45cc2014-03-31 14:27:20 +0300215 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100216 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100217 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200218
Chris Wilsonb303cf92010-08-12 14:03:48 +0100219 BUG_ON(overlay->last_flip_req);
John Harrison9bfc01a2014-11-24 18:49:31 +0000220 i915_gem_request_assign(&overlay->last_flip_req,
221 ring->outstanding_lazy_request);
John Harrison9400ae52014-11-24 18:49:36 +0000222 ret = i915_add_request(ring);
Chris Wilsonacb868d2012-09-26 13:47:30 +0100223 if (ret)
224 return ret;
225
Chris Wilsonb303cf92010-08-12 14:03:48 +0100226 overlay->flip_tail = tail;
Daniel Vettera4b3a572014-11-26 14:17:05 +0100227 ret = i915_wait_request(overlay->last_flip_req);
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100228 if (ret)
229 return ret;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -0700230 i915_gem_retire_requests(dev);
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100231
John Harrison9bfc01a2014-11-24 18:49:31 +0000232 i915_gem_request_assign(&overlay->last_flip_req, NULL);
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100233 return 0;
234}
235
Daniel Vetter02e792f2009-09-15 22:57:34 +0200236/* overlay needs to be disable in OCMD reg */
237static int intel_overlay_on(struct intel_overlay *overlay)
238{
239 struct drm_device *dev = overlay->dev;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100240 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100241 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Daniel Vetter02e792f2009-09-15 22:57:34 +0200242 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200243
244 BUG_ON(overlay->active);
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200245 overlay->active = 1;
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200246
Daniel Vetter6306cb42012-08-12 19:27:10 +0200247 WARN_ON(IS_I830(dev) && !(dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson106dada2010-07-16 17:13:01 +0100248
Daniel Vetter6d90c952012-04-26 23:28:05 +0200249 ret = intel_ring_begin(ring, 4);
Chris Wilsonacb868d2012-09-26 13:47:30 +0100250 if (ret)
251 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100252
Daniel Vetter6d90c952012-04-26 23:28:05 +0200253 intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_ON);
254 intel_ring_emit(ring, overlay->flip_addr | OFC_UPDATE);
255 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
256 intel_ring_emit(ring, MI_NOOP);
257 intel_ring_advance(ring);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200258
Chris Wilsonacb868d2012-09-26 13:47:30 +0100259 return intel_overlay_do_wait_request(overlay, NULL);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200260}
261
262/* overlay needs to be enabled in OCMD reg */
Chris Wilson8dc5d142010-08-12 12:36:12 +0100263static int intel_overlay_continue(struct intel_overlay *overlay,
264 bool load_polyphase_filter)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200265{
266 struct drm_device *dev = overlay->dev;
Jani Nikulad5d45cc2014-03-31 14:27:20 +0300267 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100268 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Daniel Vetter02e792f2009-09-15 22:57:34 +0200269 u32 flip_addr = overlay->flip_addr;
270 u32 tmp;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100271 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200272
273 BUG_ON(!overlay->active);
274
275 if (load_polyphase_filter)
276 flip_addr |= OFC_UPDATE;
277
278 /* check for underruns */
279 tmp = I915_READ(DOVSTA);
280 if (tmp & (1 << 17))
281 DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
282
Daniel Vetter6d90c952012-04-26 23:28:05 +0200283 ret = intel_ring_begin(ring, 2);
Chris Wilsonacb868d2012-09-26 13:47:30 +0100284 if (ret)
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100285 return ret;
Chris Wilsonacb868d2012-09-26 13:47:30 +0100286
Daniel Vetter6d90c952012-04-26 23:28:05 +0200287 intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
288 intel_ring_emit(ring, flip_addr);
289 intel_ring_advance(ring);
Daniel Vetter5a5a0c62009-09-15 22:57:36 +0200290
John Harrison9bfc01a2014-11-24 18:49:31 +0000291 WARN_ON(overlay->last_flip_req);
292 i915_gem_request_assign(&overlay->last_flip_req,
293 ring->outstanding_lazy_request);
John Harrison9400ae52014-11-24 18:49:36 +0000294 return i915_add_request(ring);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200295}
296
Chris Wilsonb303cf92010-08-12 14:03:48 +0100297static void intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200298{
Chris Wilson05394f32010-11-08 19:18:58 +0000299 struct drm_i915_gem_object *obj = overlay->old_vid_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200300
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800301 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +0000302 drm_gem_object_unreference(&obj->base);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200303
Chris Wilsonb303cf92010-08-12 14:03:48 +0100304 overlay->old_vid_bo = NULL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200305}
306
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200307static void intel_overlay_off_tail(struct intel_overlay *overlay)
308{
Chris Wilson05394f32010-11-08 19:18:58 +0000309 struct drm_i915_gem_object *obj = overlay->vid_bo;
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200310
311 /* never have the overlay hw on without showing a frame */
312 BUG_ON(!overlay->vid_bo);
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200313
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800314 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +0000315 drm_gem_object_unreference(&obj->base);
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200316 overlay->vid_bo = NULL;
317
318 overlay->crtc->overlay = NULL;
319 overlay->crtc = NULL;
320 overlay->active = 0;
321}
322
Daniel Vetter02e792f2009-09-15 22:57:34 +0200323/* overlay needs to be disabled in OCMD reg */
Chris Wilsonce453d82011-02-21 14:43:56 +0000324static int intel_overlay_off(struct intel_overlay *overlay)
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200325{
326 struct drm_device *dev = overlay->dev;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100327 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100328 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Chris Wilson8dc5d142010-08-12 12:36:12 +0100329 u32 flip_addr = overlay->flip_addr;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100330 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200331
332 BUG_ON(!overlay->active);
333
334 /* According to intel docs the overlay hw may hang (when switching
335 * off) without loading the filter coeffs. It is however unclear whether
336 * this applies to the disabling of the overlay or to the switching off
337 * of the hw. Do it in both cases */
338 flip_addr |= OFC_UPDATE;
339
Daniel Vetter6d90c952012-04-26 23:28:05 +0200340 ret = intel_ring_begin(ring, 6);
Chris Wilsonacb868d2012-09-26 13:47:30 +0100341 if (ret)
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100342 return ret;
Chris Wilsonacb868d2012-09-26 13:47:30 +0100343
Daniel Vetter02e792f2009-09-15 22:57:34 +0200344 /* wait for overlay to go idle */
Daniel Vetter6d90c952012-04-26 23:28:05 +0200345 intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
346 intel_ring_emit(ring, flip_addr);
347 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
Chris Wilson722506f2010-08-12 09:28:50 +0100348 /* turn overlay off */
Daniel Vettera9193982012-10-22 12:55:55 +0200349 if (IS_I830(dev)) {
350 /* Workaround: Don't disable the overlay fully, since otherwise
351 * it dies on the next OVERLAY_ON cmd. */
352 intel_ring_emit(ring, MI_NOOP);
353 intel_ring_emit(ring, MI_NOOP);
354 intel_ring_emit(ring, MI_NOOP);
355 } else {
356 intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
357 intel_ring_emit(ring, flip_addr);
358 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
359 }
Daniel Vetter6d90c952012-04-26 23:28:05 +0200360 intel_ring_advance(ring);
Chris Wilson722506f2010-08-12 09:28:50 +0100361
Chris Wilsonacb868d2012-09-26 13:47:30 +0100362 return intel_overlay_do_wait_request(overlay, intel_overlay_off_tail);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200363}
364
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200365/* recover from an interruption due to a signal
366 * We have to be careful not to repeat work forever an make forward progess. */
Chris Wilsonce453d82011-02-21 14:43:56 +0000367static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200368{
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200369 int ret;
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200370
John Harrison9bfc01a2014-11-24 18:49:31 +0000371 if (overlay->last_flip_req == NULL)
Chris Wilsonb303cf92010-08-12 14:03:48 +0100372 return 0;
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200373
Daniel Vettera4b3a572014-11-26 14:17:05 +0100374 ret = i915_wait_request(overlay->last_flip_req);
Chris Wilsonb6c028e2010-08-12 11:55:08 +0100375 if (ret)
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200376 return ret;
Daniel Vettera4b3a572014-11-26 14:17:05 +0100377 i915_gem_retire_requests(overlay->dev);
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200378
Chris Wilsonb303cf92010-08-12 14:03:48 +0100379 if (overlay->flip_tail)
380 overlay->flip_tail(overlay);
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200381
John Harrison9bfc01a2014-11-24 18:49:31 +0000382 i915_gem_request_assign(&overlay->last_flip_req, NULL);
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200383 return 0;
384}
385
Daniel Vetter5a5a0c62009-09-15 22:57:36 +0200386/* Wait for pending overlay flip and release old frame.
387 * Needs to be called before the overlay register are changed
Chris Wilson8d74f652010-08-12 10:35:26 +0100388 * via intel_overlay_(un)map_regs
389 */
Daniel Vetter02e792f2009-09-15 22:57:34 +0200390static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
391{
Chris Wilson5cd68c92010-08-12 12:21:54 +0100392 struct drm_device *dev = overlay->dev;
Jani Nikulad5d45cc2014-03-31 14:27:20 +0300393 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100394 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Daniel Vetter02e792f2009-09-15 22:57:34 +0200395 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200396
Ville Syrjälä1362b772014-11-26 17:07:29 +0200397 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
398
Chris Wilson5cd68c92010-08-12 12:21:54 +0100399 /* Only wait if there is actually an old frame to release to
400 * guarantee forward progress.
401 */
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200402 if (!overlay->old_vid_bo)
403 return 0;
404
Chris Wilson5cd68c92010-08-12 12:21:54 +0100405 if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
406 /* synchronous slowpath */
Daniel Vetter6d90c952012-04-26 23:28:05 +0200407 ret = intel_ring_begin(ring, 2);
Chris Wilsonacb868d2012-09-26 13:47:30 +0100408 if (ret)
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100409 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +0100410
Daniel Vetter6d90c952012-04-26 23:28:05 +0200411 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
412 intel_ring_emit(ring, MI_NOOP);
413 intel_ring_advance(ring);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200414
Chris Wilsonacb868d2012-09-26 13:47:30 +0100415 ret = intel_overlay_do_wait_request(overlay,
Chris Wilsonb303cf92010-08-12 14:03:48 +0100416 intel_overlay_release_old_vid_tail);
Chris Wilson5cd68c92010-08-12 12:21:54 +0100417 if (ret)
418 return ret;
419 }
Daniel Vetter02e792f2009-09-15 22:57:34 +0200420
Chris Wilson5cd68c92010-08-12 12:21:54 +0100421 intel_overlay_release_old_vid_tail(overlay);
Daniel Vettera071fa02014-06-18 23:28:09 +0200422
423
424 i915_gem_track_fb(overlay->old_vid_bo, NULL,
425 INTEL_FRONTBUFFER_OVERLAY(overlay->crtc->pipe));
Daniel Vetter02e792f2009-09-15 22:57:34 +0200426 return 0;
427}
428
Ville Syrjälä1362b772014-11-26 17:07:29 +0200429void intel_overlay_reset(struct drm_i915_private *dev_priv)
430{
431 struct intel_overlay *overlay = dev_priv->overlay;
432
433 if (!overlay)
434 return;
435
436 intel_overlay_release_old_vid(overlay);
437
438 overlay->last_flip_req = NULL;
439 overlay->old_xscale = 0;
440 overlay->old_yscale = 0;
441 overlay->crtc = NULL;
442 overlay->active = false;
443}
444
Daniel Vetter02e792f2009-09-15 22:57:34 +0200445struct put_image_params {
446 int format;
447 short dst_x;
448 short dst_y;
449 short dst_w;
450 short dst_h;
451 short src_w;
452 short src_scan_h;
453 short src_scan_w;
454 short src_h;
455 short stride_Y;
456 short stride_UV;
457 int offset_Y;
458 int offset_U;
459 int offset_V;
460};
461
462static int packed_depth_bytes(u32 format)
463{
464 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100465 case I915_OVERLAY_YUV422:
466 return 4;
467 case I915_OVERLAY_YUV411:
468 /* return 6; not implemented */
469 default:
470 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200471 }
472}
473
474static int packed_width_bytes(u32 format, short width)
475{
476 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100477 case I915_OVERLAY_YUV422:
478 return width << 1;
479 default:
480 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200481 }
482}
483
484static int uv_hsubsampling(u32 format)
485{
486 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100487 case I915_OVERLAY_YUV422:
488 case I915_OVERLAY_YUV420:
489 return 2;
490 case I915_OVERLAY_YUV411:
491 case I915_OVERLAY_YUV410:
492 return 4;
493 default:
494 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200495 }
496}
497
498static int uv_vsubsampling(u32 format)
499{
500 switch (format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100501 case I915_OVERLAY_YUV420:
502 case I915_OVERLAY_YUV410:
503 return 2;
504 case I915_OVERLAY_YUV422:
505 case I915_OVERLAY_YUV411:
506 return 1;
507 default:
508 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200509 }
510}
511
512static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
513{
514 u32 mask, shift, ret;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100515 if (IS_GEN2(dev)) {
Daniel Vetter02e792f2009-09-15 22:57:34 +0200516 mask = 0x1f;
517 shift = 5;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100518 } else {
519 mask = 0x3f;
520 shift = 6;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200521 }
522 ret = ((offset + width + mask) >> shift) - (offset >> shift);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100523 if (!IS_GEN2(dev))
Daniel Vetter02e792f2009-09-15 22:57:34 +0200524 ret <<= 1;
Akshay Joshi0206e352011-08-16 15:34:10 -0400525 ret -= 1;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200526 return ret << 2;
527}
528
529static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
530 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
531 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
532 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
533 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
534 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
535 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
536 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
537 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
538 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
539 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
540 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
541 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
542 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
543 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
544 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
545 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
Chris Wilson722506f2010-08-12 09:28:50 +0100546 0xb000, 0x3000, 0x0800, 0x3000, 0xb000
547};
548
Daniel Vetter02e792f2009-09-15 22:57:34 +0200549static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
550 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
551 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
552 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
553 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
554 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
555 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
556 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
557 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
Chris Wilson722506f2010-08-12 09:28:50 +0100558 0x3000, 0x0800, 0x3000
559};
Daniel Vetter02e792f2009-09-15 22:57:34 +0200560
Ben Widawsky75020bc2012-04-16 14:07:43 -0700561static void update_polyphase_filter(struct overlay_registers __iomem *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200562{
Ben Widawsky75020bc2012-04-16 14:07:43 -0700563 memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
564 memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
565 sizeof(uv_static_hcoeffs));
Daniel Vetter02e792f2009-09-15 22:57:34 +0200566}
567
568static bool update_scaling_factors(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -0700569 struct overlay_registers __iomem *regs,
Daniel Vetter02e792f2009-09-15 22:57:34 +0200570 struct put_image_params *params)
571{
572 /* fixed point with a 12 bit shift */
573 u32 xscale, yscale, xscale_UV, yscale_UV;
574#define FP_SHIFT 12
575#define FRACT_MASK 0xfff
576 bool scale_changed = false;
577 int uv_hscale = uv_hsubsampling(params->format);
578 int uv_vscale = uv_vsubsampling(params->format);
579
580 if (params->dst_w > 1)
581 xscale = ((params->src_scan_w - 1) << FP_SHIFT)
582 /(params->dst_w);
583 else
584 xscale = 1 << FP_SHIFT;
585
586 if (params->dst_h > 1)
587 yscale = ((params->src_scan_h - 1) << FP_SHIFT)
588 /(params->dst_h);
589 else
590 yscale = 1 << FP_SHIFT;
591
592 /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
Chris Wilson722506f2010-08-12 09:28:50 +0100593 xscale_UV = xscale/uv_hscale;
594 yscale_UV = yscale/uv_vscale;
595 /* make the Y scale to UV scale ratio an exact multiply */
596 xscale = xscale_UV * uv_hscale;
597 yscale = yscale_UV * uv_vscale;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200598 /*} else {
Chris Wilson722506f2010-08-12 09:28:50 +0100599 xscale_UV = 0;
600 yscale_UV = 0;
601 }*/
Daniel Vetter02e792f2009-09-15 22:57:34 +0200602
603 if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
604 scale_changed = true;
605 overlay->old_xscale = xscale;
606 overlay->old_yscale = yscale;
607
Ben Widawsky75020bc2012-04-16 14:07:43 -0700608 iowrite32(((yscale & FRACT_MASK) << 20) |
609 ((xscale >> FP_SHIFT) << 16) |
610 ((xscale & FRACT_MASK) << 3),
611 &regs->YRGBSCALE);
Chris Wilson722506f2010-08-12 09:28:50 +0100612
Ben Widawsky75020bc2012-04-16 14:07:43 -0700613 iowrite32(((yscale_UV & FRACT_MASK) << 20) |
614 ((xscale_UV >> FP_SHIFT) << 16) |
615 ((xscale_UV & FRACT_MASK) << 3),
616 &regs->UVSCALE);
Chris Wilson722506f2010-08-12 09:28:50 +0100617
Ben Widawsky75020bc2012-04-16 14:07:43 -0700618 iowrite32((((yscale >> FP_SHIFT) << 16) |
619 ((yscale_UV >> FP_SHIFT) << 0)),
620 &regs->UVSCALEV);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200621
622 if (scale_changed)
623 update_polyphase_filter(regs);
624
625 return scale_changed;
626}
627
628static void update_colorkey(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -0700629 struct overlay_registers __iomem *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200630{
631 u32 key = overlay->color_key;
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100632
Matt Roperf4510a22014-04-01 15:22:40 -0700633 switch (overlay->crtc->base.primary->fb->bits_per_pixel) {
Chris Wilson722506f2010-08-12 09:28:50 +0100634 case 8:
Ben Widawsky75020bc2012-04-16 14:07:43 -0700635 iowrite32(0, &regs->DCLRKV);
636 iowrite32(CLK_RGB8I_MASK | DST_KEY_ENABLE, &regs->DCLRKM);
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100637 break;
638
Chris Wilson722506f2010-08-12 09:28:50 +0100639 case 16:
Matt Roperf4510a22014-04-01 15:22:40 -0700640 if (overlay->crtc->base.primary->fb->depth == 15) {
Ben Widawsky75020bc2012-04-16 14:07:43 -0700641 iowrite32(RGB15_TO_COLORKEY(key), &regs->DCLRKV);
642 iowrite32(CLK_RGB15_MASK | DST_KEY_ENABLE,
643 &regs->DCLRKM);
Chris Wilson722506f2010-08-12 09:28:50 +0100644 } else {
Ben Widawsky75020bc2012-04-16 14:07:43 -0700645 iowrite32(RGB16_TO_COLORKEY(key), &regs->DCLRKV);
646 iowrite32(CLK_RGB16_MASK | DST_KEY_ENABLE,
647 &regs->DCLRKM);
Chris Wilson722506f2010-08-12 09:28:50 +0100648 }
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100649 break;
650
Chris Wilson722506f2010-08-12 09:28:50 +0100651 case 24:
652 case 32:
Ben Widawsky75020bc2012-04-16 14:07:43 -0700653 iowrite32(key, &regs->DCLRKV);
654 iowrite32(CLK_RGB24_MASK | DST_KEY_ENABLE, &regs->DCLRKM);
Chris Wilson6ba3ddd2010-08-12 09:30:58 +0100655 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200656 }
657}
658
659static u32 overlay_cmd_reg(struct put_image_params *params)
660{
661 u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
662
663 if (params->format & I915_OVERLAY_YUV_PLANAR) {
664 switch (params->format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100665 case I915_OVERLAY_YUV422:
666 cmd |= OCMD_YUV_422_PLANAR;
667 break;
668 case I915_OVERLAY_YUV420:
669 cmd |= OCMD_YUV_420_PLANAR;
670 break;
671 case I915_OVERLAY_YUV411:
672 case I915_OVERLAY_YUV410:
673 cmd |= OCMD_YUV_410_PLANAR;
674 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200675 }
676 } else { /* YUV packed */
677 switch (params->format & I915_OVERLAY_DEPTH_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100678 case I915_OVERLAY_YUV422:
679 cmd |= OCMD_YUV_422_PACKED;
680 break;
681 case I915_OVERLAY_YUV411:
682 cmd |= OCMD_YUV_411_PACKED;
683 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200684 }
685
686 switch (params->format & I915_OVERLAY_SWAP_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100687 case I915_OVERLAY_NO_SWAP:
688 break;
689 case I915_OVERLAY_UV_SWAP:
690 cmd |= OCMD_UV_SWAP;
691 break;
692 case I915_OVERLAY_Y_SWAP:
693 cmd |= OCMD_Y_SWAP;
694 break;
695 case I915_OVERLAY_Y_AND_UV_SWAP:
696 cmd |= OCMD_Y_AND_UV_SWAP;
697 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200698 }
699 }
700
701 return cmd;
702}
703
Chris Wilson5fe82c52010-08-12 12:38:21 +0100704static int intel_overlay_do_put_image(struct intel_overlay *overlay,
Chris Wilson05394f32010-11-08 19:18:58 +0000705 struct drm_i915_gem_object *new_bo,
Chris Wilson5fe82c52010-08-12 12:38:21 +0100706 struct put_image_params *params)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200707{
708 int ret, tmp_width;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700709 struct overlay_registers __iomem *regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200710 bool scale_changed = false;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200711 struct drm_device *dev = overlay->dev;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700712 u32 swidth, swidthsw, sheight, ostride;
Daniel Vettera071fa02014-06-18 23:28:09 +0200713 enum pipe pipe = overlay->crtc->pipe;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200714
715 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Rob Clark51fd3712013-11-19 12:10:12 -0500716 BUG_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Daniel Vetter02e792f2009-09-15 22:57:34 +0200717 BUG_ON(!overlay);
718
Daniel Vetter02e792f2009-09-15 22:57:34 +0200719 ret = intel_overlay_release_old_vid(overlay);
720 if (ret != 0)
721 return ret;
722
Chris Wilson2da3b9b2011-04-14 09:41:17 +0100723 ret = i915_gem_object_pin_to_display_plane(new_bo, 0, NULL);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200724 if (ret != 0)
725 return ret;
726
Chris Wilsond9e86c02010-11-10 16:40:20 +0000727 ret = i915_gem_object_put_fence(new_bo);
728 if (ret)
729 goto out_unpin;
730
Daniel Vetter02e792f2009-09-15 22:57:34 +0200731 if (!overlay->active) {
Ben Widawsky75020bc2012-04-16 14:07:43 -0700732 u32 oconfig;
Chris Wilson8d74f652010-08-12 10:35:26 +0100733 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200734 if (!regs) {
735 ret = -ENOMEM;
736 goto out_unpin;
737 }
Ben Widawsky75020bc2012-04-16 14:07:43 -0700738 oconfig = OCONF_CC_OUT_8BIT;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100739 if (IS_GEN4(overlay->dev))
Ben Widawsky75020bc2012-04-16 14:07:43 -0700740 oconfig |= OCONF_CSC_MODE_BT709;
Daniel Vettera071fa02014-06-18 23:28:09 +0200741 oconfig |= pipe == 0 ?
Daniel Vetter02e792f2009-09-15 22:57:34 +0200742 OCONF_PIPE_A : OCONF_PIPE_B;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700743 iowrite32(oconfig, &regs->OCONFIG);
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100744 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200745
746 ret = intel_overlay_on(overlay);
747 if (ret != 0)
748 goto out_unpin;
749 }
750
Chris Wilson8d74f652010-08-12 10:35:26 +0100751 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200752 if (!regs) {
753 ret = -ENOMEM;
754 goto out_unpin;
755 }
756
Ben Widawsky75020bc2012-04-16 14:07:43 -0700757 iowrite32((params->dst_y << 16) | params->dst_x, &regs->DWINPOS);
758 iowrite32((params->dst_h << 16) | params->dst_w, &regs->DWINSZ);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200759
760 if (params->format & I915_OVERLAY_YUV_PACKED)
761 tmp_width = packed_width_bytes(params->format, params->src_w);
762 else
763 tmp_width = params->src_w;
764
Ben Widawsky75020bc2012-04-16 14:07:43 -0700765 swidth = params->src_w;
766 swidthsw = calc_swidthsw(overlay->dev, params->offset_Y, tmp_width);
767 sheight = params->src_h;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700768 iowrite32(i915_gem_obj_ggtt_offset(new_bo) + params->offset_Y, &regs->OBUF_0Y);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700769 ostride = params->stride_Y;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200770
771 if (params->format & I915_OVERLAY_YUV_PLANAR) {
772 int uv_hscale = uv_hsubsampling(params->format);
773 int uv_vscale = uv_vsubsampling(params->format);
774 u32 tmp_U, tmp_V;
Ben Widawsky75020bc2012-04-16 14:07:43 -0700775 swidth |= (params->src_w/uv_hscale) << 16;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200776 tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
Chris Wilson722506f2010-08-12 09:28:50 +0100777 params->src_w/uv_hscale);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200778 tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
Chris Wilson722506f2010-08-12 09:28:50 +0100779 params->src_w/uv_hscale);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700780 swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
781 sheight |= (params->src_h/uv_vscale) << 16;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700782 iowrite32(i915_gem_obj_ggtt_offset(new_bo) + params->offset_U, &regs->OBUF_0U);
783 iowrite32(i915_gem_obj_ggtt_offset(new_bo) + params->offset_V, &regs->OBUF_0V);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700784 ostride |= params->stride_UV << 16;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200785 }
786
Ben Widawsky75020bc2012-04-16 14:07:43 -0700787 iowrite32(swidth, &regs->SWIDTH);
788 iowrite32(swidthsw, &regs->SWIDTHSW);
789 iowrite32(sheight, &regs->SHEIGHT);
790 iowrite32(ostride, &regs->OSTRIDE);
791
Daniel Vetter02e792f2009-09-15 22:57:34 +0200792 scale_changed = update_scaling_factors(overlay, regs, params);
793
794 update_colorkey(overlay, regs);
795
Ben Widawsky75020bc2012-04-16 14:07:43 -0700796 iowrite32(overlay_cmd_reg(params), &regs->OCMD);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200797
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100798 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200799
Chris Wilson8dc5d142010-08-12 12:36:12 +0100800 ret = intel_overlay_continue(overlay, scale_changed);
801 if (ret)
802 goto out_unpin;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200803
Daniel Vettera071fa02014-06-18 23:28:09 +0200804 i915_gem_track_fb(overlay->vid_bo, new_bo,
805 INTEL_FRONTBUFFER_OVERLAY(pipe));
806
Daniel Vetter02e792f2009-09-15 22:57:34 +0200807 overlay->old_vid_bo = overlay->vid_bo;
Chris Wilson05394f32010-11-08 19:18:58 +0000808 overlay->vid_bo = new_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200809
Daniel Vetterf99d7062014-06-19 16:01:59 +0200810 intel_frontbuffer_flip(dev,
811 INTEL_FRONTBUFFER_OVERLAY(pipe));
812
Daniel Vetter02e792f2009-09-15 22:57:34 +0200813 return 0;
814
815out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800816 i915_gem_object_ggtt_unpin(new_bo);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200817 return ret;
818}
819
Chris Wilsonce453d82011-02-21 14:43:56 +0000820int intel_overlay_switch_off(struct intel_overlay *overlay)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200821{
Ben Widawsky75020bc2012-04-16 14:07:43 -0700822 struct overlay_registers __iomem *regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200823 struct drm_device *dev = overlay->dev;
Chris Wilson5dcdbcb2010-08-12 13:50:28 +0100824 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200825
826 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Rob Clark51fd3712013-11-19 12:10:12 -0500827 BUG_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Daniel Vetter02e792f2009-09-15 22:57:34 +0200828
Chris Wilsonce453d82011-02-21 14:43:56 +0000829 ret = intel_overlay_recover_from_interrupt(overlay);
Chris Wilsonb303cf92010-08-12 14:03:48 +0100830 if (ret != 0)
831 return ret;
Daniel Vetter9bedb972009-11-30 15:55:49 +0100832
Daniel Vetter02e792f2009-09-15 22:57:34 +0200833 if (!overlay->active)
834 return 0;
835
Daniel Vetter02e792f2009-09-15 22:57:34 +0200836 ret = intel_overlay_release_old_vid(overlay);
837 if (ret != 0)
838 return ret;
839
Chris Wilson8d74f652010-08-12 10:35:26 +0100840 regs = intel_overlay_map_regs(overlay);
Ben Widawsky75020bc2012-04-16 14:07:43 -0700841 iowrite32(0, &regs->OCMD);
Chris Wilson9bb2ff72010-08-12 12:02:11 +0100842 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200843
Chris Wilsonce453d82011-02-21 14:43:56 +0000844 ret = intel_overlay_off(overlay);
Daniel Vetter03f77ea2009-09-15 22:57:37 +0200845 if (ret != 0)
846 return ret;
847
Daniel Vetter12ca45f2037-04-25 10:08:26 +0200848 intel_overlay_off_tail(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200849 return 0;
850}
851
852static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
853 struct intel_crtc *crtc)
854{
Chris Wilsonf7abfe82010-09-13 14:19:16 +0100855 if (!crtc->active)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200856 return -EINVAL;
857
Daniel Vetter02e792f2009-09-15 22:57:34 +0200858 /* can't use the overlay with double wide pipe */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200859 if (crtc->config->double_wide)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200860 return -EINVAL;
861
862 return 0;
863}
864
865static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
866{
867 struct drm_device *dev = overlay->dev;
Jani Nikulad5d45cc2014-03-31 14:27:20 +0300868 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200869 u32 pfit_control = I915_READ(PFIT_CONTROL);
Chris Wilson446d2182010-08-12 11:15:58 +0100870 u32 ratio;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200871
872 /* XXX: This is not the same logic as in the xorg driver, but more in
Chris Wilson446d2182010-08-12 11:15:58 +0100873 * line with the intel documentation for the i965
874 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100875 if (INTEL_INFO(dev)->gen >= 4) {
Akshay Joshi0206e352011-08-16 15:34:10 -0400876 /* on i965 use the PGM reg to read out the autoscaler values */
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100877 ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
878 } else {
Chris Wilson446d2182010-08-12 11:15:58 +0100879 if (pfit_control & VERT_AUTO_SCALE)
880 ratio = I915_READ(PFIT_AUTO_RATIOS);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200881 else
Chris Wilson446d2182010-08-12 11:15:58 +0100882 ratio = I915_READ(PFIT_PGM_RATIOS);
883 ratio >>= PFIT_VERT_SCALE_SHIFT;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200884 }
885
886 overlay->pfit_vscale_ratio = ratio;
887}
888
889static int check_overlay_dst(struct intel_overlay *overlay,
890 struct drm_intel_overlay_put_image *rec)
891{
892 struct drm_display_mode *mode = &overlay->crtc->base.mode;
893
Daniel Vetter75c13992012-01-28 23:48:46 +0100894 if (rec->dst_x < mode->hdisplay &&
895 rec->dst_x + rec->dst_width <= mode->hdisplay &&
896 rec->dst_y < mode->vdisplay &&
897 rec->dst_y + rec->dst_height <= mode->vdisplay)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200898 return 0;
899 else
900 return -EINVAL;
901}
902
903static int check_overlay_scaling(struct put_image_params *rec)
904{
905 u32 tmp;
906
907 /* downscaling limit is 8.0 */
908 tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
909 if (tmp > 7)
910 return -EINVAL;
911 tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
912 if (tmp > 7)
913 return -EINVAL;
914
915 return 0;
916}
917
918static int check_overlay_src(struct drm_device *dev,
919 struct drm_intel_overlay_put_image *rec,
Chris Wilson05394f32010-11-08 19:18:58 +0000920 struct drm_i915_gem_object *new_bo)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200921{
Daniel Vetter02e792f2009-09-15 22:57:34 +0200922 int uv_hscale = uv_hsubsampling(rec->flags);
923 int uv_vscale = uv_vsubsampling(rec->flags);
Dan Carpenter8f28f542010-10-27 23:17:25 +0200924 u32 stride_mask;
925 int depth;
926 u32 tmp;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200927
928 /* check src dimensions */
929 if (IS_845G(dev) || IS_I830(dev)) {
Chris Wilson722506f2010-08-12 09:28:50 +0100930 if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100931 rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200932 return -EINVAL;
933 } else {
Chris Wilson722506f2010-08-12 09:28:50 +0100934 if (rec->src_height > IMAGE_MAX_HEIGHT ||
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100935 rec->src_width > IMAGE_MAX_WIDTH)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200936 return -EINVAL;
937 }
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100938
Daniel Vetter02e792f2009-09-15 22:57:34 +0200939 /* better safe than sorry, use 4 as the maximal subsampling ratio */
Chris Wilson722506f2010-08-12 09:28:50 +0100940 if (rec->src_height < N_VERT_Y_TAPS*4 ||
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100941 rec->src_width < N_HORIZ_Y_TAPS*4)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200942 return -EINVAL;
943
Chris Wilsona1efd142010-07-12 19:35:38 +0100944 /* check alignment constraints */
Daniel Vetter02e792f2009-09-15 22:57:34 +0200945 switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100946 case I915_OVERLAY_RGB:
947 /* not implemented */
948 return -EINVAL;
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100949
Chris Wilson722506f2010-08-12 09:28:50 +0100950 case I915_OVERLAY_YUV_PACKED:
Chris Wilson722506f2010-08-12 09:28:50 +0100951 if (uv_vscale != 1)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200952 return -EINVAL;
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100953
954 depth = packed_depth_bytes(rec->flags);
Chris Wilson722506f2010-08-12 09:28:50 +0100955 if (depth < 0)
956 return depth;
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100957
Chris Wilson722506f2010-08-12 09:28:50 +0100958 /* ignore UV planes */
959 rec->stride_UV = 0;
960 rec->offset_U = 0;
961 rec->offset_V = 0;
962 /* check pixel alignment */
963 if (rec->offset_Y % depth)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200964 return -EINVAL;
Chris Wilson722506f2010-08-12 09:28:50 +0100965 break;
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100966
Chris Wilson722506f2010-08-12 09:28:50 +0100967 case I915_OVERLAY_YUV_PLANAR:
968 if (uv_vscale < 0 || uv_hscale < 0)
969 return -EINVAL;
970 /* no offset restrictions for planar formats */
971 break;
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100972
Chris Wilson722506f2010-08-12 09:28:50 +0100973 default:
974 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200975 }
976
977 if (rec->src_width % uv_hscale)
978 return -EINVAL;
979
980 /* stride checking */
Chris Wilsona1efd142010-07-12 19:35:38 +0100981 if (IS_I830(dev) || IS_845G(dev))
982 stride_mask = 255;
983 else
984 stride_mask = 63;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200985
986 if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
987 return -EINVAL;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100988 if (IS_GEN4(dev) && rec->stride_Y < 512)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200989 return -EINVAL;
990
991 tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
Chris Wilson9f7c3f42010-08-12 11:29:34 +0100992 4096 : 8192;
993 if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200994 return -EINVAL;
995
996 /* check buffer dimensions */
997 switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
Chris Wilson722506f2010-08-12 09:28:50 +0100998 case I915_OVERLAY_RGB:
999 case I915_OVERLAY_YUV_PACKED:
1000 /* always 4 Y values per depth pixels */
1001 if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
1002 return -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001003
Chris Wilson722506f2010-08-12 09:28:50 +01001004 tmp = rec->stride_Y*rec->src_height;
Chris Wilson05394f32010-11-08 19:18:58 +00001005 if (rec->offset_Y + tmp > new_bo->base.size)
Chris Wilson722506f2010-08-12 09:28:50 +01001006 return -EINVAL;
1007 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001008
Chris Wilson722506f2010-08-12 09:28:50 +01001009 case I915_OVERLAY_YUV_PLANAR:
1010 if (rec->src_width > rec->stride_Y)
1011 return -EINVAL;
1012 if (rec->src_width/uv_hscale > rec->stride_UV)
1013 return -EINVAL;
1014
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001015 tmp = rec->stride_Y * rec->src_height;
Chris Wilson05394f32010-11-08 19:18:58 +00001016 if (rec->offset_Y + tmp > new_bo->base.size)
Chris Wilson722506f2010-08-12 09:28:50 +01001017 return -EINVAL;
Chris Wilson9f7c3f42010-08-12 11:29:34 +01001018
1019 tmp = rec->stride_UV * (rec->src_height / uv_vscale);
Chris Wilson05394f32010-11-08 19:18:58 +00001020 if (rec->offset_U + tmp > new_bo->base.size ||
1021 rec->offset_V + tmp > new_bo->base.size)
Chris Wilson722506f2010-08-12 09:28:50 +01001022 return -EINVAL;
1023 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001024 }
1025
1026 return 0;
1027}
1028
Chris Wilsone9e331a2010-09-13 01:16:10 +01001029/**
1030 * Return the pipe currently connected to the panel fitter,
1031 * or -1 if the panel fitter is not present or not in use
1032 */
1033static int intel_panel_fitter_pipe(struct drm_device *dev)
1034{
1035 struct drm_i915_private *dev_priv = dev->dev_private;
1036 u32 pfit_control;
1037
1038 /* i830 doesn't have a panel fitter */
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02001039 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
Chris Wilsone9e331a2010-09-13 01:16:10 +01001040 return -1;
1041
1042 pfit_control = I915_READ(PFIT_CONTROL);
1043
1044 /* See if the panel fitter is in use */
1045 if ((pfit_control & PFIT_ENABLE) == 0)
1046 return -1;
1047
1048 /* 965 can place panel fitter on either pipe */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001049 if (IS_GEN4(dev))
Chris Wilsone9e331a2010-09-13 01:16:10 +01001050 return (pfit_control >> 29) & 0x3;
1051
1052 /* older chips can only use pipe 1 */
1053 return 1;
1054}
1055
Daniel Vetter02e792f2009-09-15 22:57:34 +02001056int intel_overlay_put_image(struct drm_device *dev, void *data,
Akshay Joshi0206e352011-08-16 15:34:10 -04001057 struct drm_file *file_priv)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001058{
1059 struct drm_intel_overlay_put_image *put_image_rec = data;
Jani Nikulad5d45cc2014-03-31 14:27:20 +03001060 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001061 struct intel_overlay *overlay;
Rob Clark7707e652014-07-17 23:30:04 -04001062 struct drm_crtc *drmmode_crtc;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001063 struct intel_crtc *crtc;
Chris Wilson05394f32010-11-08 19:18:58 +00001064 struct drm_i915_gem_object *new_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001065 struct put_image_params *params;
1066 int ret;
1067
Daniel Vetter1cff8f62012-04-24 09:55:08 +02001068 /* No need to check for DRIVER_MODESET - we don't set it up then. */
Daniel Vetter02e792f2009-09-15 22:57:34 +02001069 overlay = dev_priv->overlay;
1070 if (!overlay) {
1071 DRM_DEBUG("userspace bug: no overlay\n");
1072 return -ENODEV;
1073 }
1074
1075 if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
Daniel Vettera0e99e62012-12-02 01:05:46 +01001076 drm_modeset_lock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001077 mutex_lock(&dev->struct_mutex);
1078
Chris Wilsonce453d82011-02-21 14:43:56 +00001079 ret = intel_overlay_switch_off(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001080
1081 mutex_unlock(&dev->struct_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001082 drm_modeset_unlock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001083
1084 return ret;
1085 }
1086
Daniel Vetterb14c5672013-09-19 12:18:32 +02001087 params = kmalloc(sizeof(*params), GFP_KERNEL);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001088 if (!params)
1089 return -ENOMEM;
1090
Rob Clark7707e652014-07-17 23:30:04 -04001091 drmmode_crtc = drm_crtc_find(dev, put_image_rec->crtc_id);
1092 if (!drmmode_crtc) {
Dan Carpenter915a4282010-03-06 14:05:39 +03001093 ret = -ENOENT;
1094 goto out_free;
1095 }
Rob Clark7707e652014-07-17 23:30:04 -04001096 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001097
Chris Wilson05394f32010-11-08 19:18:58 +00001098 new_bo = to_intel_bo(drm_gem_object_lookup(dev, file_priv,
1099 put_image_rec->bo_handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001100 if (&new_bo->base == NULL) {
Dan Carpenter915a4282010-03-06 14:05:39 +03001101 ret = -ENOENT;
1102 goto out_free;
1103 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001104
Daniel Vettera0e99e62012-12-02 01:05:46 +01001105 drm_modeset_lock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001106 mutex_lock(&dev->struct_mutex);
1107
Chris Wilsond9e86c02010-11-10 16:40:20 +00001108 if (new_bo->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01001109 DRM_DEBUG_KMS("buffer used for overlay image can not be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00001110 ret = -EINVAL;
1111 goto out_unlock;
1112 }
1113
Chris Wilsonce453d82011-02-21 14:43:56 +00001114 ret = intel_overlay_recover_from_interrupt(overlay);
Chris Wilsonb303cf92010-08-12 14:03:48 +01001115 if (ret != 0)
1116 goto out_unlock;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02001117
Daniel Vetter02e792f2009-09-15 22:57:34 +02001118 if (overlay->crtc != crtc) {
1119 struct drm_display_mode *mode = &crtc->base.mode;
Chris Wilsonce453d82011-02-21 14:43:56 +00001120 ret = intel_overlay_switch_off(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001121 if (ret != 0)
1122 goto out_unlock;
1123
1124 ret = check_overlay_possible_on_crtc(overlay, crtc);
1125 if (ret != 0)
1126 goto out_unlock;
1127
1128 overlay->crtc = crtc;
1129 crtc->overlay = overlay;
1130
Chris Wilsone9e331a2010-09-13 01:16:10 +01001131 /* line too wide, i.e. one-line-mode */
1132 if (mode->hdisplay > 1024 &&
1133 intel_panel_fitter_pipe(dev) == crtc->pipe) {
Daniel Vetter02e792f2009-09-15 22:57:34 +02001134 overlay->pfit_active = 1;
1135 update_pfit_vscale_ratio(overlay);
1136 } else
1137 overlay->pfit_active = 0;
1138 }
1139
1140 ret = check_overlay_dst(overlay, put_image_rec);
1141 if (ret != 0)
1142 goto out_unlock;
1143
1144 if (overlay->pfit_active) {
1145 params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
Chris Wilson722506f2010-08-12 09:28:50 +01001146 overlay->pfit_vscale_ratio);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001147 /* shifting right rounds downwards, so add 1 */
1148 params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
Chris Wilson722506f2010-08-12 09:28:50 +01001149 overlay->pfit_vscale_ratio) + 1;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001150 } else {
1151 params->dst_y = put_image_rec->dst_y;
1152 params->dst_h = put_image_rec->dst_height;
1153 }
1154 params->dst_x = put_image_rec->dst_x;
1155 params->dst_w = put_image_rec->dst_width;
1156
1157 params->src_w = put_image_rec->src_width;
1158 params->src_h = put_image_rec->src_height;
1159 params->src_scan_w = put_image_rec->src_scan_width;
1160 params->src_scan_h = put_image_rec->src_scan_height;
Chris Wilson722506f2010-08-12 09:28:50 +01001161 if (params->src_scan_h > params->src_h ||
1162 params->src_scan_w > params->src_w) {
Daniel Vetter02e792f2009-09-15 22:57:34 +02001163 ret = -EINVAL;
1164 goto out_unlock;
1165 }
1166
1167 ret = check_overlay_src(dev, put_image_rec, new_bo);
1168 if (ret != 0)
1169 goto out_unlock;
1170 params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
1171 params->stride_Y = put_image_rec->stride_Y;
1172 params->stride_UV = put_image_rec->stride_UV;
1173 params->offset_Y = put_image_rec->offset_Y;
1174 params->offset_U = put_image_rec->offset_U;
1175 params->offset_V = put_image_rec->offset_V;
1176
1177 /* Check scaling after src size to prevent a divide-by-zero. */
1178 ret = check_overlay_scaling(params);
1179 if (ret != 0)
1180 goto out_unlock;
1181
1182 ret = intel_overlay_do_put_image(overlay, new_bo, params);
1183 if (ret != 0)
1184 goto out_unlock;
1185
1186 mutex_unlock(&dev->struct_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001187 drm_modeset_unlock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001188
1189 kfree(params);
1190
1191 return 0;
1192
1193out_unlock:
1194 mutex_unlock(&dev->struct_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001195 drm_modeset_unlock_all(dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001196 drm_gem_object_unreference_unlocked(&new_bo->base);
Dan Carpenter915a4282010-03-06 14:05:39 +03001197out_free:
Daniel Vetter02e792f2009-09-15 22:57:34 +02001198 kfree(params);
1199
1200 return ret;
1201}
1202
1203static void update_reg_attrs(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -07001204 struct overlay_registers __iomem *regs)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001205{
Ben Widawsky75020bc2012-04-16 14:07:43 -07001206 iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
1207 &regs->OCLRC0);
1208 iowrite32(overlay->saturation, &regs->OCLRC1);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001209}
1210
1211static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
1212{
1213 int i;
1214
1215 if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
1216 return false;
1217
1218 for (i = 0; i < 3; i++) {
Chris Wilson722506f2010-08-12 09:28:50 +01001219 if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001220 return false;
1221 }
1222
1223 return true;
1224}
1225
1226static bool check_gamma5_errata(u32 gamma5)
1227{
1228 int i;
1229
1230 for (i = 0; i < 3; i++) {
1231 if (((gamma5 >> i*8) & 0xff) == 0x80)
1232 return false;
1233 }
1234
1235 return true;
1236}
1237
1238static int check_gamma(struct drm_intel_overlay_attrs *attrs)
1239{
Chris Wilson722506f2010-08-12 09:28:50 +01001240 if (!check_gamma_bounds(0, attrs->gamma0) ||
1241 !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
1242 !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
1243 !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
1244 !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
1245 !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
1246 !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001247 return -EINVAL;
Chris Wilson722506f2010-08-12 09:28:50 +01001248
Daniel Vetter02e792f2009-09-15 22:57:34 +02001249 if (!check_gamma5_errata(attrs->gamma5))
1250 return -EINVAL;
Chris Wilson722506f2010-08-12 09:28:50 +01001251
Daniel Vetter02e792f2009-09-15 22:57:34 +02001252 return 0;
1253}
1254
1255int intel_overlay_attrs(struct drm_device *dev, void *data,
Akshay Joshi0206e352011-08-16 15:34:10 -04001256 struct drm_file *file_priv)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001257{
1258 struct drm_intel_overlay_attrs *attrs = data;
Jani Nikulad5d45cc2014-03-31 14:27:20 +03001259 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001260 struct intel_overlay *overlay;
Ben Widawsky75020bc2012-04-16 14:07:43 -07001261 struct overlay_registers __iomem *regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001262 int ret;
1263
Daniel Vetter1cff8f62012-04-24 09:55:08 +02001264 /* No need to check for DRIVER_MODESET - we don't set it up then. */
Daniel Vetter02e792f2009-09-15 22:57:34 +02001265 overlay = dev_priv->overlay;
1266 if (!overlay) {
1267 DRM_DEBUG("userspace bug: no overlay\n");
1268 return -ENODEV;
1269 }
1270
Daniel Vettera0e99e62012-12-02 01:05:46 +01001271 drm_modeset_lock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001272 mutex_lock(&dev->struct_mutex);
1273
Chris Wilson60fc3322010-08-12 10:44:45 +01001274 ret = -EINVAL;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001275 if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
Chris Wilson60fc3322010-08-12 10:44:45 +01001276 attrs->color_key = overlay->color_key;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001277 attrs->brightness = overlay->brightness;
Chris Wilson60fc3322010-08-12 10:44:45 +01001278 attrs->contrast = overlay->contrast;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001279 attrs->saturation = overlay->saturation;
1280
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001281 if (!IS_GEN2(dev)) {
Daniel Vetter02e792f2009-09-15 22:57:34 +02001282 attrs->gamma0 = I915_READ(OGAMC0);
1283 attrs->gamma1 = I915_READ(OGAMC1);
1284 attrs->gamma2 = I915_READ(OGAMC2);
1285 attrs->gamma3 = I915_READ(OGAMC3);
1286 attrs->gamma4 = I915_READ(OGAMC4);
1287 attrs->gamma5 = I915_READ(OGAMC5);
1288 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001289 } else {
Chris Wilson60fc3322010-08-12 10:44:45 +01001290 if (attrs->brightness < -128 || attrs->brightness > 127)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001291 goto out_unlock;
Chris Wilson60fc3322010-08-12 10:44:45 +01001292 if (attrs->contrast > 255)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001293 goto out_unlock;
Chris Wilson60fc3322010-08-12 10:44:45 +01001294 if (attrs->saturation > 1023)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001295 goto out_unlock;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001296
Chris Wilson60fc3322010-08-12 10:44:45 +01001297 overlay->color_key = attrs->color_key;
1298 overlay->brightness = attrs->brightness;
1299 overlay->contrast = attrs->contrast;
1300 overlay->saturation = attrs->saturation;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001301
Chris Wilson8d74f652010-08-12 10:35:26 +01001302 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001303 if (!regs) {
1304 ret = -ENOMEM;
1305 goto out_unlock;
1306 }
1307
1308 update_reg_attrs(overlay, regs);
1309
Chris Wilson9bb2ff72010-08-12 12:02:11 +01001310 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001311
1312 if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001313 if (IS_GEN2(dev))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001314 goto out_unlock;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001315
1316 if (overlay->active) {
1317 ret = -EBUSY;
1318 goto out_unlock;
1319 }
1320
1321 ret = check_gamma(attrs);
Chris Wilson60fc3322010-08-12 10:44:45 +01001322 if (ret)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001323 goto out_unlock;
1324
1325 I915_WRITE(OGAMC0, attrs->gamma0);
1326 I915_WRITE(OGAMC1, attrs->gamma1);
1327 I915_WRITE(OGAMC2, attrs->gamma2);
1328 I915_WRITE(OGAMC3, attrs->gamma3);
1329 I915_WRITE(OGAMC4, attrs->gamma4);
1330 I915_WRITE(OGAMC5, attrs->gamma5);
1331 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001332 }
1333
Chris Wilson60fc3322010-08-12 10:44:45 +01001334 ret = 0;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001335out_unlock:
1336 mutex_unlock(&dev->struct_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001337 drm_modeset_unlock_all(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001338
1339 return ret;
1340}
1341
1342void intel_setup_overlay(struct drm_device *dev)
1343{
Jani Nikulad5d45cc2014-03-31 14:27:20 +03001344 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001345 struct intel_overlay *overlay;
Chris Wilson05394f32010-11-08 19:18:58 +00001346 struct drm_i915_gem_object *reg_bo;
Ben Widawsky75020bc2012-04-16 14:07:43 -07001347 struct overlay_registers __iomem *regs;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001348 int ret;
1349
Chris Wilson315781482010-08-12 09:42:51 +01001350 if (!HAS_OVERLAY(dev))
Daniel Vetter02e792f2009-09-15 22:57:34 +02001351 return;
1352
Daniel Vetterb14c5672013-09-19 12:18:32 +02001353 overlay = kzalloc(sizeof(*overlay), GFP_KERNEL);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001354 if (!overlay)
1355 return;
Chris Wilson79d24272011-06-28 11:27:47 +01001356
1357 mutex_lock(&dev->struct_mutex);
1358 if (WARN_ON(dev_priv->overlay))
1359 goto out_free;
1360
Daniel Vetter02e792f2009-09-15 22:57:34 +02001361 overlay->dev = dev;
1362
Daniel Vetterf63a4842013-07-23 19:24:38 +02001363 reg_bo = NULL;
1364 if (!OVERLAY_NEEDS_PHYSICAL(dev))
1365 reg_bo = i915_gem_object_create_stolen(dev, PAGE_SIZE);
Chris Wilson80405132012-11-15 11:32:29 +00001366 if (reg_bo == NULL)
1367 reg_bo = i915_gem_alloc_object(dev, PAGE_SIZE);
1368 if (reg_bo == NULL)
Daniel Vetter02e792f2009-09-15 22:57:34 +02001369 goto out_free;
Chris Wilson05394f32010-11-08 19:18:58 +00001370 overlay->reg_bo = reg_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001371
Chris Wilson315781482010-08-12 09:42:51 +01001372 if (OVERLAY_NEEDS_PHYSICAL(dev)) {
Chris Wilson00731152014-05-21 12:42:56 +01001373 ret = i915_gem_object_attach_phys(reg_bo, PAGE_SIZE);
Akshay Joshi0206e352011-08-16 15:34:10 -04001374 if (ret) {
1375 DRM_ERROR("failed to attach phys overlay regs\n");
1376 goto out_free_bo;
1377 }
Chris Wilson00731152014-05-21 12:42:56 +01001378 overlay->flip_addr = reg_bo->phys_handle->busaddr;
Chris Wilson315781482010-08-12 09:42:51 +01001379 } else {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001380 ret = i915_gem_obj_ggtt_pin(reg_bo, PAGE_SIZE, PIN_MAPPABLE);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001381 if (ret) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001382 DRM_ERROR("failed to pin overlay register bo\n");
1383 goto out_free_bo;
1384 }
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001385 overlay->flip_addr = i915_gem_obj_ggtt_offset(reg_bo);
Chris Wilson0ddc1282010-08-12 09:35:00 +01001386
1387 ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
1388 if (ret) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001389 DRM_ERROR("failed to move overlay register bo into the GTT\n");
1390 goto out_unpin_bo;
1391 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02001392 }
1393
1394 /* init all values */
1395 overlay->color_key = 0x0101fe;
1396 overlay->brightness = -19;
1397 overlay->contrast = 75;
1398 overlay->saturation = 146;
1399
Chris Wilson8d74f652010-08-12 10:35:26 +01001400 regs = intel_overlay_map_regs(overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001401 if (!regs)
Chris Wilson79d24272011-06-28 11:27:47 +01001402 goto out_unpin_bo;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001403
Ben Widawsky75020bc2012-04-16 14:07:43 -07001404 memset_io(regs, 0, sizeof(struct overlay_registers));
Daniel Vetter02e792f2009-09-15 22:57:34 +02001405 update_polyphase_filter(regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001406 update_reg_attrs(overlay, regs);
1407
Chris Wilson9bb2ff72010-08-12 12:02:11 +01001408 intel_overlay_unmap_regs(overlay, regs);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001409
1410 dev_priv->overlay = overlay;
Chris Wilson79d24272011-06-28 11:27:47 +01001411 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001412 DRM_INFO("initialized overlay support\n");
1413 return;
1414
Chris Wilson0ddc1282010-08-12 09:35:00 +01001415out_unpin_bo:
Chris Wilson79d24272011-06-28 11:27:47 +01001416 if (!OVERLAY_NEEDS_PHYSICAL(dev))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001417 i915_gem_object_ggtt_unpin(reg_bo);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001418out_free_bo:
Chris Wilson05394f32010-11-08 19:18:58 +00001419 drm_gem_object_unreference(&reg_bo->base);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001420out_free:
Chris Wilson79d24272011-06-28 11:27:47 +01001421 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001422 kfree(overlay);
1423 return;
1424}
1425
1426void intel_cleanup_overlay(struct drm_device *dev)
1427{
Jani Nikulad5d45cc2014-03-31 14:27:20 +03001428 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001429
Chris Wilson62cf4e62010-08-12 10:50:36 +01001430 if (!dev_priv->overlay)
1431 return;
Daniel Vetter02e792f2009-09-15 22:57:34 +02001432
Chris Wilson62cf4e62010-08-12 10:50:36 +01001433 /* The bo's should be free'd by the generic code already.
1434 * Furthermore modesetting teardown happens beforehand so the
1435 * hardware should be off already */
1436 BUG_ON(dev_priv->overlay->active);
1437
1438 drm_gem_object_unreference_unlocked(&dev_priv->overlay->reg_bo->base);
1439 kfree(dev_priv->overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +02001440}
Chris Wilson6ef3d422010-08-04 20:26:07 +01001441
1442struct intel_overlay_error_state {
1443 struct overlay_registers regs;
1444 unsigned long base;
1445 u32 dovsta;
1446 u32 isr;
1447};
1448
Ben Widawsky75020bc2012-04-16 14:07:43 -07001449static struct overlay_registers __iomem *
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07001450intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
Chris Wilson3bd3c932010-08-19 08:19:30 +01001451{
Jani Nikulad5d45cc2014-03-31 14:27:20 +03001452 struct drm_i915_private *dev_priv = overlay->dev->dev_private;
Ben Widawsky75020bc2012-04-16 14:07:43 -07001453 struct overlay_registers __iomem *regs;
Chris Wilson3bd3c932010-08-19 08:19:30 +01001454
1455 if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
Ben Widawsky75020bc2012-04-16 14:07:43 -07001456 /* Cast to make sparse happy, but it's wc memory anyway, so
1457 * equivalent to the wc io mapping on X86. */
1458 regs = (struct overlay_registers __iomem *)
Chris Wilson00731152014-05-21 12:42:56 +01001459 overlay->reg_bo->phys_handle->vaddr;
Chris Wilson3bd3c932010-08-19 08:19:30 +01001460 else
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001461 regs = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001462 i915_gem_obj_ggtt_offset(overlay->reg_bo));
Chris Wilson3bd3c932010-08-19 08:19:30 +01001463
1464 return regs;
1465}
1466
1467static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
Ben Widawsky75020bc2012-04-16 14:07:43 -07001468 struct overlay_registers __iomem *regs)
Chris Wilson3bd3c932010-08-19 08:19:30 +01001469{
1470 if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07001471 io_mapping_unmap_atomic(regs);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001472}
1473
1474
Chris Wilson6ef3d422010-08-04 20:26:07 +01001475struct intel_overlay_error_state *
1476intel_overlay_capture_error_state(struct drm_device *dev)
1477{
Jani Nikulad5d45cc2014-03-31 14:27:20 +03001478 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson6ef3d422010-08-04 20:26:07 +01001479 struct intel_overlay *overlay = dev_priv->overlay;
1480 struct intel_overlay_error_state *error;
1481 struct overlay_registers __iomem *regs;
1482
1483 if (!overlay || !overlay->active)
1484 return NULL;
1485
1486 error = kmalloc(sizeof(*error), GFP_ATOMIC);
1487 if (error == NULL)
1488 return NULL;
1489
1490 error->dovsta = I915_READ(DOVSTA);
1491 error->isr = I915_READ(ISR);
Chris Wilson315781482010-08-12 09:42:51 +01001492 if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
Chris Wilson00731152014-05-21 12:42:56 +01001493 error->base = (__force long)overlay->reg_bo->phys_handle->vaddr;
Chris Wilson315781482010-08-12 09:42:51 +01001494 else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001495 error->base = i915_gem_obj_ggtt_offset(overlay->reg_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001496
1497 regs = intel_overlay_map_regs_atomic(overlay);
1498 if (!regs)
1499 goto err;
1500
1501 memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
Linus Torvaldsc48c43e2010-10-26 18:57:59 -07001502 intel_overlay_unmap_regs_atomic(overlay, regs);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001503
1504 return error;
1505
1506err:
1507 kfree(error);
1508 return NULL;
1509}
1510
1511void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001512intel_overlay_print_error_state(struct drm_i915_error_state_buf *m,
1513 struct intel_overlay_error_state *error)
Chris Wilson6ef3d422010-08-04 20:26:07 +01001514{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001515 i915_error_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
1516 error->dovsta, error->isr);
1517 i915_error_printf(m, " Register file at 0x%08lx:\n",
1518 error->base);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001519
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001520#define P(x) i915_error_printf(m, " " #x ": 0x%08x\n", error->regs.x)
Chris Wilson6ef3d422010-08-04 20:26:07 +01001521 P(OBUF_0Y);
1522 P(OBUF_1Y);
1523 P(OBUF_0U);
1524 P(OBUF_0V);
1525 P(OBUF_1U);
1526 P(OBUF_1V);
1527 P(OSTRIDE);
1528 P(YRGB_VPH);
1529 P(UV_VPH);
1530 P(HORZ_PH);
1531 P(INIT_PHS);
1532 P(DWINPOS);
1533 P(DWINSZ);
1534 P(SWIDTH);
1535 P(SWIDTHSW);
1536 P(SHEIGHT);
1537 P(YRGBSCALE);
1538 P(UVSCALE);
1539 P(OCLRC0);
1540 P(OCLRC1);
1541 P(DCLRKV);
1542 P(DCLRKM);
1543 P(SCLRKVH);
1544 P(SCLRKVL);
1545 P(SCLRKEN);
1546 P(OCONFIG);
1547 P(OCMD);
1548 P(OSTART_0Y);
1549 P(OSTART_1Y);
1550 P(OSTART_0U);
1551 P(OSTART_0V);
1552 P(OSTART_1U);
1553 P(OSTART_1V);
1554 P(OTILEOFF_0Y);
1555 P(OTILEOFF_1Y);
1556 P(OTILEOFF_0U);
1557 P(OTILEOFF_0V);
1558 P(OTILEOFF_1U);
1559 P(OTILEOFF_1V);
1560 P(FASTHSCALE);
1561 P(UVSCALEV);
1562#undef P
1563}