blob: a9bca8aa254ffc8baa90e52b5e49e35e271f4add [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
Matt Carlsonba5b0bf2010-01-12 10:11:40 +00007 * Copyright (C) 2005-2010 Broadcom Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Firmware is:
Michael Chan49cabf42005-06-06 15:15:17 -070010 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19#include <linux/module.h>
20#include <linux/moduleparam.h>
Matt Carlson6867c842010-07-11 09:31:44 +000021#include <linux/stringify.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020027#include <linux/in.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/init.h>
29#include <linux/ioport.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/ethtool.h>
35#include <linux/mii.h>
Matt Carlson158d7ab2008-05-29 01:37:54 -070036#include <linux/phy.h>
Matt Carlsona9daf362008-05-25 23:49:44 -070037#include <linux/brcmphy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/if_vlan.h>
39#include <linux/ip.h>
40#include <linux/tcp.h>
41#include <linux/workqueue.h>
Michael Chan61487482005-09-05 17:53:19 -070042#include <linux/prefetch.h>
Tobias Klauserf9a5f7d2005-10-29 15:09:26 +020043#include <linux/dma-mapping.h>
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080044#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
46#include <net/checksum.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030047#include <net/ip.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
49#include <asm/system.h>
50#include <asm/io.h>
51#include <asm/byteorder.h>
52#include <asm/uaccess.h>
53
David S. Miller49b6e95f2007-03-29 01:38:42 -070054#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <asm/idprom.h>
David S. Miller49b6e95f2007-03-29 01:38:42 -070056#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#endif
58
Matt Carlson63532392008-11-03 16:49:57 -080059#define BAR_0 0
60#define BAR_2 2
61
Linus Torvalds1da177e2005-04-16 15:20:36 -070062#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
63#define TG3_VLAN_TAG_USED 1
64#else
65#define TG3_VLAN_TAG_USED 0
66#endif
67
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#include "tg3.h"
69
70#define DRV_MODULE_NAME "tg3"
Matt Carlson6867c842010-07-11 09:31:44 +000071#define TG3_MAJ_NUM 3
Matt Carlson98e32a92010-07-11 09:31:47 +000072#define TG3_MIN_NUM 112
Matt Carlson6867c842010-07-11 09:31:44 +000073#define DRV_MODULE_VERSION \
74 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
Matt Carlson98e32a92010-07-11 09:31:47 +000075#define DRV_MODULE_RELDATE "July 11, 2010"
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
77#define TG3_DEF_MAC_MODE 0
78#define TG3_DEF_RX_MODE 0
79#define TG3_DEF_TX_MODE 0
80#define TG3_DEF_MSG_ENABLE \
81 (NETIF_MSG_DRV | \
82 NETIF_MSG_PROBE | \
83 NETIF_MSG_LINK | \
84 NETIF_MSG_TIMER | \
85 NETIF_MSG_IFDOWN | \
86 NETIF_MSG_IFUP | \
87 NETIF_MSG_RX_ERR | \
88 NETIF_MSG_TX_ERR)
89
90/* length of time before we decide the hardware is borked,
91 * and dev->tx_timeout() should be called to fix the problem
92 */
93#define TG3_TX_TIMEOUT (5 * HZ)
94
95/* hardware minimum and maximum for a single frame's data payload */
96#define TG3_MIN_MTU 60
97#define TG3_MAX_MTU(tp) \
Matt Carlson8f666b02009-08-28 13:58:24 +000098 ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
100/* These numbers seem to be hard coded in the NIC firmware somehow.
101 * You can't change the ring sizes, but you can change where you place
102 * them in the NIC onboard memory.
103 */
104#define TG3_RX_RING_SIZE 512
105#define TG3_DEF_RX_RING_PENDING 200
106#define TG3_RX_JUMBO_RING_SIZE 256
107#define TG3_DEF_RX_JUMBO_RING_PENDING 100
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000108#define TG3_RSS_INDIR_TBL_SIZE 128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
110/* Do not place this n-ring entries value into the tp struct itself,
111 * we really want to expose these constants to GCC so that modulo et
112 * al. operations are done with shifts and masks instead of with
113 * hw multiply/modulo instructions. Another solution would be to
114 * replace things like '% foo' with '& (foo - 1)'.
115 */
116#define TG3_RX_RCB_RING_SIZE(tp) \
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000117 (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
Matt Carlson5ea1c502009-09-11 16:50:16 -0700118 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119
120#define TG3_TX_RING_SIZE 512
121#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
122
123#define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
124 TG3_RX_RING_SIZE)
Matt Carlson79ed5ac2009-08-28 14:00:55 +0000125#define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
126 TG3_RX_JUMBO_RING_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127#define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
Matt Carlson79ed5ac2009-08-28 14:00:55 +0000128 TG3_RX_RCB_RING_SIZE(tp))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
130 TG3_TX_RING_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
132
Matt Carlson9dc7a112010-04-12 06:58:28 +0000133#define TG3_RX_DMA_ALIGN 16
134#define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
135
Matt Carlson287be122009-08-28 13:58:46 +0000136#define TG3_DMA_BYTE_ENAB 64
137
138#define TG3_RX_STD_DMA_SZ 1536
139#define TG3_RX_JMB_DMA_SZ 9046
140
141#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
142
143#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
144#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
Matt Carlson2b2cdb62009-11-13 13:03:48 +0000146#define TG3_RX_STD_BUFF_RING_SIZE \
147 (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
148
149#define TG3_RX_JMB_BUFF_RING_SIZE \
150 (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
151
Matt Carlsond2757fc2010-04-12 06:58:27 +0000152/* Due to a hardware bug, the 5701 can only DMA to memory addresses
153 * that are at least dword aligned when used in PCIX mode. The driver
154 * works around this bug by double copying the packet. This workaround
155 * is built into the normal double copy length check for efficiency.
156 *
157 * However, the double copy is only necessary on those architectures
158 * where unaligned memory accesses are inefficient. For those architectures
159 * where unaligned memory accesses incur little penalty, we can reintegrate
160 * the 5701 in the normal rx path. Doing so saves a device structure
161 * dereference by hardcoding the double copy threshold in place.
162 */
163#define TG3_RX_COPY_THRESHOLD 256
164#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
165 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
166#else
167 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
168#endif
169
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170/* minimum number of free TX descriptors required to wake up TX process */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000171#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172
Matt Carlsonad829262008-11-21 17:16:16 -0800173#define TG3_RAW_IP_ALIGN 2
174
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175/* number of ETHTOOL_GSTATS u64's */
176#define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
177
Michael Chan4cafd3f2005-05-29 14:56:34 -0700178#define TG3_NUM_TEST 6
179
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000180#define TG3_FW_UPDATE_TIMEOUT_SEC 5
181
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800182#define FIRMWARE_TG3 "tigon/tg3.bin"
183#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
184#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
185
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186static char version[] __devinitdata =
Joe Perches05dbe002010-02-17 19:44:19 +0000187 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
189MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
190MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
191MODULE_LICENSE("GPL");
192MODULE_VERSION(DRV_MODULE_VERSION);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -0800193MODULE_FIRMWARE(FIRMWARE_TG3);
194MODULE_FIRMWARE(FIRMWARE_TG3TSO);
195MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
196
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
198module_param(tg3_debug, int, 0);
199MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
200
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000201static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700202 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
203 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
204 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
205 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
206 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
207 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
208 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
209 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
210 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
211 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
212 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
213 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
214 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
215 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
Michael Chan126a3362006-09-27 16:03:07 -0700225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
Michael Chan126a3362006-09-27 16:03:07 -0700238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
Michael Chan676917d2006-12-07 00:20:22 -0800242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
Michael Chanb5d37722006-09-27 16:06:21 -0700250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
Matt Carlsond30cdd22007-10-07 23:28:35 -0700252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
Matt Carlson6c7af272007-10-21 16:12:02 -0700254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
Matt Carlson9936bcf2007-10-10 18:03:07 -0700255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
Matt Carlsonc88e6682008-11-03 16:49:18 -0800257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
Matt Carlson2befdce2009-08-28 12:28:45 +0000259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
Matt Carlson321d32a2008-11-21 17:22:19 -0800261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
Matt Carlson5e7ccf22009-08-25 10:08:42 +0000264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
Matt Carlson5001e2f2009-11-13 13:03:51 +0000265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
Matt Carlsonb0f75222010-01-20 16:58:11 +0000268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
Matt Carlson302b5002010-06-05 17:24:38 +0000274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
Henrik Kretzschmar13185212006-08-22 00:28:33 -0700275 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
276 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
277 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
278 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
279 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
280 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
281 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
282 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283};
284
285MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
286
Andreas Mohr50da8592006-08-14 23:54:30 -0700287static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 const char string[ETH_GSTRING_LEN];
289} ethtool_stats_keys[TG3_NUM_STATS] = {
290 { "rx_octets" },
291 { "rx_fragments" },
292 { "rx_ucast_packets" },
293 { "rx_mcast_packets" },
294 { "rx_bcast_packets" },
295 { "rx_fcs_errors" },
296 { "rx_align_errors" },
297 { "rx_xon_pause_rcvd" },
298 { "rx_xoff_pause_rcvd" },
299 { "rx_mac_ctrl_rcvd" },
300 { "rx_xoff_entered" },
301 { "rx_frame_too_long_errors" },
302 { "rx_jabbers" },
303 { "rx_undersize_packets" },
304 { "rx_in_length_errors" },
305 { "rx_out_length_errors" },
306 { "rx_64_or_less_octet_packets" },
307 { "rx_65_to_127_octet_packets" },
308 { "rx_128_to_255_octet_packets" },
309 { "rx_256_to_511_octet_packets" },
310 { "rx_512_to_1023_octet_packets" },
311 { "rx_1024_to_1522_octet_packets" },
312 { "rx_1523_to_2047_octet_packets" },
313 { "rx_2048_to_4095_octet_packets" },
314 { "rx_4096_to_8191_octet_packets" },
315 { "rx_8192_to_9022_octet_packets" },
316
317 { "tx_octets" },
318 { "tx_collisions" },
319
320 { "tx_xon_sent" },
321 { "tx_xoff_sent" },
322 { "tx_flow_control" },
323 { "tx_mac_errors" },
324 { "tx_single_collisions" },
325 { "tx_mult_collisions" },
326 { "tx_deferred" },
327 { "tx_excessive_collisions" },
328 { "tx_late_collisions" },
329 { "tx_collide_2times" },
330 { "tx_collide_3times" },
331 { "tx_collide_4times" },
332 { "tx_collide_5times" },
333 { "tx_collide_6times" },
334 { "tx_collide_7times" },
335 { "tx_collide_8times" },
336 { "tx_collide_9times" },
337 { "tx_collide_10times" },
338 { "tx_collide_11times" },
339 { "tx_collide_12times" },
340 { "tx_collide_13times" },
341 { "tx_collide_14times" },
342 { "tx_collide_15times" },
343 { "tx_ucast_packets" },
344 { "tx_mcast_packets" },
345 { "tx_bcast_packets" },
346 { "tx_carrier_sense_errors" },
347 { "tx_discards" },
348 { "tx_errors" },
349
350 { "dma_writeq_full" },
351 { "dma_write_prioq_full" },
352 { "rxbds_empty" },
353 { "rx_discards" },
354 { "rx_errors" },
355 { "rx_threshold_hit" },
356
357 { "dma_readq_full" },
358 { "dma_read_prioq_full" },
359 { "tx_comp_queue_full" },
360
361 { "ring_set_send_prod_index" },
362 { "ring_status_update" },
363 { "nic_irqs" },
364 { "nic_avoided_irqs" },
365 { "nic_tx_threshold_hit" }
366};
367
Andreas Mohr50da8592006-08-14 23:54:30 -0700368static const struct {
Michael Chan4cafd3f2005-05-29 14:56:34 -0700369 const char string[ETH_GSTRING_LEN];
370} ethtool_test_keys[TG3_NUM_TEST] = {
371 { "nvram test (online) " },
372 { "link test (online) " },
373 { "register test (offline)" },
374 { "memory test (offline)" },
375 { "loopback test (offline)" },
376 { "interrupt test (offline)" },
377};
378
Michael Chanb401e9e2005-12-19 16:27:04 -0800379static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
380{
381 writel(val, tp->regs + off);
382}
383
384static u32 tg3_read32(struct tg3 *tp, u32 off)
385{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000386 return readl(tp->regs + off);
Michael Chanb401e9e2005-12-19 16:27:04 -0800387}
388
Matt Carlson0d3031d2007-10-10 18:02:43 -0700389static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
390{
391 writel(val, tp->aperegs + off);
392}
393
394static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
395{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000396 return readl(tp->aperegs + off);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700397}
398
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
400{
Michael Chan68929142005-08-09 20:17:14 -0700401 unsigned long flags;
402
403 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700404 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
405 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
Michael Chan68929142005-08-09 20:17:14 -0700406 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Michael Chan1ee582d2005-08-09 20:16:46 -0700407}
408
409static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
410{
411 writel(val, tp->regs + off);
412 readl(tp->regs + off);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413}
414
Michael Chan68929142005-08-09 20:17:14 -0700415static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
416{
417 unsigned long flags;
418 u32 val;
419
420 spin_lock_irqsave(&tp->indirect_lock, flags);
421 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
422 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
423 spin_unlock_irqrestore(&tp->indirect_lock, flags);
424 return val;
425}
426
427static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
428{
429 unsigned long flags;
430
431 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
432 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
433 TG3_64BIT_REG_LOW, val);
434 return;
435 }
Matt Carlson66711e62009-11-13 13:03:49 +0000436 if (off == TG3_RX_STD_PROD_IDX_REG) {
Michael Chan68929142005-08-09 20:17:14 -0700437 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
438 TG3_64BIT_REG_LOW, val);
439 return;
440 }
441
442 spin_lock_irqsave(&tp->indirect_lock, flags);
443 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
444 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
445 spin_unlock_irqrestore(&tp->indirect_lock, flags);
446
447 /* In indirect mode when disabling interrupts, we also need
448 * to clear the interrupt bit in the GRC local ctrl register.
449 */
450 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
451 (val == 0x1)) {
452 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
453 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
454 }
455}
456
457static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
458{
459 unsigned long flags;
460 u32 val;
461
462 spin_lock_irqsave(&tp->indirect_lock, flags);
463 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
464 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
465 spin_unlock_irqrestore(&tp->indirect_lock, flags);
466 return val;
467}
468
Michael Chanb401e9e2005-12-19 16:27:04 -0800469/* usec_wait specifies the wait time in usec when writing to certain registers
470 * where it is unsafe to read back the register without some delay.
471 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
472 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
473 */
474static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475{
Michael Chanb401e9e2005-12-19 16:27:04 -0800476 if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
477 (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
478 /* Non-posted methods */
479 tp->write32(tp, off, val);
480 else {
481 /* Posted method */
482 tg3_write32(tp, off, val);
483 if (usec_wait)
484 udelay(usec_wait);
485 tp->read32(tp, off);
486 }
487 /* Wait again after the read for the posted method to guarantee that
488 * the wait time is met.
489 */
490 if (usec_wait)
491 udelay(usec_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492}
493
Michael Chan09ee9292005-08-09 20:17:00 -0700494static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
495{
496 tp->write32_mbox(tp, off, val);
Michael Chan68929142005-08-09 20:17:14 -0700497 if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
498 !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
499 tp->read32_mbox(tp, off);
Michael Chan09ee9292005-08-09 20:17:00 -0700500}
501
Michael Chan20094932005-08-09 20:16:32 -0700502static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503{
504 void __iomem *mbox = tp->regs + off;
505 writel(val, mbox);
506 if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
507 writel(val, mbox);
508 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
509 readl(mbox);
510}
511
Michael Chanb5d37722006-09-27 16:06:21 -0700512static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
513{
Matt Carlsonde6f31e2010-04-12 06:58:30 +0000514 return readl(tp->regs + off + GRCMBOX_BASE);
Michael Chanb5d37722006-09-27 16:06:21 -0700515}
516
517static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
518{
519 writel(val, tp->regs + off + GRCMBOX_BASE);
520}
521
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000522#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
Michael Chan09ee9292005-08-09 20:17:00 -0700523#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000524#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
525#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
526#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
Michael Chan20094932005-08-09 20:16:32 -0700527
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000528#define tw32(reg, val) tp->write32(tp, reg, val)
529#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
530#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
531#define tr32(reg) tp->read32(tp, reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
533static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
534{
Michael Chan68929142005-08-09 20:17:14 -0700535 unsigned long flags;
536
Michael Chanb5d37722006-09-27 16:06:21 -0700537 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
538 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
539 return;
540
Michael Chan68929142005-08-09 20:17:14 -0700541 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chanbbadf502006-04-06 21:46:34 -0700542 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
543 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
544 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545
Michael Chanbbadf502006-04-06 21:46:34 -0700546 /* Always leave this as zero. */
547 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
548 } else {
549 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
550 tw32_f(TG3PCI_MEM_WIN_DATA, val);
551
552 /* Always leave this as zero. */
553 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
554 }
Michael Chan68929142005-08-09 20:17:14 -0700555 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556}
557
558static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
559{
Michael Chan68929142005-08-09 20:17:14 -0700560 unsigned long flags;
561
Michael Chanb5d37722006-09-27 16:06:21 -0700562 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
563 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
564 *val = 0;
565 return;
566 }
567
Michael Chan68929142005-08-09 20:17:14 -0700568 spin_lock_irqsave(&tp->indirect_lock, flags);
Michael Chanbbadf502006-04-06 21:46:34 -0700569 if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
570 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
571 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
Michael Chanbbadf502006-04-06 21:46:34 -0700573 /* Always leave this as zero. */
574 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
575 } else {
576 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
577 *val = tr32(TG3PCI_MEM_WIN_DATA);
578
579 /* Always leave this as zero. */
580 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
581 }
Michael Chan68929142005-08-09 20:17:14 -0700582 spin_unlock_irqrestore(&tp->indirect_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583}
584
Matt Carlson0d3031d2007-10-10 18:02:43 -0700585static void tg3_ape_lock_init(struct tg3 *tp)
586{
587 int i;
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000588 u32 regbase;
589
590 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
591 regbase = TG3_APE_LOCK_GRANT;
592 else
593 regbase = TG3_APE_PER_LOCK_GRANT;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700594
595 /* Make sure the driver hasn't any stale locks. */
596 for (i = 0; i < 8; i++)
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000597 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700598}
599
600static int tg3_ape_lock(struct tg3 *tp, int locknum)
601{
602 int i, off;
603 int ret = 0;
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000604 u32 status, req, gnt;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700605
606 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
607 return 0;
608
609 switch (locknum) {
Matt Carlson33f401a2010-04-05 10:19:27 +0000610 case TG3_APE_LOCK_GRC:
611 case TG3_APE_LOCK_MEM:
612 break;
613 default:
614 return -EINVAL;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700615 }
616
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000617 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
618 req = TG3_APE_LOCK_REQ;
619 gnt = TG3_APE_LOCK_GRANT;
620 } else {
621 req = TG3_APE_PER_LOCK_REQ;
622 gnt = TG3_APE_PER_LOCK_GRANT;
623 }
624
Matt Carlson0d3031d2007-10-10 18:02:43 -0700625 off = 4 * locknum;
626
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000627 tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700628
629 /* Wait for up to 1 millisecond to acquire lock. */
630 for (i = 0; i < 100; i++) {
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000631 status = tg3_ape_read32(tp, gnt + off);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700632 if (status == APE_LOCK_GRANT_DRIVER)
633 break;
634 udelay(10);
635 }
636
637 if (status != APE_LOCK_GRANT_DRIVER) {
638 /* Revoke the lock request. */
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000639 tg3_ape_write32(tp, gnt + off,
Matt Carlson0d3031d2007-10-10 18:02:43 -0700640 APE_LOCK_GRANT_DRIVER);
641
642 ret = -EBUSY;
643 }
644
645 return ret;
646}
647
648static void tg3_ape_unlock(struct tg3 *tp, int locknum)
649{
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000650 u32 gnt;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700651
652 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
653 return;
654
655 switch (locknum) {
Matt Carlson33f401a2010-04-05 10:19:27 +0000656 case TG3_APE_LOCK_GRC:
657 case TG3_APE_LOCK_MEM:
658 break;
659 default:
660 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -0700661 }
662
Matt Carlsonf92d9dc12010-06-05 17:24:30 +0000663 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
664 gnt = TG3_APE_LOCK_GRANT;
665 else
666 gnt = TG3_APE_PER_LOCK_GRANT;
667
668 tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
Matt Carlson0d3031d2007-10-10 18:02:43 -0700669}
670
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671static void tg3_disable_ints(struct tg3 *tp)
672{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000673 int i;
674
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 tw32(TG3PCI_MISC_HOST_CTRL,
676 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000677 for (i = 0; i < tp->irq_max; i++)
678 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679}
680
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681static void tg3_enable_ints(struct tg3 *tp)
682{
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000683 int i;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000684
Michael Chanbbe832c2005-06-24 20:20:04 -0700685 tp->irq_sync = 0;
686 wmb();
687
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 tw32(TG3PCI_MISC_HOST_CTRL,
689 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000690
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000691 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000692 for (i = 0; i < tp->irq_cnt; i++) {
693 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsonc6cdf432010-04-05 10:19:26 +0000694
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000695 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
696 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
697 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
698
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000699 tp->coal_now |= tnapi->coal_now;
Matt Carlson89aeb3b2009-09-01 13:08:58 +0000700 }
Matt Carlsonf19af9c2009-09-01 12:47:49 +0000701
702 /* Force an initial interrupt */
703 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
704 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
705 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
706 else
Matt Carlsonf89f38b2010-02-12 14:47:07 +0000707 tw32(HOSTCC_MODE, tp->coal_now);
708
709 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710}
711
Matt Carlson17375d22009-08-28 14:02:18 +0000712static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
Michael Chan04237dd2005-04-25 15:17:17 -0700713{
Matt Carlson17375d22009-08-28 14:02:18 +0000714 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +0000715 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan04237dd2005-04-25 15:17:17 -0700716 unsigned int work_exists = 0;
717
718 /* check for phy events */
719 if (!(tp->tg3_flags &
720 (TG3_FLAG_USE_LINKCHG_REG |
721 TG3_FLAG_POLL_SERDES))) {
722 if (sblk->status & SD_STATUS_LINK_CHG)
723 work_exists = 1;
724 }
725 /* check for RX/TX work to do */
Matt Carlsonf3f3f272009-08-28 14:03:21 +0000726 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
Matt Carlson8d9d7cf2009-09-01 13:19:05 +0000727 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Michael Chan04237dd2005-04-25 15:17:17 -0700728 work_exists = 1;
729
730 return work_exists;
731}
732
Matt Carlson17375d22009-08-28 14:02:18 +0000733/* tg3_int_reenable
Michael Chan04237dd2005-04-25 15:17:17 -0700734 * similar to tg3_enable_ints, but it accurately determines whether there
735 * is new work pending and can return without flushing the PIO write
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400736 * which reenables interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 */
Matt Carlson17375d22009-08-28 14:02:18 +0000738static void tg3_int_reenable(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739{
Matt Carlson17375d22009-08-28 14:02:18 +0000740 struct tg3 *tp = tnapi->tp;
741
Matt Carlson898a56f2009-08-28 14:02:40 +0000742 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 mmiowb();
744
David S. Millerfac9b832005-05-18 22:46:34 -0700745 /* When doing tagged status, this work check is unnecessary.
746 * The last_tag we write above tells the chip which piece of
747 * work we've completed.
748 */
749 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
Matt Carlson17375d22009-08-28 14:02:18 +0000750 tg3_has_work(tnapi))
Michael Chan04237dd2005-04-25 15:17:17 -0700751 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +0000752 HOSTCC_MODE_ENABLE | tnapi->coal_now);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753}
754
Matt Carlsonfed97812009-09-01 13:10:19 +0000755static void tg3_napi_disable(struct tg3 *tp)
756{
757 int i;
758
759 for (i = tp->irq_cnt - 1; i >= 0; i--)
760 napi_disable(&tp->napi[i].napi);
761}
762
763static void tg3_napi_enable(struct tg3 *tp)
764{
765 int i;
766
767 for (i = 0; i < tp->irq_cnt; i++)
768 napi_enable(&tp->napi[i].napi);
769}
770
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771static inline void tg3_netif_stop(struct tg3 *tp)
772{
Michael Chanbbe832c2005-06-24 20:20:04 -0700773 tp->dev->trans_start = jiffies; /* prevent tx timeout */
Matt Carlsonfed97812009-09-01 13:10:19 +0000774 tg3_napi_disable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 netif_tx_disable(tp->dev);
776}
777
778static inline void tg3_netif_start(struct tg3 *tp)
779{
Matt Carlsonfe5f5782009-09-01 13:09:39 +0000780 /* NOTE: unconditional netif_tx_wake_all_queues is only
781 * appropriate so long as all callers are assured to
782 * have free tx slots (such as after tg3_init_hw)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 */
Matt Carlsonfe5f5782009-09-01 13:09:39 +0000784 netif_tx_wake_all_queues(tp->dev);
785
Matt Carlsonfed97812009-09-01 13:10:19 +0000786 tg3_napi_enable(tp);
787 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
David S. Millerf47c11e2005-06-24 20:18:35 -0700788 tg3_enable_ints(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789}
790
791static void tg3_switch_clocks(struct tg3 *tp)
792{
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000793 u32 clock_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 u32 orig_clock_ctrl;
795
Matt Carlson795d01c2007-10-07 23:28:17 -0700796 if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
797 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
Michael Chan4cf78e42005-07-25 12:29:19 -0700798 return;
799
Matt Carlsonf6eb9b12009-09-01 13:19:53 +0000800 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
801
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 orig_clock_ctrl = clock_ctrl;
803 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
804 CLOCK_CTRL_CLKRUN_OENABLE |
805 0x1f);
806 tp->pci_clock_ctrl = clock_ctrl;
807
808 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
809 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800810 tw32_wait_f(TG3PCI_CLOCK_CTRL,
811 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 }
813 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
Michael Chanb401e9e2005-12-19 16:27:04 -0800814 tw32_wait_f(TG3PCI_CLOCK_CTRL,
815 clock_ctrl |
816 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
817 40);
818 tw32_wait_f(TG3PCI_CLOCK_CTRL,
819 clock_ctrl | (CLOCK_CTRL_ALTCLK),
820 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 }
Michael Chanb401e9e2005-12-19 16:27:04 -0800822 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823}
824
825#define PHY_BUSY_LOOPS 5000
826
827static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
828{
829 u32 frame_val;
830 unsigned int loops;
831 int ret;
832
833 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
834 tw32_f(MAC_MI_MODE,
835 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
836 udelay(80);
837 }
838
839 *val = 0x0;
840
Matt Carlson882e9792009-09-01 13:21:36 +0000841 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 MI_COM_PHY_ADDR_MASK);
843 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
844 MI_COM_REG_ADDR_MASK);
845 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400846
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 tw32_f(MAC_MI_COM, frame_val);
848
849 loops = PHY_BUSY_LOOPS;
850 while (loops != 0) {
851 udelay(10);
852 frame_val = tr32(MAC_MI_COM);
853
854 if ((frame_val & MI_COM_BUSY) == 0) {
855 udelay(5);
856 frame_val = tr32(MAC_MI_COM);
857 break;
858 }
859 loops -= 1;
860 }
861
862 ret = -EBUSY;
863 if (loops != 0) {
864 *val = frame_val & MI_COM_DATA_MASK;
865 ret = 0;
866 }
867
868 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
869 tw32_f(MAC_MI_MODE, tp->mi_mode);
870 udelay(80);
871 }
872
873 return ret;
874}
875
876static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
877{
878 u32 frame_val;
879 unsigned int loops;
880 int ret;
881
Matt Carlson7f97a4b2009-08-25 10:10:03 +0000882 if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
Michael Chanb5d37722006-09-27 16:06:21 -0700883 (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
884 return 0;
885
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
887 tw32_f(MAC_MI_MODE,
888 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
889 udelay(80);
890 }
891
Matt Carlson882e9792009-09-01 13:21:36 +0000892 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 MI_COM_PHY_ADDR_MASK);
894 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
895 MI_COM_REG_ADDR_MASK);
896 frame_val |= (val & MI_COM_DATA_MASK);
897 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400898
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 tw32_f(MAC_MI_COM, frame_val);
900
901 loops = PHY_BUSY_LOOPS;
902 while (loops != 0) {
903 udelay(10);
904 frame_val = tr32(MAC_MI_COM);
905 if ((frame_val & MI_COM_BUSY) == 0) {
906 udelay(5);
907 frame_val = tr32(MAC_MI_COM);
908 break;
909 }
910 loops -= 1;
911 }
912
913 ret = -EBUSY;
914 if (loops != 0)
915 ret = 0;
916
917 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
918 tw32_f(MAC_MI_MODE, tp->mi_mode);
919 udelay(80);
920 }
921
922 return ret;
923}
924
Matt Carlson95e28692008-05-25 23:44:14 -0700925static int tg3_bmcr_reset(struct tg3 *tp)
926{
927 u32 phy_control;
928 int limit, err;
929
930 /* OK, reset it, and poll the BMCR_RESET bit until it
931 * clears or we time out.
932 */
933 phy_control = BMCR_RESET;
934 err = tg3_writephy(tp, MII_BMCR, phy_control);
935 if (err != 0)
936 return -EBUSY;
937
938 limit = 5000;
939 while (limit--) {
940 err = tg3_readphy(tp, MII_BMCR, &phy_control);
941 if (err != 0)
942 return -EBUSY;
943
944 if ((phy_control & BMCR_RESET) == 0) {
945 udelay(40);
946 break;
947 }
948 udelay(10);
949 }
Roel Kluind4675b52009-02-12 16:33:27 -0800950 if (limit < 0)
Matt Carlson95e28692008-05-25 23:44:14 -0700951 return -EBUSY;
952
953 return 0;
954}
955
Matt Carlson158d7ab2008-05-29 01:37:54 -0700956static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
957{
Francois Romieu3d165432009-01-19 16:56:50 -0800958 struct tg3 *tp = bp->priv;
Matt Carlson158d7ab2008-05-29 01:37:54 -0700959 u32 val;
960
Matt Carlson24bb4fb2009-10-05 17:55:29 +0000961 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -0700962
963 if (tg3_readphy(tp, reg, &val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +0000964 val = -EIO;
965
966 spin_unlock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -0700967
968 return val;
969}
970
971static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
972{
Francois Romieu3d165432009-01-19 16:56:50 -0800973 struct tg3 *tp = bp->priv;
Matt Carlson24bb4fb2009-10-05 17:55:29 +0000974 u32 ret = 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -0700975
Matt Carlson24bb4fb2009-10-05 17:55:29 +0000976 spin_lock_bh(&tp->lock);
Matt Carlson158d7ab2008-05-29 01:37:54 -0700977
978 if (tg3_writephy(tp, reg, val))
Matt Carlson24bb4fb2009-10-05 17:55:29 +0000979 ret = -EIO;
Matt Carlson158d7ab2008-05-29 01:37:54 -0700980
Matt Carlson24bb4fb2009-10-05 17:55:29 +0000981 spin_unlock_bh(&tp->lock);
982
983 return ret;
Matt Carlson158d7ab2008-05-29 01:37:54 -0700984}
985
986static int tg3_mdio_reset(struct mii_bus *bp)
987{
988 return 0;
989}
990
Matt Carlson9c61d6b2008-11-03 16:54:56 -0800991static void tg3_mdio_config_5785(struct tg3 *tp)
Matt Carlsona9daf362008-05-25 23:49:44 -0700992{
993 u32 val;
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800994 struct phy_device *phydev;
Matt Carlsona9daf362008-05-25 23:49:44 -0700995
Matt Carlson3f0e3ad2009-11-02 14:24:36 +0000996 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800997 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +0000998 case PHY_ID_BCM50610:
999 case PHY_ID_BCM50610M:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001000 val = MAC_PHYCFG2_50610_LED_MODES;
1001 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001002 case PHY_ID_BCMAC131:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001003 val = MAC_PHYCFG2_AC131_LED_MODES;
1004 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001005 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001006 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1007 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001008 case PHY_ID_RTL8201E:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001009 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1010 break;
1011 default:
Matt Carlsona9daf362008-05-25 23:49:44 -07001012 return;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001013 }
1014
1015 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1016 tw32(MAC_PHYCFG2, val);
1017
1018 val = tr32(MAC_PHYCFG1);
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001019 val &= ~(MAC_PHYCFG1_RGMII_INT |
1020 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1021 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001022 tw32(MAC_PHYCFG1, val);
1023
1024 return;
1025 }
1026
Matt Carlson14417062010-02-17 15:16:59 +00001027 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001028 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1029 MAC_PHYCFG2_FMODE_MASK_MASK |
1030 MAC_PHYCFG2_GMODE_MASK_MASK |
1031 MAC_PHYCFG2_ACT_MASK_MASK |
1032 MAC_PHYCFG2_QUAL_MASK_MASK |
1033 MAC_PHYCFG2_INBAND_ENABLE;
1034
1035 tw32(MAC_PHYCFG2, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001036
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001037 val = tr32(MAC_PHYCFG1);
1038 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1039 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
Matt Carlson14417062010-02-17 15:16:59 +00001040 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
Matt Carlsona9daf362008-05-25 23:49:44 -07001041 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1042 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
1043 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1044 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1045 }
Matt Carlsonbb85fbb2009-08-25 10:09:07 +00001046 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1047 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1048 tw32(MAC_PHYCFG1, val);
Matt Carlsona9daf362008-05-25 23:49:44 -07001049
Matt Carlsona9daf362008-05-25 23:49:44 -07001050 val = tr32(MAC_EXT_RGMII_MODE);
1051 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1052 MAC_RGMII_MODE_RX_QUALITY |
1053 MAC_RGMII_MODE_RX_ACTIVITY |
1054 MAC_RGMII_MODE_RX_ENG_DET |
1055 MAC_RGMII_MODE_TX_ENABLE |
1056 MAC_RGMII_MODE_TX_LOWPWR |
1057 MAC_RGMII_MODE_TX_RESET);
Matt Carlson14417062010-02-17 15:16:59 +00001058 if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
Matt Carlsona9daf362008-05-25 23:49:44 -07001059 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1060 val |= MAC_RGMII_MODE_RX_INT_B |
1061 MAC_RGMII_MODE_RX_QUALITY |
1062 MAC_RGMII_MODE_RX_ACTIVITY |
1063 MAC_RGMII_MODE_RX_ENG_DET;
1064 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1065 val |= MAC_RGMII_MODE_TX_ENABLE |
1066 MAC_RGMII_MODE_TX_LOWPWR |
1067 MAC_RGMII_MODE_TX_RESET;
1068 }
1069 tw32(MAC_EXT_RGMII_MODE, val);
1070}
1071
Matt Carlson158d7ab2008-05-29 01:37:54 -07001072static void tg3_mdio_start(struct tg3 *tp)
1073{
Matt Carlson158d7ab2008-05-29 01:37:54 -07001074 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1075 tw32_f(MAC_MI_MODE, tp->mi_mode);
1076 udelay(80);
Matt Carlsona9daf362008-05-25 23:49:44 -07001077
Matt Carlson9ea48182010-02-17 15:17:01 +00001078 if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
1079 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1080 tg3_mdio_config_5785(tp);
1081}
1082
1083static int tg3_mdio_init(struct tg3 *tp)
1084{
1085 int i;
1086 u32 reg;
1087 struct phy_device *phydev;
1088
Matt Carlsona50d0792010-06-05 17:24:37 +00001089 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1090 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
Matt Carlson9c7df912010-06-05 17:24:36 +00001091 u32 is_serdes;
Matt Carlson882e9792009-09-01 13:21:36 +00001092
Matt Carlson9c7df912010-06-05 17:24:36 +00001093 tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
Matt Carlson882e9792009-09-01 13:21:36 +00001094
Matt Carlsond1ec96a2010-01-12 10:11:38 +00001095 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1096 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1097 else
1098 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1099 TG3_CPMU_PHY_STRAP_IS_SERDES;
Matt Carlson882e9792009-09-01 13:21:36 +00001100 if (is_serdes)
1101 tp->phy_addr += 7;
1102 } else
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001103 tp->phy_addr = TG3_PHY_MII_ADDR;
Matt Carlson882e9792009-09-01 13:21:36 +00001104
Matt Carlson158d7ab2008-05-29 01:37:54 -07001105 tg3_mdio_start(tp);
1106
1107 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
1108 (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
1109 return 0;
1110
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001111 tp->mdio_bus = mdiobus_alloc();
1112 if (tp->mdio_bus == NULL)
1113 return -ENOMEM;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001114
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001115 tp->mdio_bus->name = "tg3 mdio bus";
1116 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
Matt Carlson158d7ab2008-05-29 01:37:54 -07001117 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001118 tp->mdio_bus->priv = tp;
1119 tp->mdio_bus->parent = &tp->pdev->dev;
1120 tp->mdio_bus->read = &tg3_mdio_read;
1121 tp->mdio_bus->write = &tg3_mdio_write;
1122 tp->mdio_bus->reset = &tg3_mdio_reset;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001123 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001124 tp->mdio_bus->irq = &tp->mdio_irq[0];
Matt Carlson158d7ab2008-05-29 01:37:54 -07001125
1126 for (i = 0; i < PHY_MAX_ADDR; i++)
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001127 tp->mdio_bus->irq[i] = PHY_POLL;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001128
1129 /* The bus registration will look for all the PHYs on the mdio bus.
1130 * Unfortunately, it does not ensure the PHY is powered up before
1131 * accessing the PHY ID registers. A chip reset is the
1132 * quickest way to bring the device back to an operational state..
1133 */
1134 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1135 tg3_bmcr_reset(tp);
1136
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001137 i = mdiobus_register(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001138 if (i) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001139 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001140 mdiobus_free(tp->mdio_bus);
Matt Carlsona9daf362008-05-25 23:49:44 -07001141 return i;
1142 }
Matt Carlson158d7ab2008-05-29 01:37:54 -07001143
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001144 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsona9daf362008-05-25 23:49:44 -07001145
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001146 if (!phydev || !phydev->drv) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001147 dev_warn(&tp->pdev->dev, "No PHY devices\n");
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001148 mdiobus_unregister(tp->mdio_bus);
1149 mdiobus_free(tp->mdio_bus);
1150 return -ENODEV;
1151 }
1152
1153 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
Matt Carlson6a443a02010-02-17 15:17:04 +00001154 case PHY_ID_BCM57780:
Matt Carlson321d32a2008-11-21 17:22:19 -08001155 phydev->interface = PHY_INTERFACE_MODE_GMII;
Matt Carlsonc704dc22009-11-02 14:32:12 +00001156 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlson321d32a2008-11-21 17:22:19 -08001157 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001158 case PHY_ID_BCM50610:
1159 case PHY_ID_BCM50610M:
Matt Carlson32e5a8d2009-11-02 14:31:39 +00001160 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001161 PHY_BRCM_RX_REFCLK_UNUSED |
Matt Carlson52fae082009-11-02 14:32:38 +00001162 PHY_BRCM_DIS_TXCRXC_NOENRGY |
Matt Carlsonc704dc22009-11-02 14:32:12 +00001163 PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlson14417062010-02-17 15:16:59 +00001164 if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
Matt Carlsona9daf362008-05-25 23:49:44 -07001165 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
1166 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
1167 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
1168 if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
1169 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001170 /* fallthru */
Matt Carlson6a443a02010-02-17 15:17:04 +00001171 case PHY_ID_RTL8211C:
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001172 phydev->interface = PHY_INTERFACE_MODE_RGMII;
Matt Carlsona9daf362008-05-25 23:49:44 -07001173 break;
Matt Carlson6a443a02010-02-17 15:17:04 +00001174 case PHY_ID_RTL8201E:
1175 case PHY_ID_BCMAC131:
Matt Carlsona9daf362008-05-25 23:49:44 -07001176 phydev->interface = PHY_INTERFACE_MODE_MII;
Matt Carlsoncdd4e09d2009-11-02 14:31:11 +00001177 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001178 tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
Matt Carlsona9daf362008-05-25 23:49:44 -07001179 break;
1180 }
1181
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001182 tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
1183
1184 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1185 tg3_mdio_config_5785(tp);
Matt Carlsona9daf362008-05-25 23:49:44 -07001186
1187 return 0;
Matt Carlson158d7ab2008-05-29 01:37:54 -07001188}
1189
1190static void tg3_mdio_fini(struct tg3 *tp)
1191{
1192 if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
1193 tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07001194 mdiobus_unregister(tp->mdio_bus);
1195 mdiobus_free(tp->mdio_bus);
Matt Carlson158d7ab2008-05-29 01:37:54 -07001196 }
1197}
1198
Matt Carlson95e28692008-05-25 23:44:14 -07001199/* tp->lock is held. */
Matt Carlson4ba526c2008-08-15 14:10:04 -07001200static inline void tg3_generate_fw_event(struct tg3 *tp)
1201{
1202 u32 val;
1203
1204 val = tr32(GRC_RX_CPU_EVENT);
1205 val |= GRC_RX_CPU_DRIVER_EVENT;
1206 tw32_f(GRC_RX_CPU_EVENT, val);
1207
1208 tp->last_event_jiffies = jiffies;
1209}
1210
1211#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1212
1213/* tp->lock is held. */
Matt Carlson95e28692008-05-25 23:44:14 -07001214static void tg3_wait_for_event_ack(struct tg3 *tp)
1215{
1216 int i;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001217 unsigned int delay_cnt;
1218 long time_remain;
Matt Carlson95e28692008-05-25 23:44:14 -07001219
Matt Carlson4ba526c2008-08-15 14:10:04 -07001220 /* If enough time has passed, no wait is necessary. */
1221 time_remain = (long)(tp->last_event_jiffies + 1 +
1222 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1223 (long)jiffies;
1224 if (time_remain < 0)
1225 return;
1226
1227 /* Check if we can shorten the wait time. */
1228 delay_cnt = jiffies_to_usecs(time_remain);
1229 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1230 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1231 delay_cnt = (delay_cnt >> 3) + 1;
1232
1233 for (i = 0; i < delay_cnt; i++) {
Matt Carlson95e28692008-05-25 23:44:14 -07001234 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1235 break;
Matt Carlson4ba526c2008-08-15 14:10:04 -07001236 udelay(8);
Matt Carlson95e28692008-05-25 23:44:14 -07001237 }
1238}
1239
1240/* tp->lock is held. */
1241static void tg3_ump_link_report(struct tg3 *tp)
1242{
1243 u32 reg;
1244 u32 val;
1245
1246 if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
1247 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
1248 return;
1249
1250 tg3_wait_for_event_ack(tp);
1251
1252 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1253
1254 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1255
1256 val = 0;
1257 if (!tg3_readphy(tp, MII_BMCR, &reg))
1258 val = reg << 16;
1259 if (!tg3_readphy(tp, MII_BMSR, &reg))
1260 val |= (reg & 0xffff);
1261 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1262
1263 val = 0;
1264 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1265 val = reg << 16;
1266 if (!tg3_readphy(tp, MII_LPA, &reg))
1267 val |= (reg & 0xffff);
1268 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1269
1270 val = 0;
1271 if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
1272 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1273 val = reg << 16;
1274 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1275 val |= (reg & 0xffff);
1276 }
1277 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1278
1279 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1280 val = reg << 16;
1281 else
1282 val = 0;
1283 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1284
Matt Carlson4ba526c2008-08-15 14:10:04 -07001285 tg3_generate_fw_event(tp);
Matt Carlson95e28692008-05-25 23:44:14 -07001286}
1287
1288static void tg3_link_report(struct tg3 *tp)
1289{
1290 if (!netif_carrier_ok(tp->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001291 netif_info(tp, link, tp->dev, "Link is down\n");
Matt Carlson95e28692008-05-25 23:44:14 -07001292 tg3_ump_link_report(tp);
1293 } else if (netif_msg_link(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00001294 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1295 (tp->link_config.active_speed == SPEED_1000 ?
1296 1000 :
1297 (tp->link_config.active_speed == SPEED_100 ?
1298 100 : 10)),
1299 (tp->link_config.active_duplex == DUPLEX_FULL ?
1300 "full" : "half"));
Matt Carlson95e28692008-05-25 23:44:14 -07001301
Joe Perches05dbe002010-02-17 19:44:19 +00001302 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1303 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1304 "on" : "off",
1305 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1306 "on" : "off");
Matt Carlson95e28692008-05-25 23:44:14 -07001307 tg3_ump_link_report(tp);
1308 }
1309}
1310
1311static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1312{
1313 u16 miireg;
1314
Steve Glendinninge18ce342008-12-16 02:00:00 -08001315 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001316 miireg = ADVERTISE_PAUSE_CAP;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001317 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001318 miireg = ADVERTISE_PAUSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001319 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001320 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1321 else
1322 miireg = 0;
1323
1324 return miireg;
1325}
1326
1327static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1328{
1329 u16 miireg;
1330
Steve Glendinninge18ce342008-12-16 02:00:00 -08001331 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
Matt Carlson95e28692008-05-25 23:44:14 -07001332 miireg = ADVERTISE_1000XPAUSE;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001333 else if (flow_ctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001334 miireg = ADVERTISE_1000XPSE_ASYM;
Steve Glendinninge18ce342008-12-16 02:00:00 -08001335 else if (flow_ctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001336 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1337 else
1338 miireg = 0;
1339
1340 return miireg;
1341}
1342
Matt Carlson95e28692008-05-25 23:44:14 -07001343static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1344{
1345 u8 cap = 0;
1346
1347 if (lcladv & ADVERTISE_1000XPAUSE) {
1348 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1349 if (rmtadv & LPA_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001350 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001351 else if (rmtadv & LPA_1000XPAUSE_ASYM)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001352 cap = FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001353 } else {
1354 if (rmtadv & LPA_1000XPAUSE)
Steve Glendinninge18ce342008-12-16 02:00:00 -08001355 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlson95e28692008-05-25 23:44:14 -07001356 }
1357 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1358 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
Steve Glendinninge18ce342008-12-16 02:00:00 -08001359 cap = FLOW_CTRL_TX;
Matt Carlson95e28692008-05-25 23:44:14 -07001360 }
1361
1362 return cap;
1363}
1364
Matt Carlsonf51f3562008-05-25 23:45:08 -07001365static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
Matt Carlson95e28692008-05-25 23:44:14 -07001366{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001367 u8 autoneg;
Matt Carlsonf51f3562008-05-25 23:45:08 -07001368 u8 flowctrl = 0;
Matt Carlson95e28692008-05-25 23:44:14 -07001369 u32 old_rx_mode = tp->rx_mode;
1370 u32 old_tx_mode = tp->tx_mode;
1371
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001372 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001373 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001374 else
1375 autoneg = tp->link_config.autoneg;
1376
1377 if (autoneg == AUTONEG_ENABLE &&
Matt Carlson95e28692008-05-25 23:44:14 -07001378 (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
1379 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
Matt Carlsonf51f3562008-05-25 23:45:08 -07001380 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
Matt Carlson95e28692008-05-25 23:44:14 -07001381 else
Steve Glendinningbc02ff92008-12-16 02:00:48 -08001382 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
Matt Carlsonf51f3562008-05-25 23:45:08 -07001383 } else
1384 flowctrl = tp->link_config.flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001385
Matt Carlsonf51f3562008-05-25 23:45:08 -07001386 tp->link_config.active_flowctrl = flowctrl;
Matt Carlson95e28692008-05-25 23:44:14 -07001387
Steve Glendinninge18ce342008-12-16 02:00:00 -08001388 if (flowctrl & FLOW_CTRL_RX)
Matt Carlson95e28692008-05-25 23:44:14 -07001389 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1390 else
1391 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1392
Matt Carlsonf51f3562008-05-25 23:45:08 -07001393 if (old_rx_mode != tp->rx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001394 tw32_f(MAC_RX_MODE, tp->rx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001395
Steve Glendinninge18ce342008-12-16 02:00:00 -08001396 if (flowctrl & FLOW_CTRL_TX)
Matt Carlson95e28692008-05-25 23:44:14 -07001397 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1398 else
1399 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1400
Matt Carlsonf51f3562008-05-25 23:45:08 -07001401 if (old_tx_mode != tp->tx_mode)
Matt Carlson95e28692008-05-25 23:44:14 -07001402 tw32_f(MAC_TX_MODE, tp->tx_mode);
Matt Carlson95e28692008-05-25 23:44:14 -07001403}
1404
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001405static void tg3_adjust_link(struct net_device *dev)
1406{
1407 u8 oldflowctrl, linkmesg = 0;
1408 u32 mac_mode, lcl_adv, rmt_adv;
1409 struct tg3 *tp = netdev_priv(dev);
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001410 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001411
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001412 spin_lock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001413
1414 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1415 MAC_MODE_HALF_DUPLEX);
1416
1417 oldflowctrl = tp->link_config.active_flowctrl;
1418
1419 if (phydev->link) {
1420 lcl_adv = 0;
1421 rmt_adv = 0;
1422
1423 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1424 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001425 else if (phydev->speed == SPEED_1000 ||
1426 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001427 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlsonc3df0742009-11-02 14:27:02 +00001428 else
1429 mac_mode |= MAC_MODE_PORT_MODE_MII;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001430
1431 if (phydev->duplex == DUPLEX_HALF)
1432 mac_mode |= MAC_MODE_HALF_DUPLEX;
1433 else {
1434 lcl_adv = tg3_advert_flowctrl_1000T(
1435 tp->link_config.flowctrl);
1436
1437 if (phydev->pause)
1438 rmt_adv = LPA_PAUSE_CAP;
1439 if (phydev->asym_pause)
1440 rmt_adv |= LPA_PAUSE_ASYM;
1441 }
1442
1443 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1444 } else
1445 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1446
1447 if (mac_mode != tp->mac_mode) {
1448 tp->mac_mode = mac_mode;
1449 tw32_f(MAC_MODE, tp->mac_mode);
1450 udelay(40);
1451 }
1452
Matt Carlsonfcb389d2008-11-03 16:55:44 -08001453 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1454 if (phydev->speed == SPEED_10)
1455 tw32(MAC_MI_STAT,
1456 MAC_MI_STAT_10MBPS_MODE |
1457 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1458 else
1459 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1460 }
1461
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001462 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1463 tw32(MAC_TX_LENGTHS,
1464 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1465 (6 << TX_LENGTHS_IPG_SHIFT) |
1466 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1467 else
1468 tw32(MAC_TX_LENGTHS,
1469 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1470 (6 << TX_LENGTHS_IPG_SHIFT) |
1471 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1472
1473 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1474 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1475 phydev->speed != tp->link_config.active_speed ||
1476 phydev->duplex != tp->link_config.active_duplex ||
1477 oldflowctrl != tp->link_config.active_flowctrl)
Matt Carlsonc6cdf432010-04-05 10:19:26 +00001478 linkmesg = 1;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001479
1480 tp->link_config.active_speed = phydev->speed;
1481 tp->link_config.active_duplex = phydev->duplex;
1482
Matt Carlson24bb4fb2009-10-05 17:55:29 +00001483 spin_unlock_bh(&tp->lock);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001484
1485 if (linkmesg)
1486 tg3_link_report(tp);
1487}
1488
1489static int tg3_phy_init(struct tg3 *tp)
1490{
1491 struct phy_device *phydev;
1492
1493 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
1494 return 0;
1495
1496 /* Bring the PHY back to a known state. */
1497 tg3_bmcr_reset(tp);
1498
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001499 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001500
1501 /* Attach the MAC to the PHY. */
Kay Sieversfb28ad32008-11-10 13:55:14 -08001502 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
Matt Carlsona9daf362008-05-25 23:49:44 -07001503 phydev->dev_flags, phydev->interface);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001504 if (IS_ERR(phydev)) {
Matt Carlsonab96b242010-04-05 10:19:22 +00001505 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001506 return PTR_ERR(phydev);
1507 }
1508
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001509 /* Mask with MAC supported features. */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001510 switch (phydev->interface) {
1511 case PHY_INTERFACE_MODE_GMII:
1512 case PHY_INTERFACE_MODE_RGMII:
Matt Carlson321d32a2008-11-21 17:22:19 -08001513 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
1514 phydev->supported &= (PHY_GBIT_FEATURES |
1515 SUPPORTED_Pause |
1516 SUPPORTED_Asym_Pause);
1517 break;
1518 }
1519 /* fallthru */
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001520 case PHY_INTERFACE_MODE_MII:
1521 phydev->supported &= (PHY_BASIC_FEATURES |
1522 SUPPORTED_Pause |
1523 SUPPORTED_Asym_Pause);
1524 break;
1525 default:
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001526 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlson9c61d6b2008-11-03 16:54:56 -08001527 return -EINVAL;
1528 }
1529
1530 tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001531
1532 phydev->advertising = phydev->supported;
1533
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001534 return 0;
1535}
1536
1537static void tg3_phy_start(struct tg3 *tp)
1538{
1539 struct phy_device *phydev;
1540
1541 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
1542 return;
1543
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001544 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001545
1546 if (tp->link_config.phy_is_low_power) {
1547 tp->link_config.phy_is_low_power = 0;
1548 phydev->speed = tp->link_config.orig_speed;
1549 phydev->duplex = tp->link_config.orig_duplex;
1550 phydev->autoneg = tp->link_config.orig_autoneg;
1551 phydev->advertising = tp->link_config.orig_advertising;
1552 }
1553
1554 phy_start(phydev);
1555
1556 phy_start_aneg(phydev);
1557}
1558
1559static void tg3_phy_stop(struct tg3 *tp)
1560{
1561 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
1562 return;
1563
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001564 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001565}
1566
1567static void tg3_phy_fini(struct tg3 *tp)
1568{
1569 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00001570 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07001571 tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
1572 }
1573}
1574
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00001575static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001576{
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00001577 int err;
1578
1579 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
1580 if (!err)
1581 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
1582
1583 return err;
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001584}
1585
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001586static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1587{
1588 u32 phytest;
1589
1590 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1591 u32 phy;
1592
1593 tg3_writephy(tp, MII_TG3_FET_TEST,
1594 phytest | MII_TG3_FET_SHADOW_EN);
1595 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1596 if (enable)
1597 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1598 else
1599 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1600 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1601 }
1602 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1603 }
1604}
1605
Matt Carlson6833c042008-11-21 17:18:59 -08001606static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1607{
1608 u32 reg;
1609
Matt Carlsonecf14102010-01-20 16:58:05 +00001610 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
Matt Carlsona50d0792010-06-05 17:24:37 +00001611 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1612 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
Matt Carlsonecf14102010-01-20 16:58:05 +00001613 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
Matt Carlson6833c042008-11-21 17:18:59 -08001614 return;
1615
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001616 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
1617 tg3_phy_fet_toggle_apd(tp, enable);
1618 return;
1619 }
1620
Matt Carlson6833c042008-11-21 17:18:59 -08001621 reg = MII_TG3_MISC_SHDW_WREN |
1622 MII_TG3_MISC_SHDW_SCR5_SEL |
1623 MII_TG3_MISC_SHDW_SCR5_LPED |
1624 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1625 MII_TG3_MISC_SHDW_SCR5_SDTL |
1626 MII_TG3_MISC_SHDW_SCR5_C125OE;
1627 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1628 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1629
1630 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1631
1632
1633 reg = MII_TG3_MISC_SHDW_WREN |
1634 MII_TG3_MISC_SHDW_APD_SEL |
1635 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1636 if (enable)
1637 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1638
1639 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1640}
1641
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001642static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1643{
1644 u32 phy;
1645
1646 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
1647 (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
1648 return;
1649
Matt Carlson7f97a4b2009-08-25 10:10:03 +00001650 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001651 u32 ephy;
1652
Matt Carlson535ef6e2009-08-25 10:09:36 +00001653 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1654 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1655
1656 tg3_writephy(tp, MII_TG3_FET_TEST,
1657 ephy | MII_TG3_FET_SHADOW_EN);
1658 if (!tg3_readphy(tp, reg, &phy)) {
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001659 if (enable)
Matt Carlson535ef6e2009-08-25 10:09:36 +00001660 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001661 else
Matt Carlson535ef6e2009-08-25 10:09:36 +00001662 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1663 tg3_writephy(tp, reg, phy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001664 }
Matt Carlson535ef6e2009-08-25 10:09:36 +00001665 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001666 }
1667 } else {
1668 phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
1669 MII_TG3_AUXCTL_SHDWSEL_MISC;
1670 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
1671 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
1672 if (enable)
1673 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1674 else
1675 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1676 phy |= MII_TG3_AUXCTL_MISC_WREN;
1677 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1678 }
1679 }
1680}
1681
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682static void tg3_phy_set_wirespeed(struct tg3 *tp)
1683{
1684 u32 val;
1685
1686 if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
1687 return;
1688
1689 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
1690 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
1691 tg3_writephy(tp, MII_TG3_AUX_CTRL,
1692 (val | (1 << 15) | (1 << 4)));
1693}
1694
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001695static void tg3_phy_apply_otp(struct tg3 *tp)
1696{
1697 u32 otp, phy;
1698
1699 if (!tp->phy_otp)
1700 return;
1701
1702 otp = tp->phy_otp;
1703
1704 /* Enable SM_DSP clock and tx 6dB coding. */
1705 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1706 MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
1707 MII_TG3_AUXCTL_ACTL_TX_6DB;
1708 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1709
1710 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1711 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1712 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1713
1714 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1715 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1716 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1717
1718 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1719 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1720 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1721
1722 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1723 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1724
1725 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1726 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1727
1728 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1729 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1730 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1731
1732 /* Turn off SM_DSP clock. */
1733 phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
1734 MII_TG3_AUXCTL_ACTL_TX_6DB;
1735 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
1736}
1737
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738static int tg3_wait_macro_done(struct tg3 *tp)
1739{
1740 int limit = 100;
1741
1742 while (limit--) {
1743 u32 tmp32;
1744
1745 if (!tg3_readphy(tp, 0x16, &tmp32)) {
1746 if ((tmp32 & 0x1000) == 0)
1747 break;
1748 }
1749 }
Roel Kluind4675b52009-02-12 16:33:27 -08001750 if (limit < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751 return -EBUSY;
1752
1753 return 0;
1754}
1755
1756static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1757{
1758 static const u32 test_pat[4][6] = {
1759 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1760 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1761 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1762 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1763 };
1764 int chan;
1765
1766 for (chan = 0; chan < 4; chan++) {
1767 int i;
1768
1769 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1770 (chan * 0x2000) | 0x0200);
1771 tg3_writephy(tp, 0x16, 0x0002);
1772
1773 for (i = 0; i < 6; i++)
1774 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1775 test_pat[chan][i]);
1776
1777 tg3_writephy(tp, 0x16, 0x0202);
1778 if (tg3_wait_macro_done(tp)) {
1779 *resetp = 1;
1780 return -EBUSY;
1781 }
1782
1783 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1784 (chan * 0x2000) | 0x0200);
1785 tg3_writephy(tp, 0x16, 0x0082);
1786 if (tg3_wait_macro_done(tp)) {
1787 *resetp = 1;
1788 return -EBUSY;
1789 }
1790
1791 tg3_writephy(tp, 0x16, 0x0802);
1792 if (tg3_wait_macro_done(tp)) {
1793 *resetp = 1;
1794 return -EBUSY;
1795 }
1796
1797 for (i = 0; i < 6; i += 2) {
1798 u32 low, high;
1799
1800 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1801 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1802 tg3_wait_macro_done(tp)) {
1803 *resetp = 1;
1804 return -EBUSY;
1805 }
1806 low &= 0x7fff;
1807 high &= 0x000f;
1808 if (low != test_pat[chan][i] ||
1809 high != test_pat[chan][i+1]) {
1810 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1811 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1812 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1813
1814 return -EBUSY;
1815 }
1816 }
1817 }
1818
1819 return 0;
1820}
1821
1822static int tg3_phy_reset_chanpat(struct tg3 *tp)
1823{
1824 int chan;
1825
1826 for (chan = 0; chan < 4; chan++) {
1827 int i;
1828
1829 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1830 (chan * 0x2000) | 0x0200);
1831 tg3_writephy(tp, 0x16, 0x0002);
1832 for (i = 0; i < 6; i++)
1833 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
1834 tg3_writephy(tp, 0x16, 0x0202);
1835 if (tg3_wait_macro_done(tp))
1836 return -EBUSY;
1837 }
1838
1839 return 0;
1840}
1841
1842static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1843{
1844 u32 reg32, phy9_orig;
1845 int retries, do_phy_reset, err;
1846
1847 retries = 10;
1848 do_phy_reset = 1;
1849 do {
1850 if (do_phy_reset) {
1851 err = tg3_bmcr_reset(tp);
1852 if (err)
1853 return err;
1854 do_phy_reset = 0;
1855 }
1856
1857 /* Disable transmitter and interrupt. */
1858 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1859 continue;
1860
1861 reg32 |= 0x3000;
1862 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1863
1864 /* Set full-duplex, 1000 mbps. */
1865 tg3_writephy(tp, MII_BMCR,
1866 BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
1867
1868 /* Set to master mode. */
1869 if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
1870 continue;
1871
1872 tg3_writephy(tp, MII_TG3_CTRL,
1873 (MII_TG3_CTRL_AS_MASTER |
1874 MII_TG3_CTRL_ENABLE_AS_MASTER));
1875
1876 /* Enable SM_DSP_CLOCK and 6dB. */
1877 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
1878
1879 /* Block the PHY control access. */
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00001880 tg3_phydsp_write(tp, 0x8005, 0x0800);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881
1882 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
1883 if (!err)
1884 break;
1885 } while (--retries);
1886
1887 err = tg3_phy_reset_chanpat(tp);
1888 if (err)
1889 return err;
1890
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00001891 tg3_phydsp_write(tp, 0x8005, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892
1893 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
1894 tg3_writephy(tp, 0x16, 0x0000);
1895
1896 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1897 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
1898 /* Set Extended packet length bit for jumbo frames */
1899 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
Matt Carlson859a588792010-04-05 10:19:28 +00001900 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
1902 }
1903
1904 tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
1905
1906 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
1907 reg32 &= ~0x3000;
1908 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1909 } else if (!err)
1910 err = -EBUSY;
1911
1912 return err;
1913}
1914
1915/* This will reset the tigon3 PHY if there is no valid
1916 * link unless the FORCE argument is non-zero.
1917 */
1918static int tg3_phy_reset(struct tg3 *tp)
1919{
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001920 u32 cpmuctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921 u32 phy_status;
1922 int err;
1923
Michael Chan60189dd2006-12-17 17:08:07 -08001924 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
1925 u32 val;
1926
1927 val = tr32(GRC_MISC_CFG);
1928 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
1929 udelay(40);
1930 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931 err = tg3_readphy(tp, MII_BMSR, &phy_status);
1932 err |= tg3_readphy(tp, MII_BMSR, &phy_status);
1933 if (err != 0)
1934 return -EBUSY;
1935
Michael Chanc8e1e822006-04-29 18:55:17 -07001936 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
1937 netif_carrier_off(tp->dev);
1938 tg3_link_report(tp);
1939 }
1940
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
1942 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
1943 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1944 err = tg3_phy_reset_5703_4_5(tp);
1945 if (err)
1946 return err;
1947 goto out;
1948 }
1949
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001950 cpmuctrl = 0;
1951 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
1952 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
1953 cpmuctrl = tr32(TG3_CPMU_CTRL);
1954 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
1955 tw32(TG3_CPMU_CTRL,
1956 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
1957 }
1958
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959 err = tg3_bmcr_reset(tp);
1960 if (err)
1961 return err;
1962
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001963 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
1964 u32 phy;
1965
1966 phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
1967 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
1968
1969 tw32(TG3_CPMU_CTRL, cpmuctrl);
1970 }
1971
Matt Carlsonbcb37f62008-11-03 16:52:09 -08001972 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
1973 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08001974 u32 val;
1975
1976 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
1977 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
1978 CPMU_LSPD_1000MB_MACCLK_12_5) {
1979 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
1980 udelay(40);
1981 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
1982 }
1983 }
1984
Matt Carlsona50d0792010-06-05 17:24:37 +00001985 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1986 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
Matt Carlsonecf14102010-01-20 16:58:05 +00001987 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
1988 return 0;
1989
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001990 tg3_phy_apply_otp(tp);
1991
Matt Carlson6833c042008-11-21 17:18:59 -08001992 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
1993 tg3_phy_toggle_apd(tp, true);
1994 else
1995 tg3_phy_toggle_apd(tp, false);
1996
Linus Torvalds1da177e2005-04-16 15:20:36 -07001997out:
1998 if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
1999 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002000 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2001 tg3_phydsp_write(tp, 0x000a, 0x0323);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2003 }
2004 if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
2005 tg3_writephy(tp, 0x1c, 0x8d68);
2006 tg3_writephy(tp, 0x1c, 0x8d68);
2007 }
2008 if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
2009 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002010 tg3_phydsp_write(tp, 0x000a, 0x310b);
2011 tg3_phydsp_write(tp, 0x201f, 0x9506);
2012 tg3_phydsp_write(tp, 0x401f, 0x14e2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002013 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
Matt Carlson859a588792010-04-05 10:19:28 +00002014 } else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
Michael Chanc424cb22006-04-29 18:56:34 -07002015 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
2016 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
Michael Chanc1d2a192007-01-08 19:57:20 -08002017 if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
2018 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2019 tg3_writephy(tp, MII_TG3_TEST1,
2020 MII_TG3_TEST1_TRIM_EN | 0x4);
2021 } else
2022 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
Michael Chanc424cb22006-04-29 18:56:34 -07002023 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
2024 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025 /* Set Extended packet length bit (bit 14) on all chips that */
2026 /* support jumbo frames */
Matt Carlson79eb6902010-02-17 15:17:03 +00002027 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028 /* Cannot do read-modify-write on 5401 */
2029 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
Matt Carlson8f666b02009-08-28 13:58:24 +00002030 } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031 u32 phy_reg;
2032
2033 /* Set bit 14 with read-modify-write to preserve other bits */
2034 if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
2035 !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
2036 tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
2037 }
2038
2039 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2040 * jumbo frames transmission.
2041 */
Matt Carlson8f666b02009-08-28 13:58:24 +00002042 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043 u32 phy_reg;
2044
2045 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
Matt Carlsonc6cdf432010-04-05 10:19:26 +00002046 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2047 phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048 }
2049
Michael Chan715116a2006-09-27 16:09:25 -07002050 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan715116a2006-09-27 16:09:25 -07002051 /* adjust output voltage */
Matt Carlson535ef6e2009-08-25 10:09:36 +00002052 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
Michael Chan715116a2006-09-27 16:09:25 -07002053 }
2054
Matt Carlson9ef8ca92007-07-11 19:48:29 -07002055 tg3_phy_toggle_automdix(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056 tg3_phy_set_wirespeed(tp);
2057 return 0;
2058}
2059
2060static void tg3_frob_aux_power(struct tg3 *tp)
2061{
2062 struct tg3 *tp_peer = tp;
2063
Matt Carlson334355a2010-01-20 16:58:10 +00002064 /* The GPIOs do something completely different on 57765. */
2065 if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
Matt Carlsona50d0792010-06-05 17:24:37 +00002066 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
Matt Carlson334355a2010-01-20 16:58:10 +00002067 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 return;
2069
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00002070 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2071 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
2072 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002073 struct net_device *dev_peer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002075 dev_peer = pci_get_drvdata(tp->pdev_peer);
Michael Chanbc1c7562006-03-20 17:48:03 -08002076 /* remove_one() may have been run on the peer. */
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002077 if (!dev_peer)
Michael Chanbc1c7562006-03-20 17:48:03 -08002078 tp_peer = tp;
2079 else
2080 tp_peer = netdev_priv(dev_peer);
Michael Chan8c2dc7e2005-12-19 16:26:02 -08002081 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082
2083 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
Michael Chan6921d202005-12-13 21:15:53 -08002084 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
2085 (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
2086 (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2088 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
Michael Chanb401e9e2005-12-19 16:27:04 -08002089 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2090 (GRC_LCLCTRL_GPIO_OE0 |
2091 GRC_LCLCTRL_GPIO_OE1 |
2092 GRC_LCLCTRL_GPIO_OE2 |
2093 GRC_LCLCTRL_GPIO_OUTPUT0 |
2094 GRC_LCLCTRL_GPIO_OUTPUT1),
2095 100);
Matt Carlson8d519ab2009-04-20 06:58:01 +00002096 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2097 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
Matt Carlson5f0c4a32008-06-09 15:41:12 -07002098 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2099 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2100 GRC_LCLCTRL_GPIO_OE1 |
2101 GRC_LCLCTRL_GPIO_OE2 |
2102 GRC_LCLCTRL_GPIO_OUTPUT0 |
2103 GRC_LCLCTRL_GPIO_OUTPUT1 |
2104 tp->grc_local_ctrl;
2105 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2106
2107 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2108 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2109
2110 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2111 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002112 } else {
2113 u32 no_gpio2;
Michael Chandc56b7d2005-12-19 16:26:28 -08002114 u32 grc_local_ctrl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002115
2116 if (tp_peer != tp &&
2117 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2118 return;
2119
Michael Chandc56b7d2005-12-19 16:26:28 -08002120 /* Workaround to prevent overdrawing Amps. */
2121 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2122 ASIC_REV_5714) {
2123 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
Michael Chanb401e9e2005-12-19 16:27:04 -08002124 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2125 grc_local_ctrl, 100);
Michael Chandc56b7d2005-12-19 16:26:28 -08002126 }
2127
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128 /* On 5753 and variants, GPIO2 cannot be used. */
2129 no_gpio2 = tp->nic_sram_data_cfg &
2130 NIC_SRAM_DATA_CFG_NO_GPIO2;
2131
Michael Chandc56b7d2005-12-19 16:26:28 -08002132 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 GRC_LCLCTRL_GPIO_OE1 |
2134 GRC_LCLCTRL_GPIO_OE2 |
2135 GRC_LCLCTRL_GPIO_OUTPUT1 |
2136 GRC_LCLCTRL_GPIO_OUTPUT2;
2137 if (no_gpio2) {
2138 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2139 GRC_LCLCTRL_GPIO_OUTPUT2);
2140 }
Michael Chanb401e9e2005-12-19 16:27:04 -08002141 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2142 grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143
2144 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2145
Michael Chanb401e9e2005-12-19 16:27:04 -08002146 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2147 grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148
2149 if (!no_gpio2) {
2150 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
Michael Chanb401e9e2005-12-19 16:27:04 -08002151 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2152 grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153 }
2154 }
2155 } else {
2156 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2157 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
2158 if (tp_peer != tp &&
2159 (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
2160 return;
2161
Michael Chanb401e9e2005-12-19 16:27:04 -08002162 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2163 (GRC_LCLCTRL_GPIO_OE1 |
2164 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165
Michael Chanb401e9e2005-12-19 16:27:04 -08002166 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2167 GRC_LCLCTRL_GPIO_OE1, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168
Michael Chanb401e9e2005-12-19 16:27:04 -08002169 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2170 (GRC_LCLCTRL_GPIO_OE1 |
2171 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002172 }
2173 }
2174}
2175
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002176static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2177{
2178 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2179 return 1;
Matt Carlson79eb6902010-02-17 15:17:03 +00002180 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002181 if (speed != SPEED_10)
2182 return 1;
2183 } else if (speed == SPEED_10)
2184 return 1;
2185
2186 return 0;
2187}
2188
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189static int tg3_setup_phy(struct tg3 *, int);
2190
2191#define RESET_KIND_SHUTDOWN 0
2192#define RESET_KIND_INIT 1
2193#define RESET_KIND_SUSPEND 2
2194
2195static void tg3_write_sig_post_reset(struct tg3 *, int);
2196static int tg3_halt_cpu(struct tg3 *, u32);
2197
Matt Carlson0a459aa2008-11-03 16:54:15 -08002198static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
Michael Chan15c3b692006-03-22 01:06:52 -08002199{
Matt Carlsonce057f02007-11-12 21:08:03 -08002200 u32 val;
2201
Michael Chan51297242007-02-13 12:17:57 -08002202 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
2203 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2204 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2205 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2206
2207 sg_dig_ctrl |=
2208 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2209 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2210 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2211 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002212 return;
Michael Chan51297242007-02-13 12:17:57 -08002213 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002214
Michael Chan60189dd2006-12-17 17:08:07 -08002215 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan60189dd2006-12-17 17:08:07 -08002216 tg3_bmcr_reset(tp);
2217 val = tr32(GRC_MISC_CFG);
2218 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2219 udelay(40);
2220 return;
Matt Carlson0e5f7842009-11-02 14:26:38 +00002221 } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
2222 u32 phytest;
2223 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2224 u32 phy;
2225
2226 tg3_writephy(tp, MII_ADVERTISE, 0);
2227 tg3_writephy(tp, MII_BMCR,
2228 BMCR_ANENABLE | BMCR_ANRESTART);
2229
2230 tg3_writephy(tp, MII_TG3_FET_TEST,
2231 phytest | MII_TG3_FET_SHADOW_EN);
2232 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2233 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2234 tg3_writephy(tp,
2235 MII_TG3_FET_SHDW_AUXMODE4,
2236 phy);
2237 }
2238 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2239 }
2240 return;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002241 } else if (do_low_power) {
Michael Chan715116a2006-09-27 16:09:25 -07002242 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2243 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002244
2245 tg3_writephy(tp, MII_TG3_AUX_CTRL,
2246 MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
2247 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2248 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2249 MII_TG3_AUXCTL_PCTL_VREG_11V);
Michael Chan715116a2006-09-27 16:09:25 -07002250 }
Michael Chan3f7045c2006-09-27 16:02:29 -07002251
Michael Chan15c3b692006-03-22 01:06:52 -08002252 /* The PHY should not be powered down on some chips because
2253 * of bugs.
2254 */
2255 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2256 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2257 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
2258 (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
2259 return;
Matt Carlsonce057f02007-11-12 21:08:03 -08002260
Matt Carlsonbcb37f62008-11-03 16:52:09 -08002261 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2262 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
Matt Carlsonce057f02007-11-12 21:08:03 -08002263 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2264 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2265 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2266 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2267 }
2268
Michael Chan15c3b692006-03-22 01:06:52 -08002269 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2270}
2271
Matt Carlson3f007892008-11-03 16:51:36 -08002272/* tp->lock is held. */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002273static int tg3_nvram_lock(struct tg3 *tp)
2274{
2275 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2276 int i;
2277
2278 if (tp->nvram_lock_cnt == 0) {
2279 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2280 for (i = 0; i < 8000; i++) {
2281 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2282 break;
2283 udelay(20);
2284 }
2285 if (i == 8000) {
2286 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2287 return -ENODEV;
2288 }
2289 }
2290 tp->nvram_lock_cnt++;
2291 }
2292 return 0;
2293}
2294
2295/* tp->lock is held. */
2296static void tg3_nvram_unlock(struct tg3 *tp)
2297{
2298 if (tp->tg3_flags & TG3_FLAG_NVRAM) {
2299 if (tp->nvram_lock_cnt > 0)
2300 tp->nvram_lock_cnt--;
2301 if (tp->nvram_lock_cnt == 0)
2302 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2303 }
2304}
2305
2306/* tp->lock is held. */
2307static void tg3_enable_nvram_access(struct tg3 *tp)
2308{
2309 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
Matt Carlsonf66a29b2009-11-13 13:03:36 +00002310 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002311 u32 nvaccess = tr32(NVRAM_ACCESS);
2312
2313 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2314 }
2315}
2316
2317/* tp->lock is held. */
2318static void tg3_disable_nvram_access(struct tg3 *tp)
2319{
2320 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
Matt Carlsonf66a29b2009-11-13 13:03:36 +00002321 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002322 u32 nvaccess = tr32(NVRAM_ACCESS);
2323
2324 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2325 }
2326}
2327
2328static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2329 u32 offset, u32 *val)
2330{
2331 u32 tmp;
2332 int i;
2333
2334 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2335 return -EINVAL;
2336
2337 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2338 EEPROM_ADDR_DEVID_MASK |
2339 EEPROM_ADDR_READ);
2340 tw32(GRC_EEPROM_ADDR,
2341 tmp |
2342 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2343 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2344 EEPROM_ADDR_ADDR_MASK) |
2345 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2346
2347 for (i = 0; i < 1000; i++) {
2348 tmp = tr32(GRC_EEPROM_ADDR);
2349
2350 if (tmp & EEPROM_ADDR_COMPLETE)
2351 break;
2352 msleep(1);
2353 }
2354 if (!(tmp & EEPROM_ADDR_COMPLETE))
2355 return -EBUSY;
2356
Matt Carlson62cedd12009-04-20 14:52:29 -07002357 tmp = tr32(GRC_EEPROM_DATA);
2358
2359 /*
2360 * The data will always be opposite the native endian
2361 * format. Perform a blind byteswap to compensate.
2362 */
2363 *val = swab32(tmp);
2364
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002365 return 0;
2366}
2367
2368#define NVRAM_CMD_TIMEOUT 10000
2369
2370static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2371{
2372 int i;
2373
2374 tw32(NVRAM_CMD, nvram_cmd);
2375 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2376 udelay(10);
2377 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2378 udelay(10);
2379 break;
2380 }
2381 }
2382
2383 if (i == NVRAM_CMD_TIMEOUT)
2384 return -EBUSY;
2385
2386 return 0;
2387}
2388
2389static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2390{
2391 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2392 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2393 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2394 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2395 (tp->nvram_jedecnum == JEDEC_ATMEL))
2396
2397 addr = ((addr / tp->nvram_pagesize) <<
2398 ATMEL_AT45DB0X1B_PAGE_POS) +
2399 (addr % tp->nvram_pagesize);
2400
2401 return addr;
2402}
2403
2404static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2405{
2406 if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
2407 (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
2408 (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
2409 !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
2410 (tp->nvram_jedecnum == JEDEC_ATMEL))
2411
2412 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2413 tp->nvram_pagesize) +
2414 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2415
2416 return addr;
2417}
2418
Matt Carlsone4f34112009-02-25 14:25:00 +00002419/* NOTE: Data read in from NVRAM is byteswapped according to
2420 * the byteswapping settings for all other register accesses.
2421 * tg3 devices are BE devices, so on a BE machine, the data
2422 * returned will be exactly as it is seen in NVRAM. On a LE
2423 * machine, the 32-bit value will be byteswapped.
2424 */
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002425static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2426{
2427 int ret;
2428
2429 if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
2430 return tg3_nvram_read_using_eeprom(tp, offset, val);
2431
2432 offset = tg3_nvram_phys_addr(tp, offset);
2433
2434 if (offset > NVRAM_ADDR_MSK)
2435 return -EINVAL;
2436
2437 ret = tg3_nvram_lock(tp);
2438 if (ret)
2439 return ret;
2440
2441 tg3_enable_nvram_access(tp);
2442
2443 tw32(NVRAM_ADDR, offset);
2444 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2445 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2446
2447 if (ret == 0)
Matt Carlsone4f34112009-02-25 14:25:00 +00002448 *val = tr32(NVRAM_RDDATA);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002449
2450 tg3_disable_nvram_access(tp);
2451
2452 tg3_nvram_unlock(tp);
2453
2454 return ret;
2455}
2456
Matt Carlsona9dc5292009-02-25 14:25:30 +00002457/* Ensures NVRAM data is in bytestream format. */
2458static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002459{
2460 u32 v;
Matt Carlsona9dc5292009-02-25 14:25:30 +00002461 int res = tg3_nvram_read(tp, offset, &v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002462 if (!res)
Matt Carlsona9dc5292009-02-25 14:25:30 +00002463 *val = cpu_to_be32(v);
Matt Carlsonffbcfed2009-02-25 14:24:28 +00002464 return res;
2465}
2466
2467/* tp->lock is held. */
Matt Carlson3f007892008-11-03 16:51:36 -08002468static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2469{
2470 u32 addr_high, addr_low;
2471 int i;
2472
2473 addr_high = ((tp->dev->dev_addr[0] << 8) |
2474 tp->dev->dev_addr[1]);
2475 addr_low = ((tp->dev->dev_addr[2] << 24) |
2476 (tp->dev->dev_addr[3] << 16) |
2477 (tp->dev->dev_addr[4] << 8) |
2478 (tp->dev->dev_addr[5] << 0));
2479 for (i = 0; i < 4; i++) {
2480 if (i == 1 && skip_mac_1)
2481 continue;
2482 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2483 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2484 }
2485
2486 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2487 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2488 for (i = 0; i < 12; i++) {
2489 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2490 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2491 }
2492 }
2493
2494 addr_high = (tp->dev->dev_addr[0] +
2495 tp->dev->dev_addr[1] +
2496 tp->dev->dev_addr[2] +
2497 tp->dev->dev_addr[3] +
2498 tp->dev->dev_addr[4] +
2499 tp->dev->dev_addr[5]) &
2500 TX_BACKOFF_SEED_MASK;
2501 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2502}
2503
Michael Chanbc1c7562006-03-20 17:48:03 -08002504static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505{
2506 u32 misc_host_ctrl;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002507 bool device_should_wake, do_low_power;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508
2509 /* Make sure register accesses (indirect or otherwise)
2510 * will function correctly.
2511 */
2512 pci_write_config_dword(tp->pdev,
2513 TG3PCI_MISC_HOST_CTRL,
2514 tp->misc_host_ctrl);
2515
Linus Torvalds1da177e2005-04-16 15:20:36 -07002516 switch (state) {
Michael Chanbc1c7562006-03-20 17:48:03 -08002517 case PCI_D0:
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07002518 pci_enable_wake(tp->pdev, state, false);
2519 pci_set_power_state(tp->pdev, PCI_D0);
Michael Chan8c6bda12005-04-21 17:09:08 -07002520
Michael Chan9d26e212006-12-07 00:21:14 -08002521 /* Switch out of Vaux if it is a NIC */
2522 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
Michael Chanb401e9e2005-12-19 16:27:04 -08002523 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524
2525 return 0;
2526
Michael Chanbc1c7562006-03-20 17:48:03 -08002527 case PCI_D1:
Michael Chanbc1c7562006-03-20 17:48:03 -08002528 case PCI_D2:
Michael Chanbc1c7562006-03-20 17:48:03 -08002529 case PCI_D3hot:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530 break;
2531
2532 default:
Joe Perches05dbe002010-02-17 19:44:19 +00002533 netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
2534 state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002535 return -EINVAL;
Stephen Hemminger855e1112008-04-16 16:37:28 -07002536 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002537
2538 /* Restore the CLKREQ setting. */
2539 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
2540 u16 lnkctl;
2541
2542 pci_read_config_word(tp->pdev,
2543 tp->pcie_cap + PCI_EXP_LNKCTL,
2544 &lnkctl);
2545 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2546 pci_write_config_word(tp->pdev,
2547 tp->pcie_cap + PCI_EXP_LNKCTL,
2548 lnkctl);
2549 }
2550
Linus Torvalds1da177e2005-04-16 15:20:36 -07002551 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2552 tw32(TG3PCI_MISC_HOST_CTRL,
2553 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2554
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002555 device_should_wake = pci_pme_capable(tp->pdev, state) &&
2556 device_may_wakeup(&tp->pdev->dev) &&
2557 (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
2558
Matt Carlsondd477002008-05-25 23:45:58 -07002559 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
Matt Carlson0a459aa2008-11-03 16:54:15 -08002560 do_low_power = false;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002561 if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
2562 !tp->link_config.phy_is_low_power) {
2563 struct phy_device *phydev;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002564 u32 phyid, advertising;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002565
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00002566 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002567
2568 tp->link_config.phy_is_low_power = 1;
2569
2570 tp->link_config.orig_speed = phydev->speed;
2571 tp->link_config.orig_duplex = phydev->duplex;
2572 tp->link_config.orig_autoneg = phydev->autoneg;
2573 tp->link_config.orig_advertising = phydev->advertising;
2574
2575 advertising = ADVERTISED_TP |
2576 ADVERTISED_Pause |
2577 ADVERTISED_Autoneg |
2578 ADVERTISED_10baseT_Half;
2579
2580 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002581 device_should_wake) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002582 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2583 advertising |=
2584 ADVERTISED_100baseT_Half |
2585 ADVERTISED_100baseT_Full |
2586 ADVERTISED_10baseT_Full;
2587 else
2588 advertising |= ADVERTISED_10baseT_Full;
2589 }
2590
2591 phydev->advertising = advertising;
2592
2593 phy_start_aneg(phydev);
Matt Carlson0a459aa2008-11-03 16:54:15 -08002594
2595 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
Matt Carlson6a443a02010-02-17 15:17:04 +00002596 if (phyid != PHY_ID_BCMAC131) {
2597 phyid &= PHY_BCM_OUI_MASK;
2598 if (phyid == PHY_BCM_OUI_1 ||
2599 phyid == PHY_BCM_OUI_2 ||
2600 phyid == PHY_BCM_OUI_3)
Matt Carlson0a459aa2008-11-03 16:54:15 -08002601 do_low_power = true;
2602 }
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002603 }
Matt Carlsondd477002008-05-25 23:45:58 -07002604 } else {
Matt Carlson20232762008-12-21 20:18:56 -08002605 do_low_power = true;
Matt Carlson0a459aa2008-11-03 16:54:15 -08002606
Matt Carlsondd477002008-05-25 23:45:58 -07002607 if (tp->link_config.phy_is_low_power == 0) {
2608 tp->link_config.phy_is_low_power = 1;
2609 tp->link_config.orig_speed = tp->link_config.speed;
2610 tp->link_config.orig_duplex = tp->link_config.duplex;
2611 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2612 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002613
Matt Carlsondd477002008-05-25 23:45:58 -07002614 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
2615 tp->link_config.speed = SPEED_10;
2616 tp->link_config.duplex = DUPLEX_HALF;
2617 tp->link_config.autoneg = AUTONEG_ENABLE;
2618 tg3_setup_phy(tp, 0);
2619 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002620 }
2621
Michael Chanb5d37722006-09-27 16:06:21 -07002622 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2623 u32 val;
2624
2625 val = tr32(GRC_VCPU_EXT_CTRL);
2626 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
2627 } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
Michael Chan6921d202005-12-13 21:15:53 -08002628 int i;
2629 u32 val;
2630
2631 for (i = 0; i < 200; i++) {
2632 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2633 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2634 break;
2635 msleep(1);
2636 }
2637 }
Gary Zambranoa85feb82007-05-05 11:52:19 -07002638 if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
2639 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2640 WOL_DRV_STATE_SHUTDOWN |
2641 WOL_DRV_WOL |
2642 WOL_SET_MAGIC_PKT);
Michael Chan6921d202005-12-13 21:15:53 -08002643
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002644 if (device_should_wake) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002645 u32 mac_mode;
2646
2647 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
Matt Carlson0a459aa2008-11-03 16:54:15 -08002648 if (do_low_power) {
Matt Carlsondd477002008-05-25 23:45:58 -07002649 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
2650 udelay(40);
2651 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002652
Michael Chan3f7045c2006-09-27 16:02:29 -07002653 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
2654 mac_mode = MAC_MODE_PORT_MODE_GMII;
2655 else
2656 mac_mode = MAC_MODE_PORT_MODE_MII;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002657
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07002658 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2659 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2660 ASIC_REV_5700) {
2661 u32 speed = (tp->tg3_flags &
2662 TG3_FLAG_WOL_SPEED_100MB) ?
2663 SPEED_100 : SPEED_10;
2664 if (tg3_5700_link_polarity(tp, speed))
2665 mac_mode |= MAC_MODE_LINK_POLARITY;
2666 else
2667 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2668 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002669 } else {
2670 mac_mode = MAC_MODE_PORT_MODE_TBI;
2671 }
2672
John W. Linvillecbf46852005-04-21 17:01:29 -07002673 if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002674 tw32(MAC_LED_CTRL, tp->led_ctrl);
2675
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002676 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
2677 if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
2678 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
2679 ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
2680 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
2681 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002682
Matt Carlson3bda1252008-08-15 14:08:22 -07002683 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
2684 mac_mode |= tp->mac_mode &
2685 (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
2686 if (mac_mode & MAC_MODE_APE_TX_EN)
2687 mac_mode |= MAC_MODE_TDE_ENABLE;
2688 }
2689
Linus Torvalds1da177e2005-04-16 15:20:36 -07002690 tw32_f(MAC_MODE, mac_mode);
2691 udelay(100);
2692
2693 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2694 udelay(10);
2695 }
2696
2697 if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
2698 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2699 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2700 u32 base_val;
2701
2702 base_val = tp->pci_clock_ctrl;
2703 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2704 CLOCK_CTRL_TXCLK_DISABLE);
2705
Michael Chanb401e9e2005-12-19 16:27:04 -08002706 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2707 CLOCK_CTRL_PWRDOWN_PLL133, 40);
Michael Chand7b0a852007-02-13 12:17:38 -08002708 } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
Matt Carlson795d01c2007-10-07 23:28:17 -07002709 (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
Michael Chand7b0a852007-02-13 12:17:38 -08002710 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
Michael Chan4cf78e42005-07-25 12:29:19 -07002711 /* do nothing */
Michael Chan85e94ce2005-04-21 17:05:28 -07002712 } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
2714 u32 newbits1, newbits2;
2715
2716 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2717 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2718 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2719 CLOCK_CTRL_TXCLK_DISABLE |
2720 CLOCK_CTRL_ALTCLK);
2721 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2722 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
2723 newbits1 = CLOCK_CTRL_625_CORE;
2724 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2725 } else {
2726 newbits1 = CLOCK_CTRL_ALTCLK;
2727 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2728 }
2729
Michael Chanb401e9e2005-12-19 16:27:04 -08002730 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2731 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732
Michael Chanb401e9e2005-12-19 16:27:04 -08002733 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2734 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002735
2736 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
2737 u32 newbits3;
2738
2739 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2740 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2741 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2742 CLOCK_CTRL_TXCLK_DISABLE |
2743 CLOCK_CTRL_44MHZ_CORE);
2744 } else {
2745 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2746 }
2747
Michael Chanb401e9e2005-12-19 16:27:04 -08002748 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2749 tp->pci_clock_ctrl | newbits3, 40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002750 }
2751 }
2752
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002753 if (!(device_should_wake) &&
Matt Carlson22435842008-11-21 17:21:13 -08002754 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
Matt Carlson0a459aa2008-11-03 16:54:15 -08002755 tg3_power_down_phy(tp, do_low_power);
Michael Chan6921d202005-12-13 21:15:53 -08002756
Linus Torvalds1da177e2005-04-16 15:20:36 -07002757 tg3_frob_aux_power(tp);
2758
2759 /* Workaround for unstable PLL clock */
2760 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2761 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2762 u32 val = tr32(0x7d00);
2763
2764 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2765 tw32(0x7d00, val);
Michael Chan6921d202005-12-13 21:15:53 -08002766 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
Michael Chanec41c7d2006-01-17 02:40:55 -08002767 int err;
2768
2769 err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002770 tg3_halt_cpu(tp, RX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -08002771 if (!err)
2772 tg3_nvram_unlock(tp);
Michael Chan6921d202005-12-13 21:15:53 -08002773 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002774 }
2775
Michael Chanbbadf502006-04-06 21:46:34 -07002776 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2777
Matt Carlson05ac4cb2008-11-03 16:53:46 -08002778 if (device_should_wake)
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07002779 pci_enable_wake(tp->pdev, state, true);
2780
Linus Torvalds1da177e2005-04-16 15:20:36 -07002781 /* Finally, set the new power state. */
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07002782 pci_set_power_state(tp->pdev, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002783
Linus Torvalds1da177e2005-04-16 15:20:36 -07002784 return 0;
2785}
2786
Linus Torvalds1da177e2005-04-16 15:20:36 -07002787static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2788{
2789 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2790 case MII_TG3_AUX_STAT_10HALF:
2791 *speed = SPEED_10;
2792 *duplex = DUPLEX_HALF;
2793 break;
2794
2795 case MII_TG3_AUX_STAT_10FULL:
2796 *speed = SPEED_10;
2797 *duplex = DUPLEX_FULL;
2798 break;
2799
2800 case MII_TG3_AUX_STAT_100HALF:
2801 *speed = SPEED_100;
2802 *duplex = DUPLEX_HALF;
2803 break;
2804
2805 case MII_TG3_AUX_STAT_100FULL:
2806 *speed = SPEED_100;
2807 *duplex = DUPLEX_FULL;
2808 break;
2809
2810 case MII_TG3_AUX_STAT_1000HALF:
2811 *speed = SPEED_1000;
2812 *duplex = DUPLEX_HALF;
2813 break;
2814
2815 case MII_TG3_AUX_STAT_1000FULL:
2816 *speed = SPEED_1000;
2817 *duplex = DUPLEX_FULL;
2818 break;
2819
2820 default:
Matt Carlson7f97a4b2009-08-25 10:10:03 +00002821 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
Michael Chan715116a2006-09-27 16:09:25 -07002822 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2823 SPEED_10;
2824 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2825 DUPLEX_HALF;
2826 break;
2827 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002828 *speed = SPEED_INVALID;
2829 *duplex = DUPLEX_INVALID;
2830 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07002831 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002832}
2833
2834static void tg3_phy_copper_begin(struct tg3 *tp)
2835{
2836 u32 new_adv;
2837 int i;
2838
2839 if (tp->link_config.phy_is_low_power) {
2840 /* Entering low power mode. Disable gigabit and
2841 * 100baseT advertisements.
2842 */
2843 tg3_writephy(tp, MII_TG3_CTRL, 0);
2844
2845 new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
2846 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
2847 if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
2848 new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
2849
2850 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2851 } else if (tp->link_config.speed == SPEED_INVALID) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002852 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
2853 tp->link_config.advertising &=
2854 ~(ADVERTISED_1000baseT_Half |
2855 ADVERTISED_1000baseT_Full);
2856
Matt Carlsonba4d07a2007-12-20 20:08:00 -08002857 new_adv = ADVERTISE_CSMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002858 if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
2859 new_adv |= ADVERTISE_10HALF;
2860 if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
2861 new_adv |= ADVERTISE_10FULL;
2862 if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
2863 new_adv |= ADVERTISE_100HALF;
2864 if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
2865 new_adv |= ADVERTISE_100FULL;
Matt Carlsonba4d07a2007-12-20 20:08:00 -08002866
2867 new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2868
Linus Torvalds1da177e2005-04-16 15:20:36 -07002869 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2870
2871 if (tp->link_config.advertising &
2872 (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
2873 new_adv = 0;
2874 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
2875 new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
2876 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
2877 new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
2878 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
2879 (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2880 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
2881 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2882 MII_TG3_CTRL_ENABLE_AS_MASTER);
2883 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
2884 } else {
2885 tg3_writephy(tp, MII_TG3_CTRL, 0);
2886 }
2887 } else {
Matt Carlsonba4d07a2007-12-20 20:08:00 -08002888 new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
2889 new_adv |= ADVERTISE_CSMA;
2890
Linus Torvalds1da177e2005-04-16 15:20:36 -07002891 /* Asking for a specific link mode. */
2892 if (tp->link_config.speed == SPEED_1000) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002893 tg3_writephy(tp, MII_ADVERTISE, new_adv);
2894
2895 if (tp->link_config.duplex == DUPLEX_FULL)
2896 new_adv = MII_TG3_CTRL_ADV_1000_FULL;
2897 else
2898 new_adv = MII_TG3_CTRL_ADV_1000_HALF;
2899 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2900 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
2901 new_adv |= (MII_TG3_CTRL_AS_MASTER |
2902 MII_TG3_CTRL_ENABLE_AS_MASTER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002903 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002904 if (tp->link_config.speed == SPEED_100) {
2905 if (tp->link_config.duplex == DUPLEX_FULL)
2906 new_adv |= ADVERTISE_100FULL;
2907 else
2908 new_adv |= ADVERTISE_100HALF;
2909 } else {
2910 if (tp->link_config.duplex == DUPLEX_FULL)
2911 new_adv |= ADVERTISE_10FULL;
2912 else
2913 new_adv |= ADVERTISE_10HALF;
2914 }
2915 tg3_writephy(tp, MII_ADVERTISE, new_adv);
Matt Carlsonba4d07a2007-12-20 20:08:00 -08002916
2917 new_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002918 }
Matt Carlsonba4d07a2007-12-20 20:08:00 -08002919
2920 tg3_writephy(tp, MII_TG3_CTRL, new_adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002921 }
2922
2923 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
2924 tp->link_config.speed != SPEED_INVALID) {
2925 u32 bmcr, orig_bmcr;
2926
2927 tp->link_config.active_speed = tp->link_config.speed;
2928 tp->link_config.active_duplex = tp->link_config.duplex;
2929
2930 bmcr = 0;
2931 switch (tp->link_config.speed) {
2932 default:
2933 case SPEED_10:
2934 break;
2935
2936 case SPEED_100:
2937 bmcr |= BMCR_SPEED100;
2938 break;
2939
2940 case SPEED_1000:
2941 bmcr |= TG3_BMCR_SPEED1000;
2942 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07002943 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002944
2945 if (tp->link_config.duplex == DUPLEX_FULL)
2946 bmcr |= BMCR_FULLDPLX;
2947
2948 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
2949 (bmcr != orig_bmcr)) {
2950 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
2951 for (i = 0; i < 1500; i++) {
2952 u32 tmp;
2953
2954 udelay(10);
2955 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
2956 tg3_readphy(tp, MII_BMSR, &tmp))
2957 continue;
2958 if (!(tmp & BMSR_LSTATUS)) {
2959 udelay(40);
2960 break;
2961 }
2962 }
2963 tg3_writephy(tp, MII_BMCR, bmcr);
2964 udelay(40);
2965 }
2966 } else {
2967 tg3_writephy(tp, MII_BMCR,
2968 BMCR_ANENABLE | BMCR_ANRESTART);
2969 }
2970}
2971
2972static int tg3_init_5401phy_dsp(struct tg3 *tp)
2973{
2974 int err;
2975
2976 /* Turn off tap power management. */
2977 /* Set Extended packet length bit */
2978 err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
2979
Matt Carlson6ee7c0a2010-08-02 11:26:04 +00002980 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
2981 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
2982 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
2983 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
2984 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002985
2986 udelay(40);
2987
2988 return err;
2989}
2990
Michael Chan3600d912006-12-07 00:21:48 -08002991static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002992{
Michael Chan3600d912006-12-07 00:21:48 -08002993 u32 adv_reg, all_mask = 0;
2994
2995 if (mask & ADVERTISED_10baseT_Half)
2996 all_mask |= ADVERTISE_10HALF;
2997 if (mask & ADVERTISED_10baseT_Full)
2998 all_mask |= ADVERTISE_10FULL;
2999 if (mask & ADVERTISED_100baseT_Half)
3000 all_mask |= ADVERTISE_100HALF;
3001 if (mask & ADVERTISED_100baseT_Full)
3002 all_mask |= ADVERTISE_100FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003003
3004 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3005 return 0;
3006
Linus Torvalds1da177e2005-04-16 15:20:36 -07003007 if ((adv_reg & all_mask) != all_mask)
3008 return 0;
3009 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
3010 u32 tg3_ctrl;
3011
Michael Chan3600d912006-12-07 00:21:48 -08003012 all_mask = 0;
3013 if (mask & ADVERTISED_1000baseT_Half)
3014 all_mask |= ADVERTISE_1000HALF;
3015 if (mask & ADVERTISED_1000baseT_Full)
3016 all_mask |= ADVERTISE_1000FULL;
3017
Linus Torvalds1da177e2005-04-16 15:20:36 -07003018 if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
3019 return 0;
3020
Linus Torvalds1da177e2005-04-16 15:20:36 -07003021 if ((tg3_ctrl & all_mask) != all_mask)
3022 return 0;
3023 }
3024 return 1;
3025}
3026
Matt Carlsonef167e22007-12-20 20:10:01 -08003027static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3028{
3029 u32 curadv, reqadv;
3030
3031 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3032 return 1;
3033
3034 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3035 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3036
3037 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3038 if (curadv != reqadv)
3039 return 0;
3040
3041 if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
3042 tg3_readphy(tp, MII_LPA, rmtadv);
3043 } else {
3044 /* Reprogram the advertisement register, even if it
3045 * does not affect the current link. If the link
3046 * gets renegotiated in the future, we can save an
3047 * additional renegotiation cycle by advertising
3048 * it correctly in the first place.
3049 */
3050 if (curadv != reqadv) {
3051 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3052 ADVERTISE_PAUSE_ASYM);
3053 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3054 }
3055 }
3056
3057 return 1;
3058}
3059
Linus Torvalds1da177e2005-04-16 15:20:36 -07003060static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3061{
3062 int current_link_up;
3063 u32 bmsr, dummy;
Matt Carlsonef167e22007-12-20 20:10:01 -08003064 u32 lcl_adv, rmt_adv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003065 u16 current_speed;
3066 u8 current_duplex;
3067 int i, err;
3068
3069 tw32(MAC_EVENT, 0);
3070
3071 tw32_f(MAC_STATUS,
3072 (MAC_STATUS_SYNC_CHANGED |
3073 MAC_STATUS_CFG_CHANGED |
3074 MAC_STATUS_MI_COMPLETION |
3075 MAC_STATUS_LNKSTATE_CHANGED));
3076 udelay(40);
3077
Matt Carlson8ef21422008-05-02 16:47:53 -07003078 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3079 tw32_f(MAC_MI_MODE,
3080 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3081 udelay(80);
3082 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003083
3084 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
3085
3086 /* Some third-party PHYs need to be reset on link going
3087 * down.
3088 */
3089 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3090 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3091 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3092 netif_carrier_ok(tp->dev)) {
3093 tg3_readphy(tp, MII_BMSR, &bmsr);
3094 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3095 !(bmsr & BMSR_LSTATUS))
3096 force_reset = 1;
3097 }
3098 if (force_reset)
3099 tg3_phy_reset(tp);
3100
Matt Carlson79eb6902010-02-17 15:17:03 +00003101 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003102 tg3_readphy(tp, MII_BMSR, &bmsr);
3103 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
3104 !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
3105 bmsr = 0;
3106
3107 if (!(bmsr & BMSR_LSTATUS)) {
3108 err = tg3_init_5401phy_dsp(tp);
3109 if (err)
3110 return err;
3111
3112 tg3_readphy(tp, MII_BMSR, &bmsr);
3113 for (i = 0; i < 1000; i++) {
3114 udelay(10);
3115 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3116 (bmsr & BMSR_LSTATUS)) {
3117 udelay(40);
3118 break;
3119 }
3120 }
3121
Matt Carlson79eb6902010-02-17 15:17:03 +00003122 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3123 TG3_PHY_REV_BCM5401_B0 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003124 !(bmsr & BMSR_LSTATUS) &&
3125 tp->link_config.active_speed == SPEED_1000) {
3126 err = tg3_phy_reset(tp);
3127 if (!err)
3128 err = tg3_init_5401phy_dsp(tp);
3129 if (err)
3130 return err;
3131 }
3132 }
3133 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3134 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3135 /* 5701 {A0,B0} CRC bug workaround */
3136 tg3_writephy(tp, 0x15, 0x0a75);
3137 tg3_writephy(tp, 0x1c, 0x8c68);
3138 tg3_writephy(tp, 0x1c, 0x8d68);
3139 tg3_writephy(tp, 0x1c, 0x8c68);
3140 }
3141
3142 /* Clear pending interrupts... */
3143 tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
3144 tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
3145
3146 if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
3147 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
Matt Carlson7f97a4b2009-08-25 10:10:03 +00003148 else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003149 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3150
3151 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3152 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3153 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3154 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3155 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3156 else
3157 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3158 }
3159
3160 current_link_up = 0;
3161 current_speed = SPEED_INVALID;
3162 current_duplex = DUPLEX_INVALID;
3163
3164 if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
3165 u32 val;
3166
3167 tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
3168 tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
3169 if (!(val & (1 << 10))) {
3170 val |= (1 << 10);
3171 tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
3172 goto relink;
3173 }
3174 }
3175
3176 bmsr = 0;
3177 for (i = 0; i < 100; i++) {
3178 tg3_readphy(tp, MII_BMSR, &bmsr);
3179 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3180 (bmsr & BMSR_LSTATUS))
3181 break;
3182 udelay(40);
3183 }
3184
3185 if (bmsr & BMSR_LSTATUS) {
3186 u32 aux_stat, bmcr;
3187
3188 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3189 for (i = 0; i < 2000; i++) {
3190 udelay(10);
3191 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3192 aux_stat)
3193 break;
3194 }
3195
3196 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3197 &current_speed,
3198 &current_duplex);
3199
3200 bmcr = 0;
3201 for (i = 0; i < 200; i++) {
3202 tg3_readphy(tp, MII_BMCR, &bmcr);
3203 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3204 continue;
3205 if (bmcr && bmcr != 0x7fff)
3206 break;
3207 udelay(10);
3208 }
3209
Matt Carlsonef167e22007-12-20 20:10:01 -08003210 lcl_adv = 0;
3211 rmt_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003212
Matt Carlsonef167e22007-12-20 20:10:01 -08003213 tp->link_config.active_speed = current_speed;
3214 tp->link_config.active_duplex = current_duplex;
3215
3216 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3217 if ((bmcr & BMCR_ANENABLE) &&
3218 tg3_copper_is_advertising_all(tp,
3219 tp->link_config.advertising)) {
3220 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3221 &rmt_adv))
3222 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003223 }
3224 } else {
3225 if (!(bmcr & BMCR_ANENABLE) &&
3226 tp->link_config.speed == current_speed &&
Matt Carlsonef167e22007-12-20 20:10:01 -08003227 tp->link_config.duplex == current_duplex &&
3228 tp->link_config.flowctrl ==
3229 tp->link_config.active_flowctrl) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003230 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003231 }
3232 }
3233
Matt Carlsonef167e22007-12-20 20:10:01 -08003234 if (current_link_up == 1 &&
3235 tp->link_config.active_duplex == DUPLEX_FULL)
3236 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003237 }
3238
Linus Torvalds1da177e2005-04-16 15:20:36 -07003239relink:
Michael Chan6921d202005-12-13 21:15:53 -08003240 if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003241 u32 tmp;
3242
3243 tg3_phy_copper_begin(tp);
3244
3245 tg3_readphy(tp, MII_BMSR, &tmp);
3246 if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
3247 (tmp & BMSR_LSTATUS))
3248 current_link_up = 1;
3249 }
3250
3251 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3252 if (current_link_up == 1) {
3253 if (tp->link_config.active_speed == SPEED_100 ||
3254 tp->link_config.active_speed == SPEED_10)
3255 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3256 else
3257 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
Matt Carlson7f97a4b2009-08-25 10:10:03 +00003258 } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
3259 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3260 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003261 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3262
3263 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3264 if (tp->link_config.active_duplex == DUPLEX_HALF)
3265 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3266
Linus Torvalds1da177e2005-04-16 15:20:36 -07003267 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003268 if (current_link_up == 1 &&
3269 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003270 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003271 else
3272 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003273 }
3274
3275 /* ??? Without this setting Netgear GA302T PHY does not
3276 * ??? send/receive packets...
3277 */
Matt Carlson79eb6902010-02-17 15:17:03 +00003278 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003279 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3280 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3281 tw32_f(MAC_MI_MODE, tp->mi_mode);
3282 udelay(80);
3283 }
3284
3285 tw32_f(MAC_MODE, tp->mac_mode);
3286 udelay(40);
3287
3288 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
3289 /* Polled via timer. */
3290 tw32_f(MAC_EVENT, 0);
3291 } else {
3292 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3293 }
3294 udelay(40);
3295
3296 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3297 current_link_up == 1 &&
3298 tp->link_config.active_speed == SPEED_1000 &&
3299 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
3300 (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
3301 udelay(120);
3302 tw32_f(MAC_STATUS,
3303 (MAC_STATUS_SYNC_CHANGED |
3304 MAC_STATUS_CFG_CHANGED));
3305 udelay(40);
3306 tg3_write_mem(tp,
3307 NIC_SRAM_FIRMWARE_MBOX,
3308 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3309 }
3310
Matt Carlson5e7dfd02008-11-21 17:18:16 -08003311 /* Prevent send BD corruption. */
3312 if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
3313 u16 oldlnkctl, newlnkctl;
3314
3315 pci_read_config_word(tp->pdev,
3316 tp->pcie_cap + PCI_EXP_LNKCTL,
3317 &oldlnkctl);
3318 if (tp->link_config.active_speed == SPEED_100 ||
3319 tp->link_config.active_speed == SPEED_10)
3320 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3321 else
3322 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3323 if (newlnkctl != oldlnkctl)
3324 pci_write_config_word(tp->pdev,
3325 tp->pcie_cap + PCI_EXP_LNKCTL,
3326 newlnkctl);
3327 }
3328
Linus Torvalds1da177e2005-04-16 15:20:36 -07003329 if (current_link_up != netif_carrier_ok(tp->dev)) {
3330 if (current_link_up)
3331 netif_carrier_on(tp->dev);
3332 else
3333 netif_carrier_off(tp->dev);
3334 tg3_link_report(tp);
3335 }
3336
3337 return 0;
3338}
3339
3340struct tg3_fiber_aneginfo {
3341 int state;
3342#define ANEG_STATE_UNKNOWN 0
3343#define ANEG_STATE_AN_ENABLE 1
3344#define ANEG_STATE_RESTART_INIT 2
3345#define ANEG_STATE_RESTART 3
3346#define ANEG_STATE_DISABLE_LINK_OK 4
3347#define ANEG_STATE_ABILITY_DETECT_INIT 5
3348#define ANEG_STATE_ABILITY_DETECT 6
3349#define ANEG_STATE_ACK_DETECT_INIT 7
3350#define ANEG_STATE_ACK_DETECT 8
3351#define ANEG_STATE_COMPLETE_ACK_INIT 9
3352#define ANEG_STATE_COMPLETE_ACK 10
3353#define ANEG_STATE_IDLE_DETECT_INIT 11
3354#define ANEG_STATE_IDLE_DETECT 12
3355#define ANEG_STATE_LINK_OK 13
3356#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3357#define ANEG_STATE_NEXT_PAGE_WAIT 15
3358
3359 u32 flags;
3360#define MR_AN_ENABLE 0x00000001
3361#define MR_RESTART_AN 0x00000002
3362#define MR_AN_COMPLETE 0x00000004
3363#define MR_PAGE_RX 0x00000008
3364#define MR_NP_LOADED 0x00000010
3365#define MR_TOGGLE_TX 0x00000020
3366#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3367#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3368#define MR_LP_ADV_SYM_PAUSE 0x00000100
3369#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3370#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3371#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3372#define MR_LP_ADV_NEXT_PAGE 0x00001000
3373#define MR_TOGGLE_RX 0x00002000
3374#define MR_NP_RX 0x00004000
3375
3376#define MR_LINK_OK 0x80000000
3377
3378 unsigned long link_time, cur_time;
3379
3380 u32 ability_match_cfg;
3381 int ability_match_count;
3382
3383 char ability_match, idle_match, ack_match;
3384
3385 u32 txconfig, rxconfig;
3386#define ANEG_CFG_NP 0x00000080
3387#define ANEG_CFG_ACK 0x00000040
3388#define ANEG_CFG_RF2 0x00000020
3389#define ANEG_CFG_RF1 0x00000010
3390#define ANEG_CFG_PS2 0x00000001
3391#define ANEG_CFG_PS1 0x00008000
3392#define ANEG_CFG_HD 0x00004000
3393#define ANEG_CFG_FD 0x00002000
3394#define ANEG_CFG_INVAL 0x00001f06
3395
3396};
3397#define ANEG_OK 0
3398#define ANEG_DONE 1
3399#define ANEG_TIMER_ENAB 2
3400#define ANEG_FAILED -1
3401
3402#define ANEG_STATE_SETTLE_TIME 10000
3403
3404static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3405 struct tg3_fiber_aneginfo *ap)
3406{
Matt Carlson5be73b42007-12-20 20:09:29 -08003407 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003408 unsigned long delta;
3409 u32 rx_cfg_reg;
3410 int ret;
3411
3412 if (ap->state == ANEG_STATE_UNKNOWN) {
3413 ap->rxconfig = 0;
3414 ap->link_time = 0;
3415 ap->cur_time = 0;
3416 ap->ability_match_cfg = 0;
3417 ap->ability_match_count = 0;
3418 ap->ability_match = 0;
3419 ap->idle_match = 0;
3420 ap->ack_match = 0;
3421 }
3422 ap->cur_time++;
3423
3424 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3425 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3426
3427 if (rx_cfg_reg != ap->ability_match_cfg) {
3428 ap->ability_match_cfg = rx_cfg_reg;
3429 ap->ability_match = 0;
3430 ap->ability_match_count = 0;
3431 } else {
3432 if (++ap->ability_match_count > 1) {
3433 ap->ability_match = 1;
3434 ap->ability_match_cfg = rx_cfg_reg;
3435 }
3436 }
3437 if (rx_cfg_reg & ANEG_CFG_ACK)
3438 ap->ack_match = 1;
3439 else
3440 ap->ack_match = 0;
3441
3442 ap->idle_match = 0;
3443 } else {
3444 ap->idle_match = 1;
3445 ap->ability_match_cfg = 0;
3446 ap->ability_match_count = 0;
3447 ap->ability_match = 0;
3448 ap->ack_match = 0;
3449
3450 rx_cfg_reg = 0;
3451 }
3452
3453 ap->rxconfig = rx_cfg_reg;
3454 ret = ANEG_OK;
3455
Matt Carlson33f401a2010-04-05 10:19:27 +00003456 switch (ap->state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003457 case ANEG_STATE_UNKNOWN:
3458 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3459 ap->state = ANEG_STATE_AN_ENABLE;
3460
3461 /* fallthru */
3462 case ANEG_STATE_AN_ENABLE:
3463 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3464 if (ap->flags & MR_AN_ENABLE) {
3465 ap->link_time = 0;
3466 ap->cur_time = 0;
3467 ap->ability_match_cfg = 0;
3468 ap->ability_match_count = 0;
3469 ap->ability_match = 0;
3470 ap->idle_match = 0;
3471 ap->ack_match = 0;
3472
3473 ap->state = ANEG_STATE_RESTART_INIT;
3474 } else {
3475 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3476 }
3477 break;
3478
3479 case ANEG_STATE_RESTART_INIT:
3480 ap->link_time = ap->cur_time;
3481 ap->flags &= ~(MR_NP_LOADED);
3482 ap->txconfig = 0;
3483 tw32(MAC_TX_AUTO_NEG, 0);
3484 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3485 tw32_f(MAC_MODE, tp->mac_mode);
3486 udelay(40);
3487
3488 ret = ANEG_TIMER_ENAB;
3489 ap->state = ANEG_STATE_RESTART;
3490
3491 /* fallthru */
3492 case ANEG_STATE_RESTART:
3493 delta = ap->cur_time - ap->link_time;
Matt Carlson859a588792010-04-05 10:19:28 +00003494 if (delta > ANEG_STATE_SETTLE_TIME)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003495 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
Matt Carlson859a588792010-04-05 10:19:28 +00003496 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003497 ret = ANEG_TIMER_ENAB;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003498 break;
3499
3500 case ANEG_STATE_DISABLE_LINK_OK:
3501 ret = ANEG_DONE;
3502 break;
3503
3504 case ANEG_STATE_ABILITY_DETECT_INIT:
3505 ap->flags &= ~(MR_TOGGLE_TX);
Matt Carlson5be73b42007-12-20 20:09:29 -08003506 ap->txconfig = ANEG_CFG_FD;
3507 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3508 if (flowctrl & ADVERTISE_1000XPAUSE)
3509 ap->txconfig |= ANEG_CFG_PS1;
3510 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3511 ap->txconfig |= ANEG_CFG_PS2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003512 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3513 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3514 tw32_f(MAC_MODE, tp->mac_mode);
3515 udelay(40);
3516
3517 ap->state = ANEG_STATE_ABILITY_DETECT;
3518 break;
3519
3520 case ANEG_STATE_ABILITY_DETECT:
Matt Carlson859a588792010-04-05 10:19:28 +00003521 if (ap->ability_match != 0 && ap->rxconfig != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003522 ap->state = ANEG_STATE_ACK_DETECT_INIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003523 break;
3524
3525 case ANEG_STATE_ACK_DETECT_INIT:
3526 ap->txconfig |= ANEG_CFG_ACK;
3527 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3528 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3529 tw32_f(MAC_MODE, tp->mac_mode);
3530 udelay(40);
3531
3532 ap->state = ANEG_STATE_ACK_DETECT;
3533
3534 /* fallthru */
3535 case ANEG_STATE_ACK_DETECT:
3536 if (ap->ack_match != 0) {
3537 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3538 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3539 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3540 } else {
3541 ap->state = ANEG_STATE_AN_ENABLE;
3542 }
3543 } else if (ap->ability_match != 0 &&
3544 ap->rxconfig == 0) {
3545 ap->state = ANEG_STATE_AN_ENABLE;
3546 }
3547 break;
3548
3549 case ANEG_STATE_COMPLETE_ACK_INIT:
3550 if (ap->rxconfig & ANEG_CFG_INVAL) {
3551 ret = ANEG_FAILED;
3552 break;
3553 }
3554 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3555 MR_LP_ADV_HALF_DUPLEX |
3556 MR_LP_ADV_SYM_PAUSE |
3557 MR_LP_ADV_ASYM_PAUSE |
3558 MR_LP_ADV_REMOTE_FAULT1 |
3559 MR_LP_ADV_REMOTE_FAULT2 |
3560 MR_LP_ADV_NEXT_PAGE |
3561 MR_TOGGLE_RX |
3562 MR_NP_RX);
3563 if (ap->rxconfig & ANEG_CFG_FD)
3564 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3565 if (ap->rxconfig & ANEG_CFG_HD)
3566 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3567 if (ap->rxconfig & ANEG_CFG_PS1)
3568 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3569 if (ap->rxconfig & ANEG_CFG_PS2)
3570 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3571 if (ap->rxconfig & ANEG_CFG_RF1)
3572 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3573 if (ap->rxconfig & ANEG_CFG_RF2)
3574 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3575 if (ap->rxconfig & ANEG_CFG_NP)
3576 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3577
3578 ap->link_time = ap->cur_time;
3579
3580 ap->flags ^= (MR_TOGGLE_TX);
3581 if (ap->rxconfig & 0x0008)
3582 ap->flags |= MR_TOGGLE_RX;
3583 if (ap->rxconfig & ANEG_CFG_NP)
3584 ap->flags |= MR_NP_RX;
3585 ap->flags |= MR_PAGE_RX;
3586
3587 ap->state = ANEG_STATE_COMPLETE_ACK;
3588 ret = ANEG_TIMER_ENAB;
3589 break;
3590
3591 case ANEG_STATE_COMPLETE_ACK:
3592 if (ap->ability_match != 0 &&
3593 ap->rxconfig == 0) {
3594 ap->state = ANEG_STATE_AN_ENABLE;
3595 break;
3596 }
3597 delta = ap->cur_time - ap->link_time;
3598 if (delta > ANEG_STATE_SETTLE_TIME) {
3599 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3600 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3601 } else {
3602 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3603 !(ap->flags & MR_NP_RX)) {
3604 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3605 } else {
3606 ret = ANEG_FAILED;
3607 }
3608 }
3609 }
3610 break;
3611
3612 case ANEG_STATE_IDLE_DETECT_INIT:
3613 ap->link_time = ap->cur_time;
3614 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3615 tw32_f(MAC_MODE, tp->mac_mode);
3616 udelay(40);
3617
3618 ap->state = ANEG_STATE_IDLE_DETECT;
3619 ret = ANEG_TIMER_ENAB;
3620 break;
3621
3622 case ANEG_STATE_IDLE_DETECT:
3623 if (ap->ability_match != 0 &&
3624 ap->rxconfig == 0) {
3625 ap->state = ANEG_STATE_AN_ENABLE;
3626 break;
3627 }
3628 delta = ap->cur_time - ap->link_time;
3629 if (delta > ANEG_STATE_SETTLE_TIME) {
3630 /* XXX another gem from the Broadcom driver :( */
3631 ap->state = ANEG_STATE_LINK_OK;
3632 }
3633 break;
3634
3635 case ANEG_STATE_LINK_OK:
3636 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3637 ret = ANEG_DONE;
3638 break;
3639
3640 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3641 /* ??? unimplemented */
3642 break;
3643
3644 case ANEG_STATE_NEXT_PAGE_WAIT:
3645 /* ??? unimplemented */
3646 break;
3647
3648 default:
3649 ret = ANEG_FAILED;
3650 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07003651 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003652
3653 return ret;
3654}
3655
Matt Carlson5be73b42007-12-20 20:09:29 -08003656static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003657{
3658 int res = 0;
3659 struct tg3_fiber_aneginfo aninfo;
3660 int status = ANEG_FAILED;
3661 unsigned int tick;
3662 u32 tmp;
3663
3664 tw32_f(MAC_TX_AUTO_NEG, 0);
3665
3666 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3667 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3668 udelay(40);
3669
3670 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3671 udelay(40);
3672
3673 memset(&aninfo, 0, sizeof(aninfo));
3674 aninfo.flags |= MR_AN_ENABLE;
3675 aninfo.state = ANEG_STATE_UNKNOWN;
3676 aninfo.cur_time = 0;
3677 tick = 0;
3678 while (++tick < 195000) {
3679 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3680 if (status == ANEG_DONE || status == ANEG_FAILED)
3681 break;
3682
3683 udelay(1);
3684 }
3685
3686 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3687 tw32_f(MAC_MODE, tp->mac_mode);
3688 udelay(40);
3689
Matt Carlson5be73b42007-12-20 20:09:29 -08003690 *txflags = aninfo.txconfig;
3691 *rxflags = aninfo.flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003692
3693 if (status == ANEG_DONE &&
3694 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3695 MR_LP_ADV_FULL_DUPLEX)))
3696 res = 1;
3697
3698 return res;
3699}
3700
3701static void tg3_init_bcm8002(struct tg3 *tp)
3702{
3703 u32 mac_status = tr32(MAC_STATUS);
3704 int i;
3705
3706 /* Reset when initting first time or we have a link. */
3707 if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
3708 !(mac_status & MAC_STATUS_PCS_SYNCED))
3709 return;
3710
3711 /* Set PLL lock range. */
3712 tg3_writephy(tp, 0x16, 0x8007);
3713
3714 /* SW reset */
3715 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3716
3717 /* Wait for reset to complete. */
3718 /* XXX schedule_timeout() ... */
3719 for (i = 0; i < 500; i++)
3720 udelay(10);
3721
3722 /* Config mode; select PMA/Ch 1 regs. */
3723 tg3_writephy(tp, 0x10, 0x8411);
3724
3725 /* Enable auto-lock and comdet, select txclk for tx. */
3726 tg3_writephy(tp, 0x11, 0x0a10);
3727
3728 tg3_writephy(tp, 0x18, 0x00a0);
3729 tg3_writephy(tp, 0x16, 0x41ff);
3730
3731 /* Assert and deassert POR. */
3732 tg3_writephy(tp, 0x13, 0x0400);
3733 udelay(40);
3734 tg3_writephy(tp, 0x13, 0x0000);
3735
3736 tg3_writephy(tp, 0x11, 0x0a50);
3737 udelay(40);
3738 tg3_writephy(tp, 0x11, 0x0a10);
3739
3740 /* Wait for signal to stabilize */
3741 /* XXX schedule_timeout() ... */
3742 for (i = 0; i < 15000; i++)
3743 udelay(10);
3744
3745 /* Deselect the channel register so we can read the PHYID
3746 * later.
3747 */
3748 tg3_writephy(tp, 0x10, 0x8011);
3749}
3750
3751static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3752{
Matt Carlson82cd3d12007-12-20 20:09:00 -08003753 u16 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003754 u32 sg_dig_ctrl, sg_dig_status;
3755 u32 serdes_cfg, expected_sg_dig_ctrl;
3756 int workaround, port_a;
3757 int current_link_up;
3758
3759 serdes_cfg = 0;
3760 expected_sg_dig_ctrl = 0;
3761 workaround = 0;
3762 port_a = 1;
3763 current_link_up = 0;
3764
3765 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3766 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3767 workaround = 1;
3768 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3769 port_a = 0;
3770
3771 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3772 /* preserve bits 20-23 for voltage regulator */
3773 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3774 }
3775
3776 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3777
3778 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003779 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003780 if (workaround) {
3781 u32 val = serdes_cfg;
3782
3783 if (port_a)
3784 val |= 0xc010000;
3785 else
3786 val |= 0x4010000;
3787 tw32_f(MAC_SERDES_CFG, val);
3788 }
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003789
3790 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003791 }
3792 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3793 tg3_setup_flow_control(tp, 0, 0);
3794 current_link_up = 1;
3795 }
3796 goto out;
3797 }
3798
3799 /* Want auto-negotiation. */
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003800 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003801
Matt Carlson82cd3d12007-12-20 20:09:00 -08003802 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3803 if (flowctrl & ADVERTISE_1000XPAUSE)
3804 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3805 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3806 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003807
3808 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07003809 if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
3810 tp->serdes_counter &&
3811 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3812 MAC_STATUS_RCVD_CFG)) ==
3813 MAC_STATUS_PCS_SYNCED)) {
3814 tp->serdes_counter--;
3815 current_link_up = 1;
3816 goto out;
3817 }
3818restart_autoneg:
Linus Torvalds1da177e2005-04-16 15:20:36 -07003819 if (workaround)
3820 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003821 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003822 udelay(5);
3823 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3824
Michael Chan3d3ebe72006-09-27 15:59:15 -07003825 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
3826 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003827 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3828 MAC_STATUS_SIGNAL_DET)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07003829 sg_dig_status = tr32(SG_DIG_STATUS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003830 mac_status = tr32(MAC_STATUS);
3831
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003832 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07003833 (mac_status & MAC_STATUS_PCS_SYNCED)) {
Matt Carlson82cd3d12007-12-20 20:09:00 -08003834 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003835
Matt Carlson82cd3d12007-12-20 20:09:00 -08003836 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3837 local_adv |= ADVERTISE_1000XPAUSE;
3838 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3839 local_adv |= ADVERTISE_1000XPSE_ASYM;
3840
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003841 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08003842 remote_adv |= LPA_1000XPAUSE;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003843 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
Matt Carlson82cd3d12007-12-20 20:09:00 -08003844 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003845
3846 tg3_setup_flow_control(tp, local_adv, remote_adv);
3847 current_link_up = 1;
Michael Chan3d3ebe72006-09-27 15:59:15 -07003848 tp->serdes_counter = 0;
3849 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003850 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07003851 if (tp->serdes_counter)
3852 tp->serdes_counter--;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003853 else {
3854 if (workaround) {
3855 u32 val = serdes_cfg;
3856
3857 if (port_a)
3858 val |= 0xc010000;
3859 else
3860 val |= 0x4010000;
3861
3862 tw32_f(MAC_SERDES_CFG, val);
3863 }
3864
Matt Carlsonc98f6e32007-12-20 20:08:32 -08003865 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003866 udelay(40);
3867
3868 /* Link parallel detection - link is up */
3869 /* only if we have PCS_SYNC and not */
3870 /* receiving config code words */
3871 mac_status = tr32(MAC_STATUS);
3872 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
3873 !(mac_status & MAC_STATUS_RCVD_CFG)) {
3874 tg3_setup_flow_control(tp, 0, 0);
3875 current_link_up = 1;
Michael Chan3d3ebe72006-09-27 15:59:15 -07003876 tp->tg3_flags2 |=
3877 TG3_FLG2_PARALLEL_DETECT;
3878 tp->serdes_counter =
3879 SERDES_PARALLEL_DET_TIMEOUT;
3880 } else
3881 goto restart_autoneg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003882 }
3883 }
Michael Chan3d3ebe72006-09-27 15:59:15 -07003884 } else {
3885 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
3886 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003887 }
3888
3889out:
3890 return current_link_up;
3891}
3892
3893static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
3894{
3895 int current_link_up = 0;
3896
Michael Chan5cf64b8a2007-05-05 12:11:21 -07003897 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003898 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003899
3900 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
Matt Carlson5be73b42007-12-20 20:09:29 -08003901 u32 txflags, rxflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003902 int i;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003903
Matt Carlson5be73b42007-12-20 20:09:29 -08003904 if (fiber_autoneg(tp, &txflags, &rxflags)) {
3905 u32 local_adv = 0, remote_adv = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003906
Matt Carlson5be73b42007-12-20 20:09:29 -08003907 if (txflags & ANEG_CFG_PS1)
3908 local_adv |= ADVERTISE_1000XPAUSE;
3909 if (txflags & ANEG_CFG_PS2)
3910 local_adv |= ADVERTISE_1000XPSE_ASYM;
3911
3912 if (rxflags & MR_LP_ADV_SYM_PAUSE)
3913 remote_adv |= LPA_1000XPAUSE;
3914 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
3915 remote_adv |= LPA_1000XPAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003916
3917 tg3_setup_flow_control(tp, local_adv, remote_adv);
3918
Linus Torvalds1da177e2005-04-16 15:20:36 -07003919 current_link_up = 1;
3920 }
3921 for (i = 0; i < 30; i++) {
3922 udelay(20);
3923 tw32_f(MAC_STATUS,
3924 (MAC_STATUS_SYNC_CHANGED |
3925 MAC_STATUS_CFG_CHANGED));
3926 udelay(40);
3927 if ((tr32(MAC_STATUS) &
3928 (MAC_STATUS_SYNC_CHANGED |
3929 MAC_STATUS_CFG_CHANGED)) == 0)
3930 break;
3931 }
3932
3933 mac_status = tr32(MAC_STATUS);
3934 if (current_link_up == 0 &&
3935 (mac_status & MAC_STATUS_PCS_SYNCED) &&
3936 !(mac_status & MAC_STATUS_RCVD_CFG))
3937 current_link_up = 1;
3938 } else {
Matt Carlson5be73b42007-12-20 20:09:29 -08003939 tg3_setup_flow_control(tp, 0, 0);
3940
Linus Torvalds1da177e2005-04-16 15:20:36 -07003941 /* Forcing 1000FD link up. */
3942 current_link_up = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003943
3944 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
3945 udelay(40);
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07003946
3947 tw32_f(MAC_MODE, tp->mac_mode);
3948 udelay(40);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003949 }
3950
3951out:
3952 return current_link_up;
3953}
3954
3955static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
3956{
3957 u32 orig_pause_cfg;
3958 u16 orig_active_speed;
3959 u8 orig_active_duplex;
3960 u32 mac_status;
3961 int current_link_up;
3962 int i;
3963
Matt Carlson8d018622007-12-20 20:05:44 -08003964 orig_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003965 orig_active_speed = tp->link_config.active_speed;
3966 orig_active_duplex = tp->link_config.active_duplex;
3967
3968 if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
3969 netif_carrier_ok(tp->dev) &&
3970 (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
3971 mac_status = tr32(MAC_STATUS);
3972 mac_status &= (MAC_STATUS_PCS_SYNCED |
3973 MAC_STATUS_SIGNAL_DET |
3974 MAC_STATUS_CFG_CHANGED |
3975 MAC_STATUS_RCVD_CFG);
3976 if (mac_status == (MAC_STATUS_PCS_SYNCED |
3977 MAC_STATUS_SIGNAL_DET)) {
3978 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
3979 MAC_STATUS_CFG_CHANGED));
3980 return 0;
3981 }
3982 }
3983
3984 tw32_f(MAC_TX_AUTO_NEG, 0);
3985
3986 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
3987 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
3988 tw32_f(MAC_MODE, tp->mac_mode);
3989 udelay(40);
3990
Matt Carlson79eb6902010-02-17 15:17:03 +00003991 if (tp->phy_id == TG3_PHY_ID_BCM8002)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003992 tg3_init_bcm8002(tp);
3993
3994 /* Enable link change event even when serdes polling. */
3995 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3996 udelay(40);
3997
3998 current_link_up = 0;
3999 mac_status = tr32(MAC_STATUS);
4000
4001 if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
4002 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4003 else
4004 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4005
Matt Carlson898a56f2009-08-28 14:02:40 +00004006 tp->napi[0].hw_status->status =
Linus Torvalds1da177e2005-04-16 15:20:36 -07004007 (SD_STATUS_UPDATED |
Matt Carlson898a56f2009-08-28 14:02:40 +00004008 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004009
4010 for (i = 0; i < 100; i++) {
4011 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4012 MAC_STATUS_CFG_CHANGED));
4013 udelay(5);
4014 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
Michael Chan3d3ebe72006-09-27 15:59:15 -07004015 MAC_STATUS_CFG_CHANGED |
4016 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004017 break;
4018 }
4019
4020 mac_status = tr32(MAC_STATUS);
4021 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4022 current_link_up = 0;
Michael Chan3d3ebe72006-09-27 15:59:15 -07004023 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4024 tp->serdes_counter == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004025 tw32_f(MAC_MODE, (tp->mac_mode |
4026 MAC_MODE_SEND_CONFIGS));
4027 udelay(1);
4028 tw32_f(MAC_MODE, tp->mac_mode);
4029 }
4030 }
4031
4032 if (current_link_up == 1) {
4033 tp->link_config.active_speed = SPEED_1000;
4034 tp->link_config.active_duplex = DUPLEX_FULL;
4035 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4036 LED_CTRL_LNKLED_OVERRIDE |
4037 LED_CTRL_1000MBPS_ON));
4038 } else {
4039 tp->link_config.active_speed = SPEED_INVALID;
4040 tp->link_config.active_duplex = DUPLEX_INVALID;
4041 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4042 LED_CTRL_LNKLED_OVERRIDE |
4043 LED_CTRL_TRAFFIC_OVERRIDE));
4044 }
4045
4046 if (current_link_up != netif_carrier_ok(tp->dev)) {
4047 if (current_link_up)
4048 netif_carrier_on(tp->dev);
4049 else
4050 netif_carrier_off(tp->dev);
4051 tg3_link_report(tp);
4052 } else {
Matt Carlson8d018622007-12-20 20:05:44 -08004053 u32 now_pause_cfg = tp->link_config.active_flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004054 if (orig_pause_cfg != now_pause_cfg ||
4055 orig_active_speed != tp->link_config.active_speed ||
4056 orig_active_duplex != tp->link_config.active_duplex)
4057 tg3_link_report(tp);
4058 }
4059
4060 return 0;
4061}
4062
Michael Chan747e8f82005-07-25 12:33:22 -07004063static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4064{
4065 int current_link_up, err = 0;
4066 u32 bmsr, bmcr;
4067 u16 current_speed;
4068 u8 current_duplex;
Matt Carlsonef167e22007-12-20 20:10:01 -08004069 u32 local_adv, remote_adv;
Michael Chan747e8f82005-07-25 12:33:22 -07004070
4071 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4072 tw32_f(MAC_MODE, tp->mac_mode);
4073 udelay(40);
4074
4075 tw32(MAC_EVENT, 0);
4076
4077 tw32_f(MAC_STATUS,
4078 (MAC_STATUS_SYNC_CHANGED |
4079 MAC_STATUS_CFG_CHANGED |
4080 MAC_STATUS_MI_COMPLETION |
4081 MAC_STATUS_LNKSTATE_CHANGED));
4082 udelay(40);
4083
4084 if (force_reset)
4085 tg3_phy_reset(tp);
4086
4087 current_link_up = 0;
4088 current_speed = SPEED_INVALID;
4089 current_duplex = DUPLEX_INVALID;
4090
4091 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4092 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004093 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4094 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4095 bmsr |= BMSR_LSTATUS;
4096 else
4097 bmsr &= ~BMSR_LSTATUS;
4098 }
Michael Chan747e8f82005-07-25 12:33:22 -07004099
4100 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4101
4102 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
Matt Carlson2bd3ed02008-06-09 15:39:55 -07004103 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07004104 /* do nothing, just check for link up at the end */
4105 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4106 u32 adv, new_adv;
4107
4108 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4109 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4110 ADVERTISE_1000XPAUSE |
4111 ADVERTISE_1000XPSE_ASYM |
4112 ADVERTISE_SLCT);
4113
Matt Carlsonba4d07a2007-12-20 20:08:00 -08004114 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
Michael Chan747e8f82005-07-25 12:33:22 -07004115
4116 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4117 new_adv |= ADVERTISE_1000XHALF;
4118 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4119 new_adv |= ADVERTISE_1000XFULL;
4120
4121 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4122 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4123 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4124 tg3_writephy(tp, MII_BMCR, bmcr);
4125
4126 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
Michael Chan3d3ebe72006-09-27 15:59:15 -07004127 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
Michael Chan747e8f82005-07-25 12:33:22 -07004128 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4129
4130 return err;
4131 }
4132 } else {
4133 u32 new_bmcr;
4134
4135 bmcr &= ~BMCR_SPEED1000;
4136 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4137
4138 if (tp->link_config.duplex == DUPLEX_FULL)
4139 new_bmcr |= BMCR_FULLDPLX;
4140
4141 if (new_bmcr != bmcr) {
4142 /* BMCR_SPEED1000 is a reserved bit that needs
4143 * to be set on write.
4144 */
4145 new_bmcr |= BMCR_SPEED1000;
4146
4147 /* Force a linkdown */
4148 if (netif_carrier_ok(tp->dev)) {
4149 u32 adv;
4150
4151 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4152 adv &= ~(ADVERTISE_1000XFULL |
4153 ADVERTISE_1000XHALF |
4154 ADVERTISE_SLCT);
4155 tg3_writephy(tp, MII_ADVERTISE, adv);
4156 tg3_writephy(tp, MII_BMCR, bmcr |
4157 BMCR_ANRESTART |
4158 BMCR_ANENABLE);
4159 udelay(10);
4160 netif_carrier_off(tp->dev);
4161 }
4162 tg3_writephy(tp, MII_BMCR, new_bmcr);
4163 bmcr = new_bmcr;
4164 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4165 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
Michael Chand4d2c552006-03-20 17:47:20 -08004166 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4167 ASIC_REV_5714) {
4168 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4169 bmsr |= BMSR_LSTATUS;
4170 else
4171 bmsr &= ~BMSR_LSTATUS;
4172 }
Michael Chan747e8f82005-07-25 12:33:22 -07004173 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4174 }
4175 }
4176
4177 if (bmsr & BMSR_LSTATUS) {
4178 current_speed = SPEED_1000;
4179 current_link_up = 1;
4180 if (bmcr & BMCR_FULLDPLX)
4181 current_duplex = DUPLEX_FULL;
4182 else
4183 current_duplex = DUPLEX_HALF;
4184
Matt Carlsonef167e22007-12-20 20:10:01 -08004185 local_adv = 0;
4186 remote_adv = 0;
4187
Michael Chan747e8f82005-07-25 12:33:22 -07004188 if (bmcr & BMCR_ANENABLE) {
Matt Carlsonef167e22007-12-20 20:10:01 -08004189 u32 common;
Michael Chan747e8f82005-07-25 12:33:22 -07004190
4191 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4192 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4193 common = local_adv & remote_adv;
4194 if (common & (ADVERTISE_1000XHALF |
4195 ADVERTISE_1000XFULL)) {
4196 if (common & ADVERTISE_1000XFULL)
4197 current_duplex = DUPLEX_FULL;
4198 else
4199 current_duplex = DUPLEX_HALF;
Matt Carlson57d8b882010-06-05 17:24:35 +00004200 } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
4201 /* Link is up via parallel detect */
Matt Carlson859a588792010-04-05 10:19:28 +00004202 } else {
Michael Chan747e8f82005-07-25 12:33:22 -07004203 current_link_up = 0;
Matt Carlson859a588792010-04-05 10:19:28 +00004204 }
Michael Chan747e8f82005-07-25 12:33:22 -07004205 }
4206 }
4207
Matt Carlsonef167e22007-12-20 20:10:01 -08004208 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4209 tg3_setup_flow_control(tp, local_adv, remote_adv);
4210
Michael Chan747e8f82005-07-25 12:33:22 -07004211 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4212 if (tp->link_config.active_duplex == DUPLEX_HALF)
4213 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4214
4215 tw32_f(MAC_MODE, tp->mac_mode);
4216 udelay(40);
4217
4218 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4219
4220 tp->link_config.active_speed = current_speed;
4221 tp->link_config.active_duplex = current_duplex;
4222
4223 if (current_link_up != netif_carrier_ok(tp->dev)) {
4224 if (current_link_up)
4225 netif_carrier_on(tp->dev);
4226 else {
4227 netif_carrier_off(tp->dev);
4228 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4229 }
4230 tg3_link_report(tp);
4231 }
4232 return err;
4233}
4234
4235static void tg3_serdes_parallel_detect(struct tg3 *tp)
4236{
Michael Chan3d3ebe72006-09-27 15:59:15 -07004237 if (tp->serdes_counter) {
Michael Chan747e8f82005-07-25 12:33:22 -07004238 /* Give autoneg time to complete. */
Michael Chan3d3ebe72006-09-27 15:59:15 -07004239 tp->serdes_counter--;
Michael Chan747e8f82005-07-25 12:33:22 -07004240 return;
4241 }
Matt Carlsonc6cdf432010-04-05 10:19:26 +00004242
Michael Chan747e8f82005-07-25 12:33:22 -07004243 if (!netif_carrier_ok(tp->dev) &&
4244 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4245 u32 bmcr;
4246
4247 tg3_readphy(tp, MII_BMCR, &bmcr);
4248 if (bmcr & BMCR_ANENABLE) {
4249 u32 phy1, phy2;
4250
4251 /* Select shadow register 0x1f */
4252 tg3_writephy(tp, 0x1c, 0x7c00);
4253 tg3_readphy(tp, 0x1c, &phy1);
4254
4255 /* Select expansion interrupt status register */
4256 tg3_writephy(tp, 0x17, 0x0f01);
4257 tg3_readphy(tp, 0x15, &phy2);
4258 tg3_readphy(tp, 0x15, &phy2);
4259
4260 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4261 /* We have signal detect and not receiving
4262 * config code words, link is up by parallel
4263 * detection.
4264 */
4265
4266 bmcr &= ~BMCR_ANENABLE;
4267 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4268 tg3_writephy(tp, MII_BMCR, bmcr);
4269 tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
4270 }
4271 }
Matt Carlson859a588792010-04-05 10:19:28 +00004272 } else if (netif_carrier_ok(tp->dev) &&
4273 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
4274 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
Michael Chan747e8f82005-07-25 12:33:22 -07004275 u32 phy2;
4276
4277 /* Select expansion interrupt status register */
4278 tg3_writephy(tp, 0x17, 0x0f01);
4279 tg3_readphy(tp, 0x15, &phy2);
4280 if (phy2 & 0x20) {
4281 u32 bmcr;
4282
4283 /* Config code words received, turn on autoneg. */
4284 tg3_readphy(tp, MII_BMCR, &bmcr);
4285 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4286
4287 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
4288
4289 }
4290 }
4291}
4292
Linus Torvalds1da177e2005-04-16 15:20:36 -07004293static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4294{
4295 int err;
4296
Matt Carlson859a588792010-04-05 10:19:28 +00004297 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004298 err = tg3_setup_fiber_phy(tp, force_reset);
Matt Carlson859a588792010-04-05 10:19:28 +00004299 else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
Michael Chan747e8f82005-07-25 12:33:22 -07004300 err = tg3_setup_fiber_mii_phy(tp, force_reset);
Matt Carlson859a588792010-04-05 10:19:28 +00004301 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004302 err = tg3_setup_copper_phy(tp, force_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004303
Matt Carlsonbcb37f62008-11-03 16:52:09 -08004304 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsonaa6c91f2007-11-12 21:18:04 -08004305 u32 val, scale;
4306
4307 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4308 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4309 scale = 65;
4310 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4311 scale = 6;
4312 else
4313 scale = 12;
4314
4315 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4316 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4317 tw32(GRC_MISC_CFG, val);
4318 }
4319
Linus Torvalds1da177e2005-04-16 15:20:36 -07004320 if (tp->link_config.active_speed == SPEED_1000 &&
4321 tp->link_config.active_duplex == DUPLEX_HALF)
4322 tw32(MAC_TX_LENGTHS,
4323 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4324 (6 << TX_LENGTHS_IPG_SHIFT) |
4325 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
4326 else
4327 tw32(MAC_TX_LENGTHS,
4328 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4329 (6 << TX_LENGTHS_IPG_SHIFT) |
4330 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
4331
4332 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
4333 if (netif_carrier_ok(tp->dev)) {
4334 tw32(HOSTCC_STAT_COAL_TICKS,
David S. Miller15f98502005-05-18 22:49:26 -07004335 tp->coal.stats_block_coalesce_usecs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004336 } else {
4337 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4338 }
4339 }
4340
Matt Carlson8ed5d972007-05-07 00:25:49 -07004341 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
4342 u32 val = tr32(PCIE_PWR_MGMT_THRESH);
4343 if (!netif_carrier_ok(tp->dev))
4344 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4345 tp->pwrmgmt_thresh;
4346 else
4347 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4348 tw32(PCIE_PWR_MGMT_THRESH, val);
4349 }
4350
Linus Torvalds1da177e2005-04-16 15:20:36 -07004351 return err;
4352}
4353
Michael Chandf3e6542006-05-26 17:48:07 -07004354/* This is called whenever we suspect that the system chipset is re-
4355 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4356 * is bogus tx completions. We try to recover by setting the
4357 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4358 * in the workqueue.
4359 */
4360static void tg3_tx_recover(struct tg3 *tp)
4361{
4362 BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
4363 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4364
Matt Carlson5129c3a2010-04-05 10:19:23 +00004365 netdev_warn(tp->dev,
4366 "The system may be re-ordering memory-mapped I/O "
4367 "cycles to the network device, attempting to recover. "
4368 "Please report the problem to the driver maintainer "
4369 "and include system chipset information.\n");
Michael Chandf3e6542006-05-26 17:48:07 -07004370
4371 spin_lock(&tp->lock);
Michael Chandf3e6542006-05-26 17:48:07 -07004372 tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
Michael Chandf3e6542006-05-26 17:48:07 -07004373 spin_unlock(&tp->lock);
4374}
4375
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004376static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
Michael Chan1b2a7202006-08-07 21:46:02 -07004377{
Matt Carlsonf65aac12010-08-02 11:26:03 +00004378 /* Tell compiler to fetch tx indices from memory. */
4379 barrier();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004380 return tnapi->tx_pending -
4381 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
Michael Chan1b2a7202006-08-07 21:46:02 -07004382}
4383
Linus Torvalds1da177e2005-04-16 15:20:36 -07004384/* Tigon3 never reports partial packet sends. So we do not
4385 * need special logic to handle SKBs that have not had all
4386 * of their frags sent yet, like SunGEM does.
4387 */
Matt Carlson17375d22009-08-28 14:02:18 +00004388static void tg3_tx(struct tg3_napi *tnapi)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004389{
Matt Carlson17375d22009-08-28 14:02:18 +00004390 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00004391 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004392 u32 sw_idx = tnapi->tx_cons;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004393 struct netdev_queue *txq;
4394 int index = tnapi - tp->napi;
4395
Matt Carlson19cfaec2009-12-03 08:36:20 +00004396 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004397 index--;
4398
4399 txq = netdev_get_tx_queue(tp->dev, index);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004400
4401 while (sw_idx != hw_idx) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00004402 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004403 struct sk_buff *skb = ri->skb;
Michael Chandf3e6542006-05-26 17:48:07 -07004404 int i, tx_bug = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004405
Michael Chandf3e6542006-05-26 17:48:07 -07004406 if (unlikely(skb == NULL)) {
4407 tg3_tx_recover(tp);
4408 return;
4409 }
4410
Alexander Duyckf4188d82009-12-02 16:48:38 +00004411 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004412 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00004413 skb_headlen(skb),
4414 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004415
4416 ri->skb = NULL;
4417
4418 sw_idx = NEXT_TX(sw_idx);
4419
4420 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004421 ri = &tnapi->tx_buffers[sw_idx];
Michael Chandf3e6542006-05-26 17:48:07 -07004422 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4423 tx_bug = 1;
Alexander Duyckf4188d82009-12-02 16:48:38 +00004424
4425 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004426 dma_unmap_addr(ri, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00004427 skb_shinfo(skb)->frags[i].size,
4428 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004429 sw_idx = NEXT_TX(sw_idx);
4430 }
4431
David S. Millerf47c11e2005-06-24 20:18:35 -07004432 dev_kfree_skb(skb);
Michael Chandf3e6542006-05-26 17:48:07 -07004433
4434 if (unlikely(tx_bug)) {
4435 tg3_tx_recover(tp);
4436 return;
4437 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004438 }
4439
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004440 tnapi->tx_cons = sw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004441
Michael Chan1b2a7202006-08-07 21:46:02 -07004442 /* Need to make the tx_cons update visible to tg3_start_xmit()
4443 * before checking for netif_queue_stopped(). Without the
4444 * memory barrier, there is a small possibility that tg3_start_xmit()
4445 * will miss it and cause the queue to be stopped forever.
4446 */
4447 smp_mb();
4448
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004449 if (unlikely(netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004450 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004451 __netif_tx_lock(txq, smp_processor_id());
4452 if (netif_tx_queue_stopped(txq) &&
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004453 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00004454 netif_tx_wake_queue(txq);
4455 __netif_tx_unlock(txq);
Michael Chan51b91462005-09-01 17:41:28 -07004456 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004457}
4458
Matt Carlson2b2cdb62009-11-13 13:03:48 +00004459static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4460{
4461 if (!ri->skb)
4462 return;
4463
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004464 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
Matt Carlson2b2cdb62009-11-13 13:03:48 +00004465 map_sz, PCI_DMA_FROMDEVICE);
4466 dev_kfree_skb_any(ri->skb);
4467 ri->skb = NULL;
4468}
4469
Linus Torvalds1da177e2005-04-16 15:20:36 -07004470/* Returns size of skb allocated or < 0 on error.
4471 *
4472 * We only need to fill in the address because the other members
4473 * of the RX descriptor are invariant, see tg3_init_rings.
4474 *
4475 * Note the purposeful assymetry of cpu vs. chip accesses. For
4476 * posting buffers we only dirty the first cache line of the RX
4477 * descriptor (containing the address). Whereas for the RX status
4478 * buffers the cpu only reads the last cacheline of the RX descriptor
4479 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4480 */
Matt Carlson86b21e52009-11-13 13:03:45 +00004481static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
Matt Carlsona3896162009-11-13 13:03:44 +00004482 u32 opaque_key, u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004483{
4484 struct tg3_rx_buffer_desc *desc;
4485 struct ring_info *map, *src_map;
4486 struct sk_buff *skb;
4487 dma_addr_t mapping;
4488 int skb_size, dest_idx;
4489
4490 src_map = NULL;
4491 switch (opaque_key) {
4492 case RXD_OPAQUE_RING_STD:
4493 dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
Matt Carlson21f581a2009-08-28 14:00:25 +00004494 desc = &tpr->rx_std[dest_idx];
4495 map = &tpr->rx_std_buffers[dest_idx];
Matt Carlson287be122009-08-28 13:58:46 +00004496 skb_size = tp->rx_pkt_map_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004497 break;
4498
4499 case RXD_OPAQUE_RING_JUMBO:
4500 dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
Matt Carlson79ed5ac2009-08-28 14:00:55 +00004501 desc = &tpr->rx_jmb[dest_idx].std;
Matt Carlson21f581a2009-08-28 14:00:25 +00004502 map = &tpr->rx_jmb_buffers[dest_idx];
Matt Carlson287be122009-08-28 13:58:46 +00004503 skb_size = TG3_RX_JMB_MAP_SZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004504 break;
4505
4506 default:
4507 return -EINVAL;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004508 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004509
4510 /* Do not overwrite any of the map or rp information
4511 * until we are sure we can commit to a new buffer.
4512 *
4513 * Callers depend upon this behavior and assume that
4514 * we leave everything unchanged if we fail.
4515 */
Matt Carlson287be122009-08-28 13:58:46 +00004516 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004517 if (skb == NULL)
4518 return -ENOMEM;
4519
Linus Torvalds1da177e2005-04-16 15:20:36 -07004520 skb_reserve(skb, tp->rx_offset);
4521
Matt Carlson287be122009-08-28 13:58:46 +00004522 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004523 PCI_DMA_FROMDEVICE);
Matt Carlsona21771d2009-11-02 14:25:31 +00004524 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4525 dev_kfree_skb(skb);
4526 return -EIO;
4527 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004528
4529 map->skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004530 dma_unmap_addr_set(map, mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004531
Linus Torvalds1da177e2005-04-16 15:20:36 -07004532 desc->addr_hi = ((u64)mapping >> 32);
4533 desc->addr_lo = ((u64)mapping & 0xffffffff);
4534
4535 return skb_size;
4536}
4537
4538/* We only need to move over in the address because the other
4539 * members of the RX descriptor are invariant. See notes above
4540 * tg3_alloc_rx_skb for full details.
4541 */
Matt Carlsona3896162009-11-13 13:03:44 +00004542static void tg3_recycle_rx(struct tg3_napi *tnapi,
4543 struct tg3_rx_prodring_set *dpr,
4544 u32 opaque_key, int src_idx,
4545 u32 dest_idx_unmasked)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004546{
Matt Carlson17375d22009-08-28 14:02:18 +00004547 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004548 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4549 struct ring_info *src_map, *dest_map;
Matt Carlsona3896162009-11-13 13:03:44 +00004550 struct tg3_rx_prodring_set *spr = &tp->prodring[0];
Matt Carlsonc6cdf432010-04-05 10:19:26 +00004551 int dest_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004552
4553 switch (opaque_key) {
4554 case RXD_OPAQUE_RING_STD:
4555 dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
Matt Carlsona3896162009-11-13 13:03:44 +00004556 dest_desc = &dpr->rx_std[dest_idx];
4557 dest_map = &dpr->rx_std_buffers[dest_idx];
4558 src_desc = &spr->rx_std[src_idx];
4559 src_map = &spr->rx_std_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004560 break;
4561
4562 case RXD_OPAQUE_RING_JUMBO:
4563 dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
Matt Carlsona3896162009-11-13 13:03:44 +00004564 dest_desc = &dpr->rx_jmb[dest_idx].std;
4565 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4566 src_desc = &spr->rx_jmb[src_idx].std;
4567 src_map = &spr->rx_jmb_buffers[src_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004568 break;
4569
4570 default:
4571 return;
Stephen Hemminger855e1112008-04-16 16:37:28 -07004572 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004573
4574 dest_map->skb = src_map->skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004575 dma_unmap_addr_set(dest_map, mapping,
4576 dma_unmap_addr(src_map, mapping));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004577 dest_desc->addr_hi = src_desc->addr_hi;
4578 dest_desc->addr_lo = src_desc->addr_lo;
Matt Carlsone92967b2010-02-12 14:47:06 +00004579
4580 /* Ensure that the update to the skb happens after the physical
4581 * addresses have been transferred to the new BD location.
4582 */
4583 smp_wmb();
4584
Linus Torvalds1da177e2005-04-16 15:20:36 -07004585 src_map->skb = NULL;
4586}
4587
Linus Torvalds1da177e2005-04-16 15:20:36 -07004588/* The RX ring scheme is composed of multiple rings which post fresh
4589 * buffers to the chip, and one special ring the chip uses to report
4590 * status back to the host.
4591 *
4592 * The special ring reports the status of received packets to the
4593 * host. The chip does not write into the original descriptor the
4594 * RX buffer was obtained from. The chip simply takes the original
4595 * descriptor as provided by the host, updates the status and length
4596 * field, then writes this into the next status ring entry.
4597 *
4598 * Each ring the host uses to post buffers to the chip is described
4599 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4600 * it is first placed into the on-chip ram. When the packet's length
4601 * is known, it walks down the TG3_BDINFO entries to select the ring.
4602 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4603 * which is within the range of the new packet's length is chosen.
4604 *
4605 * The "separate ring for rx status" scheme may sound queer, but it makes
4606 * sense from a cache coherency perspective. If only the host writes
4607 * to the buffer post rings, and only the chip writes to the rx status
4608 * rings, then cache lines never move beyond shared-modified state.
4609 * If both the host and chip were to write into the same ring, cache line
4610 * eviction could occur since both entities want it in an exclusive state.
4611 */
Matt Carlson17375d22009-08-28 14:02:18 +00004612static int tg3_rx(struct tg3_napi *tnapi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004613{
Matt Carlson17375d22009-08-28 14:02:18 +00004614 struct tg3 *tp = tnapi->tp;
Michael Chanf92905d2006-06-29 20:14:29 -07004615 u32 work_mask, rx_std_posted = 0;
Matt Carlson43619352009-11-13 13:03:47 +00004616 u32 std_prod_idx, jmb_prod_idx;
Matt Carlson72334482009-08-28 14:03:01 +00004617 u32 sw_idx = tnapi->rx_rcb_ptr;
Michael Chan483ba502005-04-25 15:14:03 -07004618 u16 hw_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004619 int received;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004620 struct tg3_rx_prodring_set *tpr = tnapi->prodring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004621
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00004622 hw_idx = *(tnapi->rx_rcb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004623 /*
4624 * We need to order the read of hw_idx and the read of
4625 * the opaque cookie.
4626 */
4627 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004628 work_mask = 0;
4629 received = 0;
Matt Carlson43619352009-11-13 13:03:47 +00004630 std_prod_idx = tpr->rx_std_prod_idx;
4631 jmb_prod_idx = tpr->rx_jmb_prod_idx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004632 while (sw_idx != hw_idx && budget > 0) {
Matt Carlsonafc081f2009-11-13 13:03:43 +00004633 struct ring_info *ri;
Matt Carlson72334482009-08-28 14:03:01 +00004634 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004635 unsigned int len;
4636 struct sk_buff *skb;
4637 dma_addr_t dma_addr;
4638 u32 opaque_key, desc_idx, *post_ptr;
Matt Carlson9dc7a112010-04-12 06:58:28 +00004639 bool hw_vlan __maybe_unused = false;
4640 u16 vtag __maybe_unused = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004641
4642 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4643 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4644 if (opaque_key == RXD_OPAQUE_RING_STD) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004645 ri = &tp->prodring[0].rx_std_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004646 dma_addr = dma_unmap_addr(ri, mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00004647 skb = ri->skb;
Matt Carlson43619352009-11-13 13:03:47 +00004648 post_ptr = &std_prod_idx;
Michael Chanf92905d2006-06-29 20:14:29 -07004649 rx_std_posted++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004650 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004651 ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00004652 dma_addr = dma_unmap_addr(ri, mapping);
Matt Carlson21f581a2009-08-28 14:00:25 +00004653 skb = ri->skb;
Matt Carlson43619352009-11-13 13:03:47 +00004654 post_ptr = &jmb_prod_idx;
Matt Carlson21f581a2009-08-28 14:00:25 +00004655 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004656 goto next_pkt_nopost;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004657
4658 work_mask |= opaque_key;
4659
4660 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4661 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4662 drop_it:
Matt Carlsona3896162009-11-13 13:03:44 +00004663 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004664 desc_idx, *post_ptr);
4665 drop_it_no_recycle:
4666 /* Other statistics kept track of by card. */
4667 tp->net_stats.rx_dropped++;
4668 goto next_pkt;
4669 }
4670
Matt Carlsonad829262008-11-21 17:16:16 -08004671 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4672 ETH_FCS_LEN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004673
Matt Carlsond2757fc2010-04-12 06:58:27 +00004674 if (len > TG3_RX_COPY_THRESH(tp)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004675 int skb_size;
4676
Matt Carlson86b21e52009-11-13 13:03:45 +00004677 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
Matt Carlsonafc081f2009-11-13 13:03:43 +00004678 *post_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004679 if (skb_size < 0)
4680 goto drop_it;
4681
Matt Carlson287be122009-08-28 13:58:46 +00004682 pci_unmap_single(tp->pdev, dma_addr, skb_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004683 PCI_DMA_FROMDEVICE);
4684
Matt Carlson61e800c2010-02-17 15:16:54 +00004685 /* Ensure that the update to the skb happens
4686 * after the usage of the old DMA mapping.
4687 */
4688 smp_wmb();
4689
4690 ri->skb = NULL;
4691
Linus Torvalds1da177e2005-04-16 15:20:36 -07004692 skb_put(skb, len);
4693 } else {
4694 struct sk_buff *copy_skb;
4695
Matt Carlsona3896162009-11-13 13:03:44 +00004696 tg3_recycle_rx(tnapi, tpr, opaque_key,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004697 desc_idx, *post_ptr);
4698
Matt Carlson9dc7a112010-04-12 06:58:28 +00004699 copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
4700 TG3_RAW_IP_ALIGN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004701 if (copy_skb == NULL)
4702 goto drop_it_no_recycle;
4703
Matt Carlson9dc7a112010-04-12 06:58:28 +00004704 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004705 skb_put(copy_skb, len);
4706 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03004707 skb_copy_from_linear_data(skb, copy_skb->data, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004708 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4709
4710 /* We'll reuse the original ring buffer. */
4711 skb = copy_skb;
4712 }
4713
4714 if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
4715 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4716 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4717 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4718 skb->ip_summed = CHECKSUM_UNNECESSARY;
4719 else
4720 skb->ip_summed = CHECKSUM_NONE;
4721
4722 skb->protocol = eth_type_trans(skb, tp->dev);
Matt Carlsonf7b493e2009-02-25 14:21:52 +00004723
4724 if (len > (tp->dev->mtu + ETH_HLEN) &&
4725 skb->protocol != htons(ETH_P_8021Q)) {
4726 dev_kfree_skb(skb);
4727 goto next_pkt;
4728 }
4729
Matt Carlson9dc7a112010-04-12 06:58:28 +00004730 if (desc->type_flags & RXD_FLAG_VLAN &&
4731 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
4732 vtag = desc->err_vlan & RXD_VLAN_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004733#if TG3_VLAN_TAG_USED
Matt Carlson9dc7a112010-04-12 06:58:28 +00004734 if (tp->vlgrp)
4735 hw_vlan = true;
4736 else
4737#endif
4738 {
4739 struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
4740 __skb_push(skb, VLAN_HLEN);
4741
4742 memmove(ve, skb->data + VLAN_HLEN,
4743 ETH_ALEN * 2);
4744 ve->h_vlan_proto = htons(ETH_P_8021Q);
4745 ve->h_vlan_TCI = htons(vtag);
4746 }
4747 }
4748
4749#if TG3_VLAN_TAG_USED
4750 if (hw_vlan)
4751 vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
4752 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004753#endif
Matt Carlson17375d22009-08-28 14:02:18 +00004754 napi_gro_receive(&tnapi->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004755
Linus Torvalds1da177e2005-04-16 15:20:36 -07004756 received++;
4757 budget--;
4758
4759next_pkt:
4760 (*post_ptr)++;
Michael Chanf92905d2006-06-29 20:14:29 -07004761
4762 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
Matt Carlson86cfe4f2010-01-12 10:11:37 +00004763 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
4764 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4765 tpr->rx_std_prod_idx);
Michael Chanf92905d2006-06-29 20:14:29 -07004766 work_mask &= ~RXD_OPAQUE_RING_STD;
4767 rx_std_posted = 0;
4768 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004769next_pkt_nopost:
Michael Chan483ba502005-04-25 15:14:03 -07004770 sw_idx++;
Eric Dumazet6b31a512007-02-06 13:29:21 -08004771 sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
Michael Chan52f6d692005-04-25 15:14:32 -07004772
4773 /* Refresh hw_idx to see if there is new work */
4774 if (sw_idx == hw_idx) {
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00004775 hw_idx = *(tnapi->rx_rcb_prod_idx);
Michael Chan52f6d692005-04-25 15:14:32 -07004776 rmb();
4777 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004778 }
4779
4780 /* ACK the status ring. */
Matt Carlson72334482009-08-28 14:03:01 +00004781 tnapi->rx_rcb_ptr = sw_idx;
4782 tw32_rx_mbox(tnapi->consmbox, sw_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004783
4784 /* Refill RX ring(s). */
Matt Carlsone4af1af2010-02-12 14:47:05 +00004785 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004786 if (work_mask & RXD_OPAQUE_RING_STD) {
4787 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
4788 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4789 tpr->rx_std_prod_idx);
4790 }
4791 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
4792 tpr->rx_jmb_prod_idx = jmb_prod_idx %
4793 TG3_RX_JUMBO_RING_SIZE;
4794 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
4795 tpr->rx_jmb_prod_idx);
4796 }
4797 mmiowb();
4798 } else if (work_mask) {
4799 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
4800 * updated before the producer indices can be updated.
4801 */
4802 smp_wmb();
4803
Matt Carlson43619352009-11-13 13:03:47 +00004804 tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
Matt Carlson43619352009-11-13 13:03:47 +00004805 tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004806
Matt Carlsone4af1af2010-02-12 14:47:05 +00004807 if (tnapi != &tp->napi[1])
4808 napi_schedule(&tp->napi[1].napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004809 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004810
4811 return received;
4812}
4813
Matt Carlson35f2d7d2009-11-13 13:03:41 +00004814static void tg3_poll_link(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004815{
Linus Torvalds1da177e2005-04-16 15:20:36 -07004816 /* handle link change and other phy events */
4817 if (!(tp->tg3_flags &
4818 (TG3_FLAG_USE_LINKCHG_REG |
4819 TG3_FLAG_POLL_SERDES))) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00004820 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
4821
Linus Torvalds1da177e2005-04-16 15:20:36 -07004822 if (sblk->status & SD_STATUS_LINK_CHG) {
4823 sblk->status = SD_STATUS_UPDATED |
Matt Carlson35f2d7d2009-11-13 13:03:41 +00004824 (sblk->status & ~SD_STATUS_LINK_CHG);
David S. Millerf47c11e2005-06-24 20:18:35 -07004825 spin_lock(&tp->lock);
Matt Carlsondd477002008-05-25 23:45:58 -07004826 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
4827 tw32_f(MAC_STATUS,
4828 (MAC_STATUS_SYNC_CHANGED |
4829 MAC_STATUS_CFG_CHANGED |
4830 MAC_STATUS_MI_COMPLETION |
4831 MAC_STATUS_LNKSTATE_CHANGED));
4832 udelay(40);
4833 } else
4834 tg3_setup_phy(tp, 0);
David S. Millerf47c11e2005-06-24 20:18:35 -07004835 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004836 }
4837 }
Matt Carlson35f2d7d2009-11-13 13:03:41 +00004838}
4839
Matt Carlsonf89f38b2010-02-12 14:47:07 +00004840static int tg3_rx_prodring_xfer(struct tg3 *tp,
4841 struct tg3_rx_prodring_set *dpr,
4842 struct tg3_rx_prodring_set *spr)
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004843{
4844 u32 si, di, cpycnt, src_prod_idx;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00004845 int i, err = 0;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004846
4847 while (1) {
4848 src_prod_idx = spr->rx_std_prod_idx;
4849
4850 /* Make sure updates to the rx_std_buffers[] entries and the
4851 * standard producer index are seen in the correct order.
4852 */
4853 smp_rmb();
4854
4855 if (spr->rx_std_cons_idx == src_prod_idx)
4856 break;
4857
4858 if (spr->rx_std_cons_idx < src_prod_idx)
4859 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
4860 else
4861 cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
4862
4863 cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
4864
4865 si = spr->rx_std_cons_idx;
4866 di = dpr->rx_std_prod_idx;
4867
Matt Carlsone92967b2010-02-12 14:47:06 +00004868 for (i = di; i < di + cpycnt; i++) {
4869 if (dpr->rx_std_buffers[i].skb) {
4870 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00004871 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00004872 break;
4873 }
4874 }
4875
4876 if (!cpycnt)
4877 break;
4878
4879 /* Ensure that updates to the rx_std_buffers ring and the
4880 * shadowed hardware producer ring from tg3_recycle_skb() are
4881 * ordered correctly WRT the skb check above.
4882 */
4883 smp_rmb();
4884
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004885 memcpy(&dpr->rx_std_buffers[di],
4886 &spr->rx_std_buffers[si],
4887 cpycnt * sizeof(struct ring_info));
4888
4889 for (i = 0; i < cpycnt; i++, di++, si++) {
4890 struct tg3_rx_buffer_desc *sbd, *dbd;
4891 sbd = &spr->rx_std[si];
4892 dbd = &dpr->rx_std[di];
4893 dbd->addr_hi = sbd->addr_hi;
4894 dbd->addr_lo = sbd->addr_lo;
4895 }
4896
4897 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
4898 TG3_RX_RING_SIZE;
4899 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
4900 TG3_RX_RING_SIZE;
4901 }
4902
4903 while (1) {
4904 src_prod_idx = spr->rx_jmb_prod_idx;
4905
4906 /* Make sure updates to the rx_jmb_buffers[] entries and
4907 * the jumbo producer index are seen in the correct order.
4908 */
4909 smp_rmb();
4910
4911 if (spr->rx_jmb_cons_idx == src_prod_idx)
4912 break;
4913
4914 if (spr->rx_jmb_cons_idx < src_prod_idx)
4915 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
4916 else
4917 cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
4918
4919 cpycnt = min(cpycnt,
4920 TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
4921
4922 si = spr->rx_jmb_cons_idx;
4923 di = dpr->rx_jmb_prod_idx;
4924
Matt Carlsone92967b2010-02-12 14:47:06 +00004925 for (i = di; i < di + cpycnt; i++) {
4926 if (dpr->rx_jmb_buffers[i].skb) {
4927 cpycnt = i - di;
Matt Carlsonf89f38b2010-02-12 14:47:07 +00004928 err = -ENOSPC;
Matt Carlsone92967b2010-02-12 14:47:06 +00004929 break;
4930 }
4931 }
4932
4933 if (!cpycnt)
4934 break;
4935
4936 /* Ensure that updates to the rx_jmb_buffers ring and the
4937 * shadowed hardware producer ring from tg3_recycle_skb() are
4938 * ordered correctly WRT the skb check above.
4939 */
4940 smp_rmb();
4941
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004942 memcpy(&dpr->rx_jmb_buffers[di],
4943 &spr->rx_jmb_buffers[si],
4944 cpycnt * sizeof(struct ring_info));
4945
4946 for (i = 0; i < cpycnt; i++, di++, si++) {
4947 struct tg3_rx_buffer_desc *sbd, *dbd;
4948 sbd = &spr->rx_jmb[si].std;
4949 dbd = &dpr->rx_jmb[di].std;
4950 dbd->addr_hi = sbd->addr_hi;
4951 dbd->addr_lo = sbd->addr_lo;
4952 }
4953
4954 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
4955 TG3_RX_JUMBO_RING_SIZE;
4956 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
4957 TG3_RX_JUMBO_RING_SIZE;
4958 }
Matt Carlsonf89f38b2010-02-12 14:47:07 +00004959
4960 return err;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004961}
4962
Matt Carlson35f2d7d2009-11-13 13:03:41 +00004963static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
4964{
4965 struct tg3 *tp = tnapi->tp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004966
4967 /* run TX completion thread */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00004968 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
Matt Carlson17375d22009-08-28 14:02:18 +00004969 tg3_tx(tnapi);
David S. Miller6f535762007-10-11 18:08:29 -07004970 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
Michael Chan4fd7ab52007-10-12 01:39:50 -07004971 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004972 }
4973
Linus Torvalds1da177e2005-04-16 15:20:36 -07004974 /* run RX thread, within the bounds set by NAPI.
4975 * All RX "locking" is done by ensuring outside
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004976 * code synchronizes with tg3->napi.poll()
Linus Torvalds1da177e2005-04-16 15:20:36 -07004977 */
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00004978 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
Matt Carlson17375d22009-08-28 14:02:18 +00004979 work_done += tg3_rx(tnapi, budget - work_done);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004980
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004981 if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
Matt Carlsone4af1af2010-02-12 14:47:05 +00004982 struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
Matt Carlsonf89f38b2010-02-12 14:47:07 +00004983 int i, err = 0;
Matt Carlsone4af1af2010-02-12 14:47:05 +00004984 u32 std_prod_idx = dpr->rx_std_prod_idx;
4985 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004986
Matt Carlsone4af1af2010-02-12 14:47:05 +00004987 for (i = 1; i < tp->irq_cnt; i++)
Matt Carlsonf89f38b2010-02-12 14:47:07 +00004988 err |= tg3_rx_prodring_xfer(tp, dpr,
4989 tp->napi[i].prodring);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004990
4991 wmb();
4992
Matt Carlsone4af1af2010-02-12 14:47:05 +00004993 if (std_prod_idx != dpr->rx_std_prod_idx)
4994 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
4995 dpr->rx_std_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00004996
Matt Carlsone4af1af2010-02-12 14:47:05 +00004997 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
4998 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
4999 dpr->rx_jmb_prod_idx);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005000
5001 mmiowb();
Matt Carlsonf89f38b2010-02-12 14:47:07 +00005002
5003 if (err)
5004 tw32_f(HOSTCC_MODE, tp->coal_now);
Matt Carlsonb196c7e2009-11-13 13:03:50 +00005005 }
5006
David S. Miller6f535762007-10-11 18:08:29 -07005007 return work_done;
5008}
David S. Millerf7383c22005-05-18 22:50:53 -07005009
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005010static int tg3_poll_msix(struct napi_struct *napi, int budget)
5011{
5012 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5013 struct tg3 *tp = tnapi->tp;
5014 int work_done = 0;
5015 struct tg3_hw_status *sblk = tnapi->hw_status;
5016
5017 while (1) {
5018 work_done = tg3_poll_work(tnapi, work_done, budget);
5019
5020 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5021 goto tx_recovery;
5022
5023 if (unlikely(work_done >= budget))
5024 break;
5025
Matt Carlsonc6cdf432010-04-05 10:19:26 +00005026 /* tp->last_tag is used in tg3_int_reenable() below
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005027 * to tell the hw how much work has been processed,
5028 * so we must read it before checking for more work.
5029 */
5030 tnapi->last_tag = sblk->status_tag;
5031 tnapi->last_irq_tag = tnapi->last_tag;
5032 rmb();
5033
5034 /* check for RX/TX work to do */
Matt Carlson6d40db72010-04-05 10:19:20 +00005035 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5036 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005037 napi_complete(napi);
5038 /* Reenable interrupts. */
5039 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5040 mmiowb();
5041 break;
5042 }
5043 }
5044
5045 return work_done;
5046
5047tx_recovery:
5048 /* work_done is guaranteed to be less than budget. */
5049 napi_complete(napi);
5050 schedule_work(&tp->reset_task);
5051 return work_done;
5052}
5053
David S. Miller6f535762007-10-11 18:08:29 -07005054static int tg3_poll(struct napi_struct *napi, int budget)
5055{
Matt Carlson8ef04422009-08-28 14:01:37 +00005056 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5057 struct tg3 *tp = tnapi->tp;
David S. Miller6f535762007-10-11 18:08:29 -07005058 int work_done = 0;
Matt Carlson898a56f2009-08-28 14:02:40 +00005059 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Miller6f535762007-10-11 18:08:29 -07005060
5061 while (1) {
Matt Carlson35f2d7d2009-11-13 13:03:41 +00005062 tg3_poll_link(tp);
5063
Matt Carlson17375d22009-08-28 14:02:18 +00005064 work_done = tg3_poll_work(tnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07005065
5066 if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
5067 goto tx_recovery;
5068
5069 if (unlikely(work_done >= budget))
5070 break;
5071
Michael Chan4fd7ab52007-10-12 01:39:50 -07005072 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
Matt Carlson17375d22009-08-28 14:02:18 +00005073 /* tp->last_tag is used in tg3_int_reenable() below
Michael Chan4fd7ab52007-10-12 01:39:50 -07005074 * to tell the hw how much work has been processed,
5075 * so we must read it before checking for more work.
5076 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005077 tnapi->last_tag = sblk->status_tag;
5078 tnapi->last_irq_tag = tnapi->last_tag;
Michael Chan4fd7ab52007-10-12 01:39:50 -07005079 rmb();
5080 } else
5081 sblk->status &= ~SD_STATUS_UPDATED;
5082
Matt Carlson17375d22009-08-28 14:02:18 +00005083 if (likely(!tg3_has_work(tnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08005084 napi_complete(napi);
Matt Carlson17375d22009-08-28 14:02:18 +00005085 tg3_int_reenable(tnapi);
David S. Miller6f535762007-10-11 18:08:29 -07005086 break;
5087 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005088 }
5089
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005090 return work_done;
David S. Miller6f535762007-10-11 18:08:29 -07005091
5092tx_recovery:
Michael Chan4fd7ab52007-10-12 01:39:50 -07005093 /* work_done is guaranteed to be less than budget. */
Ben Hutchings288379f2009-01-19 16:43:59 -08005094 napi_complete(napi);
David S. Miller6f535762007-10-11 18:08:29 -07005095 schedule_work(&tp->reset_task);
Michael Chan4fd7ab52007-10-12 01:39:50 -07005096 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005097}
5098
David S. Millerf47c11e2005-06-24 20:18:35 -07005099static void tg3_irq_quiesce(struct tg3 *tp)
5100{
Matt Carlson4f125f42009-09-01 12:55:02 +00005101 int i;
5102
David S. Millerf47c11e2005-06-24 20:18:35 -07005103 BUG_ON(tp->irq_sync);
5104
5105 tp->irq_sync = 1;
5106 smp_mb();
5107
Matt Carlson4f125f42009-09-01 12:55:02 +00005108 for (i = 0; i < tp->irq_cnt; i++)
5109 synchronize_irq(tp->napi[i].irq_vec);
David S. Millerf47c11e2005-06-24 20:18:35 -07005110}
5111
5112static inline int tg3_irq_sync(struct tg3 *tp)
5113{
5114 return tp->irq_sync;
5115}
5116
5117/* Fully shutdown all tg3 driver activity elsewhere in the system.
5118 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5119 * with as well. Most of the time, this is not necessary except when
5120 * shutting down the device.
5121 */
5122static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5123{
Michael Chan46966542007-07-11 19:47:19 -07005124 spin_lock_bh(&tp->lock);
David S. Millerf47c11e2005-06-24 20:18:35 -07005125 if (irq_sync)
5126 tg3_irq_quiesce(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07005127}
5128
5129static inline void tg3_full_unlock(struct tg3 *tp)
5130{
David S. Millerf47c11e2005-06-24 20:18:35 -07005131 spin_unlock_bh(&tp->lock);
5132}
5133
Michael Chanfcfa0a32006-03-20 22:28:41 -08005134/* One-shot MSI handler - Chip automatically disables interrupt
5135 * after sending MSI so driver doesn't have to do it.
5136 */
David Howells7d12e782006-10-05 14:55:46 +01005137static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
Michael Chanfcfa0a32006-03-20 22:28:41 -08005138{
Matt Carlson09943a12009-08-28 14:01:57 +00005139 struct tg3_napi *tnapi = dev_id;
5140 struct tg3 *tp = tnapi->tp;
Michael Chanfcfa0a32006-03-20 22:28:41 -08005141
Matt Carlson898a56f2009-08-28 14:02:40 +00005142 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00005143 if (tnapi->rx_rcb)
5144 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chanfcfa0a32006-03-20 22:28:41 -08005145
5146 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00005147 napi_schedule(&tnapi->napi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08005148
5149 return IRQ_HANDLED;
5150}
5151
Michael Chan88b06bc22005-04-21 17:13:25 -07005152/* MSI ISR - No need to check for interrupt sharing and no need to
5153 * flush status block and interrupt mailbox. PCI ordering rules
5154 * guarantee that MSI will arrive after the status block.
5155 */
David Howells7d12e782006-10-05 14:55:46 +01005156static irqreturn_t tg3_msi(int irq, void *dev_id)
Michael Chan88b06bc22005-04-21 17:13:25 -07005157{
Matt Carlson09943a12009-08-28 14:01:57 +00005158 struct tg3_napi *tnapi = dev_id;
5159 struct tg3 *tp = tnapi->tp;
Michael Chan88b06bc22005-04-21 17:13:25 -07005160
Matt Carlson898a56f2009-08-28 14:02:40 +00005161 prefetch(tnapi->hw_status);
Matt Carlson0c1d0e22009-09-01 13:16:33 +00005162 if (tnapi->rx_rcb)
5163 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Michael Chan88b06bc22005-04-21 17:13:25 -07005164 /*
David S. Millerfac9b832005-05-18 22:46:34 -07005165 * Writing any value to intr-mbox-0 clears PCI INTA# and
Michael Chan88b06bc22005-04-21 17:13:25 -07005166 * chip-internal interrupt pending events.
David S. Millerfac9b832005-05-18 22:46:34 -07005167 * Writing non-zero to intr-mbox-0 additional tells the
Michael Chan88b06bc22005-04-21 17:13:25 -07005168 * NIC to stop sending us irqs, engaging "in-intr-handler"
5169 * event coalescing.
5170 */
5171 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chan61487482005-09-05 17:53:19 -07005172 if (likely(!tg3_irq_sync(tp)))
Matt Carlson09943a12009-08-28 14:01:57 +00005173 napi_schedule(&tnapi->napi);
Michael Chan61487482005-09-05 17:53:19 -07005174
Michael Chan88b06bc22005-04-21 17:13:25 -07005175 return IRQ_RETVAL(1);
5176}
5177
David Howells7d12e782006-10-05 14:55:46 +01005178static irqreturn_t tg3_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005179{
Matt Carlson09943a12009-08-28 14:01:57 +00005180 struct tg3_napi *tnapi = dev_id;
5181 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005182 struct tg3_hw_status *sblk = tnapi->hw_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005183 unsigned int handled = 1;
5184
Linus Torvalds1da177e2005-04-16 15:20:36 -07005185 /* In INTx mode, it is possible for the interrupt to arrive at
5186 * the CPU before the status block posted prior to the interrupt.
5187 * Reading the PCI State register will confirm whether the
5188 * interrupt is ours and will flush the status block.
5189 */
Michael Chand18edcb2007-03-24 20:57:11 -07005190 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
5191 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5192 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5193 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07005194 goto out;
David S. Millerfac9b832005-05-18 22:46:34 -07005195 }
Michael Chand18edcb2007-03-24 20:57:11 -07005196 }
5197
5198 /*
5199 * Writing any value to intr-mbox-0 clears PCI INTA# and
5200 * chip-internal interrupt pending events.
5201 * Writing non-zero to intr-mbox-0 additional tells the
5202 * NIC to stop sending us irqs, engaging "in-intr-handler"
5203 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07005204 *
5205 * Flush the mailbox to de-assert the IRQ immediately to prevent
5206 * spurious interrupts. The flush impacts performance but
5207 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07005208 */
Michael Chanc04cb342007-05-07 00:26:15 -07005209 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Michael Chand18edcb2007-03-24 20:57:11 -07005210 if (tg3_irq_sync(tp))
5211 goto out;
5212 sblk->status &= ~SD_STATUS_UPDATED;
Matt Carlson17375d22009-08-28 14:02:18 +00005213 if (likely(tg3_has_work(tnapi))) {
Matt Carlson72334482009-08-28 14:03:01 +00005214 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson09943a12009-08-28 14:01:57 +00005215 napi_schedule(&tnapi->napi);
Michael Chand18edcb2007-03-24 20:57:11 -07005216 } else {
5217 /* No work, shared interrupt perhaps? re-enable
5218 * interrupts, and flush that PCI write
5219 */
5220 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5221 0x00000000);
David S. Millerfac9b832005-05-18 22:46:34 -07005222 }
David S. Millerf47c11e2005-06-24 20:18:35 -07005223out:
David S. Millerfac9b832005-05-18 22:46:34 -07005224 return IRQ_RETVAL(handled);
5225}
5226
David Howells7d12e782006-10-05 14:55:46 +01005227static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
David S. Millerfac9b832005-05-18 22:46:34 -07005228{
Matt Carlson09943a12009-08-28 14:01:57 +00005229 struct tg3_napi *tnapi = dev_id;
5230 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005231 struct tg3_hw_status *sblk = tnapi->hw_status;
David S. Millerfac9b832005-05-18 22:46:34 -07005232 unsigned int handled = 1;
5233
David S. Millerfac9b832005-05-18 22:46:34 -07005234 /* In INTx mode, it is possible for the interrupt to arrive at
5235 * the CPU before the status block posted prior to the interrupt.
5236 * Reading the PCI State register will confirm whether the
5237 * interrupt is ours and will flush the status block.
5238 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005239 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
Michael Chand18edcb2007-03-24 20:57:11 -07005240 if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
5241 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5242 handled = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07005243 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005244 }
Michael Chand18edcb2007-03-24 20:57:11 -07005245 }
5246
5247 /*
5248 * writing any value to intr-mbox-0 clears PCI INTA# and
5249 * chip-internal interrupt pending events.
5250 * writing non-zero to intr-mbox-0 additional tells the
5251 * NIC to stop sending us irqs, engaging "in-intr-handler"
5252 * event coalescing.
Michael Chanc04cb342007-05-07 00:26:15 -07005253 *
5254 * Flush the mailbox to de-assert the IRQ immediately to prevent
5255 * spurious interrupts. The flush impacts performance but
5256 * excessive spurious interrupts can be worse in some cases.
Michael Chand18edcb2007-03-24 20:57:11 -07005257 */
Michael Chanc04cb342007-05-07 00:26:15 -07005258 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
Matt Carlson624f8e52009-04-20 06:55:01 +00005259
5260 /*
5261 * In a shared interrupt configuration, sometimes other devices'
5262 * interrupts will scream. We record the current status tag here
5263 * so that the above check can report that the screaming interrupts
5264 * are unhandled. Eventually they will be silenced.
5265 */
Matt Carlson898a56f2009-08-28 14:02:40 +00005266 tnapi->last_irq_tag = sblk->status_tag;
Matt Carlson624f8e52009-04-20 06:55:01 +00005267
Michael Chand18edcb2007-03-24 20:57:11 -07005268 if (tg3_irq_sync(tp))
5269 goto out;
Matt Carlson624f8e52009-04-20 06:55:01 +00005270
Matt Carlson72334482009-08-28 14:03:01 +00005271 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
Matt Carlson624f8e52009-04-20 06:55:01 +00005272
Matt Carlson09943a12009-08-28 14:01:57 +00005273 napi_schedule(&tnapi->napi);
Matt Carlson624f8e52009-04-20 06:55:01 +00005274
David S. Millerf47c11e2005-06-24 20:18:35 -07005275out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005276 return IRQ_RETVAL(handled);
5277}
5278
Michael Chan79381092005-04-21 17:13:59 -07005279/* ISR for interrupt test */
David Howells7d12e782006-10-05 14:55:46 +01005280static irqreturn_t tg3_test_isr(int irq, void *dev_id)
Michael Chan79381092005-04-21 17:13:59 -07005281{
Matt Carlson09943a12009-08-28 14:01:57 +00005282 struct tg3_napi *tnapi = dev_id;
5283 struct tg3 *tp = tnapi->tp;
Matt Carlson898a56f2009-08-28 14:02:40 +00005284 struct tg3_hw_status *sblk = tnapi->hw_status;
Michael Chan79381092005-04-21 17:13:59 -07005285
Michael Chanf9804dd2005-09-27 12:13:10 -07005286 if ((sblk->status & SD_STATUS_UPDATED) ||
5287 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
Michael Chanb16250e2006-09-27 16:10:14 -07005288 tg3_disable_ints(tp);
Michael Chan79381092005-04-21 17:13:59 -07005289 return IRQ_RETVAL(1);
5290 }
5291 return IRQ_RETVAL(0);
5292}
5293
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07005294static int tg3_init_hw(struct tg3 *, int);
Michael Chan944d9802005-05-29 14:57:48 -07005295static int tg3_halt(struct tg3 *, int, int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005296
Michael Chanb9ec6c12006-07-25 16:37:27 -07005297/* Restart hardware after configuration changes, self-test, etc.
5298 * Invoked with tp->lock held.
5299 */
5300static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
Eric Dumazet78c61462008-04-24 23:33:06 -07005301 __releases(tp->lock)
5302 __acquires(tp->lock)
Michael Chanb9ec6c12006-07-25 16:37:27 -07005303{
5304 int err;
5305
5306 err = tg3_init_hw(tp, reset_phy);
5307 if (err) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00005308 netdev_err(tp->dev,
5309 "Failed to re-initialize device, aborting\n");
Michael Chanb9ec6c12006-07-25 16:37:27 -07005310 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5311 tg3_full_unlock(tp);
5312 del_timer_sync(&tp->timer);
5313 tp->irq_sync = 0;
Matt Carlsonfed97812009-09-01 13:10:19 +00005314 tg3_napi_enable(tp);
Michael Chanb9ec6c12006-07-25 16:37:27 -07005315 dev_close(tp->dev);
5316 tg3_full_lock(tp, 0);
5317 }
5318 return err;
5319}
5320
Linus Torvalds1da177e2005-04-16 15:20:36 -07005321#ifdef CONFIG_NET_POLL_CONTROLLER
5322static void tg3_poll_controller(struct net_device *dev)
5323{
Matt Carlson4f125f42009-09-01 12:55:02 +00005324 int i;
Michael Chan88b06bc22005-04-21 17:13:25 -07005325 struct tg3 *tp = netdev_priv(dev);
5326
Matt Carlson4f125f42009-09-01 12:55:02 +00005327 for (i = 0; i < tp->irq_cnt; i++)
Louis Rillingfe234f02010-03-09 06:14:41 +00005328 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005329}
5330#endif
5331
David Howellsc4028952006-11-22 14:57:56 +00005332static void tg3_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005333{
David Howellsc4028952006-11-22 14:57:56 +00005334 struct tg3 *tp = container_of(work, struct tg3, reset_task);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005335 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005336 unsigned int restart_timer;
5337
Michael Chan7faa0062006-02-02 17:29:28 -08005338 tg3_full_lock(tp, 0);
Michael Chan7faa0062006-02-02 17:29:28 -08005339
5340 if (!netif_running(tp->dev)) {
Michael Chan7faa0062006-02-02 17:29:28 -08005341 tg3_full_unlock(tp);
5342 return;
5343 }
5344
5345 tg3_full_unlock(tp);
5346
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005347 tg3_phy_stop(tp);
5348
Linus Torvalds1da177e2005-04-16 15:20:36 -07005349 tg3_netif_stop(tp);
5350
David S. Millerf47c11e2005-06-24 20:18:35 -07005351 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005352
5353 restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
5354 tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
5355
Michael Chandf3e6542006-05-26 17:48:07 -07005356 if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
5357 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5358 tp->write32_rx_mbox = tg3_write_flush_reg32;
5359 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
5360 tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
5361 }
5362
Michael Chan944d9802005-05-29 14:57:48 -07005363 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005364 err = tg3_init_hw(tp, 1);
5365 if (err)
Michael Chanb9ec6c12006-07-25 16:37:27 -07005366 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005367
5368 tg3_netif_start(tp);
5369
Linus Torvalds1da177e2005-04-16 15:20:36 -07005370 if (restart_timer)
5371 mod_timer(&tp->timer, jiffies + 1);
Michael Chan7faa0062006-02-02 17:29:28 -08005372
Michael Chanb9ec6c12006-07-25 16:37:27 -07005373out:
Michael Chan7faa0062006-02-02 17:29:28 -08005374 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07005375
5376 if (!err)
5377 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005378}
5379
Michael Chanb0408752007-02-13 12:18:30 -08005380static void tg3_dump_short_state(struct tg3 *tp)
5381{
Joe Perches05dbe002010-02-17 19:44:19 +00005382 netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
5383 tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
5384 netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
5385 tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
Michael Chanb0408752007-02-13 12:18:30 -08005386}
5387
Linus Torvalds1da177e2005-04-16 15:20:36 -07005388static void tg3_tx_timeout(struct net_device *dev)
5389{
5390 struct tg3 *tp = netdev_priv(dev);
5391
Michael Chanb0408752007-02-13 12:18:30 -08005392 if (netif_msg_tx_err(tp)) {
Joe Perches05dbe002010-02-17 19:44:19 +00005393 netdev_err(dev, "transmit timed out, resetting\n");
Michael Chanb0408752007-02-13 12:18:30 -08005394 tg3_dump_short_state(tp);
5395 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005396
5397 schedule_work(&tp->reset_task);
5398}
5399
Michael Chanc58ec932005-09-17 00:46:27 -07005400/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5401static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5402{
5403 u32 base = (u32) mapping & 0xffffffff;
5404
5405 return ((base > 0xffffdcc0) &&
5406 (base + len + 8 < base));
5407}
5408
Michael Chan72f2afb2006-03-06 19:28:35 -08005409/* Test for DMA addresses > 40-bit */
5410static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5411 int len)
5412{
5413#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
Michael Chan6728a8e2006-03-27 23:16:49 -08005414 if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
Yang Hongyang50cf1562009-04-06 19:01:14 -07005415 return (((u64) mapping + len) > DMA_BIT_MASK(40));
Michael Chan72f2afb2006-03-06 19:28:35 -08005416 return 0;
5417#else
5418 return 0;
5419#endif
5420}
5421
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005422static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005423
Michael Chan72f2afb2006-03-06 19:28:35 -08005424/* Workaround 4GB and 40-bit hardware DMA bugs. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00005425static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
5426 struct sk_buff *skb, u32 last_plus_one,
5427 u32 *start, u32 base_flags, u32 mss)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005428{
Matt Carlson24f4efd2009-11-13 13:03:35 +00005429 struct tg3 *tp = tnapi->tp;
Matt Carlson41588ba2008-04-19 18:12:33 -07005430 struct sk_buff *new_skb;
Michael Chanc58ec932005-09-17 00:46:27 -07005431 dma_addr_t new_addr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005432 u32 entry = *start;
Michael Chanc58ec932005-09-17 00:46:27 -07005433 int i, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005434
Matt Carlson41588ba2008-04-19 18:12:33 -07005435 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5436 new_skb = skb_copy(skb, GFP_ATOMIC);
5437 else {
5438 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5439
5440 new_skb = skb_copy_expand(skb,
5441 skb_headroom(skb) + more_headroom,
5442 skb_tailroom(skb), GFP_ATOMIC);
5443 }
5444
Linus Torvalds1da177e2005-04-16 15:20:36 -07005445 if (!new_skb) {
Michael Chanc58ec932005-09-17 00:46:27 -07005446 ret = -1;
5447 } else {
5448 /* New SKB is guaranteed to be linear. */
5449 entry = *start;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005450 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5451 PCI_DMA_TODEVICE);
5452 /* Make sure the mapping succeeded */
5453 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5454 ret = -1;
5455 dev_kfree_skb(new_skb);
5456 new_skb = NULL;
David S. Miller90079ce2008-09-11 04:52:51 -07005457
Michael Chanc58ec932005-09-17 00:46:27 -07005458 /* Make sure new skb does not cross any 4G boundaries.
5459 * Drop the packet if it does.
5460 */
Alexander Duyckf4188d82009-12-02 16:48:38 +00005461 } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5462 tg3_4g_overflow_test(new_addr, new_skb->len)) {
5463 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5464 PCI_DMA_TODEVICE);
Michael Chanc58ec932005-09-17 00:46:27 -07005465 ret = -1;
5466 dev_kfree_skb(new_skb);
5467 new_skb = NULL;
5468 } else {
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005469 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
Michael Chanc58ec932005-09-17 00:46:27 -07005470 base_flags, 1 | (mss << 1));
5471 *start = NEXT_TX(entry);
5472 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005473 }
5474
Linus Torvalds1da177e2005-04-16 15:20:36 -07005475 /* Now clean up the sw ring entries. */
5476 i = 0;
5477 while (entry != last_plus_one) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00005478 int len;
5479
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005480 if (i == 0)
Alexander Duyckf4188d82009-12-02 16:48:38 +00005481 len = skb_headlen(skb);
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005482 else
Alexander Duyckf4188d82009-12-02 16:48:38 +00005483 len = skb_shinfo(skb)->frags[i-1].size;
5484
5485 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005486 dma_unmap_addr(&tnapi->tx_buffers[entry],
Alexander Duyckf4188d82009-12-02 16:48:38 +00005487 mapping),
5488 len, PCI_DMA_TODEVICE);
5489 if (i == 0) {
5490 tnapi->tx_buffers[entry].skb = new_skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005491 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
Alexander Duyckf4188d82009-12-02 16:48:38 +00005492 new_addr);
5493 } else {
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005494 tnapi->tx_buffers[entry].skb = NULL;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005495 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005496 entry = NEXT_TX(entry);
5497 i++;
5498 }
5499
5500 dev_kfree_skb(skb);
5501
Michael Chanc58ec932005-09-17 00:46:27 -07005502 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005503}
5504
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005505static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005506 dma_addr_t mapping, int len, u32 flags,
5507 u32 mss_and_is_end)
5508{
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005509 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
Linus Torvalds1da177e2005-04-16 15:20:36 -07005510 int is_end = (mss_and_is_end & 0x1);
5511 u32 mss = (mss_and_is_end >> 1);
5512 u32 vlan_tag = 0;
5513
5514 if (is_end)
5515 flags |= TXD_FLAG_END;
5516 if (flags & TXD_FLAG_VLAN) {
5517 vlan_tag = flags >> 16;
5518 flags &= 0xffff;
5519 }
5520 vlan_tag |= (mss << TXD_MSS_SHIFT);
5521
5522 txd->addr_hi = ((u64) mapping >> 32);
5523 txd->addr_lo = ((u64) mapping & 0xffffffff);
5524 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5525 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5526}
5527
Michael Chan5a6f3072006-03-20 22:28:05 -08005528/* hard_start_xmit for devices that don't have any bugs and
Matt Carlsone849cdc2009-11-13 13:03:38 +00005529 * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
Michael Chan5a6f3072006-03-20 22:28:05 -08005530 */
Stephen Hemminger613573252009-08-31 19:50:58 +00005531static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
5532 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005533{
5534 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005535 u32 len, entry, base_flags, mss;
David S. Miller90079ce2008-09-11 04:52:51 -07005536 dma_addr_t mapping;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005537 struct tg3_napi *tnapi;
5538 struct netdev_queue *txq;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005539 unsigned int i, last;
5540
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005541 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5542 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
Matt Carlson19cfaec2009-12-03 08:36:20 +00005543 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005544 tnapi++;
Michael Chan5a6f3072006-03-20 22:28:05 -08005545
Michael Chan00b70502006-06-17 21:58:45 -07005546 /* We are running in BH disabled context with netif_tx_lock
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005547 * and TX reclaim runs via tp->napi.poll inside of a software
Michael Chan5a6f3072006-03-20 22:28:05 -08005548 * interrupt. Furthermore, IRQ processing runs lockless so we have
5549 * no IRQ context deadlocks to worry about either. Rejoice!
5550 */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005551 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005552 if (!netif_tx_queue_stopped(txq)) {
5553 netif_tx_stop_queue(txq);
Michael Chan5a6f3072006-03-20 22:28:05 -08005554
5555 /* This is a hard error, log it. */
Matt Carlson5129c3a2010-04-05 10:19:23 +00005556 netdev_err(dev,
5557 "BUG! Tx Ring full when queue awake!\n");
Michael Chan5a6f3072006-03-20 22:28:05 -08005558 }
Michael Chan5a6f3072006-03-20 22:28:05 -08005559 return NETDEV_TX_BUSY;
5560 }
5561
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005562 entry = tnapi->tx_prod;
Michael Chan5a6f3072006-03-20 22:28:05 -08005563 base_flags = 0;
Matt Carlsonbe98da62010-07-11 09:31:46 +00005564 mss = skb_shinfo(skb)->gso_size;
5565 if (mss) {
Michael Chan5a6f3072006-03-20 22:28:05 -08005566 int tcp_opt_len, ip_tcp_len;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00005567 u32 hdrlen;
Michael Chan5a6f3072006-03-20 22:28:05 -08005568
5569 if (skb_header_cloned(skb) &&
5570 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5571 dev_kfree_skb(skb);
5572 goto out_unlock;
5573 }
5574
Michael Chanb0026622006-07-03 19:42:14 -07005575 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00005576 hdrlen = skb_headlen(skb) - ETH_HLEN;
Michael Chanb0026622006-07-03 19:42:14 -07005577 else {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005578 struct iphdr *iph = ip_hdr(skb);
5579
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07005580 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -03005581 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
Michael Chanb0026622006-07-03 19:42:14 -07005582
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005583 iph->check = 0;
5584 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00005585 hdrlen = ip_tcp_len + tcp_opt_len;
Michael Chanb0026622006-07-03 19:42:14 -07005586 }
Michael Chan5a6f3072006-03-20 22:28:05 -08005587
Matt Carlsone849cdc2009-11-13 13:03:38 +00005588 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00005589 mss |= (hdrlen & 0xc) << 12;
5590 if (hdrlen & 0x10)
5591 base_flags |= 0x00000010;
5592 base_flags |= (hdrlen & 0x3e0) << 5;
5593 } else
5594 mss |= hdrlen << 9;
5595
Michael Chan5a6f3072006-03-20 22:28:05 -08005596 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5597 TXD_FLAG_CPU_POST_DMA);
5598
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07005599 tcp_hdr(skb)->check = 0;
Michael Chan5a6f3072006-03-20 22:28:05 -08005600
Matt Carlson859a588792010-04-05 10:19:28 +00005601 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chan5a6f3072006-03-20 22:28:05 -08005602 base_flags |= TXD_FLAG_TCPUDP_CSUM;
Matt Carlson859a588792010-04-05 10:19:28 +00005603 }
5604
Michael Chan5a6f3072006-03-20 22:28:05 -08005605#if TG3_VLAN_TAG_USED
5606 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
5607 base_flags |= (TXD_FLAG_VLAN |
5608 (vlan_tx_tag_get(skb) << 16));
5609#endif
5610
Alexander Duyckf4188d82009-12-02 16:48:38 +00005611 len = skb_headlen(skb);
5612
5613 /* Queue skb data, a.k.a. the main skb fragment. */
5614 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5615 if (pci_dma_mapping_error(tp->pdev, mapping)) {
David S. Miller90079ce2008-09-11 04:52:51 -07005616 dev_kfree_skb(skb);
5617 goto out_unlock;
5618 }
5619
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005620 tnapi->tx_buffers[entry].skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005621 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005622
Matt Carlsonb703df62009-12-03 08:36:21 +00005623 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00005624 !mss && skb->len > ETH_DATA_LEN)
5625 base_flags |= TXD_FLAG_JMB_PKT;
5626
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005627 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
Michael Chan5a6f3072006-03-20 22:28:05 -08005628 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5629
5630 entry = NEXT_TX(entry);
5631
5632 /* Now loop through additional data fragments, and queue them. */
5633 if (skb_shinfo(skb)->nr_frags > 0) {
Michael Chan5a6f3072006-03-20 22:28:05 -08005634 last = skb_shinfo(skb)->nr_frags - 1;
5635 for (i = 0; i <= last; i++) {
5636 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5637
5638 len = frag->size;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005639 mapping = pci_map_page(tp->pdev,
5640 frag->page,
5641 frag->page_offset,
5642 len, PCI_DMA_TODEVICE);
5643 if (pci_dma_mapping_error(tp->pdev, mapping))
5644 goto dma_error;
5645
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005646 tnapi->tx_buffers[entry].skb = NULL;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005647 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
Alexander Duyckf4188d82009-12-02 16:48:38 +00005648 mapping);
Michael Chan5a6f3072006-03-20 22:28:05 -08005649
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005650 tg3_set_txd(tnapi, entry, mapping, len,
Michael Chan5a6f3072006-03-20 22:28:05 -08005651 base_flags, (i == last) | (mss << 1));
5652
5653 entry = NEXT_TX(entry);
5654 }
5655 }
5656
5657 /* Packets are ready, update Tx producer idx local and on card. */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005658 tw32_tx_mbox(tnapi->prodmbox, entry);
Michael Chan5a6f3072006-03-20 22:28:05 -08005659
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005660 tnapi->tx_prod = entry;
5661 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005662 netif_tx_stop_queue(txq);
Matt Carlsonf65aac12010-08-02 11:26:03 +00005663
5664 /* netif_tx_stop_queue() must be done before checking
5665 * checking tx index in tg3_tx_avail() below, because in
5666 * tg3_tx(), we update tx index before checking for
5667 * netif_tx_queue_stopped().
5668 */
5669 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005670 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
Matt Carlsonfe5f5782009-09-01 13:09:39 +00005671 netif_tx_wake_queue(txq);
Michael Chan5a6f3072006-03-20 22:28:05 -08005672 }
5673
5674out_unlock:
Eric Dumazetcdd0db02009-05-28 00:00:41 +00005675 mmiowb();
Michael Chan5a6f3072006-03-20 22:28:05 -08005676
5677 return NETDEV_TX_OK;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005678
5679dma_error:
5680 last = i;
5681 entry = tnapi->tx_prod;
5682 tnapi->tx_buffers[entry].skb = NULL;
5683 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005684 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00005685 skb_headlen(skb),
5686 PCI_DMA_TODEVICE);
5687 for (i = 0; i <= last; i++) {
5688 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5689 entry = NEXT_TX(entry);
5690
5691 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005692 dma_unmap_addr(&tnapi->tx_buffers[entry],
Alexander Duyckf4188d82009-12-02 16:48:38 +00005693 mapping),
5694 frag->size, PCI_DMA_TODEVICE);
5695 }
5696
5697 dev_kfree_skb(skb);
5698 return NETDEV_TX_OK;
Michael Chan5a6f3072006-03-20 22:28:05 -08005699}
5700
Stephen Hemminger613573252009-08-31 19:50:58 +00005701static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
5702 struct net_device *);
Michael Chan52c0fd82006-06-29 20:15:54 -07005703
5704/* Use GSO to workaround a rare TSO bug that may be triggered when the
5705 * TSO header is greater than 80 bytes.
5706 */
5707static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5708{
5709 struct sk_buff *segs, *nskb;
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005710 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
Michael Chan52c0fd82006-06-29 20:15:54 -07005711
5712 /* Estimate the number of fragments in the worst case */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005713 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
Michael Chan52c0fd82006-06-29 20:15:54 -07005714 netif_stop_queue(tp->dev);
Matt Carlsonf65aac12010-08-02 11:26:03 +00005715
5716 /* netif_tx_stop_queue() must be done before checking
5717 * checking tx index in tg3_tx_avail() below, because in
5718 * tg3_tx(), we update tx index before checking for
5719 * netif_tx_queue_stopped().
5720 */
5721 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005722 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
Michael Chan7f62ad52007-02-20 23:25:40 -08005723 return NETDEV_TX_BUSY;
5724
5725 netif_wake_queue(tp->dev);
Michael Chan52c0fd82006-06-29 20:15:54 -07005726 }
5727
5728 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
Hirofumi Nakagawa801678c2008-04-29 01:03:09 -07005729 if (IS_ERR(segs))
Michael Chan52c0fd82006-06-29 20:15:54 -07005730 goto tg3_tso_bug_end;
5731
5732 do {
5733 nskb = segs;
5734 segs = segs->next;
5735 nskb->next = NULL;
5736 tg3_start_xmit_dma_bug(nskb, tp->dev);
5737 } while (segs);
5738
5739tg3_tso_bug_end:
5740 dev_kfree_skb(skb);
5741
5742 return NETDEV_TX_OK;
5743}
Michael Chan52c0fd82006-06-29 20:15:54 -07005744
Michael Chan5a6f3072006-03-20 22:28:05 -08005745/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
5746 * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
5747 */
Stephen Hemminger613573252009-08-31 19:50:58 +00005748static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
5749 struct net_device *dev)
Michael Chan5a6f3072006-03-20 22:28:05 -08005750{
5751 struct tg3 *tp = netdev_priv(dev);
Michael Chan5a6f3072006-03-20 22:28:05 -08005752 u32 len, entry, base_flags, mss;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005753 int would_hit_hwbug;
David S. Miller90079ce2008-09-11 04:52:51 -07005754 dma_addr_t mapping;
Matt Carlson24f4efd2009-11-13 13:03:35 +00005755 struct tg3_napi *tnapi;
5756 struct netdev_queue *txq;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005757 unsigned int i, last;
5758
Matt Carlson24f4efd2009-11-13 13:03:35 +00005759 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5760 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
Matt Carlson19cfaec2009-12-03 08:36:20 +00005761 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
Matt Carlson24f4efd2009-11-13 13:03:35 +00005762 tnapi++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005763
Michael Chan00b70502006-06-17 21:58:45 -07005764 /* We are running in BH disabled context with netif_tx_lock
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005765 * and TX reclaim runs via tp->napi.poll inside of a software
David S. Millerf47c11e2005-06-24 20:18:35 -07005766 * interrupt. Furthermore, IRQ processing runs lockless so we have
5767 * no IRQ context deadlocks to worry about either. Rejoice!
Linus Torvalds1da177e2005-04-16 15:20:36 -07005768 */
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005769 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00005770 if (!netif_tx_queue_stopped(txq)) {
5771 netif_tx_stop_queue(txq);
Stephen Hemminger1f064a82005-12-06 17:36:44 -08005772
5773 /* This is a hard error, log it. */
Matt Carlson5129c3a2010-04-05 10:19:23 +00005774 netdev_err(dev,
5775 "BUG! Tx Ring full when queue awake!\n");
Stephen Hemminger1f064a82005-12-06 17:36:44 -08005776 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005777 return NETDEV_TX_BUSY;
5778 }
5779
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005780 entry = tnapi->tx_prod;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005781 base_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07005782 if (skb->ip_summed == CHECKSUM_PARTIAL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005783 base_flags |= TXD_FLAG_TCPUDP_CSUM;
Matt Carlson24f4efd2009-11-13 13:03:35 +00005784
Matt Carlsonbe98da62010-07-11 09:31:46 +00005785 mss = skb_shinfo(skb)->gso_size;
5786 if (mss) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005787 struct iphdr *iph;
Matt Carlson34195c32010-07-11 09:31:42 +00005788 u32 tcp_opt_len, hdr_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005789
5790 if (skb_header_cloned(skb) &&
5791 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5792 dev_kfree_skb(skb);
5793 goto out_unlock;
5794 }
5795
Matt Carlson34195c32010-07-11 09:31:42 +00005796 iph = ip_hdr(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07005797 tcp_opt_len = tcp_optlen(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005798
Matt Carlson34195c32010-07-11 09:31:42 +00005799 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
5800 hdr_len = skb_headlen(skb) - ETH_HLEN;
5801 } else {
5802 u32 ip_tcp_len;
5803
5804 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
5805 hdr_len = ip_tcp_len + tcp_opt_len;
5806
5807 iph->check = 0;
5808 iph->tot_len = htons(mss + hdr_len);
5809 }
5810
Michael Chan52c0fd82006-06-29 20:15:54 -07005811 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
Michael Chan7f62ad52007-02-20 23:25:40 -08005812 (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
Matt Carlsonde6f31e2010-04-12 06:58:30 +00005813 return tg3_tso_bug(tp, skb);
Michael Chan52c0fd82006-06-29 20:15:54 -07005814
Linus Torvalds1da177e2005-04-16 15:20:36 -07005815 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5816 TXD_FLAG_CPU_POST_DMA);
5817
Linus Torvalds1da177e2005-04-16 15:20:36 -07005818 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07005819 tcp_hdr(skb)->check = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005820 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07005821 } else
5822 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5823 iph->daddr, 0,
5824 IPPROTO_TCP,
5825 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005826
Matt Carlson615774f2009-11-13 13:03:39 +00005827 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
5828 mss |= (hdr_len & 0xc) << 12;
5829 if (hdr_len & 0x10)
5830 base_flags |= 0x00000010;
5831 base_flags |= (hdr_len & 0x3e0) << 5;
5832 } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
Matt Carlson92c6b8d2009-11-02 14:23:27 +00005833 mss |= hdr_len << 9;
5834 else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
5835 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005836 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005837 int tsflags;
5838
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005839 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005840 mss |= (tsflags << 11);
5841 }
5842 } else {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005843 if (tcp_opt_len || iph->ihl > 5) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005844 int tsflags;
5845
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005846 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005847 base_flags |= tsflags << 12;
5848 }
5849 }
5850 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005851#if TG3_VLAN_TAG_USED
5852 if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
5853 base_flags |= (TXD_FLAG_VLAN |
5854 (vlan_tx_tag_get(skb) << 16));
5855#endif
5856
Matt Carlsonb703df62009-12-03 08:36:21 +00005857 if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
Matt Carlson615774f2009-11-13 13:03:39 +00005858 !mss && skb->len > ETH_DATA_LEN)
5859 base_flags |= TXD_FLAG_JMB_PKT;
5860
Alexander Duyckf4188d82009-12-02 16:48:38 +00005861 len = skb_headlen(skb);
5862
5863 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
5864 if (pci_dma_mapping_error(tp->pdev, mapping)) {
David S. Miller90079ce2008-09-11 04:52:51 -07005865 dev_kfree_skb(skb);
5866 goto out_unlock;
5867 }
5868
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005869 tnapi->tx_buffers[entry].skb = skb;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005870 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005871
5872 would_hit_hwbug = 0;
5873
Matt Carlson92c6b8d2009-11-02 14:23:27 +00005874 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
5875 would_hit_hwbug = 1;
5876
Matt Carlson0e1406d2009-11-02 12:33:33 +00005877 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5878 tg3_4g_overflow_test(mapping, len))
Matt Carlson41588ba2008-04-19 18:12:33 -07005879 would_hit_hwbug = 1;
Matt Carlson0e1406d2009-11-02 12:33:33 +00005880
5881 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
5882 tg3_40bit_overflow_test(tp, mapping, len))
5883 would_hit_hwbug = 1;
5884
5885 if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
Michael Chanc58ec932005-09-17 00:46:27 -07005886 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005887
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005888 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005889 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
5890
5891 entry = NEXT_TX(entry);
5892
5893 /* Now loop through additional data fragments, and queue them. */
5894 if (skb_shinfo(skb)->nr_frags > 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005895 last = skb_shinfo(skb)->nr_frags - 1;
5896 for (i = 0; i <= last; i++) {
5897 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5898
5899 len = frag->size;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005900 mapping = pci_map_page(tp->pdev,
5901 frag->page,
5902 frag->page_offset,
5903 len, PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005904
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005905 tnapi->tx_buffers[entry].skb = NULL;
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005906 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
Alexander Duyckf4188d82009-12-02 16:48:38 +00005907 mapping);
5908 if (pci_dma_mapping_error(tp->pdev, mapping))
5909 goto dma_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005910
Matt Carlson92c6b8d2009-11-02 14:23:27 +00005911 if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
5912 len <= 8)
5913 would_hit_hwbug = 1;
5914
Matt Carlson0e1406d2009-11-02 12:33:33 +00005915 if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
5916 tg3_4g_overflow_test(mapping, len))
Michael Chanc58ec932005-09-17 00:46:27 -07005917 would_hit_hwbug = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005918
Matt Carlson0e1406d2009-11-02 12:33:33 +00005919 if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
5920 tg3_40bit_overflow_test(tp, mapping, len))
Michael Chan72f2afb2006-03-06 19:28:35 -08005921 would_hit_hwbug = 1;
5922
Linus Torvalds1da177e2005-04-16 15:20:36 -07005923 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005924 tg3_set_txd(tnapi, entry, mapping, len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005925 base_flags, (i == last)|(mss << 1));
5926 else
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005927 tg3_set_txd(tnapi, entry, mapping, len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005928 base_flags, (i == last));
5929
5930 entry = NEXT_TX(entry);
5931 }
5932 }
5933
5934 if (would_hit_hwbug) {
5935 u32 last_plus_one = entry;
5936 u32 start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005937
Michael Chanc58ec932005-09-17 00:46:27 -07005938 start = entry - 1 - skb_shinfo(skb)->nr_frags;
5939 start &= (TG3_TX_RING_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005940
5941 /* If the workaround fails due to memory/mapping
5942 * failure, silently drop this packet.
5943 */
Matt Carlson24f4efd2009-11-13 13:03:35 +00005944 if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
Michael Chanc58ec932005-09-17 00:46:27 -07005945 &start, base_flags, mss))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005946 goto out_unlock;
5947
5948 entry = start;
5949 }
5950
5951 /* Packets are ready, update Tx producer idx local and on card. */
Matt Carlson24f4efd2009-11-13 13:03:35 +00005952 tw32_tx_mbox(tnapi->prodmbox, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005953
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005954 tnapi->tx_prod = entry;
5955 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
Matt Carlson24f4efd2009-11-13 13:03:35 +00005956 netif_tx_stop_queue(txq);
Matt Carlsonf65aac12010-08-02 11:26:03 +00005957
5958 /* netif_tx_stop_queue() must be done before checking
5959 * checking tx index in tg3_tx_avail() below, because in
5960 * tg3_tx(), we update tx index before checking for
5961 * netif_tx_queue_stopped().
5962 */
5963 smp_mb();
Matt Carlsonf3f3f272009-08-28 14:03:21 +00005964 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
Matt Carlson24f4efd2009-11-13 13:03:35 +00005965 netif_tx_wake_queue(txq);
Michael Chan51b91462005-09-01 17:41:28 -07005966 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005967
5968out_unlock:
Eric Dumazetcdd0db02009-05-28 00:00:41 +00005969 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005970
5971 return NETDEV_TX_OK;
Alexander Duyckf4188d82009-12-02 16:48:38 +00005972
5973dma_error:
5974 last = i;
5975 entry = tnapi->tx_prod;
5976 tnapi->tx_buffers[entry].skb = NULL;
5977 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005978 dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00005979 skb_headlen(skb),
5980 PCI_DMA_TODEVICE);
5981 for (i = 0; i <= last; i++) {
5982 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5983 entry = NEXT_TX(entry);
5984
5985 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00005986 dma_unmap_addr(&tnapi->tx_buffers[entry],
Alexander Duyckf4188d82009-12-02 16:48:38 +00005987 mapping),
5988 frag->size, PCI_DMA_TODEVICE);
5989 }
5990
5991 dev_kfree_skb(skb);
5992 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005993}
5994
5995static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
5996 int new_mtu)
5997{
5998 dev->mtu = new_mtu;
5999
Michael Chanef7f5ec2005-07-25 12:32:25 -07006000 if (new_mtu > ETH_DATA_LEN) {
Michael Chana4e2b342005-10-26 15:46:52 -07006001 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
Michael Chanef7f5ec2005-07-25 12:32:25 -07006002 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
6003 ethtool_op_set_tso(dev, 0);
Matt Carlson859a588792010-04-05 10:19:28 +00006004 } else {
Michael Chanef7f5ec2005-07-25 12:32:25 -07006005 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
Matt Carlson859a588792010-04-05 10:19:28 +00006006 }
Michael Chanef7f5ec2005-07-25 12:32:25 -07006007 } else {
Michael Chana4e2b342005-10-26 15:46:52 -07006008 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
Michael Chanef7f5ec2005-07-25 12:32:25 -07006009 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
Michael Chan0f893dc2005-07-25 12:30:38 -07006010 tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
Michael Chanef7f5ec2005-07-25 12:32:25 -07006011 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006012}
6013
6014static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6015{
6016 struct tg3 *tp = netdev_priv(dev);
Michael Chanb9ec6c12006-07-25 16:37:27 -07006017 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006018
6019 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6020 return -EINVAL;
6021
6022 if (!netif_running(dev)) {
6023 /* We'll just catch it later when the
6024 * device is up'd.
6025 */
6026 tg3_set_mtu(dev, tp, new_mtu);
6027 return 0;
6028 }
6029
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006030 tg3_phy_stop(tp);
6031
Linus Torvalds1da177e2005-04-16 15:20:36 -07006032 tg3_netif_stop(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07006033
6034 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006035
Michael Chan944d9802005-05-29 14:57:48 -07006036 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006037
6038 tg3_set_mtu(dev, tp, new_mtu);
6039
Michael Chanb9ec6c12006-07-25 16:37:27 -07006040 err = tg3_restart_hw(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006041
Michael Chanb9ec6c12006-07-25 16:37:27 -07006042 if (!err)
6043 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006044
David S. Millerf47c11e2005-06-24 20:18:35 -07006045 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006046
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07006047 if (!err)
6048 tg3_phy_start(tp);
6049
Michael Chanb9ec6c12006-07-25 16:37:27 -07006050 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006051}
6052
Matt Carlson21f581a2009-08-28 14:00:25 +00006053static void tg3_rx_prodring_free(struct tg3 *tp,
6054 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006055{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006056 int i;
6057
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006058 if (tpr != &tp->prodring[0]) {
6059 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
6060 i = (i + 1) % TG3_RX_RING_SIZE)
6061 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6062 tp->rx_pkt_map_sz);
6063
6064 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
6065 for (i = tpr->rx_jmb_cons_idx;
6066 i != tpr->rx_jmb_prod_idx;
6067 i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
6068 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6069 TG3_RX_JMB_MAP_SZ);
6070 }
6071 }
6072
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006073 return;
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006074 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006075
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006076 for (i = 0; i < TG3_RX_RING_SIZE; i++)
6077 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6078 tp->rx_pkt_map_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006079
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006080 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006081 for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
6082 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6083 TG3_RX_JMB_MAP_SZ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006084 }
6085}
6086
Matt Carlsonc6cdf432010-04-05 10:19:26 +00006087/* Initialize rx rings for packet processing.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006088 *
6089 * The chip has been shut down and the driver detached from
6090 * the networking, so no interrupts or new tx packets will
6091 * end up in the driver. tp->{tx,}lock are held and thus
6092 * we may not sleep.
6093 */
Matt Carlson21f581a2009-08-28 14:00:25 +00006094static int tg3_rx_prodring_alloc(struct tg3 *tp,
6095 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006096{
Matt Carlson287be122009-08-28 13:58:46 +00006097 u32 i, rx_pkt_dma_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006098
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006099 tpr->rx_std_cons_idx = 0;
6100 tpr->rx_std_prod_idx = 0;
6101 tpr->rx_jmb_cons_idx = 0;
6102 tpr->rx_jmb_prod_idx = 0;
6103
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006104 if (tpr != &tp->prodring[0]) {
6105 memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
6106 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
6107 memset(&tpr->rx_jmb_buffers[0], 0,
6108 TG3_RX_JMB_BUFF_RING_SIZE);
6109 goto done;
6110 }
6111
Linus Torvalds1da177e2005-04-16 15:20:36 -07006112 /* Zero out all descriptors. */
Matt Carlson21f581a2009-08-28 14:00:25 +00006113 memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006114
Matt Carlson287be122009-08-28 13:58:46 +00006115 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
Michael Chana4e2b342005-10-26 15:46:52 -07006116 if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
Matt Carlson287be122009-08-28 13:58:46 +00006117 tp->dev->mtu > ETH_DATA_LEN)
6118 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6119 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
Michael Chan7e72aad2005-07-25 12:31:17 -07006120
Linus Torvalds1da177e2005-04-16 15:20:36 -07006121 /* Initialize invariants of the rings, we only set this
6122 * stuff once. This works because the card does not
6123 * write into the rx buffer posting rings.
6124 */
6125 for (i = 0; i < TG3_RX_RING_SIZE; i++) {
6126 struct tg3_rx_buffer_desc *rxd;
6127
Matt Carlson21f581a2009-08-28 14:00:25 +00006128 rxd = &tpr->rx_std[i];
Matt Carlson287be122009-08-28 13:58:46 +00006129 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006130 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6131 rxd->opaque = (RXD_OPAQUE_RING_STD |
6132 (i << RXD_OPAQUE_INDEX_SHIFT));
6133 }
6134
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006135 /* Now allocate fresh SKBs for each rx ring. */
6136 for (i = 0; i < tp->rx_pending; i++) {
Matt Carlson86b21e52009-11-13 13:03:45 +00006137 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00006138 netdev_warn(tp->dev,
6139 "Using a smaller RX standard ring. Only "
6140 "%d out of %d buffers were allocated "
6141 "successfully\n", i, tp->rx_pending);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006142 if (i == 0)
6143 goto initfail;
6144 tp->rx_pending = i;
6145 break;
6146 }
6147 }
6148
6149 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
6150 goto done;
6151
Matt Carlson21f581a2009-08-28 14:00:25 +00006152 memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006153
Matt Carlson0d86df82010-02-17 15:17:00 +00006154 if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
6155 goto done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006156
Matt Carlson0d86df82010-02-17 15:17:00 +00006157 for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
6158 struct tg3_rx_buffer_desc *rxd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006159
Matt Carlson0d86df82010-02-17 15:17:00 +00006160 rxd = &tpr->rx_jmb[i].std;
6161 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6162 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6163 RXD_FLAG_JUMBO;
6164 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6165 (i << RXD_OPAQUE_INDEX_SHIFT));
6166 }
6167
6168 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6169 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00006170 netdev_warn(tp->dev,
6171 "Using a smaller RX jumbo ring. Only %d "
6172 "out of %d buffers were allocated "
6173 "successfully\n", i, tp->rx_jumbo_pending);
Matt Carlson0d86df82010-02-17 15:17:00 +00006174 if (i == 0)
6175 goto initfail;
6176 tp->rx_jumbo_pending = i;
6177 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006178 }
6179 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006180
6181done:
Michael Chan32d8c572006-07-25 16:38:29 -07006182 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006183
6184initfail:
Matt Carlson21f581a2009-08-28 14:00:25 +00006185 tg3_rx_prodring_free(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006186 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006187}
6188
Matt Carlson21f581a2009-08-28 14:00:25 +00006189static void tg3_rx_prodring_fini(struct tg3 *tp,
6190 struct tg3_rx_prodring_set *tpr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006191{
Matt Carlson21f581a2009-08-28 14:00:25 +00006192 kfree(tpr->rx_std_buffers);
6193 tpr->rx_std_buffers = NULL;
6194 kfree(tpr->rx_jmb_buffers);
6195 tpr->rx_jmb_buffers = NULL;
6196 if (tpr->rx_std) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006197 pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
Matt Carlson21f581a2009-08-28 14:00:25 +00006198 tpr->rx_std, tpr->rx_std_mapping);
6199 tpr->rx_std = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006200 }
Matt Carlson21f581a2009-08-28 14:00:25 +00006201 if (tpr->rx_jmb) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006202 pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
Matt Carlson21f581a2009-08-28 14:00:25 +00006203 tpr->rx_jmb, tpr->rx_jmb_mapping);
6204 tpr->rx_jmb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006205 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006206}
6207
Matt Carlson21f581a2009-08-28 14:00:25 +00006208static int tg3_rx_prodring_init(struct tg3 *tp,
6209 struct tg3_rx_prodring_set *tpr)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006210{
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006211 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
Matt Carlson21f581a2009-08-28 14:00:25 +00006212 if (!tpr->rx_std_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006213 return -ENOMEM;
6214
Matt Carlson21f581a2009-08-28 14:00:25 +00006215 tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
6216 &tpr->rx_std_mapping);
6217 if (!tpr->rx_std)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006218 goto err_out;
6219
6220 if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006221 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
Matt Carlson21f581a2009-08-28 14:00:25 +00006222 GFP_KERNEL);
6223 if (!tpr->rx_jmb_buffers)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006224 goto err_out;
6225
Matt Carlson21f581a2009-08-28 14:00:25 +00006226 tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
6227 TG3_RX_JUMBO_RING_BYTES,
6228 &tpr->rx_jmb_mapping);
6229 if (!tpr->rx_jmb)
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006230 goto err_out;
6231 }
6232
6233 return 0;
6234
6235err_out:
Matt Carlson21f581a2009-08-28 14:00:25 +00006236 tg3_rx_prodring_fini(tp, tpr);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006237 return -ENOMEM;
6238}
6239
6240/* Free up pending packets in all rx/tx rings.
6241 *
6242 * The chip has been shut down and the driver detached from
6243 * the networking, so no interrupts or new tx packets will
6244 * end up in the driver. tp->{tx,}lock is not held and we are not
6245 * in an interrupt context and thus may sleep.
6246 */
6247static void tg3_free_rings(struct tg3 *tp)
6248{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006249 int i, j;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006250
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006251 for (j = 0; j < tp->irq_cnt; j++) {
6252 struct tg3_napi *tnapi = &tp->napi[j];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006253
Matt Carlsonb28f6422010-06-05 17:24:32 +00006254 tg3_rx_prodring_free(tp, &tp->prodring[j]);
6255
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006256 if (!tnapi->tx_buffers)
6257 continue;
6258
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006259 for (i = 0; i < TG3_TX_RING_SIZE; ) {
Alexander Duyckf4188d82009-12-02 16:48:38 +00006260 struct ring_info *txp;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006261 struct sk_buff *skb;
Alexander Duyckf4188d82009-12-02 16:48:38 +00006262 unsigned int k;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006263
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006264 txp = &tnapi->tx_buffers[i];
6265 skb = txp->skb;
6266
6267 if (skb == NULL) {
6268 i++;
6269 continue;
6270 }
6271
Alexander Duyckf4188d82009-12-02 16:48:38 +00006272 pci_unmap_single(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006273 dma_unmap_addr(txp, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00006274 skb_headlen(skb),
6275 PCI_DMA_TODEVICE);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006276 txp->skb = NULL;
6277
Alexander Duyckf4188d82009-12-02 16:48:38 +00006278 i++;
6279
6280 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6281 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6282 pci_unmap_page(tp->pdev,
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +00006283 dma_unmap_addr(txp, mapping),
Alexander Duyckf4188d82009-12-02 16:48:38 +00006284 skb_shinfo(skb)->frags[k].size,
6285 PCI_DMA_TODEVICE);
6286 i++;
6287 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006288
6289 dev_kfree_skb_any(skb);
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006290 }
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006291 }
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006292}
6293
6294/* Initialize tx/rx rings for packet processing.
6295 *
6296 * The chip has been shut down and the driver detached from
6297 * the networking, so no interrupts or new tx packets will
6298 * end up in the driver. tp->{tx,}lock are held and thus
6299 * we may not sleep.
6300 */
6301static int tg3_init_rings(struct tg3 *tp)
6302{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006303 int i;
Matt Carlson72334482009-08-28 14:03:01 +00006304
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006305 /* Free up all the SKBs. */
6306 tg3_free_rings(tp);
6307
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006308 for (i = 0; i < tp->irq_cnt; i++) {
6309 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006310
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006311 tnapi->last_tag = 0;
6312 tnapi->last_irq_tag = 0;
6313 tnapi->hw_status->status = 0;
6314 tnapi->hw_status->status_tag = 0;
6315 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6316
6317 tnapi->tx_prod = 0;
6318 tnapi->tx_cons = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006319 if (tnapi->tx_ring)
6320 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006321
6322 tnapi->rx_rcb_ptr = 0;
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006323 if (tnapi->rx_rcb)
6324 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006325
Matt Carlsone4af1af2010-02-12 14:47:05 +00006326 if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
6327 tg3_free_rings(tp);
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006328 return -ENOMEM;
Matt Carlsone4af1af2010-02-12 14:47:05 +00006329 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006330 }
Matt Carlson72334482009-08-28 14:03:01 +00006331
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006332 return 0;
Matt Carlsoncf7a7292009-08-28 13:59:57 +00006333}
6334
6335/*
6336 * Must not be invoked with interrupt sources disabled and
6337 * the hardware shutdown down.
6338 */
6339static void tg3_free_consistent(struct tg3 *tp)
6340{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006341 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00006342
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006343 for (i = 0; i < tp->irq_cnt; i++) {
6344 struct tg3_napi *tnapi = &tp->napi[i];
6345
6346 if (tnapi->tx_ring) {
6347 pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
6348 tnapi->tx_ring, tnapi->tx_desc_mapping);
6349 tnapi->tx_ring = NULL;
6350 }
6351
6352 kfree(tnapi->tx_buffers);
6353 tnapi->tx_buffers = NULL;
6354
6355 if (tnapi->rx_rcb) {
6356 pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
6357 tnapi->rx_rcb,
6358 tnapi->rx_rcb_mapping);
6359 tnapi->rx_rcb = NULL;
6360 }
6361
6362 if (tnapi->hw_status) {
6363 pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
6364 tnapi->hw_status,
6365 tnapi->status_mapping);
6366 tnapi->hw_status = NULL;
6367 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006368 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006369
Linus Torvalds1da177e2005-04-16 15:20:36 -07006370 if (tp->hw_stats) {
6371 pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
6372 tp->hw_stats, tp->stats_mapping);
6373 tp->hw_stats = NULL;
6374 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006375
Matt Carlsone4af1af2010-02-12 14:47:05 +00006376 for (i = 0; i < tp->irq_cnt; i++)
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006377 tg3_rx_prodring_fini(tp, &tp->prodring[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006378}
6379
6380/*
6381 * Must not be invoked with interrupt sources disabled and
6382 * the hardware shutdown down. Can sleep.
6383 */
6384static int tg3_alloc_consistent(struct tg3 *tp)
6385{
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006386 int i;
Matt Carlson898a56f2009-08-28 14:02:40 +00006387
Matt Carlsone4af1af2010-02-12 14:47:05 +00006388 for (i = 0; i < tp->irq_cnt; i++) {
Matt Carlson2b2cdb62009-11-13 13:03:48 +00006389 if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
6390 goto err_out;
6391 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006392
Linus Torvalds1da177e2005-04-16 15:20:36 -07006393 tp->hw_stats = pci_alloc_consistent(tp->pdev,
6394 sizeof(struct tg3_hw_stats),
6395 &tp->stats_mapping);
6396 if (!tp->hw_stats)
6397 goto err_out;
6398
Linus Torvalds1da177e2005-04-16 15:20:36 -07006399 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6400
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006401 for (i = 0; i < tp->irq_cnt; i++) {
6402 struct tg3_napi *tnapi = &tp->napi[i];
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006403 struct tg3_hw_status *sblk;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006404
6405 tnapi->hw_status = pci_alloc_consistent(tp->pdev,
6406 TG3_HW_STATUS_SIZE,
6407 &tnapi->status_mapping);
6408 if (!tnapi->hw_status)
6409 goto err_out;
6410
6411 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006412 sblk = tnapi->hw_status;
6413
Matt Carlson19cfaec2009-12-03 08:36:20 +00006414 /* If multivector TSS is enabled, vector 0 does not handle
6415 * tx interrupts. Don't allocate any resources for it.
6416 */
6417 if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
6418 (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
6419 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6420 TG3_TX_RING_SIZE,
6421 GFP_KERNEL);
6422 if (!tnapi->tx_buffers)
6423 goto err_out;
6424
6425 tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
6426 TG3_TX_RING_BYTES,
6427 &tnapi->tx_desc_mapping);
6428 if (!tnapi->tx_ring)
6429 goto err_out;
6430 }
6431
Matt Carlson8d9d7cf2009-09-01 13:19:05 +00006432 /*
6433 * When RSS is enabled, the status block format changes
6434 * slightly. The "rx_jumbo_consumer", "reserved",
6435 * and "rx_mini_consumer" members get mapped to the
6436 * other three rx return ring producer indexes.
6437 */
6438 switch (i) {
6439 default:
6440 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6441 break;
6442 case 2:
6443 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6444 break;
6445 case 3:
6446 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6447 break;
6448 case 4:
6449 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6450 break;
6451 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006452
Matt Carlsone4af1af2010-02-12 14:47:05 +00006453 tnapi->prodring = &tp->prodring[i];
Matt Carlsonb196c7e2009-11-13 13:03:50 +00006454
Matt Carlson0c1d0e22009-09-01 13:16:33 +00006455 /*
6456 * If multivector RSS is enabled, vector 0 does not handle
6457 * rx or tx interrupts. Don't allocate any resources for it.
6458 */
6459 if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
6460 continue;
6461
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006462 tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
6463 TG3_RX_RCB_RING_BYTES(tp),
6464 &tnapi->rx_rcb_mapping);
6465 if (!tnapi->rx_rcb)
6466 goto err_out;
6467
6468 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006469 }
6470
Linus Torvalds1da177e2005-04-16 15:20:36 -07006471 return 0;
6472
6473err_out:
6474 tg3_free_consistent(tp);
6475 return -ENOMEM;
6476}
6477
6478#define MAX_WAIT_CNT 1000
6479
6480/* To stop a block, clear the enable bit and poll till it
6481 * clears. tp->lock is held.
6482 */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006483static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006484{
6485 unsigned int i;
6486 u32 val;
6487
6488 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
6489 switch (ofs) {
6490 case RCVLSC_MODE:
6491 case DMAC_MODE:
6492 case MBFREE_MODE:
6493 case BUFMGR_MODE:
6494 case MEMARB_MODE:
6495 /* We can't enable/disable these bits of the
6496 * 5705/5750, just say success.
6497 */
6498 return 0;
6499
6500 default:
6501 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006502 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006503 }
6504
6505 val = tr32(ofs);
6506 val &= ~enable_bit;
6507 tw32_f(ofs, val);
6508
6509 for (i = 0; i < MAX_WAIT_CNT; i++) {
6510 udelay(100);
6511 val = tr32(ofs);
6512 if ((val & enable_bit) == 0)
6513 break;
6514 }
6515
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006516 if (i == MAX_WAIT_CNT && !silent) {
Matt Carlson2445e462010-04-05 10:19:21 +00006517 dev_err(&tp->pdev->dev,
6518 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6519 ofs, enable_bit);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006520 return -ENODEV;
6521 }
6522
6523 return 0;
6524}
6525
6526/* tp->lock is held. */
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006527static int tg3_abort_hw(struct tg3 *tp, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006528{
6529 int i, err;
6530
6531 tg3_disable_ints(tp);
6532
6533 tp->rx_mode &= ~RX_MODE_ENABLE;
6534 tw32_f(MAC_RX_MODE, tp->rx_mode);
6535 udelay(10);
6536
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006537 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6538 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6539 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6540 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6541 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6542 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006543
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006544 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6545 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6546 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6547 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6548 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6549 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6550 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006551
6552 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6553 tw32_f(MAC_MODE, tp->mac_mode);
6554 udelay(40);
6555
6556 tp->tx_mode &= ~TX_MODE_ENABLE;
6557 tw32_f(MAC_TX_MODE, tp->tx_mode);
6558
6559 for (i = 0; i < MAX_WAIT_CNT; i++) {
6560 udelay(100);
6561 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6562 break;
6563 }
6564 if (i >= MAX_WAIT_CNT) {
Matt Carlsonab96b242010-04-05 10:19:22 +00006565 dev_err(&tp->pdev->dev,
6566 "%s timed out, TX_MODE_ENABLE will not clear "
6567 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
Michael Chane6de8ad2005-05-05 14:42:41 -07006568 err |= -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006569 }
6570
Michael Chane6de8ad2005-05-05 14:42:41 -07006571 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006572 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6573 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006574
6575 tw32(FTQ_RESET, 0xffffffff);
6576 tw32(FTQ_RESET, 0x00000000);
6577
David S. Millerb3b7d6b2005-05-05 14:40:20 -07006578 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6579 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006580
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006581 for (i = 0; i < tp->irq_cnt; i++) {
6582 struct tg3_napi *tnapi = &tp->napi[i];
6583 if (tnapi->hw_status)
6584 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6585 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006586 if (tp->hw_stats)
6587 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6588
Linus Torvalds1da177e2005-04-16 15:20:36 -07006589 return err;
6590}
6591
Matt Carlson0d3031d2007-10-10 18:02:43 -07006592static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6593{
6594 int i;
6595 u32 apedata;
6596
6597 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6598 if (apedata != APE_SEG_SIG_MAGIC)
6599 return;
6600
6601 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
Matt Carlson731fd792008-08-15 14:07:51 -07006602 if (!(apedata & APE_FW_STATUS_READY))
Matt Carlson0d3031d2007-10-10 18:02:43 -07006603 return;
6604
6605 /* Wait for up to 1 millisecond for APE to service previous event. */
6606 for (i = 0; i < 10; i++) {
6607 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6608 return;
6609
6610 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6611
6612 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6613 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6614 event | APE_EVENT_STATUS_EVENT_PENDING);
6615
6616 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6617
6618 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6619 break;
6620
6621 udelay(100);
6622 }
6623
6624 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6625 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6626}
6627
6628static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6629{
6630 u32 event;
6631 u32 apedata;
6632
6633 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
6634 return;
6635
6636 switch (kind) {
Matt Carlson33f401a2010-04-05 10:19:27 +00006637 case RESET_KIND_INIT:
6638 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6639 APE_HOST_SEG_SIG_MAGIC);
6640 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6641 APE_HOST_SEG_LEN_MAGIC);
6642 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6643 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6644 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
Matt Carlson6867c842010-07-11 09:31:44 +00006645 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
Matt Carlson33f401a2010-04-05 10:19:27 +00006646 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6647 APE_HOST_BEHAV_NO_PHYLOCK);
Matt Carlson0d3031d2007-10-10 18:02:43 -07006648
Matt Carlson33f401a2010-04-05 10:19:27 +00006649 event = APE_EVENT_STATUS_STATE_START;
6650 break;
6651 case RESET_KIND_SHUTDOWN:
6652 /* With the interface we are currently using,
6653 * APE does not track driver state. Wiping
6654 * out the HOST SEGMENT SIGNATURE forces
6655 * the APE to assume OS absent status.
6656 */
6657 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
Matt Carlsonb2aee152008-11-03 16:51:11 -08006658
Matt Carlson33f401a2010-04-05 10:19:27 +00006659 event = APE_EVENT_STATUS_STATE_UNLOAD;
6660 break;
6661 case RESET_KIND_SUSPEND:
6662 event = APE_EVENT_STATUS_STATE_SUSPEND;
6663 break;
6664 default:
6665 return;
Matt Carlson0d3031d2007-10-10 18:02:43 -07006666 }
6667
6668 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
6669
6670 tg3_ape_send_event(tp, event);
6671}
6672
Michael Chane6af3012005-04-21 17:12:05 -07006673/* tp->lock is held. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07006674static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
6675{
David S. Millerf49639e2006-06-09 11:58:36 -07006676 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
6677 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006678
6679 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6680 switch (kind) {
6681 case RESET_KIND_INIT:
6682 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6683 DRV_STATE_START);
6684 break;
6685
6686 case RESET_KIND_SHUTDOWN:
6687 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6688 DRV_STATE_UNLOAD);
6689 break;
6690
6691 case RESET_KIND_SUSPEND:
6692 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6693 DRV_STATE_SUSPEND);
6694 break;
6695
6696 default:
6697 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006698 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006699 }
Matt Carlson0d3031d2007-10-10 18:02:43 -07006700
6701 if (kind == RESET_KIND_INIT ||
6702 kind == RESET_KIND_SUSPEND)
6703 tg3_ape_driver_state_change(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006704}
6705
6706/* tp->lock is held. */
6707static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
6708{
6709 if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
6710 switch (kind) {
6711 case RESET_KIND_INIT:
6712 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6713 DRV_STATE_START_DONE);
6714 break;
6715
6716 case RESET_KIND_SHUTDOWN:
6717 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6718 DRV_STATE_UNLOAD_DONE);
6719 break;
6720
6721 default:
6722 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006723 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006724 }
Matt Carlson0d3031d2007-10-10 18:02:43 -07006725
6726 if (kind == RESET_KIND_SHUTDOWN)
6727 tg3_ape_driver_state_change(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006728}
6729
6730/* tp->lock is held. */
6731static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
6732{
6733 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
6734 switch (kind) {
6735 case RESET_KIND_INIT:
6736 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6737 DRV_STATE_START);
6738 break;
6739
6740 case RESET_KIND_SHUTDOWN:
6741 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6742 DRV_STATE_UNLOAD);
6743 break;
6744
6745 case RESET_KIND_SUSPEND:
6746 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6747 DRV_STATE_SUSPEND);
6748 break;
6749
6750 default:
6751 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07006752 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006753 }
6754}
6755
Michael Chan7a6f4362006-09-27 16:03:31 -07006756static int tg3_poll_fw(struct tg3 *tp)
6757{
6758 int i;
6759 u32 val;
6760
Michael Chanb5d37722006-09-27 16:06:21 -07006761 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Gary Zambrano0ccead12006-11-14 16:34:00 -08006762 /* Wait up to 20ms for init done. */
6763 for (i = 0; i < 200; i++) {
Michael Chanb5d37722006-09-27 16:06:21 -07006764 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
6765 return 0;
Gary Zambrano0ccead12006-11-14 16:34:00 -08006766 udelay(100);
Michael Chanb5d37722006-09-27 16:06:21 -07006767 }
6768 return -ENODEV;
6769 }
6770
Michael Chan7a6f4362006-09-27 16:03:31 -07006771 /* Wait for firmware initialization to complete. */
6772 for (i = 0; i < 100000; i++) {
6773 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
6774 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
6775 break;
6776 udelay(10);
6777 }
6778
6779 /* Chip might not be fitted with firmware. Some Sun onboard
6780 * parts are configured like that. So don't signal the timeout
6781 * of the above loop as an error, but do report the lack of
6782 * running firmware once.
6783 */
6784 if (i >= 100000 &&
6785 !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
6786 tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
6787
Joe Perches05dbe002010-02-17 19:44:19 +00006788 netdev_info(tp->dev, "No firmware running\n");
Michael Chan7a6f4362006-09-27 16:03:31 -07006789 }
6790
Matt Carlson6b10c162010-02-12 14:47:08 +00006791 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
6792 /* The 57765 A0 needs a little more
6793 * time to do some important work.
6794 */
6795 mdelay(10);
6796 }
6797
Michael Chan7a6f4362006-09-27 16:03:31 -07006798 return 0;
6799}
6800
Michael Chanee6a99b2007-07-18 21:49:10 -07006801/* Save PCI command register before chip reset */
6802static void tg3_save_pci_state(struct tg3 *tp)
6803{
Matt Carlson8a6eac92007-10-21 16:17:55 -07006804 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07006805}
6806
6807/* Restore PCI state after chip reset */
6808static void tg3_restore_pci_state(struct tg3 *tp)
6809{
6810 u32 val;
6811
6812 /* Re-enable indirect register accesses. */
6813 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
6814 tp->misc_host_ctrl);
6815
6816 /* Set MAX PCI retry to zero. */
6817 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
6818 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
6819 (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
6820 val |= PCISTATE_RETRY_SAME_DMA;
Matt Carlson0d3031d2007-10-10 18:02:43 -07006821 /* Allow reads and writes to the APE register and memory space. */
6822 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
6823 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +00006824 PCISTATE_ALLOW_APE_SHMEM_WR |
6825 PCISTATE_ALLOW_APE_PSPACE_WR;
Michael Chanee6a99b2007-07-18 21:49:10 -07006826 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
6827
Matt Carlson8a6eac92007-10-21 16:17:55 -07006828 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
Michael Chanee6a99b2007-07-18 21:49:10 -07006829
Matt Carlsonfcb389d2008-11-03 16:55:44 -08006830 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
6831 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
6832 pcie_set_readrq(tp->pdev, 4096);
6833 else {
6834 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
6835 tp->pci_cacheline_sz);
6836 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
6837 tp->pci_lat_timer);
6838 }
Michael Chan114342f2007-10-15 02:12:26 -07006839 }
Matt Carlson5f5c51e2007-11-12 21:19:37 -08006840
Michael Chanee6a99b2007-07-18 21:49:10 -07006841 /* Make sure PCI-X relaxed ordering bit is clear. */
Matt Carlson52f44902008-11-21 17:17:04 -08006842 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
Matt Carlson9974a352007-10-07 23:27:28 -07006843 u16 pcix_cmd;
6844
6845 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
6846 &pcix_cmd);
6847 pcix_cmd &= ~PCI_X_CMD_ERO;
6848 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
6849 pcix_cmd);
6850 }
Michael Chanee6a99b2007-07-18 21:49:10 -07006851
6852 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
Michael Chanee6a99b2007-07-18 21:49:10 -07006853
6854 /* Chip reset on 5780 will reset MSI enable bit,
6855 * so need to restore it.
6856 */
6857 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
6858 u16 ctrl;
6859
6860 pci_read_config_word(tp->pdev,
6861 tp->msi_cap + PCI_MSI_FLAGS,
6862 &ctrl);
6863 pci_write_config_word(tp->pdev,
6864 tp->msi_cap + PCI_MSI_FLAGS,
6865 ctrl | PCI_MSI_FLAGS_ENABLE);
6866 val = tr32(MSGINT_MODE);
6867 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
6868 }
6869 }
6870}
6871
Linus Torvalds1da177e2005-04-16 15:20:36 -07006872static void tg3_stop_fw(struct tg3 *);
6873
6874/* tp->lock is held. */
6875static int tg3_chip_reset(struct tg3 *tp)
6876{
6877 u32 val;
Michael Chan1ee582d2005-08-09 20:16:46 -07006878 void (*write_op)(struct tg3 *, u32, u32);
Matt Carlson4f125f42009-09-01 12:55:02 +00006879 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006880
David S. Millerf49639e2006-06-09 11:58:36 -07006881 tg3_nvram_lock(tp);
6882
Matt Carlson77b483f2008-08-15 14:07:24 -07006883 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
6884
David S. Millerf49639e2006-06-09 11:58:36 -07006885 /* No matching tg3_nvram_unlock() after this because
6886 * chip reset below will undo the nvram lock.
6887 */
6888 tp->nvram_lock_cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006889
Michael Chanee6a99b2007-07-18 21:49:10 -07006890 /* GRC_MISC_CFG core clock reset will clear the memory
6891 * enable bit in PCI register 4 and the MSI enable bit
6892 * on some chips, so we save relevant registers here.
6893 */
6894 tg3_save_pci_state(tp);
6895
Michael Chand9ab5ad2006-03-20 22:27:35 -08006896 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Matt Carlson321d32a2008-11-21 17:22:19 -08006897 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
Michael Chand9ab5ad2006-03-20 22:27:35 -08006898 tw32(GRC_FASTBOOT_PC, 0);
6899
Linus Torvalds1da177e2005-04-16 15:20:36 -07006900 /*
6901 * We must avoid the readl() that normally takes place.
6902 * It locks machines, causes machine checks, and other
6903 * fun things. So, temporarily disable the 5701
6904 * hardware workaround, while we do the reset.
6905 */
Michael Chan1ee582d2005-08-09 20:16:46 -07006906 write_op = tp->write32;
6907 if (write_op == tg3_write_flush_reg32)
6908 tp->write32 = tg3_write32;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006909
Michael Chand18edcb2007-03-24 20:57:11 -07006910 /* Prevent the irq handler from reading or writing PCI registers
6911 * during chip reset when the memory enable bit in the PCI command
6912 * register may be cleared. The chip does not generate interrupt
6913 * at this time, but the irq handler may still be called due to irq
6914 * sharing or irqpoll.
6915 */
6916 tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00006917 for (i = 0; i < tp->irq_cnt; i++) {
6918 struct tg3_napi *tnapi = &tp->napi[i];
6919 if (tnapi->hw_status) {
6920 tnapi->hw_status->status = 0;
6921 tnapi->hw_status->status_tag = 0;
6922 }
6923 tnapi->last_tag = 0;
6924 tnapi->last_irq_tag = 0;
Michael Chanb8fa2f32007-04-06 17:35:37 -07006925 }
Michael Chand18edcb2007-03-24 20:57:11 -07006926 smp_mb();
Matt Carlson4f125f42009-09-01 12:55:02 +00006927
6928 for (i = 0; i < tp->irq_cnt; i++)
6929 synchronize_irq(tp->napi[i].irq_vec);
Michael Chand18edcb2007-03-24 20:57:11 -07006930
Matt Carlson255ca312009-08-25 10:07:27 +00006931 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
6932 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
6933 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
6934 }
6935
Linus Torvalds1da177e2005-04-16 15:20:36 -07006936 /* do the reset */
6937 val = GRC_MISC_CFG_CORECLK_RESET;
6938
6939 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
Matt Carlson88075d92010-08-02 11:25:58 +00006940 /* Force PCIe 1.0a mode */
6941 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
6942 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
6943 tr32(TG3_PCIE_PHY_TSTCTL) ==
6944 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
6945 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
6946
Linus Torvalds1da177e2005-04-16 15:20:36 -07006947 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
6948 tw32(GRC_MISC_CFG, (1 << 29));
6949 val |= (1 << 29);
6950 }
6951 }
6952
Michael Chanb5d37722006-09-27 16:06:21 -07006953 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
6954 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
6955 tw32(GRC_VCPU_EXT_CTRL,
6956 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
6957 }
6958
Matt Carlsonf37500d2010-08-02 11:25:59 +00006959 /* Manage gphy power for all CPMU absent PCIe devices. */
6960 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
6961 !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006962 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
Matt Carlsonf37500d2010-08-02 11:25:59 +00006963
Linus Torvalds1da177e2005-04-16 15:20:36 -07006964 tw32(GRC_MISC_CFG, val);
6965
Michael Chan1ee582d2005-08-09 20:16:46 -07006966 /* restore 5701 hardware bug workaround write method */
6967 tp->write32 = write_op;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006968
6969 /* Unfortunately, we have to delay before the PCI read back.
6970 * Some 575X chips even will not respond to a PCI cfg access
6971 * when the reset command is given to the chip.
6972 *
6973 * How do these hardware designers expect things to work
6974 * properly if the PCI write is posted for a long period
6975 * of time? It is always necessary to have some method by
6976 * which a register read back can occur to push the write
6977 * out which does the reset.
6978 *
6979 * For most tg3 variants the trick below was working.
6980 * Ho hum...
6981 */
6982 udelay(120);
6983
6984 /* Flush PCI posted writes. The normal MMIO registers
6985 * are inaccessible at this time so this is the only
6986 * way to make this reliably (actually, this is no longer
6987 * the case, see above). I tried to use indirect
6988 * register read/write but this upset some 5701 variants.
6989 */
6990 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
6991
6992 udelay(120);
6993
Matt Carlson5e7dfd02008-11-21 17:18:16 -08006994 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
Matt Carlsone7126992009-08-25 10:08:16 +00006995 u16 val16;
6996
Linus Torvalds1da177e2005-04-16 15:20:36 -07006997 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
6998 int i;
6999 u32 cfg_val;
7000
7001 /* Wait for link training to complete. */
7002 for (i = 0; i < 5000; i++)
7003 udelay(100);
7004
7005 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7006 pci_write_config_dword(tp->pdev, 0xc4,
7007 cfg_val | (1 << 15));
7008 }
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007009
Matt Carlsone7126992009-08-25 10:08:16 +00007010 /* Clear the "no snoop" and "relaxed ordering" bits. */
7011 pci_read_config_word(tp->pdev,
7012 tp->pcie_cap + PCI_EXP_DEVCTL,
7013 &val16);
7014 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7015 PCI_EXP_DEVCTL_NOSNOOP_EN);
7016 /*
7017 * Older PCIe devices only support the 128 byte
7018 * MPS setting. Enforce the restriction.
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007019 */
Matt Carlson6de34cb2010-08-02 11:25:55 +00007020 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
Matt Carlsone7126992009-08-25 10:08:16 +00007021 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007022 pci_write_config_word(tp->pdev,
7023 tp->pcie_cap + PCI_EXP_DEVCTL,
Matt Carlsone7126992009-08-25 10:08:16 +00007024 val16);
Matt Carlson5e7dfd02008-11-21 17:18:16 -08007025
7026 pcie_set_readrq(tp->pdev, 4096);
7027
7028 /* Clear error status */
7029 pci_write_config_word(tp->pdev,
7030 tp->pcie_cap + PCI_EXP_DEVSTA,
7031 PCI_EXP_DEVSTA_CED |
7032 PCI_EXP_DEVSTA_NFED |
7033 PCI_EXP_DEVSTA_FED |
7034 PCI_EXP_DEVSTA_URD);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007035 }
7036
Michael Chanee6a99b2007-07-18 21:49:10 -07007037 tg3_restore_pci_state(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007038
Michael Chand18edcb2007-03-24 20:57:11 -07007039 tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
7040
Michael Chanee6a99b2007-07-18 21:49:10 -07007041 val = 0;
7042 if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
Michael Chan4cf78e42005-07-25 12:29:19 -07007043 val = tr32(MEMARB_MODE);
Michael Chanee6a99b2007-07-18 21:49:10 -07007044 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007045
7046 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7047 tg3_stop_fw(tp);
7048 tw32(0x5000, 0x400);
7049 }
7050
7051 tw32(GRC_MODE, tp->grc_mode);
7052
7053 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007054 val = tr32(0xc4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007055
7056 tw32(0xc4, val | (1 << 15));
7057 }
7058
7059 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7060 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7061 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7062 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7063 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7064 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7065 }
7066
7067 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
7068 tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
7069 tw32_f(MAC_MODE, tp->mac_mode);
Michael Chan747e8f82005-07-25 12:33:22 -07007070 } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
7071 tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
7072 tw32_f(MAC_MODE, tp->mac_mode);
Matt Carlson3bda1252008-08-15 14:08:22 -07007073 } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7074 tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
7075 if (tp->mac_mode & MAC_MODE_APE_TX_EN)
7076 tp->mac_mode |= MAC_MODE_TDE_ENABLE;
7077 tw32_f(MAC_MODE, tp->mac_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007078 } else
7079 tw32_f(MAC_MODE, 0);
7080 udelay(40);
7081
Matt Carlson77b483f2008-08-15 14:07:24 -07007082 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7083
Michael Chan7a6f4362006-09-27 16:03:31 -07007084 err = tg3_poll_fw(tp);
7085 if (err)
7086 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007087
Matt Carlson0a9140c2009-08-28 12:27:50 +00007088 tg3_mdio_start(tp);
7089
Linus Torvalds1da177e2005-04-16 15:20:36 -07007090 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007091 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7092 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Matt Carlsonc885e822010-08-02 11:25:57 +00007093 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
Andy Gospodarekab0049b2007-09-06 20:42:14 +01007094 val = tr32(0x7c00);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007095
7096 tw32(0x7c00, val | (1 << 25));
7097 }
7098
7099 /* Reprobe ASF enable state. */
7100 tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
7101 tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
7102 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7103 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7104 u32 nic_cfg;
7105
7106 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7107 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
7108 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
Matt Carlson4ba526c2008-08-15 14:10:04 -07007109 tp->last_event_jiffies = jiffies;
John W. Linvillecbf46852005-04-21 17:01:29 -07007110 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007111 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
7112 }
7113 }
7114
7115 return 0;
7116}
7117
7118/* tp->lock is held. */
7119static void tg3_stop_fw(struct tg3 *tp)
7120{
Matt Carlson0d3031d2007-10-10 18:02:43 -07007121 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
7122 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07007123 /* Wait for RX cpu to ACK the previous event. */
7124 tg3_wait_for_event_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007125
7126 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
Matt Carlson4ba526c2008-08-15 14:10:04 -07007127
7128 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007129
Matt Carlson7c5026a2008-05-02 16:49:29 -07007130 /* Wait for RX cpu to ACK this event. */
7131 tg3_wait_for_event_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007132 }
7133}
7134
7135/* tp->lock is held. */
Michael Chan944d9802005-05-29 14:57:48 -07007136static int tg3_halt(struct tg3 *tp, int kind, int silent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007137{
7138 int err;
7139
7140 tg3_stop_fw(tp);
7141
Michael Chan944d9802005-05-29 14:57:48 -07007142 tg3_write_sig_pre_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007143
David S. Millerb3b7d6b2005-05-05 14:40:20 -07007144 tg3_abort_hw(tp, silent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007145 err = tg3_chip_reset(tp);
7146
Matt Carlsondaba2a62009-04-20 06:58:52 +00007147 __tg3_set_mac_addr(tp, 0);
7148
Michael Chan944d9802005-05-29 14:57:48 -07007149 tg3_write_sig_legacy(tp, kind);
7150 tg3_write_sig_post_reset(tp, kind);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007151
7152 if (err)
7153 return err;
7154
7155 return 0;
7156}
7157
Linus Torvalds1da177e2005-04-16 15:20:36 -07007158#define RX_CPU_SCRATCH_BASE 0x30000
7159#define RX_CPU_SCRATCH_SIZE 0x04000
7160#define TX_CPU_SCRATCH_BASE 0x34000
7161#define TX_CPU_SCRATCH_SIZE 0x04000
7162
7163/* tp->lock is held. */
7164static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7165{
7166 int i;
7167
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +02007168 BUG_ON(offset == TX_CPU_BASE &&
7169 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007170
Michael Chanb5d37722006-09-27 16:06:21 -07007171 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7172 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7173
7174 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7175 return 0;
7176 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007177 if (offset == RX_CPU_BASE) {
7178 for (i = 0; i < 10000; i++) {
7179 tw32(offset + CPU_STATE, 0xffffffff);
7180 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7181 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7182 break;
7183 }
7184
7185 tw32(offset + CPU_STATE, 0xffffffff);
7186 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7187 udelay(10);
7188 } else {
7189 for (i = 0; i < 10000; i++) {
7190 tw32(offset + CPU_STATE, 0xffffffff);
7191 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7192 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7193 break;
7194 }
7195 }
7196
7197 if (i >= 10000) {
Joe Perches05dbe002010-02-17 19:44:19 +00007198 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7199 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007200 return -ENODEV;
7201 }
Michael Chanec41c7d2006-01-17 02:40:55 -08007202
7203 /* Clear firmware's nvram arbitration. */
7204 if (tp->tg3_flags & TG3_FLAG_NVRAM)
7205 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007206 return 0;
7207}
7208
7209struct fw_info {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007210 unsigned int fw_base;
7211 unsigned int fw_len;
7212 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007213};
7214
7215/* tp->lock is held. */
7216static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7217 int cpu_scratch_size, struct fw_info *info)
7218{
Michael Chanec41c7d2006-01-17 02:40:55 -08007219 int err, lock_err, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007220 void (*write_op)(struct tg3 *, u32, u32);
7221
7222 if (cpu_base == TX_CPU_BASE &&
7223 (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007224 netdev_err(tp->dev,
7225 "%s: Trying to load TX cpu firmware which is 5705\n",
Joe Perches05dbe002010-02-17 19:44:19 +00007226 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007227 return -EINVAL;
7228 }
7229
7230 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
7231 write_op = tg3_write_mem;
7232 else
7233 write_op = tg3_write_indirect_reg32;
7234
Michael Chan1b628152005-05-29 14:59:49 -07007235 /* It is possible that bootcode is still loading at this point.
7236 * Get the nvram lock first before halting the cpu.
7237 */
Michael Chanec41c7d2006-01-17 02:40:55 -08007238 lock_err = tg3_nvram_lock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007239 err = tg3_halt_cpu(tp, cpu_base);
Michael Chanec41c7d2006-01-17 02:40:55 -08007240 if (!lock_err)
7241 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007242 if (err)
7243 goto out;
7244
7245 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7246 write_op(tp, cpu_scratch_base + i, 0);
7247 tw32(cpu_base + CPU_STATE, 0xffffffff);
7248 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007249 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007250 write_op(tp, (cpu_scratch_base +
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007251 (info->fw_base & 0xffff) +
Linus Torvalds1da177e2005-04-16 15:20:36 -07007252 (i * sizeof(u32))),
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007253 be32_to_cpu(info->fw_data[i]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007254
7255 err = 0;
7256
7257out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007258 return err;
7259}
7260
7261/* tp->lock is held. */
7262static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7263{
7264 struct fw_info info;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007265 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007266 int err, i;
7267
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007268 fw_data = (void *)tp->fw->data;
7269
7270 /* Firmware blob starts with version numbers, followed by
7271 start address and length. We are setting complete length.
7272 length = end_address_of_bss - start_address_of_text.
7273 Remainder is the blob to be loaded contiguously
7274 from start address. */
7275
7276 info.fw_base = be32_to_cpu(fw_data[1]);
7277 info.fw_len = tp->fw->size - 12;
7278 info.fw_data = &fw_data[3];
Linus Torvalds1da177e2005-04-16 15:20:36 -07007279
7280 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7281 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7282 &info);
7283 if (err)
7284 return err;
7285
7286 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7287 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7288 &info);
7289 if (err)
7290 return err;
7291
7292 /* Now startup only the RX cpu. */
7293 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007294 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007295
7296 for (i = 0; i < 5; i++) {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007297 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007298 break;
7299 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7300 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007301 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007302 udelay(1000);
7303 }
7304 if (i >= 5) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007305 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7306 "should be %08x\n", __func__,
Joe Perches05dbe002010-02-17 19:44:19 +00007307 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007308 return -ENODEV;
7309 }
7310 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7311 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7312
7313 return 0;
7314}
7315
Linus Torvalds1da177e2005-04-16 15:20:36 -07007316/* 5705 needs a special version of the TSO firmware. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07007317
7318/* tp->lock is held. */
7319static int tg3_load_tso_firmware(struct tg3 *tp)
7320{
7321 struct fw_info info;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007322 const __be32 *fw_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007323 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7324 int err, i;
7325
7326 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
7327 return 0;
7328
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007329 fw_data = (void *)tp->fw->data;
7330
7331 /* Firmware blob starts with version numbers, followed by
7332 start address and length. We are setting complete length.
7333 length = end_address_of_bss - start_address_of_text.
7334 Remainder is the blob to be loaded contiguously
7335 from start address. */
7336
7337 info.fw_base = be32_to_cpu(fw_data[1]);
7338 cpu_scratch_size = tp->fw_len;
7339 info.fw_len = tp->fw->size - 12;
7340 info.fw_data = &fw_data[3];
7341
Linus Torvalds1da177e2005-04-16 15:20:36 -07007342 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007343 cpu_base = RX_CPU_BASE;
7344 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007345 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007346 cpu_base = TX_CPU_BASE;
7347 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7348 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7349 }
7350
7351 err = tg3_load_firmware_cpu(tp, cpu_base,
7352 cpu_scratch_base, cpu_scratch_size,
7353 &info);
7354 if (err)
7355 return err;
7356
7357 /* Now startup the cpu. */
7358 tw32(cpu_base + CPU_STATE, 0xffffffff);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007359 tw32_f(cpu_base + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007360
7361 for (i = 0; i < 5; i++) {
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007362 if (tr32(cpu_base + CPU_PC) == info.fw_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007363 break;
7364 tw32(cpu_base + CPU_STATE, 0xffffffff);
7365 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007366 tw32_f(cpu_base + CPU_PC, info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007367 udelay(1000);
7368 }
7369 if (i >= 5) {
Matt Carlson5129c3a2010-04-05 10:19:23 +00007370 netdev_err(tp->dev,
7371 "%s fails to set CPU PC, is %08x should be %08x\n",
Joe Perches05dbe002010-02-17 19:44:19 +00007372 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007373 return -ENODEV;
7374 }
7375 tw32(cpu_base + CPU_STATE, 0xffffffff);
7376 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7377 return 0;
7378}
7379
Linus Torvalds1da177e2005-04-16 15:20:36 -07007380
Linus Torvalds1da177e2005-04-16 15:20:36 -07007381static int tg3_set_mac_addr(struct net_device *dev, void *p)
7382{
7383 struct tg3 *tp = netdev_priv(dev);
7384 struct sockaddr *addr = p;
Michael Chan986e0ae2007-05-05 12:10:20 -07007385 int err = 0, skip_mac_1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007386
Michael Chanf9804dd2005-09-27 12:13:10 -07007387 if (!is_valid_ether_addr(addr->sa_data))
7388 return -EINVAL;
7389
Linus Torvalds1da177e2005-04-16 15:20:36 -07007390 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7391
Michael Chane75f7c92006-03-20 21:33:26 -08007392 if (!netif_running(dev))
7393 return 0;
7394
Michael Chan58712ef2006-04-29 18:58:01 -07007395 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
Michael Chan986e0ae2007-05-05 12:10:20 -07007396 u32 addr0_high, addr0_low, addr1_high, addr1_low;
Michael Chan58712ef2006-04-29 18:58:01 -07007397
Michael Chan986e0ae2007-05-05 12:10:20 -07007398 addr0_high = tr32(MAC_ADDR_0_HIGH);
7399 addr0_low = tr32(MAC_ADDR_0_LOW);
7400 addr1_high = tr32(MAC_ADDR_1_HIGH);
7401 addr1_low = tr32(MAC_ADDR_1_LOW);
7402
7403 /* Skip MAC addr 1 if ASF is using it. */
7404 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7405 !(addr1_high == 0 && addr1_low == 0))
7406 skip_mac_1 = 1;
Michael Chan58712ef2006-04-29 18:58:01 -07007407 }
Michael Chan986e0ae2007-05-05 12:10:20 -07007408 spin_lock_bh(&tp->lock);
7409 __tg3_set_mac_addr(tp, skip_mac_1);
7410 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007411
Michael Chanb9ec6c12006-07-25 16:37:27 -07007412 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007413}
7414
7415/* tp->lock is held. */
7416static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7417 dma_addr_t mapping, u32 maxlen_flags,
7418 u32 nic_addr)
7419{
7420 tg3_write_mem(tp,
7421 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7422 ((u64) mapping >> 32));
7423 tg3_write_mem(tp,
7424 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7425 ((u64) mapping & 0xffffffff));
7426 tg3_write_mem(tp,
7427 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7428 maxlen_flags);
7429
7430 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7431 tg3_write_mem(tp,
7432 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7433 nic_addr);
7434}
7435
7436static void __tg3_set_rx_mode(struct net_device *);
Michael Chand244c892005-07-05 14:42:33 -07007437static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
David S. Miller15f98502005-05-18 22:49:26 -07007438{
Matt Carlsonb6080e12009-09-01 13:12:00 +00007439 int i;
7440
Matt Carlson19cfaec2009-12-03 08:36:20 +00007441 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007442 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7443 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7444 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007445 } else {
7446 tw32(HOSTCC_TXCOL_TICKS, 0);
7447 tw32(HOSTCC_TXMAX_FRAMES, 0);
7448 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007449 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007450
Matt Carlson20d73752010-07-11 09:31:41 +00007451 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
Matt Carlson19cfaec2009-12-03 08:36:20 +00007452 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7453 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7454 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7455 } else {
Matt Carlsonb6080e12009-09-01 13:12:00 +00007456 tw32(HOSTCC_RXCOL_TICKS, 0);
7457 tw32(HOSTCC_RXMAX_FRAMES, 0);
7458 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
David S. Miller15f98502005-05-18 22:49:26 -07007459 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007460
David S. Miller15f98502005-05-18 22:49:26 -07007461 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7462 u32 val = ec->stats_block_coalesce_usecs;
7463
Matt Carlsonb6080e12009-09-01 13:12:00 +00007464 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7465 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7466
David S. Miller15f98502005-05-18 22:49:26 -07007467 if (!netif_carrier_ok(tp->dev))
7468 val = 0;
7469
7470 tw32(HOSTCC_STAT_COAL_TICKS, val);
7471 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007472
7473 for (i = 0; i < tp->irq_cnt - 1; i++) {
7474 u32 reg;
7475
7476 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7477 tw32(reg, ec->rx_coalesce_usecs);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007478 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7479 tw32(reg, ec->rx_max_coalesced_frames);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007480 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7481 tw32(reg, ec->rx_max_coalesced_frames_irq);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007482
7483 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7484 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7485 tw32(reg, ec->tx_coalesce_usecs);
7486 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7487 tw32(reg, ec->tx_max_coalesced_frames);
7488 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7489 tw32(reg, ec->tx_max_coalesced_frames_irq);
7490 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007491 }
7492
7493 for (; i < tp->irq_max - 1; i++) {
7494 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007495 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
Matt Carlsonb6080e12009-09-01 13:12:00 +00007496 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
Matt Carlson19cfaec2009-12-03 08:36:20 +00007497
7498 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
7499 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7500 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7501 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7502 }
Matt Carlsonb6080e12009-09-01 13:12:00 +00007503 }
David S. Miller15f98502005-05-18 22:49:26 -07007504}
Linus Torvalds1da177e2005-04-16 15:20:36 -07007505
7506/* tp->lock is held. */
Matt Carlson2d31eca2009-09-01 12:53:31 +00007507static void tg3_rings_reset(struct tg3 *tp)
7508{
7509 int i;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007510 u32 stblk, txrcb, rxrcb, limit;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007511 struct tg3_napi *tnapi = &tp->napi[0];
7512
7513 /* Disable all transmit rings but the first. */
7514 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
7515 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
Matt Carlsonb703df62009-12-03 08:36:21 +00007516 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7517 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
Matt Carlson2d31eca2009-09-01 12:53:31 +00007518 else
7519 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7520
7521 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7522 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7523 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7524 BDINFO_FLAGS_DISABLED);
7525
7526
7527 /* Disable all receive return rings but the first. */
Matt Carlsona50d0792010-06-05 17:24:37 +00007528 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7529 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007530 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
7531 else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
Matt Carlson2d31eca2009-09-01 12:53:31 +00007532 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
Matt Carlsonb703df62009-12-03 08:36:21 +00007533 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7534 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson2d31eca2009-09-01 12:53:31 +00007535 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7536 else
7537 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7538
7539 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7540 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7541 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7542 BDINFO_FLAGS_DISABLED);
7543
7544 /* Disable interrupts */
7545 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
7546
7547 /* Zero mailbox registers. */
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007548 if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
7549 for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
7550 tp->napi[i].tx_prod = 0;
7551 tp->napi[i].tx_cons = 0;
Matt Carlsonc2353a32010-01-20 16:58:08 +00007552 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
7553 tw32_mailbox(tp->napi[i].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007554 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7555 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
7556 }
Matt Carlsonc2353a32010-01-20 16:58:08 +00007557 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
7558 tw32_mailbox(tp->napi[0].prodmbox, 0);
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007559 } else {
7560 tp->napi[0].tx_prod = 0;
7561 tp->napi[0].tx_cons = 0;
7562 tw32_mailbox(tp->napi[0].prodmbox, 0);
7563 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7564 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007565
7566 /* Make sure the NIC-based send BD rings are disabled. */
7567 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
7568 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7569 for (i = 0; i < 16; i++)
7570 tw32_tx_mbox(mbox + i * 8, 0);
7571 }
7572
7573 txrcb = NIC_SRAM_SEND_RCB;
7574 rxrcb = NIC_SRAM_RCV_RET_RCB;
7575
7576 /* Clear status block in ram. */
7577 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7578
7579 /* Set status block DMA address */
7580 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7581 ((u64) tnapi->status_mapping >> 32));
7582 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7583 ((u64) tnapi->status_mapping & 0xffffffff));
7584
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007585 if (tnapi->tx_ring) {
7586 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7587 (TG3_TX_RING_SIZE <<
7588 BDINFO_FLAGS_MAXLEN_SHIFT),
7589 NIC_SRAM_TX_BUFFER_DESC);
7590 txrcb += TG3_BDINFO_SIZE;
7591 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007592
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007593 if (tnapi->rx_rcb) {
7594 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7595 (TG3_RX_RCB_RING_SIZE(tp) <<
7596 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7597 rxrcb += TG3_BDINFO_SIZE;
7598 }
7599
7600 stblk = HOSTCC_STATBLCK_RING1;
7601
7602 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7603 u64 mapping = (u64)tnapi->status_mapping;
7604 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7605 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7606
7607 /* Clear status block in ram. */
7608 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7609
Matt Carlson19cfaec2009-12-03 08:36:20 +00007610 if (tnapi->tx_ring) {
7611 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7612 (TG3_TX_RING_SIZE <<
7613 BDINFO_FLAGS_MAXLEN_SHIFT),
7614 NIC_SRAM_TX_BUFFER_DESC);
7615 txrcb += TG3_BDINFO_SIZE;
7616 }
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007617
7618 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7619 (TG3_RX_RCB_RING_SIZE(tp) <<
7620 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7621
7622 stblk += 8;
Matt Carlsonf77a6a82009-09-01 13:04:37 +00007623 rxrcb += TG3_BDINFO_SIZE;
7624 }
Matt Carlson2d31eca2009-09-01 12:53:31 +00007625}
7626
7627/* tp->lock is held. */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07007628static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007629{
7630 u32 val, rdmac_mode;
7631 int i, err, limit;
Matt Carlson21f581a2009-08-28 14:00:25 +00007632 struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -07007633
7634 tg3_disable_ints(tp);
7635
7636 tg3_stop_fw(tp);
7637
7638 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
7639
Matt Carlson859a588792010-04-05 10:19:28 +00007640 if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
Michael Chane6de8ad2005-05-05 14:42:41 -07007641 tg3_abort_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007642
Matt Carlson603f1172010-02-12 14:47:10 +00007643 if (reset_phy)
Michael Chand4d2c552006-03-20 17:47:20 -08007644 tg3_phy_reset(tp);
7645
Linus Torvalds1da177e2005-04-16 15:20:36 -07007646 err = tg3_chip_reset(tp);
7647 if (err)
7648 return err;
7649
7650 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
7651
Matt Carlsonbcb37f62008-11-03 16:52:09 -08007652 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07007653 val = tr32(TG3_CPMU_CTRL);
7654 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
7655 tw32(TG3_CPMU_CTRL, val);
Matt Carlson9acb9612007-11-12 21:10:06 -08007656
7657 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7658 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7659 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7660 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
7661
7662 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
7663 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
7664 val |= CPMU_LNK_AWARE_MACCLK_6_25;
7665 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
7666
7667 val = tr32(TG3_CPMU_HST_ACC);
7668 val &= ~CPMU_HST_ACC_MACCLK_MASK;
7669 val |= CPMU_HST_ACC_MACCLK_6_25;
7670 tw32(TG3_CPMU_HST_ACC, val);
Matt Carlsond30cdd22007-10-07 23:28:35 -07007671 }
7672
Matt Carlson33466d92009-04-20 06:57:41 +00007673 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7674 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
7675 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
7676 PCIE_PWR_MGMT_L1_THRESH_4MS;
7677 tw32(PCIE_PWR_MGMT_THRESH, val);
Matt Carlson521e6b92009-08-25 10:06:01 +00007678
7679 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
7680 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
7681
7682 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
Matt Carlson33466d92009-04-20 06:57:41 +00007683
Matt Carlsonf40386c2009-11-02 14:24:02 +00007684 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7685 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
Matt Carlson255ca312009-08-25 10:07:27 +00007686 }
7687
Matt Carlson614b0592010-01-20 16:58:02 +00007688 if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
7689 u32 grc_mode = tr32(GRC_MODE);
7690
7691 /* Access the lower 1K of PL PCIE block registers. */
7692 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7693 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7694
7695 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
7696 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
7697 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
7698
7699 tw32(GRC_MODE, grc_mode);
7700 }
7701
Matt Carlsoncea46462010-04-12 06:58:24 +00007702 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7703 u32 grc_mode = tr32(GRC_MODE);
7704
7705 /* Access the lower 1K of PL PCIE block registers. */
7706 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7707 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7708
7709 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5);
7710 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
7711 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
7712
7713 tw32(GRC_MODE, grc_mode);
Matt Carlsona977dbe2010-04-12 06:58:26 +00007714
7715 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7716 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7717 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7718 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
Matt Carlsoncea46462010-04-12 06:58:24 +00007719 }
7720
Linus Torvalds1da177e2005-04-16 15:20:36 -07007721 /* This works around an issue with Athlon chipsets on
7722 * B3 tigon3 silicon. This bit has no effect on any
7723 * other revision. But do not set this on PCI Express
Matt Carlson795d01c2007-10-07 23:28:17 -07007724 * chips and don't even touch the clocks if the CPMU is present.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007725 */
Matt Carlson795d01c2007-10-07 23:28:17 -07007726 if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
7727 if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
7728 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
7729 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7730 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007731
7732 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
7733 (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
7734 val = tr32(TG3PCI_PCISTATE);
7735 val |= PCISTATE_RETRY_SAME_DMA;
7736 tw32(TG3PCI_PCISTATE, val);
7737 }
7738
Matt Carlson0d3031d2007-10-10 18:02:43 -07007739 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
7740 /* Allow reads and writes to the
7741 * APE register and memory space.
7742 */
7743 val = tr32(TG3PCI_PCISTATE);
7744 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +00007745 PCISTATE_ALLOW_APE_SHMEM_WR |
7746 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -07007747 tw32(TG3PCI_PCISTATE, val);
7748 }
7749
Linus Torvalds1da177e2005-04-16 15:20:36 -07007750 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
7751 /* Enable some hw fixes. */
7752 val = tr32(TG3PCI_MSI_DATA);
7753 val |= (1 << 26) | (1 << 28) | (1 << 29);
7754 tw32(TG3PCI_MSI_DATA, val);
7755 }
7756
7757 /* Descriptor ring init may make accesses to the
7758 * NIC SRAM area to setup the TX descriptors, so we
7759 * can only do this after the hardware has been
7760 * successfully reset.
7761 */
Michael Chan32d8c572006-07-25 16:38:29 -07007762 err = tg3_init_rings(tp);
7763 if (err)
7764 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007765
Matt Carlsonc885e822010-08-02 11:25:57 +00007766 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00007767 val = tr32(TG3PCI_DMA_RW_CTRL) &
7768 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
Matt Carlson1a319022010-04-12 06:58:25 +00007769 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
7770 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +00007771 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
7772 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
7773 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
Matt Carlsond30cdd22007-10-07 23:28:35 -07007774 /* This value is determined during the probe time DMA
7775 * engine test, tg3_test_dma.
7776 */
7777 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
7778 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007779
7780 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
7781 GRC_MODE_4X_NIC_SEND_RINGS |
7782 GRC_MODE_NO_TX_PHDR_CSUM |
7783 GRC_MODE_NO_RX_PHDR_CSUM);
7784 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
Michael Chand2d746f2006-04-06 21:45:39 -07007785
7786 /* Pseudo-header checksum is done by hardware logic and not
7787 * the offload processers, so make the chip do the pseudo-
7788 * header checksums on receive. For transmit it is more
7789 * convenient to do the pseudo-header checksum in software
7790 * as Linux does that on transmit for us in all cases.
7791 */
7792 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007793
7794 tw32(GRC_MODE,
7795 tp->grc_mode |
7796 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
7797
7798 /* Setup the timer prescalar register. Clock is always 66Mhz. */
7799 val = tr32(GRC_MISC_CFG);
7800 val &= ~0xff;
7801 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
7802 tw32(GRC_MISC_CFG, val);
7803
7804 /* Initialize MBUF/DESC pool. */
John W. Linvillecbf46852005-04-21 17:01:29 -07007805 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007806 /* Do nothing. */
7807 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
7808 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
7809 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
7810 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
7811 else
7812 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
7813 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
7814 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
Matt Carlson859a588792010-04-05 10:19:28 +00007815 } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007816 int fw_len;
7817
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08007818 fw_len = tp->fw_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007819 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
7820 tw32(BUFMGR_MB_POOL_ADDR,
7821 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
7822 tw32(BUFMGR_MB_POOL_SIZE,
7823 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
7824 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007825
Michael Chan0f893dc2005-07-25 12:30:38 -07007826 if (tp->dev->mtu <= ETH_DATA_LEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007827 tw32(BUFMGR_MB_RDMA_LOW_WATER,
7828 tp->bufmgr_config.mbuf_read_dma_low_water);
7829 tw32(BUFMGR_MB_MACRX_LOW_WATER,
7830 tp->bufmgr_config.mbuf_mac_rx_low_water);
7831 tw32(BUFMGR_MB_HIGH_WATER,
7832 tp->bufmgr_config.mbuf_high_water);
7833 } else {
7834 tw32(BUFMGR_MB_RDMA_LOW_WATER,
7835 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
7836 tw32(BUFMGR_MB_MACRX_LOW_WATER,
7837 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
7838 tw32(BUFMGR_MB_HIGH_WATER,
7839 tp->bufmgr_config.mbuf_high_water_jumbo);
7840 }
7841 tw32(BUFMGR_DMA_LOW_WATER,
7842 tp->bufmgr_config.dma_low_water);
7843 tw32(BUFMGR_DMA_HIGH_WATER,
7844 tp->bufmgr_config.dma_high_water);
7845
7846 tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
7847 for (i = 0; i < 2000; i++) {
7848 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
7849 break;
7850 udelay(10);
7851 }
7852 if (i >= 2000) {
Joe Perches05dbe002010-02-17 19:44:19 +00007853 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007854 return -ENODEV;
7855 }
7856
7857 /* Setup replenish threshold. */
Michael Chanf92905d2006-06-29 20:14:29 -07007858 val = tp->rx_pending / 8;
7859 if (val == 0)
7860 val = 1;
7861 else if (val > tp->rx_std_max_post)
7862 val = tp->rx_std_max_post;
Michael Chanb5d37722006-09-27 16:06:21 -07007863 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7864 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
7865 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
7866
7867 if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
7868 val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
7869 }
Michael Chanf92905d2006-06-29 20:14:29 -07007870
7871 tw32(RCVBDI_STD_THRESH, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007872
7873 /* Initialize TG3_BDINFO's at:
7874 * RCVDBDI_STD_BD: standard eth size rx ring
7875 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
7876 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
7877 *
7878 * like so:
7879 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
7880 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
7881 * ring attribute flags
7882 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
7883 *
7884 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
7885 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
7886 *
7887 * The size of each ring is fixed in the firmware, but the location is
7888 * configurable.
7889 */
7890 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00007891 ((u64) tpr->rx_std_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007892 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00007893 ((u64) tpr->rx_std_mapping & 0xffffffff));
Matt Carlsona50d0792010-06-05 17:24:37 +00007894 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
7895 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
Matt Carlson87668d32009-11-13 13:03:34 +00007896 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
7897 NIC_SRAM_RX_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007898
Matt Carlsonfdb72b32009-08-28 13:57:12 +00007899 /* Disable the mini ring */
7900 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007901 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
7902 BDINFO_FLAGS_DISABLED);
7903
Matt Carlsonfdb72b32009-08-28 13:57:12 +00007904 /* Program the jumbo buffer descriptor ring control
7905 * blocks on those devices that have them.
7906 */
Matt Carlson8f666b02009-08-28 13:58:24 +00007907 if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
Matt Carlsonfdb72b32009-08-28 13:57:12 +00007908 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007909 /* Setup replenish threshold. */
7910 tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
7911
Michael Chan0f893dc2005-07-25 12:30:38 -07007912 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007913 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
Matt Carlson21f581a2009-08-28 14:00:25 +00007914 ((u64) tpr->rx_jmb_mapping >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007915 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
Matt Carlson21f581a2009-08-28 14:00:25 +00007916 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007917 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
Matt Carlson79ed5ac2009-08-28 14:00:55 +00007918 (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
7919 BDINFO_FLAGS_USE_EXT_RECV);
Matt Carlsona50d0792010-06-05 17:24:37 +00007920 if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
7921 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson87668d32009-11-13 13:03:34 +00007922 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
7923 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007924 } else {
7925 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
7926 BDINFO_FLAGS_DISABLED);
7927 }
7928
Matt Carlsonc885e822010-08-02 11:25:57 +00007929 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007930 val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
Matt Carlson04380d42010-04-12 06:58:29 +00007931 (TG3_RX_STD_DMA_SZ << 2);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007932 else
Matt Carlson04380d42010-04-12 06:58:29 +00007933 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
Matt Carlsonfdb72b32009-08-28 13:57:12 +00007934 } else
7935 val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
7936
7937 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007938
Matt Carlson411da642009-11-13 13:03:46 +00007939 tpr->rx_std_prod_idx = tp->rx_pending;
Matt Carlson66711e62009-11-13 13:03:49 +00007940 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007941
Matt Carlson411da642009-11-13 13:03:46 +00007942 tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
Matt Carlson21f581a2009-08-28 14:00:25 +00007943 tp->rx_jumbo_pending : 0;
Matt Carlson66711e62009-11-13 13:03:49 +00007944 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007945
Matt Carlsonc885e822010-08-02 11:25:57 +00007946 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00007947 tw32(STD_REPLENISH_LWM, 32);
7948 tw32(JMB_REPLENISH_LWM, 16);
7949 }
7950
Matt Carlson2d31eca2009-09-01 12:53:31 +00007951 tg3_rings_reset(tp);
7952
Linus Torvalds1da177e2005-04-16 15:20:36 -07007953 /* Initialize MAC address and backoff seed. */
Michael Chan986e0ae2007-05-05 12:10:20 -07007954 __tg3_set_mac_addr(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007955
7956 /* MTU + ethernet header + FCS + optional VLAN tag */
Matt Carlsonf7b493e2009-02-25 14:21:52 +00007957 tw32(MAC_RX_MTU_SIZE,
7958 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007959
7960 /* The slot time is changed by tg3_setup_phy if we
7961 * run at gigabit with half duplex.
7962 */
7963 tw32(MAC_TX_LENGTHS,
7964 (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
7965 (6 << TX_LENGTHS_IPG_SHIFT) |
7966 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
7967
7968 /* Receive rules. */
7969 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
7970 tw32(RCVLPC_CONFIG, 0x0181);
7971
7972 /* Calculate RDMAC_MODE setting early, we need it to determine
7973 * the RCVLPC_STATE_ENABLE mask.
7974 */
7975 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
7976 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
7977 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
7978 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
7979 RDMAC_MODE_LNGREAD_ENAB);
Michael Chan85e94ce2005-04-21 17:05:28 -07007980
Matt Carlsona50d0792010-06-05 17:24:37 +00007981 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
7982 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlson0339e4e2010-02-12 14:47:09 +00007983 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
7984
Matt Carlson57e69832008-05-25 23:48:31 -07007985 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -08007986 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
7987 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlsond30cdd22007-10-07 23:28:35 -07007988 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
7989 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
7990 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
7991
Michael Chan85e94ce2005-04-21 17:05:28 -07007992 /* If statement applies to 5705 and 5750 PCI devices only */
7993 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
7994 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
7995 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007996 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
Matt Carlsonc13e3712007-05-05 11:50:04 -07007997 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007998 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
7999 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8000 !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
8001 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8002 }
8003 }
8004
Michael Chan85e94ce2005-04-21 17:05:28 -07008005 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
8006 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8007
Linus Torvalds1da177e2005-04-16 15:20:36 -07008008 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
Matt Carlson027455a2008-12-21 20:19:30 -08008009 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8010
Matt Carlsone849cdc2009-11-13 13:03:38 +00008011 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
8012 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlson027455a2008-12-21 20:19:30 -08008013 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8014 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008015
8016 /* Receive/send statistics. */
Michael Chan16613942006-06-29 20:15:13 -07008017 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
8018 val = tr32(RCVLPC_STATS_ENABLE);
8019 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8020 tw32(RCVLPC_STATS_ENABLE, val);
8021 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
8022 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008023 val = tr32(RCVLPC_STATS_ENABLE);
8024 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8025 tw32(RCVLPC_STATS_ENABLE, val);
8026 } else {
8027 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8028 }
8029 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8030 tw32(SNDDATAI_STATSENAB, 0xffffff);
8031 tw32(SNDDATAI_STATSCTRL,
8032 (SNDDATAI_SCTRL_ENABLE |
8033 SNDDATAI_SCTRL_FASTUPD));
8034
8035 /* Setup host coalescing engine. */
8036 tw32(HOSTCC_MODE, 0);
8037 for (i = 0; i < 2000; i++) {
8038 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8039 break;
8040 udelay(10);
8041 }
8042
Michael Chand244c892005-07-05 14:42:33 -07008043 __tg3_set_coalesce(tp, &tp->coal);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008044
Linus Torvalds1da177e2005-04-16 15:20:36 -07008045 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8046 /* Status/statistics block address. See tg3_timer,
8047 * the tg3_periodic_fetch_stats call there, and
8048 * tg3_get_stats to see how this works for 5705/5750 chips.
8049 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07008050 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8051 ((u64) tp->stats_mapping >> 32));
8052 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8053 ((u64) tp->stats_mapping & 0xffffffff));
8054 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008055
Linus Torvalds1da177e2005-04-16 15:20:36 -07008056 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
Matt Carlson2d31eca2009-09-01 12:53:31 +00008057
8058 /* Clear statistics and status block memory areas */
8059 for (i = NIC_SRAM_STATS_BLK;
8060 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8061 i += sizeof(u32)) {
8062 tg3_write_mem(tp, i, 0);
8063 udelay(40);
8064 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008065 }
8066
8067 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8068
8069 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8070 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
8071 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8072 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8073
Michael Chanc94e3942005-09-27 12:12:42 -07008074 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
8075 tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
8076 /* reset to prevent losing 1st rx packet intermittently */
8077 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8078 udelay(10);
8079 }
8080
Matt Carlson3bda1252008-08-15 14:08:22 -07008081 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8082 tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
8083 else
8084 tp->mac_mode = 0;
8085 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
Linus Torvalds1da177e2005-04-16 15:20:36 -07008086 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
Matt Carlsone8f3f6c2007-07-11 19:47:55 -07008087 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
8088 !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
8089 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8090 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008091 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8092 udelay(40);
8093
Michael Chan314fba32005-04-21 17:07:04 -07008094 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
Michael Chan9d26e212006-12-07 00:21:14 -08008095 * If TG3_FLG2_IS_NIC is zero, we should read the
Michael Chan314fba32005-04-21 17:07:04 -07008096 * register to preserve the GPIO settings for LOMs. The GPIOs,
8097 * whether used as inputs or outputs, are set by boot code after
8098 * reset.
8099 */
Michael Chan9d26e212006-12-07 00:21:14 -08008100 if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
Michael Chan314fba32005-04-21 17:07:04 -07008101 u32 gpio_mask;
8102
Michael Chan9d26e212006-12-07 00:21:14 -08008103 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8104 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8105 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
Michael Chan3e7d83b2005-04-21 17:10:36 -07008106
8107 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8108 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8109 GRC_LCLCTRL_GPIO_OUTPUT3;
8110
Michael Chanaf36e6b2006-03-23 01:28:06 -08008111 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8112 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8113
Gary Zambranoaaf84462007-05-05 11:51:45 -07008114 tp->grc_local_ctrl &= ~gpio_mask;
Michael Chan314fba32005-04-21 17:07:04 -07008115 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8116
8117 /* GPIO1 must be driven high for eeprom write protect */
Michael Chan9d26e212006-12-07 00:21:14 -08008118 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
8119 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8120 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan314fba32005-04-21 17:07:04 -07008121 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008122 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8123 udelay(100);
8124
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008125 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
8126 val = tr32(MSGINT_MODE);
8127 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8128 tw32(MSGINT_MODE, val);
8129 }
8130
Linus Torvalds1da177e2005-04-16 15:20:36 -07008131 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
8132 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8133 udelay(40);
8134 }
8135
8136 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8137 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8138 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8139 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8140 WDMAC_MODE_LNGREAD_ENAB);
8141
Michael Chan85e94ce2005-04-21 17:05:28 -07008142 /* If statement applies to 5705 and 5750 PCI devices only */
8143 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8144 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
8145 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
Matt Carlson29ea0952009-08-25 10:07:54 +00008146 if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07008147 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8148 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8149 /* nothing */
8150 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
8151 !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
8152 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
8153 val |= WDMAC_MODE_RX_ACCEL;
8154 }
8155 }
8156
Michael Chand9ab5ad2006-03-20 22:27:35 -08008157 /* Enable host coalescing bug fix */
Matt Carlson321d32a2008-11-21 17:22:19 -08008158 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
Matt Carlsonf51f3562008-05-25 23:45:08 -07008159 val |= WDMAC_MODE_STATUS_TAG_FIX;
Michael Chand9ab5ad2006-03-20 22:27:35 -08008160
Matt Carlson788a0352009-11-02 14:26:03 +00008161 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8162 val |= WDMAC_MODE_BURST_ALL_DATA;
8163
Linus Torvalds1da177e2005-04-16 15:20:36 -07008164 tw32_f(WDMAC_MODE, val);
8165 udelay(40);
8166
Matt Carlson9974a352007-10-07 23:27:28 -07008167 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
8168 u16 pcix_cmd;
8169
8170 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8171 &pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008172 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
Matt Carlson9974a352007-10-07 23:27:28 -07008173 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8174 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008175 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
Matt Carlson9974a352007-10-07 23:27:28 -07008176 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8177 pcix_cmd |= PCI_X_CMD_READ_2K;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008178 }
Matt Carlson9974a352007-10-07 23:27:28 -07008179 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8180 pcix_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008181 }
8182
8183 tw32_f(RDMAC_MODE, rdmac_mode);
8184 udelay(40);
8185
8186 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
8187 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
8188 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
Matt Carlson9936bcf2007-10-10 18:03:07 -07008189
8190 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8191 tw32(SNDDATAC_MODE,
8192 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8193 else
8194 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8195
Linus Torvalds1da177e2005-04-16 15:20:36 -07008196 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8197 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
8198 tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
8199 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008200 if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
8201 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008202 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
Matt Carlson19cfaec2009-12-03 08:36:20 +00008203 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008204 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8205 tw32(SNDBDI_MODE, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008206 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8207
8208 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8209 err = tg3_load_5701_a0_firmware_fix(tp);
8210 if (err)
8211 return err;
8212 }
8213
Linus Torvalds1da177e2005-04-16 15:20:36 -07008214 if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
8215 err = tg3_load_tso_firmware(tp);
8216 if (err)
8217 return err;
8218 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008219
8220 tp->tx_mode = TX_MODE_ENABLE;
Matt Carlsonb1d05212010-06-05 17:24:31 +00008221 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
8222 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8223 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008224 tw32_f(MAC_TX_MODE, tp->tx_mode);
8225 udelay(100);
8226
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008227 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
8228 u32 reg = MAC_RSS_INDIR_TBL_0;
8229 u8 *ent = (u8 *)&val;
8230
8231 /* Setup the indirection table */
8232 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8233 int idx = i % sizeof(val);
8234
Matt Carlson5efeeea2010-07-11 09:31:40 +00008235 ent[idx] = i % (tp->irq_cnt - 1);
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008236 if (idx == sizeof(val) - 1) {
8237 tw32(reg, val);
8238 reg += 4;
8239 }
8240 }
8241
8242 /* Setup the "secret" hash key. */
8243 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8244 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8245 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8246 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8247 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8248 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8249 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8250 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8251 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8252 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8253 }
8254
Linus Torvalds1da177e2005-04-16 15:20:36 -07008255 tp->rx_mode = RX_MODE_ENABLE;
Matt Carlson321d32a2008-11-21 17:22:19 -08008256 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
Michael Chanaf36e6b2006-03-23 01:28:06 -08008257 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8258
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008259 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
8260 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8261 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8262 RX_MODE_RSS_IPV6_HASH_EN |
8263 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8264 RX_MODE_RSS_IPV4_HASH_EN |
8265 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8266
Linus Torvalds1da177e2005-04-16 15:20:36 -07008267 tw32_f(MAC_RX_MODE, tp->rx_mode);
8268 udelay(10);
8269
Linus Torvalds1da177e2005-04-16 15:20:36 -07008270 tw32(MAC_LED_CTRL, tp->led_ctrl);
8271
8272 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
Michael Chanc94e3942005-09-27 12:12:42 -07008273 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07008274 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8275 udelay(10);
8276 }
8277 tw32_f(MAC_RX_MODE, tp->rx_mode);
8278 udelay(10);
8279
8280 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
8281 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
8282 !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
8283 /* Set drive transmission level to 1.2V */
8284 /* only if the signal pre-emphasis bit is not set */
8285 val = tr32(MAC_SERDES_CFG);
8286 val &= 0xfffff000;
8287 val |= 0x880;
8288 tw32(MAC_SERDES_CFG, val);
8289 }
8290 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8291 tw32(MAC_SERDES_CFG, 0x616000);
8292 }
8293
8294 /* Prevent chip from dropping frames when flow control
8295 * is enabled.
8296 */
Matt Carlson666bc832010-01-20 16:58:03 +00008297 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8298 val = 1;
8299 else
8300 val = 2;
8301 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008302
8303 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
8304 (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
8305 /* Use hardware link auto-negotiation */
8306 tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
8307 }
8308
Michael Chand4d2c552006-03-20 17:47:20 -08008309 if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
8310 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
8311 u32 tmp;
8312
8313 tmp = tr32(SERDES_RX_CTRL);
8314 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8315 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8316 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8317 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8318 }
8319
Matt Carlsondd477002008-05-25 23:45:58 -07008320 if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
8321 if (tp->link_config.phy_is_low_power) {
8322 tp->link_config.phy_is_low_power = 0;
8323 tp->link_config.speed = tp->link_config.orig_speed;
8324 tp->link_config.duplex = tp->link_config.orig_duplex;
8325 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8326 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008327
Matt Carlsondd477002008-05-25 23:45:58 -07008328 err = tg3_setup_phy(tp, 0);
8329 if (err)
8330 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008331
Matt Carlsondd477002008-05-25 23:45:58 -07008332 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
Matt Carlson7f97a4b2009-08-25 10:10:03 +00008333 !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
Matt Carlsondd477002008-05-25 23:45:58 -07008334 u32 tmp;
8335
8336 /* Clear CRC stats. */
8337 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8338 tg3_writephy(tp, MII_TG3_TEST1,
8339 tmp | MII_TG3_TEST1_CRC_EN);
8340 tg3_readphy(tp, 0x14, &tmp);
8341 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008342 }
8343 }
8344
8345 __tg3_set_rx_mode(tp->dev);
8346
8347 /* Initialize receive rules. */
8348 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8349 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8350 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8351 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8352
Michael Chan4cf78e42005-07-25 12:29:19 -07008353 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
Michael Chana4e2b342005-10-26 15:46:52 -07008354 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07008355 limit = 8;
8356 else
8357 limit = 16;
8358 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
8359 limit -= 4;
8360 switch (limit) {
8361 case 16:
8362 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8363 case 15:
8364 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8365 case 14:
8366 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8367 case 13:
8368 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8369 case 12:
8370 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8371 case 11:
8372 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8373 case 10:
8374 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8375 case 9:
8376 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8377 case 8:
8378 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8379 case 7:
8380 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8381 case 6:
8382 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8383 case 5:
8384 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8385 case 4:
8386 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8387 case 3:
8388 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8389 case 2:
8390 case 1:
8391
8392 default:
8393 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -07008394 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008395
Matt Carlson9ce768e2007-10-11 19:49:11 -07008396 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
8397 /* Write our heartbeat update interval to APE. */
8398 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8399 APE_HOST_HEARTBEAT_INT_DISABLE);
Matt Carlson0d3031d2007-10-10 18:02:43 -07008400
Linus Torvalds1da177e2005-04-16 15:20:36 -07008401 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8402
Linus Torvalds1da177e2005-04-16 15:20:36 -07008403 return 0;
8404}
8405
8406/* Called at device open time to get the chip ready for
8407 * packet processing. Invoked with tp->lock held.
8408 */
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07008409static int tg3_init_hw(struct tg3 *tp, int reset_phy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008410{
Linus Torvalds1da177e2005-04-16 15:20:36 -07008411 tg3_switch_clocks(tp);
8412
8413 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8414
Matt Carlson2f751b62008-08-04 23:17:34 -07008415 return tg3_reset_hw(tp, reset_phy);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008416}
8417
8418#define TG3_STAT_ADD32(PSTAT, REG) \
8419do { u32 __val = tr32(REG); \
8420 (PSTAT)->low += __val; \
8421 if ((PSTAT)->low < __val) \
8422 (PSTAT)->high += 1; \
8423} while (0)
8424
8425static void tg3_periodic_fetch_stats(struct tg3 *tp)
8426{
8427 struct tg3_hw_stats *sp = tp->hw_stats;
8428
8429 if (!netif_carrier_ok(tp->dev))
8430 return;
8431
8432 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8433 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8434 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8435 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8436 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8437 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8438 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8439 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8440 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8441 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8442 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8443 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8444 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8445
8446 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8447 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8448 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8449 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8450 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8451 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8452 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8453 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8454 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8455 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8456 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8457 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8458 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8459 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
Michael Chan463d3052006-05-22 16:36:27 -07008460
8461 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
8462 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8463 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008464}
8465
8466static void tg3_timer(unsigned long __opaque)
8467{
8468 struct tg3 *tp = (struct tg3 *) __opaque;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008469
Michael Chanf475f162006-03-27 23:20:14 -08008470 if (tp->irq_sync)
8471 goto restart_timer;
8472
David S. Millerf47c11e2005-06-24 20:18:35 -07008473 spin_lock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008474
David S. Millerfac9b832005-05-18 22:46:34 -07008475 if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
8476 /* All of this garbage is because when using non-tagged
8477 * IRQ status the mailbox/status_block protocol the chip
8478 * uses with the cpu is race prone.
8479 */
Matt Carlson898a56f2009-08-28 14:02:40 +00008480 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
David S. Millerfac9b832005-05-18 22:46:34 -07008481 tw32(GRC_LOCAL_CTRL,
8482 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
8483 } else {
8484 tw32(HOSTCC_MODE, tp->coalesce_mode |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00008485 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
David S. Millerfac9b832005-05-18 22:46:34 -07008486 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008487
David S. Millerfac9b832005-05-18 22:46:34 -07008488 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
8489 tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
David S. Millerf47c11e2005-06-24 20:18:35 -07008490 spin_unlock(&tp->lock);
David S. Millerfac9b832005-05-18 22:46:34 -07008491 schedule_work(&tp->reset_task);
8492 return;
8493 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008494 }
8495
Linus Torvalds1da177e2005-04-16 15:20:36 -07008496 /* This part only runs once per second. */
8497 if (!--tp->timer_counter) {
David S. Millerfac9b832005-05-18 22:46:34 -07008498 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
8499 tg3_periodic_fetch_stats(tp);
8500
Linus Torvalds1da177e2005-04-16 15:20:36 -07008501 if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
8502 u32 mac_stat;
8503 int phy_event;
8504
8505 mac_stat = tr32(MAC_STATUS);
8506
8507 phy_event = 0;
8508 if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
8509 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
8510 phy_event = 1;
8511 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
8512 phy_event = 1;
8513
8514 if (phy_event)
8515 tg3_setup_phy(tp, 0);
8516 } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
8517 u32 mac_stat = tr32(MAC_STATUS);
8518 int need_setup = 0;
8519
8520 if (netif_carrier_ok(tp->dev) &&
8521 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
8522 need_setup = 1;
8523 }
Matt Carlsonbe98da62010-07-11 09:31:46 +00008524 if (!netif_carrier_ok(tp->dev) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07008525 (mac_stat & (MAC_STATUS_PCS_SYNCED |
8526 MAC_STATUS_SIGNAL_DET))) {
8527 need_setup = 1;
8528 }
8529 if (need_setup) {
Michael Chan3d3ebe72006-09-27 15:59:15 -07008530 if (!tp->serdes_counter) {
8531 tw32_f(MAC_MODE,
8532 (tp->mac_mode &
8533 ~MAC_MODE_PORT_MODE_MASK));
8534 udelay(40);
8535 tw32_f(MAC_MODE, tp->mac_mode);
8536 udelay(40);
8537 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008538 tg3_setup_phy(tp, 0);
8539 }
Matt Carlson57d8b882010-06-05 17:24:35 +00008540 } else if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
Matt Carlson2138c002010-07-11 09:31:43 +00008541 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
Michael Chan747e8f82005-07-25 12:33:22 -07008542 tg3_serdes_parallel_detect(tp);
Matt Carlson57d8b882010-06-05 17:24:35 +00008543 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07008544
8545 tp->timer_counter = tp->timer_multiplier;
8546 }
8547
Michael Chan130b8e42006-09-27 16:00:40 -07008548 /* Heartbeat is only sent once every 2 seconds.
8549 *
8550 * The heartbeat is to tell the ASF firmware that the host
8551 * driver is still alive. In the event that the OS crashes,
8552 * ASF needs to reset the hardware to free up the FIFO space
8553 * that may be filled with rx packets destined for the host.
8554 * If the FIFO is full, ASF will no longer function properly.
8555 *
8556 * Unintended resets have been reported on real time kernels
8557 * where the timer doesn't run on time. Netpoll will also have
8558 * same problem.
8559 *
8560 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
8561 * to check the ring condition when the heartbeat is expiring
8562 * before doing the reset. This will prevent most unintended
8563 * resets.
8564 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07008565 if (!--tp->asf_counter) {
Matt Carlsonbc7959b2008-08-15 14:08:55 -07008566 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
8567 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
Matt Carlson7c5026a2008-05-02 16:49:29 -07008568 tg3_wait_for_event_ack(tp);
8569
Michael Chanbbadf502006-04-06 21:46:34 -07008570 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
Michael Chan130b8e42006-09-27 16:00:40 -07008571 FWCMD_NICDRV_ALIVE3);
Michael Chanbbadf502006-04-06 21:46:34 -07008572 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
Matt Carlsonc6cdf432010-04-05 10:19:26 +00008573 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
8574 TG3_FW_UPDATE_TIMEOUT_SEC);
Matt Carlson4ba526c2008-08-15 14:10:04 -07008575
8576 tg3_generate_fw_event(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008577 }
8578 tp->asf_counter = tp->asf_multiplier;
8579 }
8580
David S. Millerf47c11e2005-06-24 20:18:35 -07008581 spin_unlock(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008582
Michael Chanf475f162006-03-27 23:20:14 -08008583restart_timer:
Linus Torvalds1da177e2005-04-16 15:20:36 -07008584 tp->timer.expires = jiffies + tp->timer_offset;
8585 add_timer(&tp->timer);
8586}
8587
Matt Carlson4f125f42009-09-01 12:55:02 +00008588static int tg3_request_irq(struct tg3 *tp, int irq_num)
Michael Chanfcfa0a32006-03-20 22:28:41 -08008589{
David Howells7d12e782006-10-05 14:55:46 +01008590 irq_handler_t fn;
Michael Chanfcfa0a32006-03-20 22:28:41 -08008591 unsigned long flags;
Matt Carlson4f125f42009-09-01 12:55:02 +00008592 char *name;
8593 struct tg3_napi *tnapi = &tp->napi[irq_num];
8594
8595 if (tp->irq_cnt == 1)
8596 name = tp->dev->name;
8597 else {
8598 name = &tnapi->irq_lbl[0];
8599 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
8600 name[IFNAMSIZ-1] = 0;
8601 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08008602
Matt Carlson679563f2009-09-01 12:55:46 +00008603 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
Michael Chanfcfa0a32006-03-20 22:28:41 -08008604 fn = tg3_msi;
8605 if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
8606 fn = tg3_msi_1shot;
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07008607 flags = IRQF_SAMPLE_RANDOM;
Michael Chanfcfa0a32006-03-20 22:28:41 -08008608 } else {
8609 fn = tg3_interrupt;
8610 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8611 fn = tg3_interrupt_tagged;
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07008612 flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
Michael Chanfcfa0a32006-03-20 22:28:41 -08008613 }
Matt Carlson4f125f42009-09-01 12:55:02 +00008614
8615 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
Michael Chanfcfa0a32006-03-20 22:28:41 -08008616}
8617
Michael Chan79381092005-04-21 17:13:59 -07008618static int tg3_test_interrupt(struct tg3 *tp)
8619{
Matt Carlson09943a12009-08-28 14:01:57 +00008620 struct tg3_napi *tnapi = &tp->napi[0];
Michael Chan79381092005-04-21 17:13:59 -07008621 struct net_device *dev = tp->dev;
Michael Chanb16250e2006-09-27 16:10:14 -07008622 int err, i, intr_ok = 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008623 u32 val;
Michael Chan79381092005-04-21 17:13:59 -07008624
Michael Chand4bc3922005-05-29 14:59:20 -07008625 if (!netif_running(dev))
8626 return -ENODEV;
8627
Michael Chan79381092005-04-21 17:13:59 -07008628 tg3_disable_ints(tp);
8629
Matt Carlson4f125f42009-09-01 12:55:02 +00008630 free_irq(tnapi->irq_vec, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07008631
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008632 /*
8633 * Turn off MSI one shot mode. Otherwise this test has no
8634 * observable way to know whether the interrupt was delivered.
8635 */
Matt Carlsonc885e822010-08-02 11:25:57 +00008636 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008637 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8638 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
8639 tw32(MSGINT_MODE, val);
8640 }
8641
Matt Carlson4f125f42009-09-01 12:55:02 +00008642 err = request_irq(tnapi->irq_vec, tg3_test_isr,
Matt Carlson09943a12009-08-28 14:01:57 +00008643 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
Michael Chan79381092005-04-21 17:13:59 -07008644 if (err)
8645 return err;
8646
Matt Carlson898a56f2009-08-28 14:02:40 +00008647 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
Michael Chan79381092005-04-21 17:13:59 -07008648 tg3_enable_ints(tp);
8649
8650 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +00008651 tnapi->coal_now);
Michael Chan79381092005-04-21 17:13:59 -07008652
8653 for (i = 0; i < 5; i++) {
Michael Chanb16250e2006-09-27 16:10:14 -07008654 u32 int_mbox, misc_host_ctrl;
8655
Matt Carlson898a56f2009-08-28 14:02:40 +00008656 int_mbox = tr32_mailbox(tnapi->int_mbox);
Michael Chanb16250e2006-09-27 16:10:14 -07008657 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
8658
8659 if ((int_mbox != 0) ||
8660 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
8661 intr_ok = 1;
Michael Chan79381092005-04-21 17:13:59 -07008662 break;
Michael Chanb16250e2006-09-27 16:10:14 -07008663 }
8664
Michael Chan79381092005-04-21 17:13:59 -07008665 msleep(10);
8666 }
8667
8668 tg3_disable_ints(tp);
8669
Matt Carlson4f125f42009-09-01 12:55:02 +00008670 free_irq(tnapi->irq_vec, tnapi);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008671
Matt Carlson4f125f42009-09-01 12:55:02 +00008672 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07008673
8674 if (err)
8675 return err;
8676
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008677 if (intr_ok) {
8678 /* Reenable MSI one shot mode. */
Matt Carlsonc885e822010-08-02 11:25:57 +00008679 if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008680 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
8681 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
8682 tw32(MSGINT_MODE, val);
8683 }
Michael Chan79381092005-04-21 17:13:59 -07008684 return 0;
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008685 }
Michael Chan79381092005-04-21 17:13:59 -07008686
8687 return -EIO;
8688}
8689
8690/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
8691 * successfully restored
8692 */
8693static int tg3_test_msi(struct tg3 *tp)
8694{
Michael Chan79381092005-04-21 17:13:59 -07008695 int err;
8696 u16 pci_cmd;
8697
8698 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
8699 return 0;
8700
8701 /* Turn off SERR reporting in case MSI terminates with Master
8702 * Abort.
8703 */
8704 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
8705 pci_write_config_word(tp->pdev, PCI_COMMAND,
8706 pci_cmd & ~PCI_COMMAND_SERR);
8707
8708 err = tg3_test_interrupt(tp);
8709
8710 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
8711
8712 if (!err)
8713 return 0;
8714
8715 /* other failures */
8716 if (err != -EIO)
8717 return err;
8718
8719 /* MSI test failed, go back to INTx mode */
Matt Carlson5129c3a2010-04-05 10:19:23 +00008720 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
8721 "to INTx mode. Please report this failure to the PCI "
8722 "maintainer and include system chipset information\n");
Michael Chan79381092005-04-21 17:13:59 -07008723
Matt Carlson4f125f42009-09-01 12:55:02 +00008724 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Matt Carlson09943a12009-08-28 14:01:57 +00008725
Michael Chan79381092005-04-21 17:13:59 -07008726 pci_disable_msi(tp->pdev);
8727
8728 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
Andre Detschdc8bf1b2010-04-26 07:27:07 +00008729 tp->napi[0].irq_vec = tp->pdev->irq;
Michael Chan79381092005-04-21 17:13:59 -07008730
Matt Carlson4f125f42009-09-01 12:55:02 +00008731 err = tg3_request_irq(tp, 0);
Michael Chan79381092005-04-21 17:13:59 -07008732 if (err)
8733 return err;
8734
8735 /* Need to reset the chip because the MSI cycle may have terminated
8736 * with Master Abort.
8737 */
David S. Millerf47c11e2005-06-24 20:18:35 -07008738 tg3_full_lock(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07008739
Michael Chan944d9802005-05-29 14:57:48 -07008740 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07008741 err = tg3_init_hw(tp, 1);
Michael Chan79381092005-04-21 17:13:59 -07008742
David S. Millerf47c11e2005-06-24 20:18:35 -07008743 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07008744
8745 if (err)
Matt Carlson4f125f42009-09-01 12:55:02 +00008746 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
Michael Chan79381092005-04-21 17:13:59 -07008747
8748 return err;
8749}
8750
Matt Carlson9e9fd122009-01-19 16:57:45 -08008751static int tg3_request_firmware(struct tg3 *tp)
8752{
8753 const __be32 *fw_data;
8754
8755 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
Joe Perches05dbe002010-02-17 19:44:19 +00008756 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
8757 tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08008758 return -ENOENT;
8759 }
8760
8761 fw_data = (void *)tp->fw->data;
8762
8763 /* Firmware blob starts with version numbers, followed by
8764 * start address and _full_ length including BSS sections
8765 * (which must be longer than the actual data, of course
8766 */
8767
8768 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
8769 if (tp->fw_len < (tp->fw->size - 12)) {
Joe Perches05dbe002010-02-17 19:44:19 +00008770 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
8771 tp->fw_len, tp->fw_needed);
Matt Carlson9e9fd122009-01-19 16:57:45 -08008772 release_firmware(tp->fw);
8773 tp->fw = NULL;
8774 return -EINVAL;
8775 }
8776
8777 /* We no longer need firmware; we have it. */
8778 tp->fw_needed = NULL;
8779 return 0;
8780}
8781
Matt Carlson679563f2009-09-01 12:55:46 +00008782static bool tg3_enable_msix(struct tg3 *tp)
8783{
8784 int i, rc, cpus = num_online_cpus();
8785 struct msix_entry msix_ent[tp->irq_max];
8786
8787 if (cpus == 1)
8788 /* Just fallback to the simpler MSI mode. */
8789 return false;
8790
8791 /*
8792 * We want as many rx rings enabled as there are cpus.
8793 * The first MSIX vector only deals with link interrupts, etc,
8794 * so we add one to the number of vectors we are requesting.
8795 */
8796 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
8797
8798 for (i = 0; i < tp->irq_max; i++) {
8799 msix_ent[i].entry = i;
8800 msix_ent[i].vector = 0;
8801 }
8802
8803 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
Matt Carlson2430b032010-06-05 17:24:34 +00008804 if (rc < 0) {
8805 return false;
8806 } else if (rc != 0) {
Matt Carlson679563f2009-09-01 12:55:46 +00008807 if (pci_enable_msix(tp->pdev, msix_ent, rc))
8808 return false;
Joe Perches05dbe002010-02-17 19:44:19 +00008809 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
8810 tp->irq_cnt, rc);
Matt Carlson679563f2009-09-01 12:55:46 +00008811 tp->irq_cnt = rc;
8812 }
8813
8814 for (i = 0; i < tp->irq_max; i++)
8815 tp->napi[i].irq_vec = msix_ent[i].vector;
8816
Matt Carlson2430b032010-06-05 17:24:34 +00008817 tp->dev->real_num_tx_queues = 1;
8818 if (tp->irq_cnt > 1) {
8819 tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
8820
Matt Carlsona50d0792010-06-05 17:24:37 +00008821 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8822 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
Matt Carlson2430b032010-06-05 17:24:34 +00008823 tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
8824 tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
8825 }
8826 }
Matt Carlsonfe5f5782009-09-01 13:09:39 +00008827
Matt Carlson679563f2009-09-01 12:55:46 +00008828 return true;
8829}
8830
Matt Carlson07b01732009-08-28 14:01:15 +00008831static void tg3_ints_init(struct tg3 *tp)
8832{
Matt Carlson679563f2009-09-01 12:55:46 +00008833 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
8834 !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
Matt Carlson07b01732009-08-28 14:01:15 +00008835 /* All MSI supporting chips should support tagged
8836 * status. Assert that this is the case.
8837 */
Matt Carlson5129c3a2010-04-05 10:19:23 +00008838 netdev_warn(tp->dev,
8839 "MSI without TAGGED_STATUS? Not using MSI\n");
Matt Carlson679563f2009-09-01 12:55:46 +00008840 goto defcfg;
Matt Carlson07b01732009-08-28 14:01:15 +00008841 }
Matt Carlson4f125f42009-09-01 12:55:02 +00008842
Matt Carlson679563f2009-09-01 12:55:46 +00008843 if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
8844 tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
8845 else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
8846 pci_enable_msi(tp->pdev) == 0)
8847 tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
8848
8849 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
8850 u32 msi_mode = tr32(MSGINT_MODE);
Matt Carlsonbaf8a942009-09-01 13:13:00 +00008851 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
8852 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
Matt Carlson679563f2009-09-01 12:55:46 +00008853 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
8854 }
8855defcfg:
8856 if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
8857 tp->irq_cnt = 1;
8858 tp->napi[0].irq_vec = tp->pdev->irq;
Matt Carlsonfe5f5782009-09-01 13:09:39 +00008859 tp->dev->real_num_tx_queues = 1;
Matt Carlson679563f2009-09-01 12:55:46 +00008860 }
Matt Carlson07b01732009-08-28 14:01:15 +00008861}
8862
8863static void tg3_ints_fini(struct tg3 *tp)
8864{
Matt Carlson679563f2009-09-01 12:55:46 +00008865 if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
8866 pci_disable_msix(tp->pdev);
8867 else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
8868 pci_disable_msi(tp->pdev);
8869 tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
Matt Carlson774ee752010-08-02 11:25:56 +00008870 tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
Matt Carlson07b01732009-08-28 14:01:15 +00008871}
8872
Linus Torvalds1da177e2005-04-16 15:20:36 -07008873static int tg3_open(struct net_device *dev)
8874{
8875 struct tg3 *tp = netdev_priv(dev);
Matt Carlson4f125f42009-09-01 12:55:02 +00008876 int i, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008877
Matt Carlson9e9fd122009-01-19 16:57:45 -08008878 if (tp->fw_needed) {
8879 err = tg3_request_firmware(tp);
8880 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8881 if (err)
8882 return err;
8883 } else if (err) {
Joe Perches05dbe002010-02-17 19:44:19 +00008884 netdev_warn(tp->dev, "TSO capability disabled\n");
Matt Carlson9e9fd122009-01-19 16:57:45 -08008885 tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
8886 } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
Joe Perches05dbe002010-02-17 19:44:19 +00008887 netdev_notice(tp->dev, "TSO capability restored\n");
Matt Carlson9e9fd122009-01-19 16:57:45 -08008888 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
8889 }
8890 }
8891
Michael Chanc49a1562006-12-17 17:07:29 -08008892 netif_carrier_off(tp->dev);
8893
Michael Chanbc1c7562006-03-20 17:48:03 -08008894 err = tg3_set_power_state(tp, PCI_D0);
Matt Carlson2f751b62008-08-04 23:17:34 -07008895 if (err)
Michael Chanbc1c7562006-03-20 17:48:03 -08008896 return err;
Matt Carlson2f751b62008-08-04 23:17:34 -07008897
8898 tg3_full_lock(tp, 0);
Michael Chanbc1c7562006-03-20 17:48:03 -08008899
Linus Torvalds1da177e2005-04-16 15:20:36 -07008900 tg3_disable_ints(tp);
8901 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
8902
David S. Millerf47c11e2005-06-24 20:18:35 -07008903 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008904
Matt Carlson679563f2009-09-01 12:55:46 +00008905 /*
8906 * Setup interrupts first so we know how
8907 * many NAPI resources to allocate
8908 */
8909 tg3_ints_init(tp);
8910
Linus Torvalds1da177e2005-04-16 15:20:36 -07008911 /* The placement of this call is tied
8912 * to the setup and use of Host TX descriptors.
8913 */
8914 err = tg3_alloc_consistent(tp);
8915 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00008916 goto err_out1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008917
Matt Carlsonfed97812009-09-01 13:10:19 +00008918 tg3_napi_enable(tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07008919
Matt Carlson4f125f42009-09-01 12:55:02 +00008920 for (i = 0; i < tp->irq_cnt; i++) {
8921 struct tg3_napi *tnapi = &tp->napi[i];
8922 err = tg3_request_irq(tp, i);
8923 if (err) {
8924 for (i--; i >= 0; i--)
8925 free_irq(tnapi->irq_vec, tnapi);
8926 break;
8927 }
8928 }
Matt Carlson07b01732009-08-28 14:01:15 +00008929
8930 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00008931 goto err_out2;
Matt Carlson07b01732009-08-28 14:01:15 +00008932
David S. Millerf47c11e2005-06-24 20:18:35 -07008933 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008934
Gary Zambrano8e7a22e2006-04-29 18:59:13 -07008935 err = tg3_init_hw(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008936 if (err) {
Michael Chan944d9802005-05-29 14:57:48 -07008937 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008938 tg3_free_rings(tp);
8939 } else {
David S. Millerfac9b832005-05-18 22:46:34 -07008940 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
8941 tp->timer_offset = HZ;
8942 else
8943 tp->timer_offset = HZ / 10;
8944
8945 BUG_ON(tp->timer_offset > HZ);
8946 tp->timer_counter = tp->timer_multiplier =
8947 (HZ / tp->timer_offset);
8948 tp->asf_counter = tp->asf_multiplier =
Michael Chan28fbef72005-10-26 15:48:35 -07008949 ((HZ / tp->timer_offset) * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008950
8951 init_timer(&tp->timer);
8952 tp->timer.expires = jiffies + tp->timer_offset;
8953 tp->timer.data = (unsigned long) tp;
8954 tp->timer.function = tg3_timer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008955 }
8956
David S. Millerf47c11e2005-06-24 20:18:35 -07008957 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008958
Matt Carlson07b01732009-08-28 14:01:15 +00008959 if (err)
Matt Carlson679563f2009-09-01 12:55:46 +00008960 goto err_out3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008961
Michael Chan79381092005-04-21 17:13:59 -07008962 if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
8963 err = tg3_test_msi(tp);
David S. Millerfac9b832005-05-18 22:46:34 -07008964
Michael Chan79381092005-04-21 17:13:59 -07008965 if (err) {
David S. Millerf47c11e2005-06-24 20:18:35 -07008966 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -07008967 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chan79381092005-04-21 17:13:59 -07008968 tg3_free_rings(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -07008969 tg3_full_unlock(tp);
Michael Chan79381092005-04-21 17:13:59 -07008970
Matt Carlson679563f2009-09-01 12:55:46 +00008971 goto err_out2;
Michael Chan79381092005-04-21 17:13:59 -07008972 }
Michael Chanfcfa0a32006-03-20 22:28:41 -08008973
Matt Carlsonc885e822010-08-02 11:25:57 +00008974 if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
8975 (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008976 u32 val = tr32(PCIE_TRANSACTION_CFG);
Michael Chanfcfa0a32006-03-20 22:28:41 -08008977
Matt Carlsonf6eb9b12009-09-01 13:19:53 +00008978 tw32(PCIE_TRANSACTION_CFG,
8979 val | PCIE_TRANS_CFG_1SHOT_MSI);
Michael Chanfcfa0a32006-03-20 22:28:41 -08008980 }
Michael Chan79381092005-04-21 17:13:59 -07008981 }
8982
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07008983 tg3_phy_start(tp);
8984
David S. Millerf47c11e2005-06-24 20:18:35 -07008985 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008986
Michael Chan79381092005-04-21 17:13:59 -07008987 add_timer(&tp->timer);
8988 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008989 tg3_enable_ints(tp);
8990
David S. Millerf47c11e2005-06-24 20:18:35 -07008991 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008992
Matt Carlsonfe5f5782009-09-01 13:09:39 +00008993 netif_tx_start_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07008994
8995 return 0;
Matt Carlson07b01732009-08-28 14:01:15 +00008996
Matt Carlson679563f2009-09-01 12:55:46 +00008997err_out3:
Matt Carlson4f125f42009-09-01 12:55:02 +00008998 for (i = tp->irq_cnt - 1; i >= 0; i--) {
8999 struct tg3_napi *tnapi = &tp->napi[i];
9000 free_irq(tnapi->irq_vec, tnapi);
9001 }
Matt Carlson07b01732009-08-28 14:01:15 +00009002
Matt Carlson679563f2009-09-01 12:55:46 +00009003err_out2:
Matt Carlsonfed97812009-09-01 13:10:19 +00009004 tg3_napi_disable(tp);
Matt Carlson07b01732009-08-28 14:01:15 +00009005 tg3_free_consistent(tp);
Matt Carlson679563f2009-09-01 12:55:46 +00009006
9007err_out1:
9008 tg3_ints_fini(tp);
Matt Carlson07b01732009-08-28 14:01:15 +00009009 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009010}
9011
Eric Dumazet511d2222010-07-07 20:44:24 +00009012static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9013 struct rtnl_link_stats64 *);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009014static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9015
9016static int tg3_close(struct net_device *dev)
9017{
Matt Carlson4f125f42009-09-01 12:55:02 +00009018 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009019 struct tg3 *tp = netdev_priv(dev);
9020
Matt Carlsonfed97812009-09-01 13:10:19 +00009021 tg3_napi_disable(tp);
Oleg Nesterov28e53bd2007-05-09 02:34:22 -07009022 cancel_work_sync(&tp->reset_task);
Michael Chan7faa0062006-02-02 17:29:28 -08009023
Matt Carlsonfe5f5782009-09-01 13:09:39 +00009024 netif_tx_stop_all_queues(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009025
9026 del_timer_sync(&tp->timer);
9027
Matt Carlson24bb4fb2009-10-05 17:55:29 +00009028 tg3_phy_stop(tp);
9029
David S. Millerf47c11e2005-06-24 20:18:35 -07009030 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009031
9032 tg3_disable_ints(tp);
9033
Michael Chan944d9802005-05-29 14:57:48 -07009034 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009035 tg3_free_rings(tp);
Michael Chan5cf64b8a2007-05-05 12:11:21 -07009036 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009037
David S. Millerf47c11e2005-06-24 20:18:35 -07009038 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009039
Matt Carlson4f125f42009-09-01 12:55:02 +00009040 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9041 struct tg3_napi *tnapi = &tp->napi[i];
9042 free_irq(tnapi->irq_vec, tnapi);
9043 }
Matt Carlson07b01732009-08-28 14:01:15 +00009044
9045 tg3_ints_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009046
Eric Dumazet511d2222010-07-07 20:44:24 +00009047 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9048
Linus Torvalds1da177e2005-04-16 15:20:36 -07009049 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9050 sizeof(tp->estats_prev));
9051
9052 tg3_free_consistent(tp);
9053
Michael Chanbc1c7562006-03-20 17:48:03 -08009054 tg3_set_power_state(tp, PCI_D3hot);
9055
9056 netif_carrier_off(tp->dev);
9057
Linus Torvalds1da177e2005-04-16 15:20:36 -07009058 return 0;
9059}
9060
Eric Dumazet511d2222010-07-07 20:44:24 +00009061static inline u64 get_stat64(tg3_stat64_t *val)
Stefan Buehler816f8b82008-08-15 14:10:54 -07009062{
9063 return ((u64)val->high << 32) | ((u64)val->low);
9064}
9065
Eric Dumazet511d2222010-07-07 20:44:24 +00009066static u64 calc_crc_errors(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009067{
9068 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9069
9070 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
9071 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9072 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009073 u32 val;
9074
David S. Millerf47c11e2005-06-24 20:18:35 -07009075 spin_lock_bh(&tp->lock);
Michael Chan569a5df2007-02-13 12:18:15 -08009076 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9077 tg3_writephy(tp, MII_TG3_TEST1,
9078 val | MII_TG3_TEST1_CRC_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009079 tg3_readphy(tp, 0x14, &val);
9080 } else
9081 val = 0;
David S. Millerf47c11e2005-06-24 20:18:35 -07009082 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009083
9084 tp->phy_crc_errors += val;
9085
9086 return tp->phy_crc_errors;
9087 }
9088
9089 return get_stat64(&hw_stats->rx_fcs_errors);
9090}
9091
9092#define ESTAT_ADD(member) \
9093 estats->member = old_estats->member + \
Eric Dumazet511d2222010-07-07 20:44:24 +00009094 get_stat64(&hw_stats->member)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009095
9096static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9097{
9098 struct tg3_ethtool_stats *estats = &tp->estats;
9099 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9100 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9101
9102 if (!hw_stats)
9103 return old_estats;
9104
9105 ESTAT_ADD(rx_octets);
9106 ESTAT_ADD(rx_fragments);
9107 ESTAT_ADD(rx_ucast_packets);
9108 ESTAT_ADD(rx_mcast_packets);
9109 ESTAT_ADD(rx_bcast_packets);
9110 ESTAT_ADD(rx_fcs_errors);
9111 ESTAT_ADD(rx_align_errors);
9112 ESTAT_ADD(rx_xon_pause_rcvd);
9113 ESTAT_ADD(rx_xoff_pause_rcvd);
9114 ESTAT_ADD(rx_mac_ctrl_rcvd);
9115 ESTAT_ADD(rx_xoff_entered);
9116 ESTAT_ADD(rx_frame_too_long_errors);
9117 ESTAT_ADD(rx_jabbers);
9118 ESTAT_ADD(rx_undersize_packets);
9119 ESTAT_ADD(rx_in_length_errors);
9120 ESTAT_ADD(rx_out_length_errors);
9121 ESTAT_ADD(rx_64_or_less_octet_packets);
9122 ESTAT_ADD(rx_65_to_127_octet_packets);
9123 ESTAT_ADD(rx_128_to_255_octet_packets);
9124 ESTAT_ADD(rx_256_to_511_octet_packets);
9125 ESTAT_ADD(rx_512_to_1023_octet_packets);
9126 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9127 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9128 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9129 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9130 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9131
9132 ESTAT_ADD(tx_octets);
9133 ESTAT_ADD(tx_collisions);
9134 ESTAT_ADD(tx_xon_sent);
9135 ESTAT_ADD(tx_xoff_sent);
9136 ESTAT_ADD(tx_flow_control);
9137 ESTAT_ADD(tx_mac_errors);
9138 ESTAT_ADD(tx_single_collisions);
9139 ESTAT_ADD(tx_mult_collisions);
9140 ESTAT_ADD(tx_deferred);
9141 ESTAT_ADD(tx_excessive_collisions);
9142 ESTAT_ADD(tx_late_collisions);
9143 ESTAT_ADD(tx_collide_2times);
9144 ESTAT_ADD(tx_collide_3times);
9145 ESTAT_ADD(tx_collide_4times);
9146 ESTAT_ADD(tx_collide_5times);
9147 ESTAT_ADD(tx_collide_6times);
9148 ESTAT_ADD(tx_collide_7times);
9149 ESTAT_ADD(tx_collide_8times);
9150 ESTAT_ADD(tx_collide_9times);
9151 ESTAT_ADD(tx_collide_10times);
9152 ESTAT_ADD(tx_collide_11times);
9153 ESTAT_ADD(tx_collide_12times);
9154 ESTAT_ADD(tx_collide_13times);
9155 ESTAT_ADD(tx_collide_14times);
9156 ESTAT_ADD(tx_collide_15times);
9157 ESTAT_ADD(tx_ucast_packets);
9158 ESTAT_ADD(tx_mcast_packets);
9159 ESTAT_ADD(tx_bcast_packets);
9160 ESTAT_ADD(tx_carrier_sense_errors);
9161 ESTAT_ADD(tx_discards);
9162 ESTAT_ADD(tx_errors);
9163
9164 ESTAT_ADD(dma_writeq_full);
9165 ESTAT_ADD(dma_write_prioq_full);
9166 ESTAT_ADD(rxbds_empty);
9167 ESTAT_ADD(rx_discards);
9168 ESTAT_ADD(rx_errors);
9169 ESTAT_ADD(rx_threshold_hit);
9170
9171 ESTAT_ADD(dma_readq_full);
9172 ESTAT_ADD(dma_read_prioq_full);
9173 ESTAT_ADD(tx_comp_queue_full);
9174
9175 ESTAT_ADD(ring_set_send_prod_index);
9176 ESTAT_ADD(ring_status_update);
9177 ESTAT_ADD(nic_irqs);
9178 ESTAT_ADD(nic_avoided_irqs);
9179 ESTAT_ADD(nic_tx_threshold_hit);
9180
9181 return estats;
9182}
9183
Eric Dumazet511d2222010-07-07 20:44:24 +00009184static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9185 struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009186{
9187 struct tg3 *tp = netdev_priv(dev);
Eric Dumazet511d2222010-07-07 20:44:24 +00009188 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009189 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9190
9191 if (!hw_stats)
9192 return old_stats;
9193
9194 stats->rx_packets = old_stats->rx_packets +
9195 get_stat64(&hw_stats->rx_ucast_packets) +
9196 get_stat64(&hw_stats->rx_mcast_packets) +
9197 get_stat64(&hw_stats->rx_bcast_packets);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009198
Linus Torvalds1da177e2005-04-16 15:20:36 -07009199 stats->tx_packets = old_stats->tx_packets +
9200 get_stat64(&hw_stats->tx_ucast_packets) +
9201 get_stat64(&hw_stats->tx_mcast_packets) +
9202 get_stat64(&hw_stats->tx_bcast_packets);
9203
9204 stats->rx_bytes = old_stats->rx_bytes +
9205 get_stat64(&hw_stats->rx_octets);
9206 stats->tx_bytes = old_stats->tx_bytes +
9207 get_stat64(&hw_stats->tx_octets);
9208
9209 stats->rx_errors = old_stats->rx_errors +
John W. Linville4f63b872005-09-12 14:43:18 -07009210 get_stat64(&hw_stats->rx_errors);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009211 stats->tx_errors = old_stats->tx_errors +
9212 get_stat64(&hw_stats->tx_errors) +
9213 get_stat64(&hw_stats->tx_mac_errors) +
9214 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9215 get_stat64(&hw_stats->tx_discards);
9216
9217 stats->multicast = old_stats->multicast +
9218 get_stat64(&hw_stats->rx_mcast_packets);
9219 stats->collisions = old_stats->collisions +
9220 get_stat64(&hw_stats->tx_collisions);
9221
9222 stats->rx_length_errors = old_stats->rx_length_errors +
9223 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9224 get_stat64(&hw_stats->rx_undersize_packets);
9225
9226 stats->rx_over_errors = old_stats->rx_over_errors +
9227 get_stat64(&hw_stats->rxbds_empty);
9228 stats->rx_frame_errors = old_stats->rx_frame_errors +
9229 get_stat64(&hw_stats->rx_align_errors);
9230 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9231 get_stat64(&hw_stats->tx_discards);
9232 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9233 get_stat64(&hw_stats->tx_carrier_sense_errors);
9234
9235 stats->rx_crc_errors = old_stats->rx_crc_errors +
9236 calc_crc_errors(tp);
9237
John W. Linville4f63b872005-09-12 14:43:18 -07009238 stats->rx_missed_errors = old_stats->rx_missed_errors +
9239 get_stat64(&hw_stats->rx_discards);
9240
Linus Torvalds1da177e2005-04-16 15:20:36 -07009241 return stats;
9242}
9243
9244static inline u32 calc_crc(unsigned char *buf, int len)
9245{
9246 u32 reg;
9247 u32 tmp;
9248 int j, k;
9249
9250 reg = 0xffffffff;
9251
9252 for (j = 0; j < len; j++) {
9253 reg ^= buf[j];
9254
9255 for (k = 0; k < 8; k++) {
9256 tmp = reg & 0x01;
9257
9258 reg >>= 1;
9259
Matt Carlson859a588792010-04-05 10:19:28 +00009260 if (tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009261 reg ^= 0xedb88320;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009262 }
9263 }
9264
9265 return ~reg;
9266}
9267
9268static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9269{
9270 /* accept or reject all multicast frames */
9271 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9272 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9273 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9274 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9275}
9276
9277static void __tg3_set_rx_mode(struct net_device *dev)
9278{
9279 struct tg3 *tp = netdev_priv(dev);
9280 u32 rx_mode;
9281
9282 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9283 RX_MODE_KEEP_VLAN_TAG);
9284
9285 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9286 * flag clear.
9287 */
9288#if TG3_VLAN_TAG_USED
9289 if (!tp->vlgrp &&
9290 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9291 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9292#else
9293 /* By definition, VLAN is disabled always in this
9294 * case.
9295 */
9296 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
9297 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9298#endif
9299
9300 if (dev->flags & IFF_PROMISC) {
9301 /* Promiscuous mode. */
9302 rx_mode |= RX_MODE_PROMISC;
9303 } else if (dev->flags & IFF_ALLMULTI) {
9304 /* Accept all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +00009305 tg3_set_multi(tp, 1);
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00009306 } else if (netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009307 /* Reject all multicast. */
Matt Carlsonde6f31e2010-04-12 06:58:30 +00009308 tg3_set_multi(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009309 } else {
9310 /* Accept one or more multicast(s). */
Jiri Pirko22bedad32010-04-01 21:22:57 +00009311 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009312 u32 mc_filter[4] = { 0, };
9313 u32 regidx;
9314 u32 bit;
9315 u32 crc;
9316
Jiri Pirko22bedad32010-04-01 21:22:57 +00009317 netdev_for_each_mc_addr(ha, dev) {
9318 crc = calc_crc(ha->addr, ETH_ALEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009319 bit = ~crc & 0x7f;
9320 regidx = (bit & 0x60) >> 5;
9321 bit &= 0x1f;
9322 mc_filter[regidx] |= (1 << bit);
9323 }
9324
9325 tw32(MAC_HASH_REG_0, mc_filter[0]);
9326 tw32(MAC_HASH_REG_1, mc_filter[1]);
9327 tw32(MAC_HASH_REG_2, mc_filter[2]);
9328 tw32(MAC_HASH_REG_3, mc_filter[3]);
9329 }
9330
9331 if (rx_mode != tp->rx_mode) {
9332 tp->rx_mode = rx_mode;
9333 tw32_f(MAC_RX_MODE, rx_mode);
9334 udelay(10);
9335 }
9336}
9337
9338static void tg3_set_rx_mode(struct net_device *dev)
9339{
9340 struct tg3 *tp = netdev_priv(dev);
9341
Michael Chane75f7c92006-03-20 21:33:26 -08009342 if (!netif_running(dev))
9343 return;
9344
David S. Millerf47c11e2005-06-24 20:18:35 -07009345 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009346 __tg3_set_rx_mode(dev);
David S. Millerf47c11e2005-06-24 20:18:35 -07009347 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009348}
9349
9350#define TG3_REGDUMP_LEN (32 * 1024)
9351
9352static int tg3_get_regs_len(struct net_device *dev)
9353{
9354 return TG3_REGDUMP_LEN;
9355}
9356
9357static void tg3_get_regs(struct net_device *dev,
9358 struct ethtool_regs *regs, void *_p)
9359{
9360 u32 *p = _p;
9361 struct tg3 *tp = netdev_priv(dev);
9362 u8 *orig_p = _p;
9363 int i;
9364
9365 regs->version = 0;
9366
9367 memset(p, 0, TG3_REGDUMP_LEN);
9368
Michael Chanbc1c7562006-03-20 17:48:03 -08009369 if (tp->link_config.phy_is_low_power)
9370 return;
9371
David S. Millerf47c11e2005-06-24 20:18:35 -07009372 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009373
9374#define __GET_REG32(reg) (*(p)++ = tr32(reg))
Matt Carlsonbe98da62010-07-11 09:31:46 +00009375#define GET_REG32_LOOP(base, len) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07009376do { p = (u32 *)(orig_p + (base)); \
9377 for (i = 0; i < len; i += 4) \
9378 __GET_REG32((base) + i); \
9379} while (0)
9380#define GET_REG32_1(reg) \
9381do { p = (u32 *)(orig_p + (reg)); \
9382 __GET_REG32((reg)); \
9383} while (0)
9384
9385 GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
9386 GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
9387 GET_REG32_LOOP(MAC_MODE, 0x4f0);
9388 GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
9389 GET_REG32_1(SNDDATAC_MODE);
9390 GET_REG32_LOOP(SNDBDS_MODE, 0x80);
9391 GET_REG32_LOOP(SNDBDI_MODE, 0x48);
9392 GET_REG32_1(SNDBDC_MODE);
9393 GET_REG32_LOOP(RCVLPC_MODE, 0x20);
9394 GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
9395 GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
9396 GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
9397 GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
9398 GET_REG32_1(RCVDCC_MODE);
9399 GET_REG32_LOOP(RCVBDI_MODE, 0x20);
9400 GET_REG32_LOOP(RCVCC_MODE, 0x14);
9401 GET_REG32_LOOP(RCVLSC_MODE, 0x08);
9402 GET_REG32_1(MBFREE_MODE);
9403 GET_REG32_LOOP(HOSTCC_MODE, 0x100);
9404 GET_REG32_LOOP(MEMARB_MODE, 0x10);
9405 GET_REG32_LOOP(BUFMGR_MODE, 0x58);
9406 GET_REG32_LOOP(RDMAC_MODE, 0x08);
9407 GET_REG32_LOOP(WDMAC_MODE, 0x08);
Chris Elmquist091465d2005-12-20 13:25:19 -08009408 GET_REG32_1(RX_CPU_MODE);
9409 GET_REG32_1(RX_CPU_STATE);
9410 GET_REG32_1(RX_CPU_PGMCTR);
9411 GET_REG32_1(RX_CPU_HWBKPT);
9412 GET_REG32_1(TX_CPU_MODE);
9413 GET_REG32_1(TX_CPU_STATE);
9414 GET_REG32_1(TX_CPU_PGMCTR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009415 GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
9416 GET_REG32_LOOP(FTQ_RESET, 0x120);
9417 GET_REG32_LOOP(MSGINT_MODE, 0x0c);
9418 GET_REG32_1(DMAC_MODE);
9419 GET_REG32_LOOP(GRC_MODE, 0x4c);
9420 if (tp->tg3_flags & TG3_FLAG_NVRAM)
9421 GET_REG32_LOOP(NVRAM_CMD, 0x24);
9422
9423#undef __GET_REG32
9424#undef GET_REG32_LOOP
9425#undef GET_REG32_1
9426
David S. Millerf47c11e2005-06-24 20:18:35 -07009427 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009428}
9429
9430static int tg3_get_eeprom_len(struct net_device *dev)
9431{
9432 struct tg3 *tp = netdev_priv(dev);
9433
9434 return tp->nvram_size;
9435}
9436
Linus Torvalds1da177e2005-04-16 15:20:36 -07009437static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9438{
9439 struct tg3 *tp = netdev_priv(dev);
9440 int ret;
9441 u8 *pd;
Al Virob9fc7dc2007-12-17 22:59:57 -08009442 u32 i, offset, len, b_offset, b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +00009443 __be32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009444
Matt Carlsondf259d82009-04-20 06:57:14 +00009445 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
9446 return -EINVAL;
9447
Michael Chanbc1c7562006-03-20 17:48:03 -08009448 if (tp->link_config.phy_is_low_power)
9449 return -EAGAIN;
9450
Linus Torvalds1da177e2005-04-16 15:20:36 -07009451 offset = eeprom->offset;
9452 len = eeprom->len;
9453 eeprom->len = 0;
9454
9455 eeprom->magic = TG3_EEPROM_MAGIC;
9456
9457 if (offset & 3) {
9458 /* adjustments to start on required 4 byte boundary */
9459 b_offset = offset & 3;
9460 b_count = 4 - b_offset;
9461 if (b_count > len) {
9462 /* i.e. offset=1 len=2 */
9463 b_count = len;
9464 }
Matt Carlsona9dc5292009-02-25 14:25:30 +00009465 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009466 if (ret)
9467 return ret;
Matt Carlsonbe98da62010-07-11 09:31:46 +00009468 memcpy(data, ((char *)&val) + b_offset, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009469 len -= b_count;
9470 offset += b_count;
Matt Carlsonc6cdf432010-04-05 10:19:26 +00009471 eeprom->len += b_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009472 }
9473
9474 /* read bytes upto the last 4 byte boundary */
9475 pd = &data[eeprom->len];
9476 for (i = 0; i < (len - (len & 3)); i += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +00009477 ret = tg3_nvram_read_be32(tp, offset + i, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009478 if (ret) {
9479 eeprom->len += i;
9480 return ret;
9481 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009482 memcpy(pd + i, &val, 4);
9483 }
9484 eeprom->len += i;
9485
9486 if (len & 3) {
9487 /* read last bytes not ending on 4 byte boundary */
9488 pd = &data[eeprom->len];
9489 b_count = len & 3;
9490 b_offset = offset + len - b_count;
Matt Carlsona9dc5292009-02-25 14:25:30 +00009491 ret = tg3_nvram_read_be32(tp, b_offset, &val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009492 if (ret)
9493 return ret;
Al Virob9fc7dc2007-12-17 22:59:57 -08009494 memcpy(pd, &val, b_count);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009495 eeprom->len += b_count;
9496 }
9497 return 0;
9498}
9499
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009500static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009501
9502static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9503{
9504 struct tg3 *tp = netdev_priv(dev);
9505 int ret;
Al Virob9fc7dc2007-12-17 22:59:57 -08009506 u32 offset, len, b_offset, odd_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009507 u8 *buf;
Matt Carlsona9dc5292009-02-25 14:25:30 +00009508 __be32 start, end;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009509
Michael Chanbc1c7562006-03-20 17:48:03 -08009510 if (tp->link_config.phy_is_low_power)
9511 return -EAGAIN;
9512
Matt Carlsondf259d82009-04-20 06:57:14 +00009513 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
9514 eeprom->magic != TG3_EEPROM_MAGIC)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009515 return -EINVAL;
9516
9517 offset = eeprom->offset;
9518 len = eeprom->len;
9519
9520 if ((b_offset = (offset & 3))) {
9521 /* adjustments to start on required 4 byte boundary */
Matt Carlsona9dc5292009-02-25 14:25:30 +00009522 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009523 if (ret)
9524 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009525 len += b_offset;
9526 offset &= ~3;
Michael Chan1c8594b2005-04-21 17:12:46 -07009527 if (len < 4)
9528 len = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009529 }
9530
9531 odd_len = 0;
Michael Chan1c8594b2005-04-21 17:12:46 -07009532 if (len & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009533 /* adjustments to end on required 4 byte boundary */
9534 odd_len = 1;
9535 len = (len + 3) & ~3;
Matt Carlsona9dc5292009-02-25 14:25:30 +00009536 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009537 if (ret)
9538 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009539 }
9540
9541 buf = data;
9542 if (b_offset || odd_len) {
9543 buf = kmalloc(len, GFP_KERNEL);
Andy Gospodarekab0049b2007-09-06 20:42:14 +01009544 if (!buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009545 return -ENOMEM;
9546 if (b_offset)
9547 memcpy(buf, &start, 4);
9548 if (odd_len)
9549 memcpy(buf+len-4, &end, 4);
9550 memcpy(buf + b_offset, data, eeprom->len);
9551 }
9552
9553 ret = tg3_nvram_write_block(tp, offset, len, buf);
9554
9555 if (buf != data)
9556 kfree(buf);
9557
9558 return ret;
9559}
9560
9561static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9562{
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009563 struct tg3 *tp = netdev_priv(dev);
9564
9565 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00009566 struct phy_device *phydev;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009567 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9568 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00009569 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9570 return phy_ethtool_gset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009571 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009572
Linus Torvalds1da177e2005-04-16 15:20:36 -07009573 cmd->supported = (SUPPORTED_Autoneg);
9574
9575 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
9576 cmd->supported |= (SUPPORTED_1000baseT_Half |
9577 SUPPORTED_1000baseT_Full);
9578
Karsten Keilef348142006-05-12 12:49:08 -07009579 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009580 cmd->supported |= (SUPPORTED_100baseT_Half |
9581 SUPPORTED_100baseT_Full |
9582 SUPPORTED_10baseT_Half |
9583 SUPPORTED_10baseT_Full |
Matt Carlson3bebab52007-11-12 21:22:40 -08009584 SUPPORTED_TP);
Karsten Keilef348142006-05-12 12:49:08 -07009585 cmd->port = PORT_TP;
9586 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009587 cmd->supported |= SUPPORTED_FIBRE;
Karsten Keilef348142006-05-12 12:49:08 -07009588 cmd->port = PORT_FIBRE;
9589 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009590
Linus Torvalds1da177e2005-04-16 15:20:36 -07009591 cmd->advertising = tp->link_config.advertising;
9592 if (netif_running(dev)) {
9593 cmd->speed = tp->link_config.active_speed;
9594 cmd->duplex = tp->link_config.active_duplex;
9595 }
Matt Carlson882e9792009-09-01 13:21:36 +00009596 cmd->phy_address = tp->phy_addr;
Matt Carlson7e5856b2009-02-25 14:23:01 +00009597 cmd->transceiver = XCVR_INTERNAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009598 cmd->autoneg = tp->link_config.autoneg;
9599 cmd->maxtxpkt = 0;
9600 cmd->maxrxpkt = 0;
9601 return 0;
9602}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009603
Linus Torvalds1da177e2005-04-16 15:20:36 -07009604static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9605{
9606 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009607
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009608 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00009609 struct phy_device *phydev;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009610 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9611 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00009612 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9613 return phy_ethtool_sset(phydev, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009614 }
9615
Matt Carlson7e5856b2009-02-25 14:23:01 +00009616 if (cmd->autoneg != AUTONEG_ENABLE &&
9617 cmd->autoneg != AUTONEG_DISABLE)
Michael Chan37ff2382005-10-26 15:49:51 -07009618 return -EINVAL;
Matt Carlson7e5856b2009-02-25 14:23:01 +00009619
9620 if (cmd->autoneg == AUTONEG_DISABLE &&
9621 cmd->duplex != DUPLEX_FULL &&
9622 cmd->duplex != DUPLEX_HALF)
Michael Chan37ff2382005-10-26 15:49:51 -07009623 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009624
Matt Carlson7e5856b2009-02-25 14:23:01 +00009625 if (cmd->autoneg == AUTONEG_ENABLE) {
9626 u32 mask = ADVERTISED_Autoneg |
9627 ADVERTISED_Pause |
9628 ADVERTISED_Asym_Pause;
9629
Julia Lawall3f07d122010-03-13 12:22:16 -08009630 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
Matt Carlson7e5856b2009-02-25 14:23:01 +00009631 mask |= ADVERTISED_1000baseT_Half |
9632 ADVERTISED_1000baseT_Full;
9633
9634 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
9635 mask |= ADVERTISED_100baseT_Half |
9636 ADVERTISED_100baseT_Full |
9637 ADVERTISED_10baseT_Half |
9638 ADVERTISED_10baseT_Full |
9639 ADVERTISED_TP;
9640 else
9641 mask |= ADVERTISED_FIBRE;
9642
9643 if (cmd->advertising & ~mask)
9644 return -EINVAL;
9645
9646 mask &= (ADVERTISED_1000baseT_Half |
9647 ADVERTISED_1000baseT_Full |
9648 ADVERTISED_100baseT_Half |
9649 ADVERTISED_100baseT_Full |
9650 ADVERTISED_10baseT_Half |
9651 ADVERTISED_10baseT_Full);
9652
9653 cmd->advertising &= mask;
9654 } else {
9655 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
9656 if (cmd->speed != SPEED_1000)
9657 return -EINVAL;
9658
9659 if (cmd->duplex != DUPLEX_FULL)
9660 return -EINVAL;
9661 } else {
9662 if (cmd->speed != SPEED_100 &&
9663 cmd->speed != SPEED_10)
9664 return -EINVAL;
9665 }
9666 }
9667
David S. Millerf47c11e2005-06-24 20:18:35 -07009668 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009669
9670 tp->link_config.autoneg = cmd->autoneg;
9671 if (cmd->autoneg == AUTONEG_ENABLE) {
Andy Gospodarek405d8e52007-10-08 01:08:47 -07009672 tp->link_config.advertising = (cmd->advertising |
9673 ADVERTISED_Autoneg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009674 tp->link_config.speed = SPEED_INVALID;
9675 tp->link_config.duplex = DUPLEX_INVALID;
9676 } else {
9677 tp->link_config.advertising = 0;
9678 tp->link_config.speed = cmd->speed;
9679 tp->link_config.duplex = cmd->duplex;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009680 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009681
Michael Chan24fcad62006-12-17 17:06:46 -08009682 tp->link_config.orig_speed = tp->link_config.speed;
9683 tp->link_config.orig_duplex = tp->link_config.duplex;
9684 tp->link_config.orig_autoneg = tp->link_config.autoneg;
9685
Linus Torvalds1da177e2005-04-16 15:20:36 -07009686 if (netif_running(dev))
9687 tg3_setup_phy(tp, 1);
9688
David S. Millerf47c11e2005-06-24 20:18:35 -07009689 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009690
Linus Torvalds1da177e2005-04-16 15:20:36 -07009691 return 0;
9692}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009693
Linus Torvalds1da177e2005-04-16 15:20:36 -07009694static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
9695{
9696 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009697
Linus Torvalds1da177e2005-04-16 15:20:36 -07009698 strcpy(info->driver, DRV_MODULE_NAME);
9699 strcpy(info->version, DRV_MODULE_VERSION);
Michael Chanc4e65752006-03-20 22:29:32 -08009700 strcpy(info->fw_version, tp->fw_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009701 strcpy(info->bus_info, pci_name(tp->pdev));
9702}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009703
Linus Torvalds1da177e2005-04-16 15:20:36 -07009704static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9705{
9706 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009707
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07009708 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
9709 device_can_wakeup(&tp->pdev->dev))
Gary Zambranoa85feb82007-05-05 11:52:19 -07009710 wol->supported = WAKE_MAGIC;
9711 else
9712 wol->supported = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009713 wol->wolopts = 0;
Matt Carlson05ac4cb2008-11-03 16:53:46 -08009714 if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
9715 device_can_wakeup(&tp->pdev->dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009716 wol->wolopts = WAKE_MAGIC;
9717 memset(&wol->sopass, 0, sizeof(wol->sopass));
9718}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009719
Linus Torvalds1da177e2005-04-16 15:20:36 -07009720static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9721{
9722 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07009723 struct device *dp = &tp->pdev->dev;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009724
Linus Torvalds1da177e2005-04-16 15:20:36 -07009725 if (wol->wolopts & ~WAKE_MAGIC)
9726 return -EINVAL;
9727 if ((wol->wolopts & WAKE_MAGIC) &&
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07009728 !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009729 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009730
David S. Millerf47c11e2005-06-24 20:18:35 -07009731 spin_lock_bh(&tp->lock);
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07009732 if (wol->wolopts & WAKE_MAGIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009733 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07009734 device_set_wakeup_enable(dp, true);
9735 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07009736 tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
Rafael J. Wysocki12dac072008-07-30 16:37:33 -07009737 device_set_wakeup_enable(dp, false);
9738 }
David S. Millerf47c11e2005-06-24 20:18:35 -07009739 spin_unlock_bh(&tp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009740
Linus Torvalds1da177e2005-04-16 15:20:36 -07009741 return 0;
9742}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009743
Linus Torvalds1da177e2005-04-16 15:20:36 -07009744static u32 tg3_get_msglevel(struct net_device *dev)
9745{
9746 struct tg3 *tp = netdev_priv(dev);
9747 return tp->msg_enable;
9748}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009749
Linus Torvalds1da177e2005-04-16 15:20:36 -07009750static void tg3_set_msglevel(struct net_device *dev, u32 value)
9751{
9752 struct tg3 *tp = netdev_priv(dev);
9753 tp->msg_enable = value;
9754}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009755
Linus Torvalds1da177e2005-04-16 15:20:36 -07009756static int tg3_set_tso(struct net_device *dev, u32 value)
9757{
9758 struct tg3 *tp = netdev_priv(dev);
9759
9760 if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
9761 if (value)
9762 return -EINVAL;
9763 return 0;
9764 }
Matt Carlson027455a2008-12-21 20:19:30 -08009765 if ((dev->features & NETIF_F_IPV6_CSUM) &&
Matt Carlsone849cdc2009-11-13 13:03:38 +00009766 ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
9767 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
Matt Carlson9936bcf2007-10-10 18:03:07 -07009768 if (value) {
Michael Chanb0026622006-07-03 19:42:14 -07009769 dev->features |= NETIF_F_TSO6;
Matt Carlsone849cdc2009-11-13 13:03:38 +00009770 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
9771 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -07009772 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
9773 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
Matt Carlson321d32a2008-11-21 17:22:19 -08009774 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsone849cdc2009-11-13 13:03:38 +00009775 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlson9936bcf2007-10-10 18:03:07 -07009776 dev->features |= NETIF_F_TSO_ECN;
9777 } else
9778 dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
Michael Chanb0026622006-07-03 19:42:14 -07009779 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009780 return ethtool_op_set_tso(dev, value);
9781}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009782
Linus Torvalds1da177e2005-04-16 15:20:36 -07009783static int tg3_nway_reset(struct net_device *dev)
9784{
9785 struct tg3 *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009786 int r;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009787
Linus Torvalds1da177e2005-04-16 15:20:36 -07009788 if (!netif_running(dev))
9789 return -EAGAIN;
9790
Michael Chanc94e3942005-09-27 12:12:42 -07009791 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
9792 return -EINVAL;
9793
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009794 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
9795 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
9796 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +00009797 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009798 } else {
9799 u32 bmcr;
9800
9801 spin_lock_bh(&tp->lock);
9802 r = -EINVAL;
9803 tg3_readphy(tp, MII_BMCR, &bmcr);
9804 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
9805 ((bmcr & BMCR_ANENABLE) ||
9806 (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
9807 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
9808 BMCR_ANENABLE);
9809 r = 0;
9810 }
9811 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009812 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009813
Linus Torvalds1da177e2005-04-16 15:20:36 -07009814 return r;
9815}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009816
Linus Torvalds1da177e2005-04-16 15:20:36 -07009817static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
9818{
9819 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009820
Linus Torvalds1da177e2005-04-16 15:20:36 -07009821 ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
9822 ering->rx_mini_max_pending = 0;
Michael Chan4f81c322006-03-20 21:33:42 -08009823 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
9824 ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
9825 else
9826 ering->rx_jumbo_max_pending = 0;
9827
9828 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009829
9830 ering->rx_pending = tp->rx_pending;
9831 ering->rx_mini_pending = 0;
Michael Chan4f81c322006-03-20 21:33:42 -08009832 if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
9833 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
9834 else
9835 ering->rx_jumbo_pending = 0;
9836
Matt Carlsonf3f3f272009-08-28 14:03:21 +00009837 ering->tx_pending = tp->napi[0].tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009838}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009839
Linus Torvalds1da177e2005-04-16 15:20:36 -07009840static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
9841{
9842 struct tg3 *tp = netdev_priv(dev);
Matt Carlson646c9ed2009-09-01 12:58:41 +00009843 int i, irq_sync = 0, err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009844
Linus Torvalds1da177e2005-04-16 15:20:36 -07009845 if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
9846 (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
Michael Chanbc3a9252006-10-18 20:55:18 -07009847 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
9848 (ering->tx_pending <= MAX_SKB_FRAGS) ||
Michael Chan7f62ad52007-02-20 23:25:40 -08009849 ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
Michael Chanbc3a9252006-10-18 20:55:18 -07009850 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
Linus Torvalds1da177e2005-04-16 15:20:36 -07009851 return -EINVAL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009852
Michael Chanbbe832c2005-06-24 20:20:04 -07009853 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009854 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009855 tg3_netif_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -07009856 irq_sync = 1;
9857 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07009858
Michael Chanbbe832c2005-06-24 20:20:04 -07009859 tg3_full_lock(tp, irq_sync);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009860
Linus Torvalds1da177e2005-04-16 15:20:36 -07009861 tp->rx_pending = ering->rx_pending;
9862
9863 if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
9864 tp->rx_pending > 63)
9865 tp->rx_pending = 63;
9866 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
Matt Carlson646c9ed2009-09-01 12:58:41 +00009867
9868 for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
9869 tp->napi[i].tx_pending = ering->tx_pending;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009870
9871 if (netif_running(dev)) {
Michael Chan944d9802005-05-29 14:57:48 -07009872 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chanb9ec6c12006-07-25 16:37:27 -07009873 err = tg3_restart_hw(tp, 1);
9874 if (!err)
9875 tg3_netif_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07009876 }
9877
David S. Millerf47c11e2005-06-24 20:18:35 -07009878 tg3_full_unlock(tp);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009879
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009880 if (irq_sync && !err)
9881 tg3_phy_start(tp);
9882
Michael Chanb9ec6c12006-07-25 16:37:27 -07009883 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009884}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009885
Linus Torvalds1da177e2005-04-16 15:20:36 -07009886static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
9887{
9888 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009889
Linus Torvalds1da177e2005-04-16 15:20:36 -07009890 epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
Matt Carlson8d018622007-12-20 20:05:44 -08009891
Steve Glendinninge18ce342008-12-16 02:00:00 -08009892 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
Matt Carlson8d018622007-12-20 20:05:44 -08009893 epause->rx_pause = 1;
9894 else
9895 epause->rx_pause = 0;
9896
Steve Glendinninge18ce342008-12-16 02:00:00 -08009897 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
Matt Carlson8d018622007-12-20 20:05:44 -08009898 epause->tx_pause = 1;
9899 else
9900 epause->tx_pause = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07009901}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009902
Linus Torvalds1da177e2005-04-16 15:20:36 -07009903static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
9904{
9905 struct tg3 *tp = netdev_priv(dev);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009906 int err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04009907
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009908 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
Matt Carlson27121682010-02-17 15:16:57 +00009909 u32 newadv;
9910 struct phy_device *phydev;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009911
Matt Carlson27121682010-02-17 15:16:57 +00009912 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009913
Matt Carlson27121682010-02-17 15:16:57 +00009914 if (!(phydev->supported & SUPPORTED_Pause) ||
9915 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
9916 ((epause->rx_pause && !epause->tx_pause) ||
9917 (!epause->rx_pause && epause->tx_pause))))
9918 return -EINVAL;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009919
Matt Carlson27121682010-02-17 15:16:57 +00009920 tp->link_config.flowctrl = 0;
9921 if (epause->rx_pause) {
9922 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009923
Matt Carlson27121682010-02-17 15:16:57 +00009924 if (epause->tx_pause) {
Steve Glendinninge18ce342008-12-16 02:00:00 -08009925 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlson27121682010-02-17 15:16:57 +00009926 newadv = ADVERTISED_Pause;
9927 } else
9928 newadv = ADVERTISED_Pause |
9929 ADVERTISED_Asym_Pause;
9930 } else if (epause->tx_pause) {
9931 tp->link_config.flowctrl |= FLOW_CTRL_TX;
9932 newadv = ADVERTISED_Asym_Pause;
9933 } else
9934 newadv = 0;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009935
Matt Carlson27121682010-02-17 15:16:57 +00009936 if (epause->autoneg)
9937 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
9938 else
9939 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
9940
9941 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
9942 u32 oldadv = phydev->advertising &
9943 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
9944 if (oldadv != newadv) {
9945 phydev->advertising &=
9946 ~(ADVERTISED_Pause |
9947 ADVERTISED_Asym_Pause);
9948 phydev->advertising |= newadv;
9949 if (phydev->autoneg) {
9950 /*
9951 * Always renegotiate the link to
9952 * inform our link partner of our
9953 * flow control settings, even if the
9954 * flow control is forced. Let
9955 * tg3_adjust_link() do the final
9956 * flow control setup.
9957 */
9958 return phy_start_aneg(phydev);
9959 }
9960 }
9961
9962 if (!epause->autoneg)
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009963 tg3_setup_flow_control(tp, 0, 0);
Matt Carlson27121682010-02-17 15:16:57 +00009964 } else {
9965 tp->link_config.orig_advertising &=
9966 ~(ADVERTISED_Pause |
9967 ADVERTISED_Asym_Pause);
9968 tp->link_config.orig_advertising |= newadv;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009969 }
9970 } else {
9971 int irq_sync = 0;
9972
9973 if (netif_running(dev)) {
9974 tg3_netif_stop(tp);
9975 irq_sync = 1;
9976 }
9977
9978 tg3_full_lock(tp, irq_sync);
9979
9980 if (epause->autoneg)
9981 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
9982 else
9983 tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
9984 if (epause->rx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -08009985 tp->link_config.flowctrl |= FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009986 else
Steve Glendinninge18ce342008-12-16 02:00:00 -08009987 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009988 if (epause->tx_pause)
Steve Glendinninge18ce342008-12-16 02:00:00 -08009989 tp->link_config.flowctrl |= FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009990 else
Steve Glendinninge18ce342008-12-16 02:00:00 -08009991 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07009992
9993 if (netif_running(dev)) {
9994 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
9995 err = tg3_restart_hw(tp, 1);
9996 if (!err)
9997 tg3_netif_start(tp);
9998 }
9999
10000 tg3_full_unlock(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010001 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070010002
Michael Chanb9ec6c12006-07-25 16:37:27 -070010003 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010004}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010005
Linus Torvalds1da177e2005-04-16 15:20:36 -070010006static u32 tg3_get_rx_csum(struct net_device *dev)
10007{
10008 struct tg3 *tp = netdev_priv(dev);
10009 return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
10010}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010011
Linus Torvalds1da177e2005-04-16 15:20:36 -070010012static int tg3_set_rx_csum(struct net_device *dev, u32 data)
10013{
10014 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010015
Linus Torvalds1da177e2005-04-16 15:20:36 -070010016 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10017 if (data != 0)
10018 return -EINVAL;
Matt Carlsonc6cdf432010-04-05 10:19:26 +000010019 return 0;
10020 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010021
David S. Millerf47c11e2005-06-24 20:18:35 -070010022 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010023 if (data)
10024 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
10025 else
10026 tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
David S. Millerf47c11e2005-06-24 20:18:35 -070010027 spin_unlock_bh(&tp->lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010028
Linus Torvalds1da177e2005-04-16 15:20:36 -070010029 return 0;
10030}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010031
Linus Torvalds1da177e2005-04-16 15:20:36 -070010032static int tg3_set_tx_csum(struct net_device *dev, u32 data)
10033{
10034 struct tg3 *tp = netdev_priv(dev);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010035
Linus Torvalds1da177e2005-04-16 15:20:36 -070010036 if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
10037 if (data != 0)
10038 return -EINVAL;
Matt Carlsonc6cdf432010-04-05 10:19:26 +000010039 return 0;
10040 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010041
Matt Carlson321d32a2008-11-21 17:22:19 -080010042 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
Michael Chan6460d942007-07-14 19:07:52 -070010043 ethtool_op_set_tx_ipv6_csum(dev, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010044 else
Michael Chan9c27dbd2006-03-20 22:28:27 -080010045 ethtool_op_set_tx_csum(dev, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010046
10047 return 0;
10048}
10049
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010050static int tg3_get_sset_count(struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010051{
Jeff Garzikb9f2c042007-10-03 18:07:32 -070010052 switch (sset) {
10053 case ETH_SS_TEST:
10054 return TG3_NUM_TEST;
10055 case ETH_SS_STATS:
10056 return TG3_NUM_STATS;
10057 default:
10058 return -EOPNOTSUPP;
10059 }
Michael Chan4cafd3f2005-05-29 14:56:34 -070010060}
10061
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010062static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070010063{
10064 switch (stringset) {
10065 case ETH_SS_STATS:
10066 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10067 break;
Michael Chan4cafd3f2005-05-29 14:56:34 -070010068 case ETH_SS_TEST:
10069 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10070 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010071 default:
10072 WARN_ON(1); /* we need a WARN() */
10073 break;
10074 }
10075}
10076
Michael Chan4009a932005-09-05 17:52:54 -070010077static int tg3_phys_id(struct net_device *dev, u32 data)
10078{
10079 struct tg3 *tp = netdev_priv(dev);
10080 int i;
10081
10082 if (!netif_running(tp->dev))
10083 return -EAGAIN;
10084
10085 if (data == 0)
Stephen Hemminger759afc32008-02-23 19:51:59 -080010086 data = UINT_MAX / 2;
Michael Chan4009a932005-09-05 17:52:54 -070010087
10088 for (i = 0; i < (data * 2); i++) {
10089 if ((i % 2) == 0)
10090 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10091 LED_CTRL_1000MBPS_ON |
10092 LED_CTRL_100MBPS_ON |
10093 LED_CTRL_10MBPS_ON |
10094 LED_CTRL_TRAFFIC_OVERRIDE |
10095 LED_CTRL_TRAFFIC_BLINK |
10096 LED_CTRL_TRAFFIC_LED);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010097
Michael Chan4009a932005-09-05 17:52:54 -070010098 else
10099 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10100 LED_CTRL_TRAFFIC_OVERRIDE);
10101
10102 if (msleep_interruptible(500))
10103 break;
10104 }
10105 tw32(MAC_LED_CTRL, tp->led_ctrl);
10106 return 0;
10107}
10108
Matt Carlsonde6f31e2010-04-12 06:58:30 +000010109static void tg3_get_ethtool_stats(struct net_device *dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070010110 struct ethtool_stats *estats, u64 *tmp_stats)
10111{
10112 struct tg3 *tp = netdev_priv(dev);
10113 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10114}
10115
Michael Chan566f86a2005-05-29 14:56:58 -070010116#define NVRAM_TEST_SIZE 0x100
Matt Carlsona5767de2007-11-12 21:10:58 -080010117#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10118#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10119#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
Michael Chanb16250e2006-09-27 16:10:14 -070010120#define NVRAM_SELFBOOT_HW_SIZE 0x20
10121#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
Michael Chan566f86a2005-05-29 14:56:58 -070010122
10123static int tg3_test_nvram(struct tg3 *tp)
10124{
Al Virob9fc7dc2007-12-17 22:59:57 -080010125 u32 csum, magic;
Matt Carlsona9dc5292009-02-25 14:25:30 +000010126 __be32 *buf;
Andy Gospodarekab0049b2007-09-06 20:42:14 +010010127 int i, j, k, err = 0, size;
Michael Chan566f86a2005-05-29 14:56:58 -070010128
Matt Carlsondf259d82009-04-20 06:57:14 +000010129 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
10130 return 0;
10131
Matt Carlsone4f34112009-02-25 14:25:00 +000010132 if (tg3_nvram_read(tp, 0, &magic) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080010133 return -EIO;
10134
Michael Chan1b277772006-03-20 22:27:48 -080010135 if (magic == TG3_EEPROM_MAGIC)
10136 size = NVRAM_TEST_SIZE;
Michael Chanb16250e2006-09-27 16:10:14 -070010137 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
Matt Carlsona5767de2007-11-12 21:10:58 -080010138 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10139 TG3_EEPROM_SB_FORMAT_1) {
10140 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10141 case TG3_EEPROM_SB_REVISION_0:
10142 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10143 break;
10144 case TG3_EEPROM_SB_REVISION_2:
10145 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10146 break;
10147 case TG3_EEPROM_SB_REVISION_3:
10148 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10149 break;
10150 default:
10151 return 0;
10152 }
10153 } else
Michael Chan1b277772006-03-20 22:27:48 -080010154 return 0;
Michael Chanb16250e2006-09-27 16:10:14 -070010155 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10156 size = NVRAM_SELFBOOT_HW_SIZE;
10157 else
Michael Chan1b277772006-03-20 22:27:48 -080010158 return -EIO;
10159
10160 buf = kmalloc(size, GFP_KERNEL);
Michael Chan566f86a2005-05-29 14:56:58 -070010161 if (buf == NULL)
10162 return -ENOMEM;
10163
Michael Chan1b277772006-03-20 22:27:48 -080010164 err = -EIO;
10165 for (i = 0, j = 0; i < size; i += 4, j++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000010166 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10167 if (err)
Michael Chan566f86a2005-05-29 14:56:58 -070010168 break;
Michael Chan566f86a2005-05-29 14:56:58 -070010169 }
Michael Chan1b277772006-03-20 22:27:48 -080010170 if (i < size)
Michael Chan566f86a2005-05-29 14:56:58 -070010171 goto out;
10172
Michael Chan1b277772006-03-20 22:27:48 -080010173 /* Selfboot format */
Matt Carlsona9dc5292009-02-25 14:25:30 +000010174 magic = be32_to_cpu(buf[0]);
Al Virob9fc7dc2007-12-17 22:59:57 -080010175 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070010176 TG3_EEPROM_MAGIC_FW) {
Michael Chan1b277772006-03-20 22:27:48 -080010177 u8 *buf8 = (u8 *) buf, csum8 = 0;
10178
Al Virob9fc7dc2007-12-17 22:59:57 -080010179 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
Matt Carlsona5767de2007-11-12 21:10:58 -080010180 TG3_EEPROM_SB_REVISION_2) {
10181 /* For rev 2, the csum doesn't include the MBA. */
10182 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10183 csum8 += buf8[i];
10184 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10185 csum8 += buf8[i];
10186 } else {
10187 for (i = 0; i < size; i++)
10188 csum8 += buf8[i];
10189 }
Michael Chan1b277772006-03-20 22:27:48 -080010190
Adrian Bunkad96b482006-04-05 22:21:04 -070010191 if (csum8 == 0) {
10192 err = 0;
10193 goto out;
10194 }
10195
10196 err = -EIO;
10197 goto out;
Michael Chan1b277772006-03-20 22:27:48 -080010198 }
Michael Chan566f86a2005-05-29 14:56:58 -070010199
Al Virob9fc7dc2007-12-17 22:59:57 -080010200 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
Michael Chanb16250e2006-09-27 16:10:14 -070010201 TG3_EEPROM_MAGIC_HW) {
10202 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
Matt Carlsona9dc5292009-02-25 14:25:30 +000010203 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
Michael Chanb16250e2006-09-27 16:10:14 -070010204 u8 *buf8 = (u8 *) buf;
Michael Chanb16250e2006-09-27 16:10:14 -070010205
10206 /* Separate the parity bits and the data bytes. */
10207 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10208 if ((i == 0) || (i == 8)) {
10209 int l;
10210 u8 msk;
10211
10212 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10213 parity[k++] = buf8[i] & msk;
10214 i++;
Matt Carlson859a588792010-04-05 10:19:28 +000010215 } else if (i == 16) {
Michael Chanb16250e2006-09-27 16:10:14 -070010216 int l;
10217 u8 msk;
10218
10219 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10220 parity[k++] = buf8[i] & msk;
10221 i++;
10222
10223 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10224 parity[k++] = buf8[i] & msk;
10225 i++;
10226 }
10227 data[j++] = buf8[i];
10228 }
10229
10230 err = -EIO;
10231 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10232 u8 hw8 = hweight8(data[i]);
10233
10234 if ((hw8 & 0x1) && parity[i])
10235 goto out;
10236 else if (!(hw8 & 0x1) && !parity[i])
10237 goto out;
10238 }
10239 err = 0;
10240 goto out;
10241 }
10242
Michael Chan566f86a2005-05-29 14:56:58 -070010243 /* Bootstrap checksum at offset 0x10 */
10244 csum = calc_crc((unsigned char *) buf, 0x10);
Matt Carlsona9dc5292009-02-25 14:25:30 +000010245 if (csum != be32_to_cpu(buf[0x10/4]))
Michael Chan566f86a2005-05-29 14:56:58 -070010246 goto out;
10247
10248 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10249 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
Matt Carlsona9dc5292009-02-25 14:25:30 +000010250 if (csum != be32_to_cpu(buf[0xfc/4]))
10251 goto out;
Michael Chan566f86a2005-05-29 14:56:58 -070010252
10253 err = 0;
10254
10255out:
10256 kfree(buf);
10257 return err;
10258}
10259
Michael Chanca430072005-05-29 14:57:23 -070010260#define TG3_SERDES_TIMEOUT_SEC 2
10261#define TG3_COPPER_TIMEOUT_SEC 6
10262
10263static int tg3_test_link(struct tg3 *tp)
10264{
10265 int i, max;
10266
10267 if (!netif_running(tp->dev))
10268 return -ENODEV;
10269
Michael Chan4c987482005-09-05 17:52:38 -070010270 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
Michael Chanca430072005-05-29 14:57:23 -070010271 max = TG3_SERDES_TIMEOUT_SEC;
10272 else
10273 max = TG3_COPPER_TIMEOUT_SEC;
10274
10275 for (i = 0; i < max; i++) {
10276 if (netif_carrier_ok(tp->dev))
10277 return 0;
10278
10279 if (msleep_interruptible(1000))
10280 break;
10281 }
10282
10283 return -EIO;
10284}
10285
Michael Chana71116d2005-05-29 14:58:11 -070010286/* Only test the commonly used registers */
David S. Miller30ca3e32006-03-20 23:02:36 -080010287static int tg3_test_registers(struct tg3 *tp)
Michael Chana71116d2005-05-29 14:58:11 -070010288{
Michael Chanb16250e2006-09-27 16:10:14 -070010289 int i, is_5705, is_5750;
Michael Chana71116d2005-05-29 14:58:11 -070010290 u32 offset, read_mask, write_mask, val, save_val, read_val;
10291 static struct {
10292 u16 offset;
10293 u16 flags;
10294#define TG3_FL_5705 0x1
10295#define TG3_FL_NOT_5705 0x2
10296#define TG3_FL_NOT_5788 0x4
Michael Chanb16250e2006-09-27 16:10:14 -070010297#define TG3_FL_NOT_5750 0x8
Michael Chana71116d2005-05-29 14:58:11 -070010298 u32 read_mask;
10299 u32 write_mask;
10300 } reg_tbl[] = {
10301 /* MAC Control Registers */
10302 { MAC_MODE, TG3_FL_NOT_5705,
10303 0x00000000, 0x00ef6f8c },
10304 { MAC_MODE, TG3_FL_5705,
10305 0x00000000, 0x01ef6b8c },
10306 { MAC_STATUS, TG3_FL_NOT_5705,
10307 0x03800107, 0x00000000 },
10308 { MAC_STATUS, TG3_FL_5705,
10309 0x03800100, 0x00000000 },
10310 { MAC_ADDR_0_HIGH, 0x0000,
10311 0x00000000, 0x0000ffff },
10312 { MAC_ADDR_0_LOW, 0x0000,
Matt Carlsonc6cdf432010-04-05 10:19:26 +000010313 0x00000000, 0xffffffff },
Michael Chana71116d2005-05-29 14:58:11 -070010314 { MAC_RX_MTU_SIZE, 0x0000,
10315 0x00000000, 0x0000ffff },
10316 { MAC_TX_MODE, 0x0000,
10317 0x00000000, 0x00000070 },
10318 { MAC_TX_LENGTHS, 0x0000,
10319 0x00000000, 0x00003fff },
10320 { MAC_RX_MODE, TG3_FL_NOT_5705,
10321 0x00000000, 0x000007fc },
10322 { MAC_RX_MODE, TG3_FL_5705,
10323 0x00000000, 0x000007dc },
10324 { MAC_HASH_REG_0, 0x0000,
10325 0x00000000, 0xffffffff },
10326 { MAC_HASH_REG_1, 0x0000,
10327 0x00000000, 0xffffffff },
10328 { MAC_HASH_REG_2, 0x0000,
10329 0x00000000, 0xffffffff },
10330 { MAC_HASH_REG_3, 0x0000,
10331 0x00000000, 0xffffffff },
10332
10333 /* Receive Data and Receive BD Initiator Control Registers. */
10334 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10335 0x00000000, 0xffffffff },
10336 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10337 0x00000000, 0xffffffff },
10338 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10339 0x00000000, 0x00000003 },
10340 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10341 0x00000000, 0xffffffff },
10342 { RCVDBDI_STD_BD+0, 0x0000,
10343 0x00000000, 0xffffffff },
10344 { RCVDBDI_STD_BD+4, 0x0000,
10345 0x00000000, 0xffffffff },
10346 { RCVDBDI_STD_BD+8, 0x0000,
10347 0x00000000, 0xffff0002 },
10348 { RCVDBDI_STD_BD+0xc, 0x0000,
10349 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010350
Michael Chana71116d2005-05-29 14:58:11 -070010351 /* Receive BD Initiator Control Registers. */
10352 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10353 0x00000000, 0xffffffff },
10354 { RCVBDI_STD_THRESH, TG3_FL_5705,
10355 0x00000000, 0x000003ff },
10356 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10357 0x00000000, 0xffffffff },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010358
Michael Chana71116d2005-05-29 14:58:11 -070010359 /* Host Coalescing Control Registers. */
10360 { HOSTCC_MODE, TG3_FL_NOT_5705,
10361 0x00000000, 0x00000004 },
10362 { HOSTCC_MODE, TG3_FL_5705,
10363 0x00000000, 0x000000f6 },
10364 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10365 0x00000000, 0xffffffff },
10366 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10367 0x00000000, 0x000003ff },
10368 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10369 0x00000000, 0xffffffff },
10370 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10371 0x00000000, 0x000003ff },
10372 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10373 0x00000000, 0xffffffff },
10374 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10375 0x00000000, 0x000000ff },
10376 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10377 0x00000000, 0xffffffff },
10378 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10379 0x00000000, 0x000000ff },
10380 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10381 0x00000000, 0xffffffff },
10382 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10383 0x00000000, 0xffffffff },
10384 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10385 0x00000000, 0xffffffff },
10386 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10387 0x00000000, 0x000000ff },
10388 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10389 0x00000000, 0xffffffff },
10390 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10391 0x00000000, 0x000000ff },
10392 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10393 0x00000000, 0xffffffff },
10394 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10395 0x00000000, 0xffffffff },
10396 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10397 0x00000000, 0xffffffff },
10398 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10399 0x00000000, 0xffffffff },
10400 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10401 0x00000000, 0xffffffff },
10402 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10403 0xffffffff, 0x00000000 },
10404 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10405 0xffffffff, 0x00000000 },
10406
10407 /* Buffer Manager Control Registers. */
Michael Chanb16250e2006-09-27 16:10:14 -070010408 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070010409 0x00000000, 0x007fff80 },
Michael Chanb16250e2006-09-27 16:10:14 -070010410 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
Michael Chana71116d2005-05-29 14:58:11 -070010411 0x00000000, 0x007fffff },
10412 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10413 0x00000000, 0x0000003f },
10414 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10415 0x00000000, 0x000001ff },
10416 { BUFMGR_MB_HIGH_WATER, 0x0000,
10417 0x00000000, 0x000001ff },
10418 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10419 0xffffffff, 0x00000000 },
10420 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10421 0xffffffff, 0x00000000 },
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010422
Michael Chana71116d2005-05-29 14:58:11 -070010423 /* Mailbox Registers */
10424 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10425 0x00000000, 0x000001ff },
10426 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10427 0x00000000, 0x000001ff },
10428 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10429 0x00000000, 0x000007ff },
10430 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10431 0x00000000, 0x000001ff },
10432
10433 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10434 };
10435
Michael Chanb16250e2006-09-27 16:10:14 -070010436 is_5705 = is_5750 = 0;
10437 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
Michael Chana71116d2005-05-29 14:58:11 -070010438 is_5705 = 1;
Michael Chanb16250e2006-09-27 16:10:14 -070010439 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
10440 is_5750 = 1;
10441 }
Michael Chana71116d2005-05-29 14:58:11 -070010442
10443 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10444 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10445 continue;
10446
10447 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
10448 continue;
10449
10450 if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
10451 (reg_tbl[i].flags & TG3_FL_NOT_5788))
10452 continue;
10453
Michael Chanb16250e2006-09-27 16:10:14 -070010454 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
10455 continue;
10456
Michael Chana71116d2005-05-29 14:58:11 -070010457 offset = (u32) reg_tbl[i].offset;
10458 read_mask = reg_tbl[i].read_mask;
10459 write_mask = reg_tbl[i].write_mask;
10460
10461 /* Save the original register content */
10462 save_val = tr32(offset);
10463
10464 /* Determine the read-only value. */
10465 read_val = save_val & read_mask;
10466
10467 /* Write zero to the register, then make sure the read-only bits
10468 * are not changed and the read/write bits are all zeros.
10469 */
10470 tw32(offset, 0);
10471
10472 val = tr32(offset);
10473
10474 /* Test the read-only and read/write bits. */
10475 if (((val & read_mask) != read_val) || (val & write_mask))
10476 goto out;
10477
10478 /* Write ones to all the bits defined by RdMask and WrMask, then
10479 * make sure the read-only bits are not changed and the
10480 * read/write bits are all ones.
10481 */
10482 tw32(offset, read_mask | write_mask);
10483
10484 val = tr32(offset);
10485
10486 /* Test the read-only bits. */
10487 if ((val & read_mask) != read_val)
10488 goto out;
10489
10490 /* Test the read/write bits. */
10491 if ((val & write_mask) != write_mask)
10492 goto out;
10493
10494 tw32(offset, save_val);
10495 }
10496
10497 return 0;
10498
10499out:
Michael Chan9f88f292006-12-07 00:22:54 -080010500 if (netif_msg_hw(tp))
Matt Carlson2445e462010-04-05 10:19:21 +000010501 netdev_err(tp->dev,
10502 "Register test failed at offset %x\n", offset);
Michael Chana71116d2005-05-29 14:58:11 -070010503 tw32(offset, save_val);
10504 return -EIO;
10505}
10506
Michael Chan7942e1d2005-05-29 14:58:36 -070010507static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
10508{
Arjan van de Venf71e1302006-03-03 21:33:57 -050010509 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
Michael Chan7942e1d2005-05-29 14:58:36 -070010510 int i;
10511 u32 j;
10512
Alejandro Martinez Ruize9edda62007-10-15 03:37:43 +020010513 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
Michael Chan7942e1d2005-05-29 14:58:36 -070010514 for (j = 0; j < len; j += 4) {
10515 u32 val;
10516
10517 tg3_write_mem(tp, offset + j, test_pattern[i]);
10518 tg3_read_mem(tp, offset + j, &val);
10519 if (val != test_pattern[i])
10520 return -EIO;
10521 }
10522 }
10523 return 0;
10524}
10525
10526static int tg3_test_memory(struct tg3 *tp)
10527{
10528 static struct mem_entry {
10529 u32 offset;
10530 u32 len;
10531 } mem_tbl_570x[] = {
Michael Chan38690192005-12-19 16:27:28 -080010532 { 0x00000000, 0x00b50},
Michael Chan7942e1d2005-05-29 14:58:36 -070010533 { 0x00002000, 0x1c000},
10534 { 0xffffffff, 0x00000}
10535 }, mem_tbl_5705[] = {
10536 { 0x00000100, 0x0000c},
10537 { 0x00000200, 0x00008},
Michael Chan7942e1d2005-05-29 14:58:36 -070010538 { 0x00004000, 0x00800},
10539 { 0x00006000, 0x01000},
10540 { 0x00008000, 0x02000},
10541 { 0x00010000, 0x0e000},
10542 { 0xffffffff, 0x00000}
Michael Chan79f4d132006-03-20 22:28:57 -080010543 }, mem_tbl_5755[] = {
10544 { 0x00000200, 0x00008},
10545 { 0x00004000, 0x00800},
10546 { 0x00006000, 0x00800},
10547 { 0x00008000, 0x02000},
10548 { 0x00010000, 0x0c000},
10549 { 0xffffffff, 0x00000}
Michael Chanb16250e2006-09-27 16:10:14 -070010550 }, mem_tbl_5906[] = {
10551 { 0x00000200, 0x00008},
10552 { 0x00004000, 0x00400},
10553 { 0x00006000, 0x00400},
10554 { 0x00008000, 0x01000},
10555 { 0x00010000, 0x01000},
10556 { 0xffffffff, 0x00000}
Matt Carlson8b5a6c42010-01-20 16:58:06 +000010557 }, mem_tbl_5717[] = {
10558 { 0x00000200, 0x00008},
10559 { 0x00010000, 0x0a000},
10560 { 0x00020000, 0x13c00},
10561 { 0xffffffff, 0x00000}
10562 }, mem_tbl_57765[] = {
10563 { 0x00000200, 0x00008},
10564 { 0x00004000, 0x00800},
10565 { 0x00006000, 0x09800},
10566 { 0x00010000, 0x0a000},
10567 { 0xffffffff, 0x00000}
Michael Chan7942e1d2005-05-29 14:58:36 -070010568 };
10569 struct mem_entry *mem_tbl;
10570 int err = 0;
10571 int i;
10572
Matt Carlsona50d0792010-06-05 17:24:37 +000010573 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
10574 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlson8b5a6c42010-01-20 16:58:06 +000010575 mem_tbl = mem_tbl_5717;
10576 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
10577 mem_tbl = mem_tbl_57765;
10578 else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
Matt Carlson321d32a2008-11-21 17:22:19 -080010579 mem_tbl = mem_tbl_5755;
10580 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
10581 mem_tbl = mem_tbl_5906;
10582 else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
10583 mem_tbl = mem_tbl_5705;
10584 else
Michael Chan7942e1d2005-05-29 14:58:36 -070010585 mem_tbl = mem_tbl_570x;
10586
10587 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
Matt Carlsonbe98da62010-07-11 09:31:46 +000010588 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
10589 if (err)
Michael Chan7942e1d2005-05-29 14:58:36 -070010590 break;
10591 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010592
Michael Chan7942e1d2005-05-29 14:58:36 -070010593 return err;
10594}
10595
Michael Chan9f40dea2005-09-05 17:53:06 -070010596#define TG3_MAC_LOOPBACK 0
10597#define TG3_PHY_LOOPBACK 1
10598
10599static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
Michael Chanc76949a2005-05-29 14:58:59 -070010600{
Michael Chan9f40dea2005-09-05 17:53:06 -070010601 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
Matt Carlsonfd2ce372009-09-01 12:51:13 +000010602 u32 desc_idx, coal_now;
Michael Chanc76949a2005-05-29 14:58:59 -070010603 struct sk_buff *skb, *rx_skb;
10604 u8 *tx_data;
10605 dma_addr_t map;
10606 int num_pkts, tx_len, rx_len, i, err;
10607 struct tg3_rx_buffer_desc *desc;
Matt Carlson898a56f2009-08-28 14:02:40 +000010608 struct tg3_napi *tnapi, *rnapi;
Matt Carlson21f581a2009-08-28 14:00:25 +000010609 struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
Michael Chanc76949a2005-05-29 14:58:59 -070010610
Matt Carlsonc8873402010-02-12 14:47:11 +000010611 tnapi = &tp->napi[0];
10612 rnapi = &tp->napi[0];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000010613 if (tp->irq_cnt > 1) {
Matt Carlson0c1d0e22009-09-01 13:16:33 +000010614 rnapi = &tp->napi[1];
Matt Carlsonc8873402010-02-12 14:47:11 +000010615 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
10616 tnapi = &tp->napi[1];
Matt Carlson0c1d0e22009-09-01 13:16:33 +000010617 }
Matt Carlsonfd2ce372009-09-01 12:51:13 +000010618 coal_now = tnapi->coal_now | rnapi->coal_now;
Matt Carlson898a56f2009-08-28 14:02:40 +000010619
Michael Chan9f40dea2005-09-05 17:53:06 -070010620 if (loopback_mode == TG3_MAC_LOOPBACK) {
Michael Chanc94e3942005-09-27 12:12:42 -070010621 /* HW errata - mac loopback fails in some cases on 5780.
10622 * Normal traffic and PHY loopback are not affected by
10623 * errata.
10624 */
10625 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
10626 return 0;
10627
Michael Chan9f40dea2005-09-05 17:53:06 -070010628 mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070010629 MAC_MODE_PORT_INT_LPBACK;
10630 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10631 mac_mode |= MAC_MODE_LINK_POLARITY;
Michael Chan3f7045c2006-09-27 16:02:29 -070010632 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
10633 mac_mode |= MAC_MODE_PORT_MODE_MII;
10634 else
10635 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Michael Chan9f40dea2005-09-05 17:53:06 -070010636 tw32(MAC_MODE, mac_mode);
10637 } else if (loopback_mode == TG3_PHY_LOOPBACK) {
Michael Chan3f7045c2006-09-27 16:02:29 -070010638 u32 val;
10639
Matt Carlson7f97a4b2009-08-25 10:10:03 +000010640 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
10641 tg3_phy_fet_toggle_apd(tp, false);
Michael Chan5d64ad32006-12-07 00:19:40 -080010642 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
10643 } else
10644 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
Michael Chan3f7045c2006-09-27 16:02:29 -070010645
Matt Carlson9ef8ca92007-07-11 19:48:29 -070010646 tg3_phy_toggle_automdix(tp, 0);
10647
Michael Chan3f7045c2006-09-27 16:02:29 -070010648 tg3_writephy(tp, MII_BMCR, val);
Michael Chanc94e3942005-09-27 12:12:42 -070010649 udelay(40);
Michael Chan5d64ad32006-12-07 00:19:40 -080010650
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070010651 mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
Matt Carlson7f97a4b2009-08-25 10:10:03 +000010652 if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
Matt Carlson1061b7c2010-02-12 14:47:12 +000010653 tg3_writephy(tp, MII_TG3_FET_PTEST,
10654 MII_TG3_FET_PTEST_FRC_TX_LINK |
10655 MII_TG3_FET_PTEST_FRC_TX_LOCK);
10656 /* The write needs to be flushed for the AC131 */
10657 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
10658 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
Michael Chan5d64ad32006-12-07 00:19:40 -080010659 mac_mode |= MAC_MODE_PORT_MODE_MII;
10660 } else
10661 mac_mode |= MAC_MODE_PORT_MODE_GMII;
Michael Chanb16250e2006-09-27 16:10:14 -070010662
Michael Chanc94e3942005-09-27 12:12:42 -070010663 /* reset to prevent losing 1st rx packet intermittently */
10664 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
10665 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
10666 udelay(10);
10667 tw32_f(MAC_RX_MODE, tp->rx_mode);
10668 }
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070010669 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
Matt Carlson79eb6902010-02-17 15:17:03 +000010670 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
10671 if (masked_phy_id == TG3_PHY_ID_BCM5401)
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070010672 mac_mode &= ~MAC_MODE_LINK_POLARITY;
Matt Carlson79eb6902010-02-17 15:17:03 +000010673 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
Matt Carlsone8f3f6c2007-07-11 19:47:55 -070010674 mac_mode |= MAC_MODE_LINK_POLARITY;
Michael Chanff18ff02006-03-27 23:17:27 -080010675 tg3_writephy(tp, MII_TG3_EXT_CTRL,
10676 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
10677 }
Michael Chan9f40dea2005-09-05 17:53:06 -070010678 tw32(MAC_MODE, mac_mode);
Matt Carlson859a588792010-04-05 10:19:28 +000010679 } else {
Michael Chan9f40dea2005-09-05 17:53:06 -070010680 return -EINVAL;
Matt Carlson859a588792010-04-05 10:19:28 +000010681 }
Michael Chanc76949a2005-05-29 14:58:59 -070010682
10683 err = -EIO;
10684
Michael Chanc76949a2005-05-29 14:58:59 -070010685 tx_len = 1514;
David S. Millera20e9c62006-07-31 22:38:16 -070010686 skb = netdev_alloc_skb(tp->dev, tx_len);
Jesper Juhla50bb7b2006-05-09 23:14:35 -070010687 if (!skb)
10688 return -ENOMEM;
10689
Michael Chanc76949a2005-05-29 14:58:59 -070010690 tx_data = skb_put(skb, tx_len);
10691 memcpy(tx_data, tp->dev->dev_addr, 6);
10692 memset(tx_data + 6, 0x0, 8);
10693
10694 tw32(MAC_RX_MTU_SIZE, tx_len + 4);
10695
10696 for (i = 14; i < tx_len; i++)
10697 tx_data[i] = (u8) (i & 0xff);
10698
Alexander Duyckf4188d82009-12-02 16:48:38 +000010699 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
10700 if (pci_dma_mapping_error(tp->pdev, map)) {
Matt Carlsona21771d2009-11-02 14:25:31 +000010701 dev_kfree_skb(skb);
10702 return -EIO;
10703 }
Michael Chanc76949a2005-05-29 14:58:59 -070010704
10705 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000010706 rnapi->coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070010707
10708 udelay(10);
10709
Matt Carlson898a56f2009-08-28 14:02:40 +000010710 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
Michael Chanc76949a2005-05-29 14:58:59 -070010711
Michael Chanc76949a2005-05-29 14:58:59 -070010712 num_pkts = 0;
10713
Alexander Duyckf4188d82009-12-02 16:48:38 +000010714 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
Michael Chanc76949a2005-05-29 14:58:59 -070010715
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010716 tnapi->tx_prod++;
Michael Chanc76949a2005-05-29 14:58:59 -070010717 num_pkts++;
10718
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010719 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
10720 tr32_mailbox(tnapi->prodmbox);
Michael Chanc76949a2005-05-29 14:58:59 -070010721
10722 udelay(10);
10723
Matt Carlson303fc922009-11-02 14:27:34 +000010724 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
10725 for (i = 0; i < 35; i++) {
Michael Chanc76949a2005-05-29 14:58:59 -070010726 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
Matt Carlsonfd2ce372009-09-01 12:51:13 +000010727 coal_now);
Michael Chanc76949a2005-05-29 14:58:59 -070010728
10729 udelay(10);
10730
Matt Carlson898a56f2009-08-28 14:02:40 +000010731 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
10732 rx_idx = rnapi->hw_status->idx[0].rx_producer;
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010733 if ((tx_idx == tnapi->tx_prod) &&
Michael Chanc76949a2005-05-29 14:58:59 -070010734 (rx_idx == (rx_start_idx + num_pkts)))
10735 break;
10736 }
10737
Alexander Duyckf4188d82009-12-02 16:48:38 +000010738 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
Michael Chanc76949a2005-05-29 14:58:59 -070010739 dev_kfree_skb(skb);
10740
Matt Carlsonf3f3f272009-08-28 14:03:21 +000010741 if (tx_idx != tnapi->tx_prod)
Michael Chanc76949a2005-05-29 14:58:59 -070010742 goto out;
10743
10744 if (rx_idx != rx_start_idx + num_pkts)
10745 goto out;
10746
Matt Carlson72334482009-08-28 14:03:01 +000010747 desc = &rnapi->rx_rcb[rx_start_idx];
Michael Chanc76949a2005-05-29 14:58:59 -070010748 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
10749 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
10750 if (opaque_key != RXD_OPAQUE_RING_STD)
10751 goto out;
10752
10753 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
10754 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
10755 goto out;
10756
10757 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
10758 if (rx_len != tx_len)
10759 goto out;
10760
Matt Carlson21f581a2009-08-28 14:00:25 +000010761 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
Michael Chanc76949a2005-05-29 14:58:59 -070010762
FUJITA Tomonori4e5e4f02010-04-12 14:32:09 +000010763 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
Michael Chanc76949a2005-05-29 14:58:59 -070010764 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
10765
10766 for (i = 14; i < tx_len; i++) {
10767 if (*(rx_skb->data + i) != (u8) (i & 0xff))
10768 goto out;
10769 }
10770 err = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040010771
Michael Chanc76949a2005-05-29 14:58:59 -070010772 /* tg3_free_rings will unmap and free the rx_skb */
10773out:
10774 return err;
10775}
10776
Michael Chan9f40dea2005-09-05 17:53:06 -070010777#define TG3_MAC_LOOPBACK_FAILED 1
10778#define TG3_PHY_LOOPBACK_FAILED 2
10779#define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
10780 TG3_PHY_LOOPBACK_FAILED)
10781
10782static int tg3_test_loopback(struct tg3 *tp)
10783{
10784 int err = 0;
Matt Carlson9936bcf2007-10-10 18:03:07 -070010785 u32 cpmuctrl = 0;
Michael Chan9f40dea2005-09-05 17:53:06 -070010786
10787 if (!netif_running(tp->dev))
10788 return TG3_LOOPBACK_FAILED;
10789
Michael Chanb9ec6c12006-07-25 16:37:27 -070010790 err = tg3_reset_hw(tp, 1);
10791 if (err)
10792 return TG3_LOOPBACK_FAILED;
Michael Chan9f40dea2005-09-05 17:53:06 -070010793
Matt Carlson6833c042008-11-21 17:18:59 -080010794 /* Turn off gphy autopowerdown. */
10795 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
10796 tg3_phy_toggle_apd(tp, false);
10797
Matt Carlson321d32a2008-11-21 17:22:19 -080010798 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
Matt Carlson9936bcf2007-10-10 18:03:07 -070010799 int i;
10800 u32 status;
10801
10802 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
10803
10804 /* Wait for up to 40 microseconds to acquire lock. */
10805 for (i = 0; i < 4; i++) {
10806 status = tr32(TG3_CPMU_MUTEX_GNT);
10807 if (status == CPMU_MUTEX_GNT_DRIVER)
10808 break;
10809 udelay(10);
10810 }
10811
10812 if (status != CPMU_MUTEX_GNT_DRIVER)
10813 return TG3_LOOPBACK_FAILED;
10814
Matt Carlsonb2a5c192008-04-03 21:44:44 -070010815 /* Turn off link-based power management. */
Matt Carlsone8750932007-11-12 21:11:51 -080010816 cpmuctrl = tr32(TG3_CPMU_CTRL);
Matt Carlson109115e2008-05-02 16:48:59 -070010817 tw32(TG3_CPMU_CTRL,
10818 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
10819 CPMU_CTRL_LINK_AWARE_MODE));
Matt Carlson9936bcf2007-10-10 18:03:07 -070010820 }
10821
Michael Chan9f40dea2005-09-05 17:53:06 -070010822 if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
10823 err |= TG3_MAC_LOOPBACK_FAILED;
Matt Carlson9936bcf2007-10-10 18:03:07 -070010824
Matt Carlson321d32a2008-11-21 17:22:19 -080010825 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
Matt Carlson9936bcf2007-10-10 18:03:07 -070010826 tw32(TG3_CPMU_CTRL, cpmuctrl);
10827
10828 /* Release the mutex */
10829 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
10830 }
10831
Matt Carlsondd477002008-05-25 23:45:58 -070010832 if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
10833 !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
Michael Chan9f40dea2005-09-05 17:53:06 -070010834 if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
10835 err |= TG3_PHY_LOOPBACK_FAILED;
10836 }
10837
Matt Carlson6833c042008-11-21 17:18:59 -080010838 /* Re-enable gphy autopowerdown. */
10839 if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
10840 tg3_phy_toggle_apd(tp, true);
10841
Michael Chan9f40dea2005-09-05 17:53:06 -070010842 return err;
10843}
10844
Michael Chan4cafd3f2005-05-29 14:56:34 -070010845static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
10846 u64 *data)
10847{
Michael Chan566f86a2005-05-29 14:56:58 -070010848 struct tg3 *tp = netdev_priv(dev);
10849
Michael Chanbc1c7562006-03-20 17:48:03 -080010850 if (tp->link_config.phy_is_low_power)
10851 tg3_set_power_state(tp, PCI_D0);
10852
Michael Chan566f86a2005-05-29 14:56:58 -070010853 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
10854
10855 if (tg3_test_nvram(tp) != 0) {
10856 etest->flags |= ETH_TEST_FL_FAILED;
10857 data[0] = 1;
10858 }
Michael Chanca430072005-05-29 14:57:23 -070010859 if (tg3_test_link(tp) != 0) {
10860 etest->flags |= ETH_TEST_FL_FAILED;
10861 data[1] = 1;
10862 }
Michael Chana71116d2005-05-29 14:58:11 -070010863 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010864 int err, err2 = 0, irq_sync = 0;
Michael Chana71116d2005-05-29 14:58:11 -070010865
Michael Chanbbe832c2005-06-24 20:20:04 -070010866 if (netif_running(dev)) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010867 tg3_phy_stop(tp);
Michael Chanbbe832c2005-06-24 20:20:04 -070010868 tg3_netif_stop(tp);
10869 irq_sync = 1;
10870 }
10871
10872 tg3_full_lock(tp, irq_sync);
Michael Chana71116d2005-05-29 14:58:11 -070010873
10874 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
Michael Chanec41c7d2006-01-17 02:40:55 -080010875 err = tg3_nvram_lock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070010876 tg3_halt_cpu(tp, RX_CPU_BASE);
10877 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
10878 tg3_halt_cpu(tp, TX_CPU_BASE);
Michael Chanec41c7d2006-01-17 02:40:55 -080010879 if (!err)
10880 tg3_nvram_unlock(tp);
Michael Chana71116d2005-05-29 14:58:11 -070010881
Michael Chand9ab5ad2006-03-20 22:27:35 -080010882 if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
10883 tg3_phy_reset(tp);
10884
Michael Chana71116d2005-05-29 14:58:11 -070010885 if (tg3_test_registers(tp) != 0) {
10886 etest->flags |= ETH_TEST_FL_FAILED;
10887 data[2] = 1;
10888 }
Michael Chan7942e1d2005-05-29 14:58:36 -070010889 if (tg3_test_memory(tp) != 0) {
10890 etest->flags |= ETH_TEST_FL_FAILED;
10891 data[3] = 1;
10892 }
Michael Chan9f40dea2005-09-05 17:53:06 -070010893 if ((data[4] = tg3_test_loopback(tp)) != 0)
Michael Chanc76949a2005-05-29 14:58:59 -070010894 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chana71116d2005-05-29 14:58:11 -070010895
David S. Millerf47c11e2005-06-24 20:18:35 -070010896 tg3_full_unlock(tp);
10897
Michael Chand4bc3922005-05-29 14:59:20 -070010898 if (tg3_test_interrupt(tp) != 0) {
10899 etest->flags |= ETH_TEST_FL_FAILED;
10900 data[5] = 1;
10901 }
David S. Millerf47c11e2005-06-24 20:18:35 -070010902
10903 tg3_full_lock(tp, 0);
Michael Chand4bc3922005-05-29 14:59:20 -070010904
Michael Chana71116d2005-05-29 14:58:11 -070010905 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10906 if (netif_running(dev)) {
10907 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010908 err2 = tg3_restart_hw(tp, 1);
10909 if (!err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070010910 tg3_netif_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070010911 }
David S. Millerf47c11e2005-06-24 20:18:35 -070010912
10913 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010914
10915 if (irq_sync && !err2)
10916 tg3_phy_start(tp);
Michael Chana71116d2005-05-29 14:58:11 -070010917 }
Michael Chanbc1c7562006-03-20 17:48:03 -080010918 if (tp->link_config.phy_is_low_power)
10919 tg3_set_power_state(tp, PCI_D3hot);
10920
Michael Chan4cafd3f2005-05-29 14:56:34 -070010921}
10922
Linus Torvalds1da177e2005-04-16 15:20:36 -070010923static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
10924{
10925 struct mii_ioctl_data *data = if_mii(ifr);
10926 struct tg3 *tp = netdev_priv(dev);
10927 int err;
10928
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010929 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010930 struct phy_device *phydev;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010931 if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
10932 return -EAGAIN;
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000010933 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Richard Cochran28b04112010-07-17 08:48:55 +000010934 return phy_mii_ioctl(phydev, ifr, cmd);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070010935 }
10936
Matt Carlson33f401a2010-04-05 10:19:27 +000010937 switch (cmd) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070010938 case SIOCGMIIPHY:
Matt Carlson882e9792009-09-01 13:21:36 +000010939 data->phy_id = tp->phy_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070010940
10941 /* fallthru */
10942 case SIOCGMIIREG: {
10943 u32 mii_regval;
10944
10945 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
10946 break; /* We have no PHY */
10947
Michael Chanbc1c7562006-03-20 17:48:03 -080010948 if (tp->link_config.phy_is_low_power)
10949 return -EAGAIN;
10950
David S. Millerf47c11e2005-06-24 20:18:35 -070010951 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010952 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
David S. Millerf47c11e2005-06-24 20:18:35 -070010953 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010954
10955 data->val_out = mii_regval;
10956
10957 return err;
10958 }
10959
10960 case SIOCSMIIREG:
10961 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
10962 break; /* We have no PHY */
10963
Michael Chanbc1c7562006-03-20 17:48:03 -080010964 if (tp->link_config.phy_is_low_power)
10965 return -EAGAIN;
10966
David S. Millerf47c11e2005-06-24 20:18:35 -070010967 spin_lock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010968 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
David S. Millerf47c11e2005-06-24 20:18:35 -070010969 spin_unlock_bh(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010970
10971 return err;
10972
10973 default:
10974 /* do nothing */
10975 break;
10976 }
10977 return -EOPNOTSUPP;
10978}
10979
10980#if TG3_VLAN_TAG_USED
10981static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
10982{
10983 struct tg3 *tp = netdev_priv(dev);
10984
Matt Carlson844b3ee2009-02-25 14:23:56 +000010985 if (!netif_running(dev)) {
10986 tp->vlgrp = grp;
10987 return;
10988 }
10989
10990 tg3_netif_stop(tp);
Michael Chan29315e82006-06-29 20:12:30 -070010991
David S. Millerf47c11e2005-06-24 20:18:35 -070010992 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070010993
10994 tp->vlgrp = grp;
10995
10996 /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
10997 __tg3_set_rx_mode(dev);
10998
Matt Carlson844b3ee2009-02-25 14:23:56 +000010999 tg3_netif_start(tp);
Michael Chan46966542007-07-11 19:47:19 -070011000
11001 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011002}
Linus Torvalds1da177e2005-04-16 15:20:36 -070011003#endif
11004
David S. Miller15f98502005-05-18 22:49:26 -070011005static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11006{
11007 struct tg3 *tp = netdev_priv(dev);
11008
11009 memcpy(ec, &tp->coal, sizeof(*ec));
11010 return 0;
11011}
11012
Michael Chand244c892005-07-05 14:42:33 -070011013static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11014{
11015 struct tg3 *tp = netdev_priv(dev);
11016 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11017 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11018
11019 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
11020 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11021 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11022 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11023 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11024 }
11025
11026 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11027 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11028 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11029 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11030 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11031 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11032 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11033 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11034 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11035 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11036 return -EINVAL;
11037
11038 /* No rx interrupts will be generated if both are zero */
11039 if ((ec->rx_coalesce_usecs == 0) &&
11040 (ec->rx_max_coalesced_frames == 0))
11041 return -EINVAL;
11042
11043 /* No tx interrupts will be generated if both are zero */
11044 if ((ec->tx_coalesce_usecs == 0) &&
11045 (ec->tx_max_coalesced_frames == 0))
11046 return -EINVAL;
11047
11048 /* Only copy relevant parameters, ignore all others. */
11049 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11050 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11051 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11052 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11053 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11054 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11055 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11056 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11057 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11058
11059 if (netif_running(dev)) {
11060 tg3_full_lock(tp, 0);
11061 __tg3_set_coalesce(tp, &tp->coal);
11062 tg3_full_unlock(tp);
11063 }
11064 return 0;
11065}
11066
Jeff Garzik7282d492006-09-13 14:30:00 -040011067static const struct ethtool_ops tg3_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011068 .get_settings = tg3_get_settings,
11069 .set_settings = tg3_set_settings,
11070 .get_drvinfo = tg3_get_drvinfo,
11071 .get_regs_len = tg3_get_regs_len,
11072 .get_regs = tg3_get_regs,
11073 .get_wol = tg3_get_wol,
11074 .set_wol = tg3_set_wol,
11075 .get_msglevel = tg3_get_msglevel,
11076 .set_msglevel = tg3_set_msglevel,
11077 .nway_reset = tg3_nway_reset,
11078 .get_link = ethtool_op_get_link,
11079 .get_eeprom_len = tg3_get_eeprom_len,
11080 .get_eeprom = tg3_get_eeprom,
11081 .set_eeprom = tg3_set_eeprom,
11082 .get_ringparam = tg3_get_ringparam,
11083 .set_ringparam = tg3_set_ringparam,
11084 .get_pauseparam = tg3_get_pauseparam,
11085 .set_pauseparam = tg3_set_pauseparam,
11086 .get_rx_csum = tg3_get_rx_csum,
11087 .set_rx_csum = tg3_set_rx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011088 .set_tx_csum = tg3_set_tx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011089 .set_sg = ethtool_op_set_sg,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011090 .set_tso = tg3_set_tso,
Michael Chan4cafd3f2005-05-29 14:56:34 -070011091 .self_test = tg3_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011092 .get_strings = tg3_get_strings,
Michael Chan4009a932005-09-05 17:52:54 -070011093 .phys_id = tg3_phys_id,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011094 .get_ethtool_stats = tg3_get_ethtool_stats,
David S. Miller15f98502005-05-18 22:49:26 -070011095 .get_coalesce = tg3_get_coalesce,
Michael Chand244c892005-07-05 14:42:33 -070011096 .set_coalesce = tg3_set_coalesce,
Jeff Garzikb9f2c042007-10-03 18:07:32 -070011097 .get_sset_count = tg3_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -070011098};
11099
11100static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11101{
Michael Chan1b277772006-03-20 22:27:48 -080011102 u32 cursize, val, magic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011103
11104 tp->nvram_size = EEPROM_CHIP_SIZE;
11105
Matt Carlsone4f34112009-02-25 14:25:00 +000011106 if (tg3_nvram_read(tp, 0, &magic) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011107 return;
11108
Michael Chanb16250e2006-09-27 16:10:14 -070011109 if ((magic != TG3_EEPROM_MAGIC) &&
11110 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11111 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
Linus Torvalds1da177e2005-04-16 15:20:36 -070011112 return;
11113
11114 /*
11115 * Size the chip by reading offsets at increasing powers of two.
11116 * When we encounter our validation signature, we know the addressing
11117 * has wrapped around, and thus have our chip size.
11118 */
Michael Chan1b277772006-03-20 22:27:48 -080011119 cursize = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011120
11121 while (cursize < tp->nvram_size) {
Matt Carlsone4f34112009-02-25 14:25:00 +000011122 if (tg3_nvram_read(tp, cursize, &val) != 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011123 return;
11124
Michael Chan18201802006-03-20 22:29:15 -080011125 if (val == magic)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011126 break;
11127
11128 cursize <<= 1;
11129 }
11130
11131 tp->nvram_size = cursize;
11132}
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011133
Linus Torvalds1da177e2005-04-16 15:20:36 -070011134static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11135{
11136 u32 val;
11137
Matt Carlsondf259d82009-04-20 06:57:14 +000011138 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
11139 tg3_nvram_read(tp, 0, &val) != 0)
Michael Chan1b277772006-03-20 22:27:48 -080011140 return;
11141
11142 /* Selfboot format */
Michael Chan18201802006-03-20 22:29:15 -080011143 if (val != TG3_EEPROM_MAGIC) {
Michael Chan1b277772006-03-20 22:27:48 -080011144 tg3_get_eeprom_size(tp);
11145 return;
11146 }
11147
Matt Carlson6d348f22009-02-25 14:25:52 +000011148 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011149 if (val != 0) {
Matt Carlson6d348f22009-02-25 14:25:52 +000011150 /* This is confusing. We want to operate on the
11151 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11152 * call will read from NVRAM and byteswap the data
11153 * according to the byteswapping settings for all
11154 * other register accesses. This ensures the data we
11155 * want will always reside in the lower 16-bits.
11156 * However, the data in NVRAM is in LE format, which
11157 * means the data from the NVRAM read will always be
11158 * opposite the endianness of the CPU. The 16-bit
11159 * byteswap then brings the data to CPU endianness.
11160 */
11161 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011162 return;
11163 }
11164 }
Matt Carlsonfd1122a2008-05-02 16:48:36 -070011165 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011166}
11167
11168static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11169{
11170 u32 nvcfg1;
11171
11172 nvcfg1 = tr32(NVRAM_CFG1);
11173 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
11174 tp->tg3_flags2 |= TG3_FLG2_FLASH;
Matt Carlson8590a602009-08-28 12:29:16 +000011175 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011176 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11177 tw32(NVRAM_CFG1, nvcfg1);
11178 }
11179
Michael Chan4c987482005-09-05 17:52:38 -070011180 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
Michael Chana4e2b342005-10-26 15:46:52 -070011181 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011182 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000011183 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11184 tp->nvram_jedecnum = JEDEC_ATMEL;
11185 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11186 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11187 break;
11188 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11189 tp->nvram_jedecnum = JEDEC_ATMEL;
11190 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11191 break;
11192 case FLASH_VENDOR_ATMEL_EEPROM:
11193 tp->nvram_jedecnum = JEDEC_ATMEL;
11194 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11195 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11196 break;
11197 case FLASH_VENDOR_ST:
11198 tp->nvram_jedecnum = JEDEC_ST;
11199 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
11200 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11201 break;
11202 case FLASH_VENDOR_SAIFUN:
11203 tp->nvram_jedecnum = JEDEC_SAIFUN;
11204 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11205 break;
11206 case FLASH_VENDOR_SST_SMALL:
11207 case FLASH_VENDOR_SST_LARGE:
11208 tp->nvram_jedecnum = JEDEC_SST;
11209 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11210 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011211 }
Matt Carlson8590a602009-08-28 12:29:16 +000011212 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011213 tp->nvram_jedecnum = JEDEC_ATMEL;
11214 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
11215 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11216 }
11217}
11218
Matt Carlsona1b950d2009-09-01 13:20:17 +000011219static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11220{
11221 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11222 case FLASH_5752PAGE_SIZE_256:
11223 tp->nvram_pagesize = 256;
11224 break;
11225 case FLASH_5752PAGE_SIZE_512:
11226 tp->nvram_pagesize = 512;
11227 break;
11228 case FLASH_5752PAGE_SIZE_1K:
11229 tp->nvram_pagesize = 1024;
11230 break;
11231 case FLASH_5752PAGE_SIZE_2K:
11232 tp->nvram_pagesize = 2048;
11233 break;
11234 case FLASH_5752PAGE_SIZE_4K:
11235 tp->nvram_pagesize = 4096;
11236 break;
11237 case FLASH_5752PAGE_SIZE_264:
11238 tp->nvram_pagesize = 264;
11239 break;
11240 case FLASH_5752PAGE_SIZE_528:
11241 tp->nvram_pagesize = 528;
11242 break;
11243 }
11244}
11245
Michael Chan361b4ac2005-04-21 17:11:21 -070011246static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11247{
11248 u32 nvcfg1;
11249
11250 nvcfg1 = tr32(NVRAM_CFG1);
11251
Michael Chane6af3012005-04-21 17:12:05 -070011252 /* NVRAM protection for TPM */
11253 if (nvcfg1 & (1 << 27))
Matt Carlsonf66a29b2009-11-13 13:03:36 +000011254 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
Michael Chane6af3012005-04-21 17:12:05 -070011255
Michael Chan361b4ac2005-04-21 17:11:21 -070011256 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000011257 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11258 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11259 tp->nvram_jedecnum = JEDEC_ATMEL;
11260 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11261 break;
11262 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11263 tp->nvram_jedecnum = JEDEC_ATMEL;
11264 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11265 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11266 break;
11267 case FLASH_5752VENDOR_ST_M45PE10:
11268 case FLASH_5752VENDOR_ST_M45PE20:
11269 case FLASH_5752VENDOR_ST_M45PE40:
11270 tp->nvram_jedecnum = JEDEC_ST;
11271 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11272 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11273 break;
Michael Chan361b4ac2005-04-21 17:11:21 -070011274 }
11275
11276 if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
Matt Carlsona1b950d2009-09-01 13:20:17 +000011277 tg3_nvram_get_pagesize(tp, nvcfg1);
Matt Carlson8590a602009-08-28 12:29:16 +000011278 } else {
Michael Chan361b4ac2005-04-21 17:11:21 -070011279 /* For eeprom, set pagesize to maximum eeprom size */
11280 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11281
11282 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11283 tw32(NVRAM_CFG1, nvcfg1);
11284 }
11285}
11286
Michael Chand3c7b882006-03-23 01:28:25 -080011287static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11288{
Matt Carlson989a9d22007-05-05 11:51:05 -070011289 u32 nvcfg1, protect = 0;
Michael Chand3c7b882006-03-23 01:28:25 -080011290
11291 nvcfg1 = tr32(NVRAM_CFG1);
11292
11293 /* NVRAM protection for TPM */
Matt Carlson989a9d22007-05-05 11:51:05 -070011294 if (nvcfg1 & (1 << 27)) {
Matt Carlsonf66a29b2009-11-13 13:03:36 +000011295 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
Matt Carlson989a9d22007-05-05 11:51:05 -070011296 protect = 1;
11297 }
Michael Chand3c7b882006-03-23 01:28:25 -080011298
Matt Carlson989a9d22007-05-05 11:51:05 -070011299 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11300 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000011301 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11302 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11303 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11304 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11305 tp->nvram_jedecnum = JEDEC_ATMEL;
11306 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11307 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11308 tp->nvram_pagesize = 264;
11309 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11310 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11311 tp->nvram_size = (protect ? 0x3e200 :
11312 TG3_NVRAM_SIZE_512KB);
11313 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11314 tp->nvram_size = (protect ? 0x1f200 :
11315 TG3_NVRAM_SIZE_256KB);
11316 else
11317 tp->nvram_size = (protect ? 0x1f200 :
11318 TG3_NVRAM_SIZE_128KB);
11319 break;
11320 case FLASH_5752VENDOR_ST_M45PE10:
11321 case FLASH_5752VENDOR_ST_M45PE20:
11322 case FLASH_5752VENDOR_ST_M45PE40:
11323 tp->nvram_jedecnum = JEDEC_ST;
11324 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11325 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11326 tp->nvram_pagesize = 256;
11327 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11328 tp->nvram_size = (protect ?
11329 TG3_NVRAM_SIZE_64KB :
11330 TG3_NVRAM_SIZE_128KB);
11331 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11332 tp->nvram_size = (protect ?
11333 TG3_NVRAM_SIZE_64KB :
11334 TG3_NVRAM_SIZE_256KB);
11335 else
11336 tp->nvram_size = (protect ?
11337 TG3_NVRAM_SIZE_128KB :
11338 TG3_NVRAM_SIZE_512KB);
11339 break;
Michael Chand3c7b882006-03-23 01:28:25 -080011340 }
11341}
11342
Michael Chan1b277772006-03-20 22:27:48 -080011343static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
11344{
11345 u32 nvcfg1;
11346
11347 nvcfg1 = tr32(NVRAM_CFG1);
11348
11349 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
Matt Carlson8590a602009-08-28 12:29:16 +000011350 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
11351 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11352 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
11353 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11354 tp->nvram_jedecnum = JEDEC_ATMEL;
11355 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11356 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
Michael Chan1b277772006-03-20 22:27:48 -080011357
Matt Carlson8590a602009-08-28 12:29:16 +000011358 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11359 tw32(NVRAM_CFG1, nvcfg1);
11360 break;
11361 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11362 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11363 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11364 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11365 tp->nvram_jedecnum = JEDEC_ATMEL;
11366 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11367 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11368 tp->nvram_pagesize = 264;
11369 break;
11370 case FLASH_5752VENDOR_ST_M45PE10:
11371 case FLASH_5752VENDOR_ST_M45PE20:
11372 case FLASH_5752VENDOR_ST_M45PE40:
11373 tp->nvram_jedecnum = JEDEC_ST;
11374 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11375 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11376 tp->nvram_pagesize = 256;
11377 break;
Michael Chan1b277772006-03-20 22:27:48 -080011378 }
11379}
11380
Matt Carlson6b91fa02007-10-10 18:01:09 -070011381static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
11382{
11383 u32 nvcfg1, protect = 0;
11384
11385 nvcfg1 = tr32(NVRAM_CFG1);
11386
11387 /* NVRAM protection for TPM */
11388 if (nvcfg1 & (1 << 27)) {
Matt Carlsonf66a29b2009-11-13 13:03:36 +000011389 tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
Matt Carlson6b91fa02007-10-10 18:01:09 -070011390 protect = 1;
11391 }
11392
11393 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11394 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000011395 case FLASH_5761VENDOR_ATMEL_ADB021D:
11396 case FLASH_5761VENDOR_ATMEL_ADB041D:
11397 case FLASH_5761VENDOR_ATMEL_ADB081D:
11398 case FLASH_5761VENDOR_ATMEL_ADB161D:
11399 case FLASH_5761VENDOR_ATMEL_MDB021D:
11400 case FLASH_5761VENDOR_ATMEL_MDB041D:
11401 case FLASH_5761VENDOR_ATMEL_MDB081D:
11402 case FLASH_5761VENDOR_ATMEL_MDB161D:
11403 tp->nvram_jedecnum = JEDEC_ATMEL;
11404 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11405 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11406 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
11407 tp->nvram_pagesize = 256;
11408 break;
11409 case FLASH_5761VENDOR_ST_A_M45PE20:
11410 case FLASH_5761VENDOR_ST_A_M45PE40:
11411 case FLASH_5761VENDOR_ST_A_M45PE80:
11412 case FLASH_5761VENDOR_ST_A_M45PE16:
11413 case FLASH_5761VENDOR_ST_M_M45PE20:
11414 case FLASH_5761VENDOR_ST_M_M45PE40:
11415 case FLASH_5761VENDOR_ST_M_M45PE80:
11416 case FLASH_5761VENDOR_ST_M_M45PE16:
11417 tp->nvram_jedecnum = JEDEC_ST;
11418 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11419 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11420 tp->nvram_pagesize = 256;
11421 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070011422 }
11423
11424 if (protect) {
11425 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
11426 } else {
11427 switch (nvcfg1) {
Matt Carlson8590a602009-08-28 12:29:16 +000011428 case FLASH_5761VENDOR_ATMEL_ADB161D:
11429 case FLASH_5761VENDOR_ATMEL_MDB161D:
11430 case FLASH_5761VENDOR_ST_A_M45PE16:
11431 case FLASH_5761VENDOR_ST_M_M45PE16:
11432 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
11433 break;
11434 case FLASH_5761VENDOR_ATMEL_ADB081D:
11435 case FLASH_5761VENDOR_ATMEL_MDB081D:
11436 case FLASH_5761VENDOR_ST_A_M45PE80:
11437 case FLASH_5761VENDOR_ST_M_M45PE80:
11438 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
11439 break;
11440 case FLASH_5761VENDOR_ATMEL_ADB041D:
11441 case FLASH_5761VENDOR_ATMEL_MDB041D:
11442 case FLASH_5761VENDOR_ST_A_M45PE40:
11443 case FLASH_5761VENDOR_ST_M_M45PE40:
11444 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11445 break;
11446 case FLASH_5761VENDOR_ATMEL_ADB021D:
11447 case FLASH_5761VENDOR_ATMEL_MDB021D:
11448 case FLASH_5761VENDOR_ST_A_M45PE20:
11449 case FLASH_5761VENDOR_ST_M_M45PE20:
11450 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11451 break;
Matt Carlson6b91fa02007-10-10 18:01:09 -070011452 }
11453 }
11454}
11455
Michael Chanb5d37722006-09-27 16:06:21 -070011456static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
11457{
11458 tp->nvram_jedecnum = JEDEC_ATMEL;
11459 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11460 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11461}
11462
Matt Carlson321d32a2008-11-21 17:22:19 -080011463static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
11464{
11465 u32 nvcfg1;
11466
11467 nvcfg1 = tr32(NVRAM_CFG1);
11468
11469 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11470 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11471 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11472 tp->nvram_jedecnum = JEDEC_ATMEL;
11473 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11474 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11475
11476 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11477 tw32(NVRAM_CFG1, nvcfg1);
11478 return;
11479 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11480 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11481 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11482 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11483 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11484 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11485 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11486 tp->nvram_jedecnum = JEDEC_ATMEL;
11487 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11488 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11489
11490 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11491 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11492 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11493 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
11494 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11495 break;
11496 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
11497 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
11498 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11499 break;
11500 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
11501 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
11502 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11503 break;
11504 }
11505 break;
11506 case FLASH_5752VENDOR_ST_M45PE10:
11507 case FLASH_5752VENDOR_ST_M45PE20:
11508 case FLASH_5752VENDOR_ST_M45PE40:
11509 tp->nvram_jedecnum = JEDEC_ST;
11510 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11511 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11512
11513 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11514 case FLASH_5752VENDOR_ST_M45PE10:
11515 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11516 break;
11517 case FLASH_5752VENDOR_ST_M45PE20:
11518 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11519 break;
11520 case FLASH_5752VENDOR_ST_M45PE40:
11521 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11522 break;
11523 }
11524 break;
11525 default:
Matt Carlsondf259d82009-04-20 06:57:14 +000011526 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
Matt Carlson321d32a2008-11-21 17:22:19 -080011527 return;
11528 }
11529
Matt Carlsona1b950d2009-09-01 13:20:17 +000011530 tg3_nvram_get_pagesize(tp, nvcfg1);
11531 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
Matt Carlson321d32a2008-11-21 17:22:19 -080011532 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
Matt Carlsona1b950d2009-09-01 13:20:17 +000011533}
11534
11535
11536static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
11537{
11538 u32 nvcfg1;
11539
11540 nvcfg1 = tr32(NVRAM_CFG1);
11541
11542 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11543 case FLASH_5717VENDOR_ATMEL_EEPROM:
11544 case FLASH_5717VENDOR_MICRO_EEPROM:
11545 tp->nvram_jedecnum = JEDEC_ATMEL;
11546 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11547 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11548
11549 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11550 tw32(NVRAM_CFG1, nvcfg1);
11551 return;
11552 case FLASH_5717VENDOR_ATMEL_MDB011D:
11553 case FLASH_5717VENDOR_ATMEL_ADB011B:
11554 case FLASH_5717VENDOR_ATMEL_ADB011D:
11555 case FLASH_5717VENDOR_ATMEL_MDB021D:
11556 case FLASH_5717VENDOR_ATMEL_ADB021B:
11557 case FLASH_5717VENDOR_ATMEL_ADB021D:
11558 case FLASH_5717VENDOR_ATMEL_45USPT:
11559 tp->nvram_jedecnum = JEDEC_ATMEL;
11560 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11561 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11562
11563 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11564 case FLASH_5717VENDOR_ATMEL_MDB021D:
11565 case FLASH_5717VENDOR_ATMEL_ADB021B:
11566 case FLASH_5717VENDOR_ATMEL_ADB021D:
11567 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11568 break;
11569 default:
11570 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11571 break;
11572 }
Matt Carlson321d32a2008-11-21 17:22:19 -080011573 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000011574 case FLASH_5717VENDOR_ST_M_M25PE10:
11575 case FLASH_5717VENDOR_ST_A_M25PE10:
11576 case FLASH_5717VENDOR_ST_M_M45PE10:
11577 case FLASH_5717VENDOR_ST_A_M45PE10:
11578 case FLASH_5717VENDOR_ST_M_M25PE20:
11579 case FLASH_5717VENDOR_ST_A_M25PE20:
11580 case FLASH_5717VENDOR_ST_M_M45PE20:
11581 case FLASH_5717VENDOR_ST_A_M45PE20:
11582 case FLASH_5717VENDOR_ST_25USPT:
11583 case FLASH_5717VENDOR_ST_45USPT:
11584 tp->nvram_jedecnum = JEDEC_ST;
11585 tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
11586 tp->tg3_flags2 |= TG3_FLG2_FLASH;
11587
11588 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11589 case FLASH_5717VENDOR_ST_M_M25PE20:
11590 case FLASH_5717VENDOR_ST_A_M25PE20:
11591 case FLASH_5717VENDOR_ST_M_M45PE20:
11592 case FLASH_5717VENDOR_ST_A_M45PE20:
11593 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11594 break;
11595 default:
11596 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
11597 break;
11598 }
Matt Carlson321d32a2008-11-21 17:22:19 -080011599 break;
Matt Carlsona1b950d2009-09-01 13:20:17 +000011600 default:
11601 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
11602 return;
Matt Carlson321d32a2008-11-21 17:22:19 -080011603 }
Matt Carlsona1b950d2009-09-01 13:20:17 +000011604
11605 tg3_nvram_get_pagesize(tp, nvcfg1);
11606 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
11607 tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
Matt Carlson321d32a2008-11-21 17:22:19 -080011608}
11609
Linus Torvalds1da177e2005-04-16 15:20:36 -070011610/* Chips other than 5700/5701 use the NVRAM for fetching info. */
11611static void __devinit tg3_nvram_init(struct tg3 *tp)
11612{
Linus Torvalds1da177e2005-04-16 15:20:36 -070011613 tw32_f(GRC_EEPROM_ADDR,
11614 (EEPROM_ADDR_FSM_RESET |
11615 (EEPROM_DEFAULT_CLOCK_PERIOD <<
11616 EEPROM_ADDR_CLKPERD_SHIFT)));
11617
Michael Chan9d57f012006-12-07 00:23:25 -080011618 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011619
11620 /* Enable seeprom accesses. */
11621 tw32_f(GRC_LOCAL_CTRL,
11622 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
11623 udelay(100);
11624
11625 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
11626 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
11627 tp->tg3_flags |= TG3_FLAG_NVRAM;
11628
Michael Chanec41c7d2006-01-17 02:40:55 -080011629 if (tg3_nvram_lock(tp)) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000011630 netdev_warn(tp->dev,
11631 "Cannot get nvram lock, %s failed\n",
Joe Perches05dbe002010-02-17 19:44:19 +000011632 __func__);
Michael Chanec41c7d2006-01-17 02:40:55 -080011633 return;
11634 }
Michael Chane6af3012005-04-21 17:12:05 -070011635 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011636
Matt Carlson989a9d22007-05-05 11:51:05 -070011637 tp->nvram_size = 0;
11638
Michael Chan361b4ac2005-04-21 17:11:21 -070011639 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
11640 tg3_get_5752_nvram_info(tp);
Michael Chand3c7b882006-03-23 01:28:25 -080011641 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
11642 tg3_get_5755_nvram_info(tp);
Matt Carlsond30cdd22007-10-07 23:28:35 -070011643 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson57e69832008-05-25 23:48:31 -070011644 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
11645 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
Michael Chan1b277772006-03-20 22:27:48 -080011646 tg3_get_5787_nvram_info(tp);
Matt Carlson6b91fa02007-10-10 18:01:09 -070011647 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
11648 tg3_get_5761_nvram_info(tp);
Michael Chanb5d37722006-09-27 16:06:21 -070011649 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
11650 tg3_get_5906_nvram_info(tp);
Matt Carlsonb703df62009-12-03 08:36:21 +000011651 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
11652 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Matt Carlson321d32a2008-11-21 17:22:19 -080011653 tg3_get_57780_nvram_info(tp);
Matt Carlsona50d0792010-06-05 17:24:37 +000011654 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
11655 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
Matt Carlsona1b950d2009-09-01 13:20:17 +000011656 tg3_get_5717_nvram_info(tp);
Michael Chan361b4ac2005-04-21 17:11:21 -070011657 else
11658 tg3_get_nvram_info(tp);
11659
Matt Carlson989a9d22007-05-05 11:51:05 -070011660 if (tp->nvram_size == 0)
11661 tg3_get_nvram_size(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011662
Michael Chane6af3012005-04-21 17:12:05 -070011663 tg3_disable_nvram_access(tp);
Michael Chan381291b2005-12-13 21:08:21 -080011664 tg3_nvram_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011665
11666 } else {
11667 tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
11668
11669 tg3_get_eeprom_size(tp);
11670 }
11671}
11672
Linus Torvalds1da177e2005-04-16 15:20:36 -070011673static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
11674 u32 offset, u32 len, u8 *buf)
11675{
11676 int i, j, rc = 0;
11677 u32 val;
11678
11679 for (i = 0; i < len; i += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080011680 u32 addr;
Matt Carlsona9dc5292009-02-25 14:25:30 +000011681 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011682
11683 addr = offset + i;
11684
11685 memcpy(&data, buf + i, 4);
11686
Matt Carlson62cedd12009-04-20 14:52:29 -070011687 /*
11688 * The SEEPROM interface expects the data to always be opposite
11689 * the native endian format. We accomplish this by reversing
11690 * all the operations that would have been performed on the
11691 * data from a call to tg3_nvram_read_be32().
11692 */
11693 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
Linus Torvalds1da177e2005-04-16 15:20:36 -070011694
11695 val = tr32(GRC_EEPROM_ADDR);
11696 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
11697
11698 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
11699 EEPROM_ADDR_READ);
11700 tw32(GRC_EEPROM_ADDR, val |
11701 (0 << EEPROM_ADDR_DEVID_SHIFT) |
11702 (addr & EEPROM_ADDR_ADDR_MASK) |
11703 EEPROM_ADDR_START |
11704 EEPROM_ADDR_WRITE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011705
Michael Chan9d57f012006-12-07 00:23:25 -080011706 for (j = 0; j < 1000; j++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011707 val = tr32(GRC_EEPROM_ADDR);
11708
11709 if (val & EEPROM_ADDR_COMPLETE)
11710 break;
Michael Chan9d57f012006-12-07 00:23:25 -080011711 msleep(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011712 }
11713 if (!(val & EEPROM_ADDR_COMPLETE)) {
11714 rc = -EBUSY;
11715 break;
11716 }
11717 }
11718
11719 return rc;
11720}
11721
11722/* offset and length are dword aligned */
11723static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
11724 u8 *buf)
11725{
11726 int ret = 0;
11727 u32 pagesize = tp->nvram_pagesize;
11728 u32 pagemask = pagesize - 1;
11729 u32 nvram_cmd;
11730 u8 *tmp;
11731
11732 tmp = kmalloc(pagesize, GFP_KERNEL);
11733 if (tmp == NULL)
11734 return -ENOMEM;
11735
11736 while (len) {
11737 int j;
Michael Chane6af3012005-04-21 17:12:05 -070011738 u32 phy_addr, page_off, size;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011739
11740 phy_addr = offset & ~pagemask;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040011741
Linus Torvalds1da177e2005-04-16 15:20:36 -070011742 for (j = 0; j < pagesize; j += 4) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000011743 ret = tg3_nvram_read_be32(tp, phy_addr + j,
11744 (__be32 *) (tmp + j));
11745 if (ret)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011746 break;
11747 }
11748 if (ret)
11749 break;
11750
Matt Carlsonc6cdf432010-04-05 10:19:26 +000011751 page_off = offset & pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011752 size = pagesize;
11753 if (len < size)
11754 size = len;
11755
11756 len -= size;
11757
11758 memcpy(tmp + page_off, buf, size);
11759
11760 offset = offset + (pagesize - page_off);
11761
Michael Chane6af3012005-04-21 17:12:05 -070011762 tg3_enable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011763
11764 /*
11765 * Before we can erase the flash page, we need
11766 * to issue a special "write enable" command.
11767 */
11768 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11769
11770 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
11771 break;
11772
11773 /* Erase the target page */
11774 tw32(NVRAM_ADDR, phy_addr);
11775
11776 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
11777 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
11778
Matt Carlsonc6cdf432010-04-05 10:19:26 +000011779 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -070011780 break;
11781
11782 /* Issue another write enable to start the write. */
11783 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11784
11785 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
11786 break;
11787
11788 for (j = 0; j < pagesize; j += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080011789 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011790
Al Virob9fc7dc2007-12-17 22:59:57 -080011791 data = *((__be32 *) (tmp + j));
Matt Carlsona9dc5292009-02-25 14:25:30 +000011792
Al Virob9fc7dc2007-12-17 22:59:57 -080011793 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070011794
11795 tw32(NVRAM_ADDR, phy_addr + j);
11796
11797 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
11798 NVRAM_CMD_WR;
11799
11800 if (j == 0)
11801 nvram_cmd |= NVRAM_CMD_FIRST;
11802 else if (j == (pagesize - 4))
11803 nvram_cmd |= NVRAM_CMD_LAST;
11804
11805 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
11806 break;
11807 }
11808 if (ret)
11809 break;
11810 }
11811
11812 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
11813 tg3_nvram_exec_cmd(tp, nvram_cmd);
11814
11815 kfree(tmp);
11816
11817 return ret;
11818}
11819
11820/* offset and length are dword aligned */
11821static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
11822 u8 *buf)
11823{
11824 int i, ret = 0;
11825
11826 for (i = 0; i < len; i += 4, offset += 4) {
Al Virob9fc7dc2007-12-17 22:59:57 -080011827 u32 page_off, phy_addr, nvram_cmd;
11828 __be32 data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011829
11830 memcpy(&data, buf + i, 4);
Al Virob9fc7dc2007-12-17 22:59:57 -080011831 tw32(NVRAM_WRDATA, be32_to_cpu(data));
Linus Torvalds1da177e2005-04-16 15:20:36 -070011832
Matt Carlsonc6cdf432010-04-05 10:19:26 +000011833 page_off = offset % tp->nvram_pagesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011834
Michael Chan18201802006-03-20 22:29:15 -080011835 phy_addr = tg3_nvram_phys_addr(tp, offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011836
11837 tw32(NVRAM_ADDR, phy_addr);
11838
11839 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
11840
Matt Carlsonc6cdf432010-04-05 10:19:26 +000011841 if (page_off == 0 || i == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011842 nvram_cmd |= NVRAM_CMD_FIRST;
Michael Chanf6d9a252006-04-29 19:00:24 -070011843 if (page_off == (tp->nvram_pagesize - 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -070011844 nvram_cmd |= NVRAM_CMD_LAST;
11845
11846 if (i == (len - 4))
11847 nvram_cmd |= NVRAM_CMD_LAST;
11848
Matt Carlson321d32a2008-11-21 17:22:19 -080011849 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
11850 !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
Michael Chan4c987482005-09-05 17:52:38 -070011851 (tp->nvram_jedecnum == JEDEC_ST) &&
11852 (nvram_cmd & NVRAM_CMD_FIRST)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011853
11854 if ((ret = tg3_nvram_exec_cmd(tp,
11855 NVRAM_CMD_WREN | NVRAM_CMD_GO |
11856 NVRAM_CMD_DONE)))
11857
11858 break;
11859 }
11860 if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
11861 /* We always do complete word writes to eeprom. */
11862 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
11863 }
11864
11865 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
11866 break;
11867 }
11868 return ret;
11869}
11870
11871/* offset and length are dword aligned */
11872static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
11873{
11874 int ret;
11875
Linus Torvalds1da177e2005-04-16 15:20:36 -070011876 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
Michael Chan314fba32005-04-21 17:07:04 -070011877 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
11878 ~GRC_LCLCTRL_GPIO_OUTPUT1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011879 udelay(40);
11880 }
11881
11882 if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
11883 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
Matt Carlson859a588792010-04-05 10:19:28 +000011884 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011885 u32 grc_mode;
11886
Michael Chanec41c7d2006-01-17 02:40:55 -080011887 ret = tg3_nvram_lock(tp);
11888 if (ret)
11889 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -070011890
Michael Chane6af3012005-04-21 17:12:05 -070011891 tg3_enable_nvram_access(tp);
11892 if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
Matt Carlsonf66a29b2009-11-13 13:03:36 +000011893 !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
Linus Torvalds1da177e2005-04-16 15:20:36 -070011894 tw32(NVRAM_WRITE1, 0x406);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011895
11896 grc_mode = tr32(GRC_MODE);
11897 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
11898
11899 if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
11900 !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
11901
11902 ret = tg3_nvram_write_block_buffered(tp, offset, len,
11903 buf);
Matt Carlson859a588792010-04-05 10:19:28 +000011904 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011905 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
11906 buf);
11907 }
11908
11909 grc_mode = tr32(GRC_MODE);
11910 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
11911
Michael Chane6af3012005-04-21 17:12:05 -070011912 tg3_disable_nvram_access(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011913 tg3_nvram_unlock(tp);
11914 }
11915
11916 if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
Michael Chan314fba32005-04-21 17:07:04 -070011917 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070011918 udelay(40);
11919 }
11920
11921 return ret;
11922}
11923
11924struct subsys_tbl_ent {
11925 u16 subsys_vendor, subsys_devid;
11926 u32 phy_id;
11927};
11928
Matt Carlson24daf2b2010-02-17 15:17:02 +000011929static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070011930 /* Broadcom boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000011931 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000011932 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000011933 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000011934 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000011935 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000011936 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000011937 { TG3PCI_SUBVENDOR_ID_BROADCOM,
11938 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
11939 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000011940 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000011941 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000011942 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000011943 { TG3PCI_SUBVENDOR_ID_BROADCOM,
11944 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
11945 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000011946 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000011947 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000011948 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000011949 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000011950 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000011951 { TG3PCI_SUBVENDOR_ID_BROADCOM,
Matt Carlson79eb6902010-02-17 15:17:03 +000011952 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070011953
11954 /* 3com boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000011955 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000011956 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000011957 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000011958 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000011959 { TG3PCI_SUBVENDOR_ID_3COM,
11960 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
11961 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000011962 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000011963 { TG3PCI_SUBVENDOR_ID_3COM,
Matt Carlson79eb6902010-02-17 15:17:03 +000011964 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070011965
11966 /* DELL boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000011967 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000011968 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000011969 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000011970 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000011971 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000011972 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000011973 { TG3PCI_SUBVENDOR_ID_DELL,
Matt Carlson79eb6902010-02-17 15:17:03 +000011974 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070011975
11976 /* Compaq boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000011977 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000011978 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000011979 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000011980 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000011981 { TG3PCI_SUBVENDOR_ID_COMPAQ,
11982 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
11983 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000011984 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
Matt Carlson24daf2b2010-02-17 15:17:02 +000011985 { TG3PCI_SUBVENDOR_ID_COMPAQ,
Matt Carlson79eb6902010-02-17 15:17:03 +000011986 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070011987
11988 /* IBM boards. */
Matt Carlson24daf2b2010-02-17 15:17:02 +000011989 { TG3PCI_SUBVENDOR_ID_IBM,
11990 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070011991};
11992
Matt Carlson24daf2b2010-02-17 15:17:02 +000011993static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011994{
11995 int i;
11996
11997 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
11998 if ((subsys_id_to_phy_id[i].subsys_vendor ==
11999 tp->pdev->subsystem_vendor) &&
12000 (subsys_id_to_phy_id[i].subsys_devid ==
12001 tp->pdev->subsystem_device))
12002 return &subsys_id_to_phy_id[i];
12003 }
12004 return NULL;
12005}
12006
Michael Chan7d0c41e2005-04-21 17:06:20 -070012007static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012008{
Linus Torvalds1da177e2005-04-16 15:20:36 -070012009 u32 val;
Michael Chancaf636c72006-03-22 01:05:31 -080012010 u16 pmcsr;
12011
12012 /* On some early chips the SRAM cannot be accessed in D3hot state,
12013 * so need make sure we're in D0.
12014 */
12015 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
12016 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
12017 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
12018 msleep(1);
Michael Chan7d0c41e2005-04-21 17:06:20 -070012019
12020 /* Make sure register accesses (indirect or otherwise)
12021 * will function correctly.
12022 */
12023 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12024 tp->misc_host_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012025
David S. Millerf49639e2006-06-09 11:58:36 -070012026 /* The memory arbiter has to be enabled in order for SRAM accesses
12027 * to succeed. Normally on powerup the tg3 chip firmware will make
12028 * sure it is enabled, but other entities such as system netboot
12029 * code might disable it.
12030 */
12031 val = tr32(MEMARB_MODE);
12032 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
12033
Matt Carlson79eb6902010-02-17 15:17:03 +000012034 tp->phy_id = TG3_PHY_ID_INVALID;
Michael Chan7d0c41e2005-04-21 17:06:20 -070012035 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12036
Gary Zambranoa85feb82007-05-05 11:52:19 -070012037 /* Assume an onboard device and WOL capable by default. */
12038 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
David S. Miller72b845e2006-03-14 14:11:48 -080012039
Michael Chanb5d37722006-09-27 16:06:21 -070012040 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chan9d26e212006-12-07 00:21:14 -080012041 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
Michael Chanb5d37722006-09-27 16:06:21 -070012042 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
Michael Chan9d26e212006-12-07 00:21:14 -080012043 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12044 }
Matt Carlson0527ba32007-10-10 18:03:30 -070012045 val = tr32(VCPU_CFGSHDW);
12046 if (val & VCPU_CFGSHDW_ASPM_DBNC)
Matt Carlson8ed5d972007-05-07 00:25:49 -070012047 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
Matt Carlson0527ba32007-10-10 18:03:30 -070012048 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
Matt Carlson20232762008-12-21 20:18:56 -080012049 (val & VCPU_CFGSHDW_WOL_MAGPKT))
Matt Carlson0527ba32007-10-10 18:03:30 -070012050 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
Matt Carlson05ac4cb2008-11-03 16:53:46 -080012051 goto done;
Michael Chanb5d37722006-09-27 16:06:21 -070012052 }
12053
Linus Torvalds1da177e2005-04-16 15:20:36 -070012054 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12055 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12056 u32 nic_cfg, led_cfg;
Matt Carlsona9daf362008-05-25 23:49:44 -070012057 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
Michael Chan7d0c41e2005-04-21 17:06:20 -070012058 int eeprom_phy_serdes = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012059
12060 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12061 tp->nic_sram_data_cfg = nic_cfg;
12062
12063 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12064 ver >>= NIC_SRAM_DATA_VER_SHIFT;
12065 if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
12066 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
12067 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
12068 (ver > 0) && (ver < 0x100))
12069 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12070
Matt Carlsona9daf362008-05-25 23:49:44 -070012071 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12072 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12073
Linus Torvalds1da177e2005-04-16 15:20:36 -070012074 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12075 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12076 eeprom_phy_serdes = 1;
12077
12078 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12079 if (nic_phy_id != 0) {
12080 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12081 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12082
12083 eeprom_phy_id = (id1 >> 16) << 10;
12084 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12085 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12086 } else
12087 eeprom_phy_id = 0;
12088
Michael Chan7d0c41e2005-04-21 17:06:20 -070012089 tp->phy_id = eeprom_phy_id;
Michael Chan747e8f82005-07-25 12:33:22 -070012090 if (eeprom_phy_serdes) {
Matt Carlsona50d0792010-06-05 17:24:37 +000012091 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
Michael Chan747e8f82005-07-25 12:33:22 -070012092 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
Matt Carlsona50d0792010-06-05 17:24:37 +000012093 else
12094 tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
Michael Chan747e8f82005-07-25 12:33:22 -070012095 }
Michael Chan7d0c41e2005-04-21 17:06:20 -070012096
John W. Linvillecbf46852005-04-21 17:01:29 -070012097 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012098 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12099 SHASTA_EXT_LED_MODE_MASK);
John W. Linvillecbf46852005-04-21 17:01:29 -070012100 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070012101 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12102
12103 switch (led_cfg) {
12104 default:
12105 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12106 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12107 break;
12108
12109 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12110 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12111 break;
12112
12113 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12114 tp->led_ctrl = LED_CTRL_MODE_MAC;
Michael Chan9ba27792005-06-06 15:16:20 -070012115
12116 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12117 * read on some older 5700/5701 bootcode.
12118 */
12119 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12120 ASIC_REV_5700 ||
12121 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12122 ASIC_REV_5701)
12123 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12124
Linus Torvalds1da177e2005-04-16 15:20:36 -070012125 break;
12126
12127 case SHASTA_EXT_LED_SHARED:
12128 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12129 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12130 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12131 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12132 LED_CTRL_MODE_PHY_2);
12133 break;
12134
12135 case SHASTA_EXT_LED_MAC:
12136 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12137 break;
12138
12139 case SHASTA_EXT_LED_COMBO:
12140 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12141 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12142 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12143 LED_CTRL_MODE_PHY_2);
12144 break;
12145
Stephen Hemminger855e1112008-04-16 16:37:28 -070012146 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012147
12148 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12149 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12150 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12151 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12152
Matt Carlsonb2a5c192008-04-03 21:44:44 -070012153 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12154 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
Matt Carlson5f608912007-11-12 21:17:07 -080012155
Michael Chan9d26e212006-12-07 00:21:14 -080012156 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012157 tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
Michael Chan9d26e212006-12-07 00:21:14 -080012158 if ((tp->pdev->subsystem_vendor ==
12159 PCI_VENDOR_ID_ARIMA) &&
12160 (tp->pdev->subsystem_device == 0x205a ||
12161 tp->pdev->subsystem_device == 0x2063))
12162 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
12163 } else {
David S. Millerf49639e2006-06-09 11:58:36 -070012164 tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
Michael Chan9d26e212006-12-07 00:21:14 -080012165 tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
12166 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012167
12168 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
12169 tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
John W. Linvillecbf46852005-04-21 17:01:29 -070012170 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012171 tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
12172 }
Matt Carlsonb2b98d42008-11-03 16:52:32 -080012173
12174 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
12175 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
Matt Carlson0d3031d2007-10-10 18:02:43 -070012176 tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
Matt Carlsonb2b98d42008-11-03 16:52:32 -080012177
Gary Zambranoa85feb82007-05-05 11:52:19 -070012178 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
12179 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
12180 tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012181
Rafael J. Wysocki12dac072008-07-30 16:37:33 -070012182 if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
Matt Carlson05ac4cb2008-11-03 16:53:46 -080012183 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
Matt Carlson0527ba32007-10-10 18:03:30 -070012184 tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
12185
Linus Torvalds1da177e2005-04-16 15:20:36 -070012186 if (cfg2 & (1 << 17))
12187 tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
12188
12189 /* serdes signal pre-emphasis in register 0x590 set by */
12190 /* bootcode if bit 18 is set */
12191 if (cfg2 & (1 << 18))
12192 tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
Matt Carlson8ed5d972007-05-07 00:25:49 -070012193
Matt Carlson321d32a2008-11-21 17:22:19 -080012194 if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12195 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
Matt Carlson6833c042008-11-21 17:18:59 -080012196 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
12197 tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
12198
Matt Carlson8c69b1e2010-08-02 11:26:00 +000012199 if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
12200 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
12201 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
Matt Carlson8ed5d972007-05-07 00:25:49 -070012202 u32 cfg3;
12203
12204 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12205 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
12206 tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
12207 }
Matt Carlsona9daf362008-05-25 23:49:44 -070012208
Matt Carlson14417062010-02-17 15:16:59 +000012209 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
12210 tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
Matt Carlsona9daf362008-05-25 23:49:44 -070012211 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
12212 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
12213 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
12214 tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012215 }
Matt Carlson05ac4cb2008-11-03 16:53:46 -080012216done:
12217 device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
12218 device_set_wakeup_enable(&tp->pdev->dev,
12219 tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
Michael Chan7d0c41e2005-04-21 17:06:20 -070012220}
12221
Matt Carlsonb2a5c192008-04-03 21:44:44 -070012222static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12223{
12224 int i;
12225 u32 val;
12226
12227 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12228 tw32(OTP_CTRL, cmd);
12229
12230 /* Wait for up to 1 ms for command to execute. */
12231 for (i = 0; i < 100; i++) {
12232 val = tr32(OTP_STATUS);
12233 if (val & OTP_STATUS_CMD_DONE)
12234 break;
12235 udelay(10);
12236 }
12237
12238 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
12239}
12240
12241/* Read the gphy configuration from the OTP region of the chip. The gphy
12242 * configuration is a 32-bit value that straddles the alignment boundary.
12243 * We do two 32-bit reads and then shift and merge the results.
12244 */
12245static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
12246{
12247 u32 bhalf_otp, thalf_otp;
12248
12249 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
12250
12251 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
12252 return 0;
12253
12254 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
12255
12256 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12257 return 0;
12258
12259 thalf_otp = tr32(OTP_READ_DATA);
12260
12261 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
12262
12263 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12264 return 0;
12265
12266 bhalf_otp = tr32(OTP_READ_DATA);
12267
12268 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
12269}
12270
Michael Chan7d0c41e2005-04-21 17:06:20 -070012271static int __devinit tg3_phy_probe(struct tg3 *tp)
12272{
12273 u32 hw_phy_id_1, hw_phy_id_2;
12274 u32 hw_phy_id, hw_phy_id_masked;
12275 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012276
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070012277 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
12278 return tg3_phy_init(tp);
12279
Linus Torvalds1da177e2005-04-16 15:20:36 -070012280 /* Reading the PHY ID register can conflict with ASF
Nick Andrew877d0312009-01-26 11:06:57 +010012281 * firmware access to the PHY hardware.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012282 */
12283 err = 0;
Matt Carlson0d3031d2007-10-10 18:02:43 -070012284 if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
12285 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
Matt Carlson79eb6902010-02-17 15:17:03 +000012286 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012287 } else {
12288 /* Now read the physical PHY_ID from the chip and verify
12289 * that it is sane. If it doesn't look good, we fall back
12290 * to either the hard-coded table based PHY_ID and failing
12291 * that the value found in the eeprom area.
12292 */
12293 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
12294 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
12295
12296 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
12297 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
12298 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
12299
Matt Carlson79eb6902010-02-17 15:17:03 +000012300 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012301 }
12302
Matt Carlson79eb6902010-02-17 15:17:03 +000012303 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012304 tp->phy_id = hw_phy_id;
Matt Carlson79eb6902010-02-17 15:17:03 +000012305 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012306 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
Michael Chanda6b2d02005-08-19 12:54:29 -070012307 else
12308 tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012309 } else {
Matt Carlson79eb6902010-02-17 15:17:03 +000012310 if (tp->phy_id != TG3_PHY_ID_INVALID) {
Michael Chan7d0c41e2005-04-21 17:06:20 -070012311 /* Do nothing, phy ID already set up in
12312 * tg3_get_eeprom_hw_cfg().
12313 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070012314 } else {
12315 struct subsys_tbl_ent *p;
12316
12317 /* No eeprom signature? Try the hardcoded
12318 * subsys device table.
12319 */
Matt Carlson24daf2b2010-02-17 15:17:02 +000012320 p = tg3_lookup_by_subsys(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070012321 if (!p)
12322 return -ENODEV;
12323
12324 tp->phy_id = p->phy_id;
12325 if (!tp->phy_id ||
Matt Carlson79eb6902010-02-17 15:17:03 +000012326 tp->phy_id == TG3_PHY_ID_BCM8002)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012327 tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
12328 }
12329 }
12330
Michael Chan747e8f82005-07-25 12:33:22 -070012331 if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
Matt Carlson0d3031d2007-10-10 18:02:43 -070012332 !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070012333 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
Michael Chan3600d912006-12-07 00:21:48 -080012334 u32 bmsr, adv_reg, tg3_ctrl, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012335
12336 tg3_readphy(tp, MII_BMSR, &bmsr);
12337 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
12338 (bmsr & BMSR_LSTATUS))
12339 goto skip_phy_reset;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040012340
Linus Torvalds1da177e2005-04-16 15:20:36 -070012341 err = tg3_phy_reset(tp);
12342 if (err)
12343 return err;
12344
12345 adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
12346 ADVERTISE_100HALF | ADVERTISE_100FULL |
12347 ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
12348 tg3_ctrl = 0;
12349 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
12350 tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
12351 MII_TG3_CTRL_ADV_1000_FULL);
12352 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
12353 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
12354 tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
12355 MII_TG3_CTRL_ENABLE_AS_MASTER);
12356 }
12357
Michael Chan3600d912006-12-07 00:21:48 -080012358 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
12359 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
12360 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
12361 if (!tg3_copper_is_advertising_all(tp, mask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012362 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12363
12364 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
12365 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12366
12367 tg3_writephy(tp, MII_BMCR,
12368 BMCR_ANENABLE | BMCR_ANRESTART);
12369 }
12370 tg3_phy_set_wirespeed(tp);
12371
12372 tg3_writephy(tp, MII_ADVERTISE, adv_reg);
12373 if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
12374 tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
12375 }
12376
12377skip_phy_reset:
Matt Carlson79eb6902010-02-17 15:17:03 +000012378 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012379 err = tg3_init_5401phy_dsp(tp);
12380 if (err)
12381 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012382
Linus Torvalds1da177e2005-04-16 15:20:36 -070012383 err = tg3_init_5401phy_dsp(tp);
12384 }
12385
Michael Chan747e8f82005-07-25 12:33:22 -070012386 if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012387 tp->link_config.advertising =
12388 (ADVERTISED_1000baseT_Half |
12389 ADVERTISED_1000baseT_Full |
12390 ADVERTISED_Autoneg |
12391 ADVERTISED_FIBRE);
12392 if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
12393 tp->link_config.advertising &=
12394 ~(ADVERTISED_1000baseT_Half |
12395 ADVERTISED_1000baseT_Full);
12396
12397 return err;
12398}
12399
Matt Carlson184b8902010-04-05 10:19:25 +000012400static void __devinit tg3_read_vpd(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012401{
Matt Carlson184b8902010-04-05 10:19:25 +000012402 u8 vpd_data[TG3_NVM_VPD_LEN];
Matt Carlson4181b2c2010-02-26 14:04:45 +000012403 unsigned int block_end, rosize, len;
Matt Carlson184b8902010-04-05 10:19:25 +000012404 int j, i = 0;
Michael Chan1b277772006-03-20 22:27:48 -080012405 u32 magic;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012406
Matt Carlsondf259d82009-04-20 06:57:14 +000012407 if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
12408 tg3_nvram_read(tp, 0x0, &magic))
David S. Millerf49639e2006-06-09 11:58:36 -070012409 goto out_not_found;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012410
Michael Chan18201802006-03-20 22:29:15 -080012411 if (magic == TG3_EEPROM_MAGIC) {
Matt Carlson141518c2009-12-03 08:36:22 +000012412 for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
Michael Chan1b277772006-03-20 22:27:48 -080012413 u32 tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012414
Matt Carlson6d348f22009-02-25 14:25:52 +000012415 /* The data is in little-endian format in NVRAM.
12416 * Use the big-endian read routines to preserve
12417 * the byte order as it exists in NVRAM.
12418 */
Matt Carlson141518c2009-12-03 08:36:22 +000012419 if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
Michael Chan1b277772006-03-20 22:27:48 -080012420 goto out_not_found;
12421
Matt Carlson6d348f22009-02-25 14:25:52 +000012422 memcpy(&vpd_data[i], &tmp, sizeof(tmp));
Michael Chan1b277772006-03-20 22:27:48 -080012423 }
12424 } else {
Matt Carlson94c982b2009-12-03 08:36:23 +000012425 ssize_t cnt;
Matt Carlson4181b2c2010-02-26 14:04:45 +000012426 unsigned int pos = 0;
Michael Chan1b277772006-03-20 22:27:48 -080012427
Matt Carlson94c982b2009-12-03 08:36:23 +000012428 for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
12429 cnt = pci_read_vpd(tp->pdev, pos,
12430 TG3_NVM_VPD_LEN - pos,
12431 &vpd_data[pos]);
12432 if (cnt == -ETIMEDOUT || -EINTR)
12433 cnt = 0;
12434 else if (cnt < 0)
David S. Millerf49639e2006-06-09 11:58:36 -070012435 goto out_not_found;
Michael Chan1b277772006-03-20 22:27:48 -080012436 }
Matt Carlson94c982b2009-12-03 08:36:23 +000012437 if (pos != TG3_NVM_VPD_LEN)
12438 goto out_not_found;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012439 }
12440
Matt Carlson4181b2c2010-02-26 14:04:45 +000012441 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
12442 PCI_VPD_LRDT_RO_DATA);
12443 if (i < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070012444 goto out_not_found;
Matt Carlson4181b2c2010-02-26 14:04:45 +000012445
12446 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
12447 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
12448 i += PCI_VPD_LRDT_TAG_SIZE;
12449
12450 if (block_end > TG3_NVM_VPD_LEN)
12451 goto out_not_found;
12452
Matt Carlson184b8902010-04-05 10:19:25 +000012453 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12454 PCI_VPD_RO_KEYWORD_MFR_ID);
12455 if (j > 0) {
12456 len = pci_vpd_info_field_size(&vpd_data[j]);
12457
12458 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12459 if (j + len > block_end || len != 4 ||
12460 memcmp(&vpd_data[j], "1028", 4))
12461 goto partno;
12462
12463 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12464 PCI_VPD_RO_KEYWORD_VENDOR0);
12465 if (j < 0)
12466 goto partno;
12467
12468 len = pci_vpd_info_field_size(&vpd_data[j]);
12469
12470 j += PCI_VPD_INFO_FLD_HDR_SIZE;
12471 if (j + len > block_end)
12472 goto partno;
12473
12474 memcpy(tp->fw_ver, &vpd_data[j], len);
12475 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
12476 }
12477
12478partno:
Matt Carlson4181b2c2010-02-26 14:04:45 +000012479 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
12480 PCI_VPD_RO_KEYWORD_PARTNO);
12481 if (i < 0)
12482 goto out_not_found;
12483
12484 len = pci_vpd_info_field_size(&vpd_data[i]);
12485
12486 i += PCI_VPD_INFO_FLD_HDR_SIZE;
12487 if (len > TG3_BPN_SIZE ||
12488 (len + i) > TG3_NVM_VPD_LEN)
12489 goto out_not_found;
12490
12491 memcpy(tp->board_part_number, &vpd_data[i], len);
12492
12493 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012494
12495out_not_found:
Michael Chanb5d37722006-09-27 16:06:21 -070012496 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12497 strcpy(tp->board_part_number, "BCM95906");
Matt Carlsondf259d82009-04-20 06:57:14 +000012498 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12499 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
12500 strcpy(tp->board_part_number, "BCM57780");
12501 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12502 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
12503 strcpy(tp->board_part_number, "BCM57760");
12504 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12505 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
12506 strcpy(tp->board_part_number, "BCM57790");
Matt Carlson5e7ccf22009-08-25 10:08:42 +000012507 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
12508 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
12509 strcpy(tp->board_part_number, "BCM57788");
Matt Carlsonb474eca2010-02-17 15:16:58 +000012510 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12511 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
12512 strcpy(tp->board_part_number, "BCM57761");
12513 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12514 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
Matt Carlsonb703df62009-12-03 08:36:21 +000012515 strcpy(tp->board_part_number, "BCM57765");
Matt Carlsonb474eca2010-02-17 15:16:58 +000012516 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12517 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
12518 strcpy(tp->board_part_number, "BCM57781");
12519 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12520 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
12521 strcpy(tp->board_part_number, "BCM57785");
12522 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12523 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
12524 strcpy(tp->board_part_number, "BCM57791");
12525 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
12526 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12527 strcpy(tp->board_part_number, "BCM57795");
Michael Chanb5d37722006-09-27 16:06:21 -070012528 else
12529 strcpy(tp->board_part_number, "none");
Linus Torvalds1da177e2005-04-16 15:20:36 -070012530}
12531
Matt Carlson9c8a6202007-10-21 16:16:08 -070012532static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
12533{
12534 u32 val;
12535
Matt Carlsone4f34112009-02-25 14:25:00 +000012536 if (tg3_nvram_read(tp, offset, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070012537 (val & 0xfc000000) != 0x0c000000 ||
Matt Carlsone4f34112009-02-25 14:25:00 +000012538 tg3_nvram_read(tp, offset + 4, &val) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070012539 val != 0)
12540 return 0;
12541
12542 return 1;
12543}
12544
Matt Carlsonacd9c112009-02-25 14:26:33 +000012545static void __devinit tg3_read_bc_ver(struct tg3 *tp)
12546{
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012547 u32 val, offset, start, ver_offset;
Matt Carlson75f99362010-04-05 10:19:24 +000012548 int i, dst_off;
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012549 bool newver = false;
Matt Carlsonacd9c112009-02-25 14:26:33 +000012550
12551 if (tg3_nvram_read(tp, 0xc, &offset) ||
12552 tg3_nvram_read(tp, 0x4, &start))
12553 return;
12554
12555 offset = tg3_nvram_logical_addr(tp, offset);
12556
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012557 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000012558 return;
12559
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012560 if ((val & 0xfc000000) == 0x0c000000) {
12561 if (tg3_nvram_read(tp, offset + 4, &val))
Matt Carlsonacd9c112009-02-25 14:26:33 +000012562 return;
12563
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012564 if (val == 0)
12565 newver = true;
12566 }
12567
Matt Carlson75f99362010-04-05 10:19:24 +000012568 dst_off = strlen(tp->fw_ver);
12569
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012570 if (newver) {
Matt Carlson75f99362010-04-05 10:19:24 +000012571 if (TG3_VER_SIZE - dst_off < 16 ||
12572 tg3_nvram_read(tp, offset + 8, &ver_offset))
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012573 return;
12574
12575 offset = offset + ver_offset - start;
12576 for (i = 0; i < 16; i += 4) {
12577 __be32 v;
12578 if (tg3_nvram_read_be32(tp, offset + i, &v))
12579 return;
12580
Matt Carlson75f99362010-04-05 10:19:24 +000012581 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
Matt Carlsonff3a7cb2009-02-25 14:26:58 +000012582 }
12583 } else {
12584 u32 major, minor;
12585
12586 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
12587 return;
12588
12589 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
12590 TG3_NVM_BCVER_MAJSFT;
12591 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
Matt Carlson75f99362010-04-05 10:19:24 +000012592 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
12593 "v%d.%02d", major, minor);
Matt Carlsonacd9c112009-02-25 14:26:33 +000012594 }
12595}
12596
Matt Carlsona6f6cb12009-02-25 14:27:43 +000012597static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
12598{
12599 u32 val, major, minor;
12600
12601 /* Use native endian representation */
12602 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
12603 return;
12604
12605 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
12606 TG3_NVM_HWSB_CFG1_MAJSFT;
12607 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
12608 TG3_NVM_HWSB_CFG1_MINSFT;
12609
12610 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
12611}
12612
Matt Carlsondfe00d72008-11-21 17:19:41 -080012613static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
12614{
12615 u32 offset, major, minor, build;
12616
Matt Carlson75f99362010-04-05 10:19:24 +000012617 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
Matt Carlsondfe00d72008-11-21 17:19:41 -080012618
12619 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
12620 return;
12621
12622 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
12623 case TG3_EEPROM_SB_REVISION_0:
12624 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
12625 break;
12626 case TG3_EEPROM_SB_REVISION_2:
12627 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
12628 break;
12629 case TG3_EEPROM_SB_REVISION_3:
12630 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
12631 break;
Matt Carlsona4153d42010-02-17 15:16:56 +000012632 case TG3_EEPROM_SB_REVISION_4:
12633 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
12634 break;
12635 case TG3_EEPROM_SB_REVISION_5:
12636 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
12637 break;
Matt Carlsondfe00d72008-11-21 17:19:41 -080012638 default:
12639 return;
12640 }
12641
Matt Carlsone4f34112009-02-25 14:25:00 +000012642 if (tg3_nvram_read(tp, offset, &val))
Matt Carlsondfe00d72008-11-21 17:19:41 -080012643 return;
12644
12645 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
12646 TG3_EEPROM_SB_EDH_BLD_SHFT;
12647 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
12648 TG3_EEPROM_SB_EDH_MAJ_SHFT;
12649 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
12650
12651 if (minor > 99 || build > 26)
12652 return;
12653
Matt Carlson75f99362010-04-05 10:19:24 +000012654 offset = strlen(tp->fw_ver);
12655 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
12656 " v%d.%02d", major, minor);
Matt Carlsondfe00d72008-11-21 17:19:41 -080012657
12658 if (build > 0) {
Matt Carlson75f99362010-04-05 10:19:24 +000012659 offset = strlen(tp->fw_ver);
12660 if (offset < TG3_VER_SIZE - 1)
12661 tp->fw_ver[offset] = 'a' + build - 1;
Matt Carlsondfe00d72008-11-21 17:19:41 -080012662 }
12663}
12664
Matt Carlsonacd9c112009-02-25 14:26:33 +000012665static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
Michael Chanc4e65752006-03-20 22:29:32 -080012666{
12667 u32 val, offset, start;
Matt Carlsonacd9c112009-02-25 14:26:33 +000012668 int i, vlen;
Matt Carlson9c8a6202007-10-21 16:16:08 -070012669
12670 for (offset = TG3_NVM_DIR_START;
12671 offset < TG3_NVM_DIR_END;
12672 offset += TG3_NVM_DIRENT_SIZE) {
Matt Carlsone4f34112009-02-25 14:25:00 +000012673 if (tg3_nvram_read(tp, offset, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070012674 return;
12675
12676 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
12677 break;
12678 }
12679
12680 if (offset == TG3_NVM_DIR_END)
12681 return;
12682
12683 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
12684 start = 0x08000000;
Matt Carlsone4f34112009-02-25 14:25:00 +000012685 else if (tg3_nvram_read(tp, offset - 4, &start))
Matt Carlson9c8a6202007-10-21 16:16:08 -070012686 return;
12687
Matt Carlsone4f34112009-02-25 14:25:00 +000012688 if (tg3_nvram_read(tp, offset + 4, &offset) ||
Matt Carlson9c8a6202007-10-21 16:16:08 -070012689 !tg3_fw_img_is_valid(tp, offset) ||
Matt Carlsone4f34112009-02-25 14:25:00 +000012690 tg3_nvram_read(tp, offset + 8, &val))
Matt Carlson9c8a6202007-10-21 16:16:08 -070012691 return;
12692
12693 offset += val - start;
12694
Matt Carlsonacd9c112009-02-25 14:26:33 +000012695 vlen = strlen(tp->fw_ver);
Matt Carlson9c8a6202007-10-21 16:16:08 -070012696
Matt Carlsonacd9c112009-02-25 14:26:33 +000012697 tp->fw_ver[vlen++] = ',';
12698 tp->fw_ver[vlen++] = ' ';
Matt Carlson9c8a6202007-10-21 16:16:08 -070012699
12700 for (i = 0; i < 4; i++) {
Matt Carlsona9dc5292009-02-25 14:25:30 +000012701 __be32 v;
12702 if (tg3_nvram_read_be32(tp, offset, &v))
Matt Carlson9c8a6202007-10-21 16:16:08 -070012703 return;
12704
Al Virob9fc7dc2007-12-17 22:59:57 -080012705 offset += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070012706
Matt Carlsonacd9c112009-02-25 14:26:33 +000012707 if (vlen > TG3_VER_SIZE - sizeof(v)) {
12708 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
Matt Carlson9c8a6202007-10-21 16:16:08 -070012709 break;
12710 }
12711
Matt Carlsonacd9c112009-02-25 14:26:33 +000012712 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
12713 vlen += sizeof(v);
Matt Carlson9c8a6202007-10-21 16:16:08 -070012714 }
Matt Carlsonacd9c112009-02-25 14:26:33 +000012715}
12716
Matt Carlson7fd76442009-02-25 14:27:20 +000012717static void __devinit tg3_read_dash_ver(struct tg3 *tp)
12718{
12719 int vlen;
12720 u32 apedata;
Matt Carlsonecc79642010-08-02 11:26:01 +000012721 char *fwtype;
Matt Carlson7fd76442009-02-25 14:27:20 +000012722
12723 if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
12724 !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
12725 return;
12726
12727 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
12728 if (apedata != APE_SEG_SIG_MAGIC)
12729 return;
12730
12731 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
12732 if (!(apedata & APE_FW_STATUS_READY))
12733 return;
12734
12735 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
12736
Matt Carlsonecc79642010-08-02 11:26:01 +000012737 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
12738 fwtype = "NCSI";
12739 else
12740 fwtype = "DASH";
12741
Matt Carlson7fd76442009-02-25 14:27:20 +000012742 vlen = strlen(tp->fw_ver);
12743
Matt Carlsonecc79642010-08-02 11:26:01 +000012744 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
12745 fwtype,
Matt Carlson7fd76442009-02-25 14:27:20 +000012746 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
12747 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
12748 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
12749 (apedata & APE_FW_VERSION_BLDMSK));
12750}
12751
Matt Carlsonacd9c112009-02-25 14:26:33 +000012752static void __devinit tg3_read_fw_ver(struct tg3 *tp)
12753{
12754 u32 val;
Matt Carlson75f99362010-04-05 10:19:24 +000012755 bool vpd_vers = false;
12756
12757 if (tp->fw_ver[0] != 0)
12758 vpd_vers = true;
Matt Carlsonacd9c112009-02-25 14:26:33 +000012759
Matt Carlsondf259d82009-04-20 06:57:14 +000012760 if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
Matt Carlson75f99362010-04-05 10:19:24 +000012761 strcat(tp->fw_ver, "sb");
Matt Carlsondf259d82009-04-20 06:57:14 +000012762 return;
12763 }
12764
Matt Carlsonacd9c112009-02-25 14:26:33 +000012765 if (tg3_nvram_read(tp, 0, &val))
12766 return;
12767
12768 if (val == TG3_EEPROM_MAGIC)
12769 tg3_read_bc_ver(tp);
12770 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
12771 tg3_read_sb_ver(tp, val);
Matt Carlsona6f6cb12009-02-25 14:27:43 +000012772 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
12773 tg3_read_hwsb_ver(tp);
Matt Carlsonacd9c112009-02-25 14:26:33 +000012774 else
12775 return;
12776
12777 if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
Matt Carlson75f99362010-04-05 10:19:24 +000012778 (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
12779 goto done;
Matt Carlsonacd9c112009-02-25 14:26:33 +000012780
12781 tg3_read_mgmtfw_ver(tp);
Matt Carlson9c8a6202007-10-21 16:16:08 -070012782
Matt Carlson75f99362010-04-05 10:19:24 +000012783done:
Matt Carlson9c8a6202007-10-21 16:16:08 -070012784 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
Michael Chanc4e65752006-03-20 22:29:32 -080012785}
12786
Michael Chan7544b092007-05-05 13:08:32 -070012787static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
12788
Eric Dumazet7fe876a2010-07-08 06:14:55 +000012789static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
12790{
12791#if TG3_VLAN_TAG_USED
12792 dev->vlan_features |= flags;
12793#endif
12794}
12795
Linus Torvalds1da177e2005-04-16 15:20:36 -070012796static int __devinit tg3_get_invariants(struct tg3 *tp)
12797{
12798 static struct pci_device_id write_reorder_chipsets[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070012799 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012800 PCI_DEVICE_ID_AMD_FE_GATE_700C) },
John W. Linvillec165b002006-07-08 13:28:53 -070012801 { PCI_DEVICE(PCI_VENDOR_ID_AMD,
Matt Carlsonc6cdf432010-04-05 10:19:26 +000012802 PCI_DEVICE_ID_AMD_8131_BRIDGE) },
Michael Chan399de502005-10-03 14:02:39 -070012803 { PCI_DEVICE(PCI_VENDOR_ID_VIA,
12804 PCI_DEVICE_ID_VIA_8385_0) },
Linus Torvalds1da177e2005-04-16 15:20:36 -070012805 { },
12806 };
12807 u32 misc_ctrl_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012808 u32 pci_state_reg, grc_misc_cfg;
12809 u32 val;
12810 u16 pci_cmd;
Matt Carlson5e7dfd02008-11-21 17:18:16 -080012811 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070012812
Linus Torvalds1da177e2005-04-16 15:20:36 -070012813 /* Force memory write invalidate off. If we leave it on,
12814 * then on 5700_BX chips we have to enable a workaround.
12815 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
12816 * to match the cacheline size. The Broadcom driver have this
12817 * workaround but turns MWI off all the times so never uses
12818 * it. This seems to suggest that the workaround is insufficient.
12819 */
12820 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
12821 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
12822 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
12823
12824 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
12825 * has the register indirect write enable bit set before
12826 * we try to access any of the MMIO registers. It is also
12827 * critical that the PCI-X hw workaround situation is decided
12828 * before that as well.
12829 */
12830 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12831 &misc_ctrl_reg);
12832
12833 tp->pci_chip_rev_id = (misc_ctrl_reg >>
12834 MISC_HOST_CTRL_CHIPREV_SHIFT);
Matt Carlson795d01c2007-10-07 23:28:17 -070012835 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
12836 u32 prod_id_asic_rev;
12837
Matt Carlson5001e2f2009-11-13 13:03:51 +000012838 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
12839 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
Matt Carlsona50d0792010-06-05 17:24:37 +000012840 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724 ||
12841 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000012842 pci_read_config_dword(tp->pdev,
12843 TG3PCI_GEN2_PRODID_ASICREV,
12844 &prod_id_asic_rev);
Matt Carlsonb703df62009-12-03 08:36:21 +000012845 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
12846 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
12847 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
12848 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
12849 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
12850 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
12851 pci_read_config_dword(tp->pdev,
12852 TG3PCI_GEN15_PRODID_ASICREV,
12853 &prod_id_asic_rev);
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000012854 else
12855 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
12856 &prod_id_asic_rev);
12857
Matt Carlson321d32a2008-11-21 17:22:19 -080012858 tp->pci_chip_rev_id = prod_id_asic_rev;
Matt Carlson795d01c2007-10-07 23:28:17 -070012859 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070012860
Michael Chanff645be2005-04-21 17:09:53 -070012861 /* Wrong chip ID in 5752 A0. This code can be removed later
12862 * as A0 is not in production.
12863 */
12864 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
12865 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
12866
Michael Chan68929142005-08-09 20:17:14 -070012867 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
12868 * we need to disable memory and use config. cycles
12869 * only to access all registers. The 5702/03 chips
12870 * can mistakenly decode the special cycles from the
12871 * ICH chipsets as memory write cycles, causing corruption
12872 * of register and memory space. Only certain ICH bridges
12873 * will drive special cycles with non-zero data during the
12874 * address phase which can fall within the 5703's address
12875 * range. This is not an ICH bug as the PCI spec allows
12876 * non-zero address during special cycles. However, only
12877 * these ICH bridges are known to drive non-zero addresses
12878 * during special cycles.
12879 *
12880 * Since special cycles do not cross PCI bridges, we only
12881 * enable this workaround if the 5703 is on the secondary
12882 * bus of these ICH bridges.
12883 */
12884 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
12885 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
12886 static struct tg3_dev_id {
12887 u32 vendor;
12888 u32 device;
12889 u32 rev;
12890 } ich_chipsets[] = {
12891 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
12892 PCI_ANY_ID },
12893 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
12894 PCI_ANY_ID },
12895 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
12896 0xa },
12897 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
12898 PCI_ANY_ID },
12899 { },
12900 };
12901 struct tg3_dev_id *pci_id = &ich_chipsets[0];
12902 struct pci_dev *bridge = NULL;
12903
12904 while (pci_id->vendor != 0) {
12905 bridge = pci_get_device(pci_id->vendor, pci_id->device,
12906 bridge);
12907 if (!bridge) {
12908 pci_id++;
12909 continue;
12910 }
12911 if (pci_id->rev != PCI_ANY_ID) {
Auke Kok44c10132007-06-08 15:46:36 -070012912 if (bridge->revision > pci_id->rev)
Michael Chan68929142005-08-09 20:17:14 -070012913 continue;
12914 }
12915 if (bridge->subordinate &&
12916 (bridge->subordinate->number ==
12917 tp->pdev->bus->number)) {
12918
12919 tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
12920 pci_dev_put(bridge);
12921 break;
12922 }
12923 }
12924 }
12925
Matt Carlson41588ba2008-04-19 18:12:33 -070012926 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
12927 static struct tg3_dev_id {
12928 u32 vendor;
12929 u32 device;
12930 } bridge_chipsets[] = {
12931 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
12932 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
12933 { },
12934 };
12935 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
12936 struct pci_dev *bridge = NULL;
12937
12938 while (pci_id->vendor != 0) {
12939 bridge = pci_get_device(pci_id->vendor,
12940 pci_id->device,
12941 bridge);
12942 if (!bridge) {
12943 pci_id++;
12944 continue;
12945 }
12946 if (bridge->subordinate &&
12947 (bridge->subordinate->number <=
12948 tp->pdev->bus->number) &&
12949 (bridge->subordinate->subordinate >=
12950 tp->pdev->bus->number)) {
12951 tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
12952 pci_dev_put(bridge);
12953 break;
12954 }
12955 }
12956 }
12957
Michael Chan4a29cc22006-03-19 13:21:12 -080012958 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
12959 * DMA addresses > 40-bit. This bridge may have other additional
12960 * 57xx devices behind it in some 4-port NIC designs for example.
12961 * Any tg3 device found behind the bridge will also need the 40-bit
12962 * DMA workaround.
12963 */
Michael Chana4e2b342005-10-26 15:46:52 -070012964 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
12965 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
12966 tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
Michael Chan4a29cc22006-03-19 13:21:12 -080012967 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
Michael Chan4cf78e42005-07-25 12:29:19 -070012968 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
Matt Carlson859a588792010-04-05 10:19:28 +000012969 } else {
Michael Chan4a29cc22006-03-19 13:21:12 -080012970 struct pci_dev *bridge = NULL;
12971
12972 do {
12973 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
12974 PCI_DEVICE_ID_SERVERWORKS_EPB,
12975 bridge);
12976 if (bridge && bridge->subordinate &&
12977 (bridge->subordinate->number <=
12978 tp->pdev->bus->number) &&
12979 (bridge->subordinate->subordinate >=
12980 tp->pdev->bus->number)) {
12981 tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
12982 pci_dev_put(bridge);
12983 break;
12984 }
12985 } while (bridge);
12986 }
Michael Chan4cf78e42005-07-25 12:29:19 -070012987
Linus Torvalds1da177e2005-04-16 15:20:36 -070012988 /* Initialize misc host control in PCI block. */
12989 tp->misc_host_ctrl |= (misc_ctrl_reg &
12990 MISC_HOST_CTRL_CHIPREV);
12991 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12992 tp->misc_host_ctrl);
12993
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000012994 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
12995 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
12996 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
Michael Chan7544b092007-05-05 13:08:32 -070012997 tp->pdev_peer = tg3_find_peer(tp);
12998
Matt Carlsonc885e822010-08-02 11:25:57 +000012999 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13000 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13001 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
13002 tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
13003
Matt Carlson321d32a2008-11-21 17:22:19 -080013004 /* Intentionally exclude ASIC_REV_5906 */
13005 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Michael Chand9ab5ad2006-03-20 22:27:35 -080013006 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070013007 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070013008 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070013009 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013010 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Matt Carlsonc885e822010-08-02 11:25:57 +000013011 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
Matt Carlson321d32a2008-11-21 17:22:19 -080013012 tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
13013
13014 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13015 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
Michael Chanb5d37722006-09-27 16:06:21 -070013016 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080013017 (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
Michael Chana4e2b342005-10-26 15:46:52 -070013018 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
John W. Linville6708e5c2005-04-21 17:00:52 -070013019 tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
13020
John W. Linville1b440c562005-04-21 17:03:18 -070013021 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
13022 (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
13023 tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
13024
Matt Carlson027455a2008-12-21 20:19:30 -080013025 /* 5700 B0 chips do not support checksumming correctly due
13026 * to hardware bugs.
13027 */
13028 if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
13029 tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
13030 else {
Eric Dumazet7fe876a2010-07-08 06:14:55 +000013031 unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
13032
Matt Carlson027455a2008-12-21 20:19:30 -080013033 tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
Matt Carlson027455a2008-12-21 20:19:30 -080013034 if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
Eric Dumazet7fe876a2010-07-08 06:14:55 +000013035 features |= NETIF_F_IPV6_CSUM;
13036 tp->dev->features |= features;
13037 vlan_features_add(tp->dev, features);
Matt Carlson027455a2008-12-21 20:19:30 -080013038 }
13039
Matt Carlson507399f2009-11-13 13:03:37 +000013040 /* Determine TSO capabilities */
Matt Carlsonc885e822010-08-02 11:25:57 +000013041 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
Matt Carlsone849cdc2009-11-13 13:03:38 +000013042 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
13043 else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
13044 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Matt Carlson507399f2009-11-13 13:03:37 +000013045 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
13046 else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
13047 tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
13048 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13049 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
13050 tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
13051 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13052 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13053 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
13054 tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
13055 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13056 tp->fw_needed = FIRMWARE_TG3TSO5;
13057 else
13058 tp->fw_needed = FIRMWARE_TG3TSO;
13059 }
13060
13061 tp->irq_max = 1;
13062
Michael Chan5a6f3072006-03-20 22:28:05 -080013063 if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
Michael Chan7544b092007-05-05 13:08:32 -070013064 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
13065 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13066 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13067 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13068 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13069 tp->pdev_peer == tp->pdev))
13070 tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
13071
Matt Carlson321d32a2008-11-21 17:22:19 -080013072 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
Michael Chanb5d37722006-09-27 16:06:21 -070013073 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
Michael Chanfcfa0a32006-03-20 22:28:41 -080013074 tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
Michael Chan52c0fd82006-06-29 20:15:54 -070013075 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013076
Matt Carlsonc885e822010-08-02 11:25:57 +000013077 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
Matt Carlson507399f2009-11-13 13:03:37 +000013078 tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
13079 tp->irq_max = TG3_IRQ_MAX_VECS;
13080 }
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013081 }
Matt Carlson0e1406d2009-11-02 12:33:33 +000013082
Matt Carlson615774f2009-11-13 13:03:39 +000013083 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
Matt Carlsona50d0792010-06-05 17:24:37 +000013084 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
Matt Carlson615774f2009-11-13 13:03:39 +000013085 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13086 tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
13087 else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
13088 tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
13089 tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
Matt Carlson0e1406d2009-11-02 12:33:33 +000013090 }
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013091
Matt Carlsonc885e822010-08-02 11:25:57 +000013092 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
Matt Carlsonb703df62009-12-03 08:36:21 +000013093 tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
13094
Matt Carlsonf51f3562008-05-25 23:45:08 -070013095 if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
Matt Carlsonc6cdf432010-04-05 10:19:26 +000013096 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
13097 (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
Matt Carlson8f666b02009-08-28 13:58:24 +000013098 tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
Michael Chan0f893dc2005-07-25 12:30:38 -070013099
Matt Carlson52f44902008-11-21 17:17:04 -080013100 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13101 &pci_state_reg);
13102
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013103 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
13104 if (tp->pcie_cap != 0) {
13105 u16 lnkctl;
13106
Linus Torvalds1da177e2005-04-16 15:20:36 -070013107 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
Matt Carlson5f5c51e2007-11-12 21:19:37 -080013108
13109 pcie_set_readrq(tp->pdev, 4096);
13110
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013111 pci_read_config_word(tp->pdev,
13112 tp->pcie_cap + PCI_EXP_LNKCTL,
13113 &lnkctl);
13114 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
13115 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Michael Chanc7835a72006-11-15 21:14:42 -080013116 tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013117 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080013118 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson9cf74eb2009-04-20 06:58:27 +000013119 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13120 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
Matt Carlson5e7dfd02008-11-21 17:18:16 -080013121 tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
Matt Carlson614b0592010-01-20 16:58:02 +000013122 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
13123 tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
Michael Chanc7835a72006-11-15 21:14:42 -080013124 }
Matt Carlson52f44902008-11-21 17:17:04 -080013125 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
Matt Carlsonfcb389d2008-11-03 16:55:44 -080013126 tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
Matt Carlson52f44902008-11-21 17:17:04 -080013127 } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
13128 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
13129 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13130 if (!tp->pcix_cap) {
Matt Carlson2445e462010-04-05 10:19:21 +000013131 dev_err(&tp->pdev->dev,
13132 "Cannot find PCI-X capability, aborting\n");
Matt Carlson52f44902008-11-21 17:17:04 -080013133 return -EIO;
13134 }
13135
13136 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
13137 tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
13138 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013139
Michael Chan399de502005-10-03 14:02:39 -070013140 /* If we have an AMD 762 or VIA K8T800 chipset, write
13141 * reordering to the mailbox registers done by the host
13142 * controller can cause major troubles. We read back from
13143 * every mailbox register write to force the writes to be
13144 * posted to the chip in order.
13145 */
13146 if (pci_dev_present(write_reorder_chipsets) &&
13147 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13148 tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
13149
Matt Carlson69fc4052008-12-21 20:19:57 -080013150 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13151 &tp->pci_cacheline_sz);
13152 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13153 &tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013154 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13155 tp->pci_lat_timer < 64) {
13156 tp->pci_lat_timer = 64;
Matt Carlson69fc4052008-12-21 20:19:57 -080013157 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13158 tp->pci_lat_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013159 }
13160
Matt Carlson52f44902008-11-21 17:17:04 -080013161 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13162 /* 5700 BX chips need to have their TX producer index
13163 * mailboxes written twice to workaround a bug.
13164 */
13165 tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
Matt Carlson9974a352007-10-07 23:27:28 -070013166
Matt Carlson52f44902008-11-21 17:17:04 -080013167 /* If we are in PCI-X mode, enable register write workaround.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013168 *
13169 * The workaround is to use indirect register accesses
13170 * for all chip writes not to mailbox registers.
13171 */
Matt Carlson52f44902008-11-21 17:17:04 -080013172 if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013173 u32 pm_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013174
13175 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13176
13177 /* The chip can have it's power management PCI config
13178 * space registers clobbered due to this bug.
13179 * So explicitly force the chip into D0 here.
13180 */
Matt Carlson9974a352007-10-07 23:27:28 -070013181 pci_read_config_dword(tp->pdev,
13182 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070013183 &pm_reg);
13184 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13185 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
Matt Carlson9974a352007-10-07 23:27:28 -070013186 pci_write_config_dword(tp->pdev,
13187 tp->pm_cap + PCI_PM_CTRL,
Linus Torvalds1da177e2005-04-16 15:20:36 -070013188 pm_reg);
13189
13190 /* Also, force SERR#/PERR# in PCI command. */
13191 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13192 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13193 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13194 }
13195 }
13196
Linus Torvalds1da177e2005-04-16 15:20:36 -070013197 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
13198 tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
13199 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
13200 tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
13201
13202 /* Chip-specific fixup from Broadcom driver */
13203 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13204 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13205 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13206 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13207 }
13208
Michael Chan1ee582d2005-08-09 20:16:46 -070013209 /* Default fast path register access methods */
Michael Chan20094932005-08-09 20:16:32 -070013210 tp->read32 = tg3_read32;
Michael Chan1ee582d2005-08-09 20:16:46 -070013211 tp->write32 = tg3_write32;
Michael Chan09ee9292005-08-09 20:17:00 -070013212 tp->read32_mbox = tg3_read32;
Michael Chan20094932005-08-09 20:16:32 -070013213 tp->write32_mbox = tg3_write32;
Michael Chan1ee582d2005-08-09 20:16:46 -070013214 tp->write32_tx_mbox = tg3_write32;
13215 tp->write32_rx_mbox = tg3_write32;
13216
13217 /* Various workaround register access methods */
13218 if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
13219 tp->write32 = tg3_write_indirect_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070013220 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
13221 ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
13222 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
13223 /*
13224 * Back to back register writes can cause problems on these
13225 * chips, the workaround is to read back all reg writes
13226 * except those to mailbox regs.
13227 *
13228 * See tg3_write_indirect_reg32().
13229 */
Michael Chan1ee582d2005-08-09 20:16:46 -070013230 tp->write32 = tg3_write_flush_reg32;
Matt Carlson98efd8a2007-05-05 12:47:25 -070013231 }
13232
Michael Chan1ee582d2005-08-09 20:16:46 -070013233 if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
13234 (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
13235 tp->write32_tx_mbox = tg3_write32_tx_mbox;
13236 if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
13237 tp->write32_rx_mbox = tg3_write_flush_reg32;
13238 }
Michael Chan20094932005-08-09 20:16:32 -070013239
Michael Chan68929142005-08-09 20:17:14 -070013240 if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
13241 tp->read32 = tg3_read_indirect_reg32;
13242 tp->write32 = tg3_write_indirect_reg32;
13243 tp->read32_mbox = tg3_read_indirect_mbox;
13244 tp->write32_mbox = tg3_write_indirect_mbox;
13245 tp->write32_tx_mbox = tg3_write_indirect_mbox;
13246 tp->write32_rx_mbox = tg3_write_indirect_mbox;
13247
13248 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070013249 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070013250
13251 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13252 pci_cmd &= ~PCI_COMMAND_MEMORY;
13253 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13254 }
Michael Chanb5d37722006-09-27 16:06:21 -070013255 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13256 tp->read32_mbox = tg3_read32_mbox_5906;
13257 tp->write32_mbox = tg3_write32_mbox_5906;
13258 tp->write32_tx_mbox = tg3_write32_mbox_5906;
13259 tp->write32_rx_mbox = tg3_write32_mbox_5906;
13260 }
Michael Chan68929142005-08-09 20:17:14 -070013261
Michael Chanbbadf502006-04-06 21:46:34 -070013262 if (tp->write32 == tg3_write_indirect_reg32 ||
13263 ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13264 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
David S. Millerf49639e2006-06-09 11:58:36 -070013265 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
Michael Chanbbadf502006-04-06 21:46:34 -070013266 tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
13267
Michael Chan7d0c41e2005-04-21 17:06:20 -070013268 /* Get eeprom hw config before calling tg3_set_power_state().
Michael Chan9d26e212006-12-07 00:21:14 -080013269 * In particular, the TG3_FLG2_IS_NIC flag must be
Michael Chan7d0c41e2005-04-21 17:06:20 -070013270 * determined before calling tg3_set_power_state() so that
13271 * we know whether or not to switch out of Vaux power.
13272 * When the flag is set, it means that GPIO1 is used for eeprom
13273 * write protect and also implies that it is a LOM where GPIOs
13274 * are not used to switch power.
Jeff Garzik6aa20a22006-09-13 13:24:59 -040013275 */
Michael Chan7d0c41e2005-04-21 17:06:20 -070013276 tg3_get_eeprom_hw_cfg(tp);
13277
Matt Carlson0d3031d2007-10-10 18:02:43 -070013278 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
13279 /* Allow reads and writes to the
13280 * APE register and memory space.
13281 */
13282 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
Matt Carlsonf92d9dc12010-06-05 17:24:30 +000013283 PCISTATE_ALLOW_APE_SHMEM_WR |
13284 PCISTATE_ALLOW_APE_PSPACE_WR;
Matt Carlson0d3031d2007-10-10 18:02:43 -070013285 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
13286 pci_state_reg);
13287 }
13288
Matt Carlson9936bcf2007-10-10 18:03:07 -070013289 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
Matt Carlson57e69832008-05-25 23:48:31 -070013290 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson321d32a2008-11-21 17:22:19 -080013291 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013292 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
Matt Carlsonc885e822010-08-02 11:25:57 +000013293 (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
Matt Carlsond30cdd22007-10-07 23:28:35 -070013294 tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
13295
Michael Chan314fba32005-04-21 17:07:04 -070013296 /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
13297 * GPIO1 driven high will bring 5700's external PHY out of reset.
13298 * It is also used as eeprom write protect on LOMs.
13299 */
13300 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
13301 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13302 (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
13303 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
13304 GRC_LCLCTRL_GPIO_OUTPUT1);
Michael Chan3e7d83b2005-04-21 17:10:36 -070013305 /* Unused GPIO3 must be driven as output on 5752 because there
13306 * are no pull-up resistors on unused GPIO pins.
13307 */
13308 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13309 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
Michael Chan314fba32005-04-21 17:07:04 -070013310
Matt Carlson321d32a2008-11-21 17:22:19 -080013311 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsoncb4ed1f2010-01-20 16:58:09 +000013312 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13313 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
Michael Chanaf36e6b2006-03-23 01:28:06 -080013314 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13315
Matt Carlson8d519ab2009-04-20 06:58:01 +000013316 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
13317 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
Matt Carlson5f0c4a32008-06-09 15:41:12 -070013318 /* Turn off the debug UART. */
13319 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13320 if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
13321 /* Keep VMain power. */
13322 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
13323 GRC_LCLCTRL_GPIO_OUTPUT0;
13324 }
13325
Linus Torvalds1da177e2005-04-16 15:20:36 -070013326 /* Force the chip into D0. */
Michael Chanbc1c7562006-03-20 17:48:03 -080013327 err = tg3_set_power_state(tp, PCI_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013328 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000013329 dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070013330 return err;
13331 }
13332
Linus Torvalds1da177e2005-04-16 15:20:36 -070013333 /* Derive initial jumbo mode from MTU assigned in
13334 * ether_setup() via the alloc_etherdev() call
13335 */
Michael Chan0f893dc2005-07-25 12:30:38 -070013336 if (tp->dev->mtu > ETH_DATA_LEN &&
Michael Chana4e2b342005-10-26 15:46:52 -070013337 !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
Michael Chan0f893dc2005-07-25 12:30:38 -070013338 tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013339
13340 /* Determine WakeOnLan speed to use. */
13341 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13342 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13343 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
13344 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
13345 tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
13346 } else {
13347 tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
13348 }
13349
Matt Carlson7f97a4b2009-08-25 10:10:03 +000013350 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
13351 tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
13352
Linus Torvalds1da177e2005-04-16 15:20:36 -070013353 /* A few boards don't want Ethernet@WireSpeed phy feature */
13354 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
13355 ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
13356 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
Michael Chan747e8f82005-07-25 12:33:22 -070013357 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
Matt Carlson7f97a4b2009-08-25 10:10:03 +000013358 (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
Michael Chan747e8f82005-07-25 12:33:22 -070013359 (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
Linus Torvalds1da177e2005-04-16 15:20:36 -070013360 tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
13361
13362 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
13363 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
13364 tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
13365 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
13366 tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
13367
Matt Carlson321d32a2008-11-21 17:22:19 -080013368 if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
Matt Carlson7f97a4b2009-08-25 10:10:03 +000013369 !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
Matt Carlson321d32a2008-11-21 17:22:19 -080013370 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
Matt Carlsonf6eb9b12009-09-01 13:19:53 +000013371 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
Matt Carlsonc885e822010-08-02 11:25:57 +000013372 !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
Michael Chanc424cb22006-04-29 18:56:34 -070013373 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
Matt Carlsond30cdd22007-10-07 23:28:35 -070013374 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
Matt Carlson9936bcf2007-10-10 18:03:07 -070013375 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
13376 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
Michael Chand4011ad2007-02-13 12:17:25 -080013377 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
13378 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
13379 tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
Michael Chanc1d2a192007-01-08 19:57:20 -080013380 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
13381 tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
Matt Carlson321d32a2008-11-21 17:22:19 -080013382 } else
Michael Chanc424cb22006-04-29 18:56:34 -070013383 tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
13384 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013385
Matt Carlsonb2a5c192008-04-03 21:44:44 -070013386 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
13387 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
13388 tp->phy_otp = tg3_read_otp_phycfg(tp);
13389 if (tp->phy_otp == 0)
13390 tp->phy_otp = TG3_OTP_DEFAULT;
13391 }
13392
Matt Carlsonf51f3562008-05-25 23:45:08 -070013393 if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
Matt Carlson8ef21422008-05-02 16:47:53 -070013394 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
13395 else
13396 tp->mi_mode = MAC_MI_MODE_BASE;
13397
Linus Torvalds1da177e2005-04-16 15:20:36 -070013398 tp->coalesce_mode = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013399 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
13400 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
13401 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
13402
Matt Carlson321d32a2008-11-21 17:22:19 -080013403 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
13404 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
Matt Carlson57e69832008-05-25 23:48:31 -070013405 tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
13406
Matt Carlson158d7ab2008-05-29 01:37:54 -070013407 err = tg3_mdio_init(tp);
13408 if (err)
13409 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013410
Matt Carlson55dffe72010-01-12 10:11:39 +000013411 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
Matt Carlson2138c002010-07-11 09:31:43 +000013412 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
Matt Carlson55dffe72010-01-12 10:11:39 +000013413 return -ENOTSUPP;
13414
Linus Torvalds1da177e2005-04-16 15:20:36 -070013415 /* Initialize data/descriptor byte/word swapping. */
13416 val = tr32(GRC_MODE);
13417 val &= GRC_MODE_HOST_STACKUP;
13418 tw32(GRC_MODE, val | tp->grc_mode);
13419
13420 tg3_switch_clocks(tp);
13421
13422 /* Clear this out for sanity. */
13423 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
13424
13425 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13426 &pci_state_reg);
13427 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
13428 (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
13429 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
13430
13431 if (chiprevid == CHIPREV_ID_5701_A0 ||
13432 chiprevid == CHIPREV_ID_5701_B0 ||
13433 chiprevid == CHIPREV_ID_5701_B2 ||
13434 chiprevid == CHIPREV_ID_5701_B5) {
13435 void __iomem *sram_base;
13436
13437 /* Write some dummy words into the SRAM status block
13438 * area, see if it reads back correctly. If the return
13439 * value is bad, force enable the PCIX workaround.
13440 */
13441 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
13442
13443 writel(0x00000000, sram_base);
13444 writel(0x00000000, sram_base + 4);
13445 writel(0xffffffff, sram_base + 4);
13446 if (readl(sram_base) != 0x00000000)
13447 tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
13448 }
13449 }
13450
13451 udelay(50);
13452 tg3_nvram_init(tp);
13453
13454 grc_misc_cfg = tr32(GRC_MISC_CFG);
13455 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
13456
Linus Torvalds1da177e2005-04-16 15:20:36 -070013457 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13458 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
13459 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
13460 tp->tg3_flags2 |= TG3_FLG2_IS_5788;
13461
David S. Millerfac9b832005-05-18 22:46:34 -070013462 if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
13463 (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
13464 tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
13465 if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
13466 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
13467 HOSTCC_MODE_CLRTICK_TXBD);
13468
13469 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
13470 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13471 tp->misc_host_ctrl);
13472 }
13473
Matt Carlson3bda1252008-08-15 14:08:22 -070013474 /* Preserve the APE MAC_MODE bits */
13475 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
13476 tp->mac_mode = tr32(MAC_MODE) |
13477 MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
13478 else
13479 tp->mac_mode = TG3_DEF_MAC_MODE;
13480
Linus Torvalds1da177e2005-04-16 15:20:36 -070013481 /* these are limited to 10/100 only */
13482 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13483 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
13484 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
13485 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13486 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
13487 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
13488 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
13489 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
13490 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
Michael Chan676917d2006-12-07 00:20:22 -080013491 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
13492 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
Matt Carlson321d32a2008-11-21 17:22:19 -080013493 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
Matt Carlsond1101142010-02-17 15:16:55 +000013494 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13495 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
Matt Carlson7f97a4b2009-08-25 10:10:03 +000013496 (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
Linus Torvalds1da177e2005-04-16 15:20:36 -070013497 tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
13498
13499 err = tg3_phy_probe(tp);
13500 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000013501 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013502 /* ... but do not return immediately ... */
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070013503 tg3_mdio_fini(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013504 }
13505
Matt Carlson184b8902010-04-05 10:19:25 +000013506 tg3_read_vpd(tp);
Michael Chanc4e65752006-03-20 22:29:32 -080013507 tg3_read_fw_ver(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013508
13509 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
13510 tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
13511 } else {
13512 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13513 tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
13514 else
13515 tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
13516 }
13517
13518 /* 5700 {AX,BX} chips have a broken status block link
13519 * change bit implementation, so we must use the
13520 * status register in those cases.
13521 */
13522 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
13523 tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
13524 else
13525 tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
13526
13527 /* The led_ctrl is set during tg3_phy_probe, here we might
13528 * have to force the link status polling mechanism based
13529 * upon subsystem IDs.
13530 */
13531 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
Michael Chan007a880d2007-05-31 14:49:51 -070013532 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -070013533 !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
13534 tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
13535 TG3_FLAG_USE_LINKCHG_REG);
13536 }
13537
13538 /* For all SERDES we poll the MAC status register. */
13539 if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
13540 tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
13541 else
13542 tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
13543
Matt Carlson9dc7a112010-04-12 06:58:28 +000013544 tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
Matt Carlsond2757fc2010-04-12 06:58:27 +000013545 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013546 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
Matt Carlsond2757fc2010-04-12 06:58:27 +000013547 (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
Matt Carlson9dc7a112010-04-12 06:58:28 +000013548 tp->rx_offset -= NET_IP_ALIGN;
Matt Carlsond2757fc2010-04-12 06:58:27 +000013549#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Matt Carlson9dc7a112010-04-12 06:58:28 +000013550 tp->rx_copy_thresh = ~(u16)0;
Matt Carlsond2757fc2010-04-12 06:58:27 +000013551#endif
13552 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013553
Michael Chanf92905d2006-06-29 20:14:29 -070013554 tp->rx_std_max_post = TG3_RX_RING_SIZE;
13555
13556 /* Increment the rx prod index on the rx std ring by at most
13557 * 8 for these chips to workaround hw errata.
13558 */
13559 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13560 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
13561 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
13562 tp->rx_std_max_post = 8;
13563
Matt Carlson8ed5d972007-05-07 00:25:49 -070013564 if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
13565 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
13566 PCIE_PWR_MGMT_L1_THRESH_MSK;
13567
Linus Torvalds1da177e2005-04-16 15:20:36 -070013568 return err;
13569}
13570
David S. Miller49b6e95f2007-03-29 01:38:42 -070013571#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070013572static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
13573{
13574 struct net_device *dev = tp->dev;
13575 struct pci_dev *pdev = tp->pdev;
David S. Miller49b6e95f2007-03-29 01:38:42 -070013576 struct device_node *dp = pci_device_to_OF_node(pdev);
David S. Miller374d4ca2007-03-29 01:57:57 -070013577 const unsigned char *addr;
David S. Miller49b6e95f2007-03-29 01:38:42 -070013578 int len;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013579
David S. Miller49b6e95f2007-03-29 01:38:42 -070013580 addr = of_get_property(dp, "local-mac-address", &len);
13581 if (addr && len == 6) {
13582 memcpy(dev->dev_addr, addr, 6);
13583 memcpy(dev->perm_addr, dev->dev_addr, 6);
13584 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013585 }
13586 return -ENODEV;
13587}
13588
13589static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
13590{
13591 struct net_device *dev = tp->dev;
13592
13593 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
John W. Linville2ff43692005-09-12 14:44:20 -070013594 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013595 return 0;
13596}
13597#endif
13598
13599static int __devinit tg3_get_device_address(struct tg3 *tp)
13600{
13601 struct net_device *dev = tp->dev;
13602 u32 hi, lo, mac_offset;
Michael Chan008652b2006-03-27 23:14:53 -080013603 int addr_ok = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013604
David S. Miller49b6e95f2007-03-29 01:38:42 -070013605#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070013606 if (!tg3_get_macaddr_sparc(tp))
13607 return 0;
13608#endif
13609
13610 mac_offset = 0x7c;
David S. Millerf49639e2006-06-09 11:58:36 -070013611 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
Michael Chana4e2b342005-10-26 15:46:52 -070013612 (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070013613 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
13614 mac_offset = 0xcc;
13615 if (tg3_nvram_lock(tp))
13616 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
13617 else
13618 tg3_nvram_unlock(tp);
Matt Carlsona50d0792010-06-05 17:24:37 +000013619 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13620 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
13621 if (PCI_FUNC(tp->pdev->devfn) & 1)
Matt Carlsona1b950d2009-09-01 13:20:17 +000013622 mac_offset = 0xcc;
Matt Carlsona50d0792010-06-05 17:24:37 +000013623 if (PCI_FUNC(tp->pdev->devfn) > 1)
13624 mac_offset += 0x18c;
Matt Carlsona1b950d2009-09-01 13:20:17 +000013625 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
Michael Chanb5d37722006-09-27 16:06:21 -070013626 mac_offset = 0x10;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013627
13628 /* First try to get it from MAC address mailbox. */
13629 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
13630 if ((hi >> 16) == 0x484b) {
13631 dev->dev_addr[0] = (hi >> 8) & 0xff;
13632 dev->dev_addr[1] = (hi >> 0) & 0xff;
13633
13634 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
13635 dev->dev_addr[2] = (lo >> 24) & 0xff;
13636 dev->dev_addr[3] = (lo >> 16) & 0xff;
13637 dev->dev_addr[4] = (lo >> 8) & 0xff;
13638 dev->dev_addr[5] = (lo >> 0) & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013639
Michael Chan008652b2006-03-27 23:14:53 -080013640 /* Some old bootcode may report a 0 MAC address in SRAM */
13641 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
13642 }
13643 if (!addr_ok) {
13644 /* Next, try NVRAM. */
Matt Carlsondf259d82009-04-20 06:57:14 +000013645 if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
13646 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
Matt Carlson6d348f22009-02-25 14:25:52 +000013647 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
Matt Carlson62cedd12009-04-20 14:52:29 -070013648 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
13649 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
Michael Chan008652b2006-03-27 23:14:53 -080013650 }
13651 /* Finally just fetch it out of the MAC control regs. */
13652 else {
13653 hi = tr32(MAC_ADDR_0_HIGH);
13654 lo = tr32(MAC_ADDR_0_LOW);
13655
13656 dev->dev_addr[5] = lo & 0xff;
13657 dev->dev_addr[4] = (lo >> 8) & 0xff;
13658 dev->dev_addr[3] = (lo >> 16) & 0xff;
13659 dev->dev_addr[2] = (lo >> 24) & 0xff;
13660 dev->dev_addr[1] = hi & 0xff;
13661 dev->dev_addr[0] = (hi >> 8) & 0xff;
13662 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070013663 }
13664
13665 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
David S. Miller7582a332008-03-20 15:53:15 -070013666#ifdef CONFIG_SPARC
Linus Torvalds1da177e2005-04-16 15:20:36 -070013667 if (!tg3_get_default_macaddr_sparc(tp))
13668 return 0;
13669#endif
13670 return -EINVAL;
13671 }
John W. Linville2ff43692005-09-12 14:44:20 -070013672 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013673 return 0;
13674}
13675
David S. Miller59e6b432005-05-18 22:50:10 -070013676#define BOUNDARY_SINGLE_CACHELINE 1
13677#define BOUNDARY_MULTI_CACHELINE 2
13678
13679static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
13680{
13681 int cacheline_size;
13682 u8 byte;
13683 int goal;
13684
13685 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
13686 if (byte == 0)
13687 cacheline_size = 1024;
13688 else
13689 cacheline_size = (int) byte * 4;
13690
13691 /* On 5703 and later chips, the boundary bits have no
13692 * effect.
13693 */
13694 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13695 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13696 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
13697 goto out;
13698
13699#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
13700 goal = BOUNDARY_MULTI_CACHELINE;
13701#else
13702#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
13703 goal = BOUNDARY_SINGLE_CACHELINE;
13704#else
13705 goal = 0;
13706#endif
13707#endif
13708
Matt Carlsonc885e822010-08-02 11:25:57 +000013709 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000013710 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
13711 goto out;
13712 }
13713
David S. Miller59e6b432005-05-18 22:50:10 -070013714 if (!goal)
13715 goto out;
13716
13717 /* PCI controllers on most RISC systems tend to disconnect
13718 * when a device tries to burst across a cache-line boundary.
13719 * Therefore, letting tg3 do so just wastes PCI bandwidth.
13720 *
13721 * Unfortunately, for PCI-E there are only limited
13722 * write-side controls for this, and thus for reads
13723 * we will still get the disconnects. We'll also waste
13724 * these PCI cycles for both read and write for chips
13725 * other than 5700 and 5701 which do not implement the
13726 * boundary bits.
13727 */
13728 if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
13729 !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
13730 switch (cacheline_size) {
13731 case 16:
13732 case 32:
13733 case 64:
13734 case 128:
13735 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13736 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
13737 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
13738 } else {
13739 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
13740 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
13741 }
13742 break;
13743
13744 case 256:
13745 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
13746 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
13747 break;
13748
13749 default:
13750 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
13751 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
13752 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070013753 }
David S. Miller59e6b432005-05-18 22:50:10 -070013754 } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
13755 switch (cacheline_size) {
13756 case 16:
13757 case 32:
13758 case 64:
13759 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13760 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
13761 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
13762 break;
13763 }
13764 /* fallthrough */
13765 case 128:
13766 default:
13767 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
13768 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
13769 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070013770 }
David S. Miller59e6b432005-05-18 22:50:10 -070013771 } else {
13772 switch (cacheline_size) {
13773 case 16:
13774 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13775 val |= (DMA_RWCTRL_READ_BNDRY_16 |
13776 DMA_RWCTRL_WRITE_BNDRY_16);
13777 break;
13778 }
13779 /* fallthrough */
13780 case 32:
13781 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13782 val |= (DMA_RWCTRL_READ_BNDRY_32 |
13783 DMA_RWCTRL_WRITE_BNDRY_32);
13784 break;
13785 }
13786 /* fallthrough */
13787 case 64:
13788 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13789 val |= (DMA_RWCTRL_READ_BNDRY_64 |
13790 DMA_RWCTRL_WRITE_BNDRY_64);
13791 break;
13792 }
13793 /* fallthrough */
13794 case 128:
13795 if (goal == BOUNDARY_SINGLE_CACHELINE) {
13796 val |= (DMA_RWCTRL_READ_BNDRY_128 |
13797 DMA_RWCTRL_WRITE_BNDRY_128);
13798 break;
13799 }
13800 /* fallthrough */
13801 case 256:
13802 val |= (DMA_RWCTRL_READ_BNDRY_256 |
13803 DMA_RWCTRL_WRITE_BNDRY_256);
13804 break;
13805 case 512:
13806 val |= (DMA_RWCTRL_READ_BNDRY_512 |
13807 DMA_RWCTRL_WRITE_BNDRY_512);
13808 break;
13809 case 1024:
13810 default:
13811 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
13812 DMA_RWCTRL_WRITE_BNDRY_1024);
13813 break;
Stephen Hemminger855e1112008-04-16 16:37:28 -070013814 }
David S. Miller59e6b432005-05-18 22:50:10 -070013815 }
13816
13817out:
13818 return val;
13819}
13820
Linus Torvalds1da177e2005-04-16 15:20:36 -070013821static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
13822{
13823 struct tg3_internal_buffer_desc test_desc;
13824 u32 sram_dma_descs;
13825 int i, ret;
13826
13827 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
13828
13829 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
13830 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
13831 tw32(RDMAC_STATUS, 0);
13832 tw32(WDMAC_STATUS, 0);
13833
13834 tw32(BUFMGR_MODE, 0);
13835 tw32(FTQ_RESET, 0);
13836
13837 test_desc.addr_hi = ((u64) buf_dma) >> 32;
13838 test_desc.addr_lo = buf_dma & 0xffffffff;
13839 test_desc.nic_mbuf = 0x00002100;
13840 test_desc.len = size;
13841
13842 /*
13843 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
13844 * the *second* time the tg3 driver was getting loaded after an
13845 * initial scan.
13846 *
13847 * Broadcom tells me:
13848 * ...the DMA engine is connected to the GRC block and a DMA
13849 * reset may affect the GRC block in some unpredictable way...
13850 * The behavior of resets to individual blocks has not been tested.
13851 *
13852 * Broadcom noted the GRC reset will also reset all sub-components.
13853 */
13854 if (to_device) {
13855 test_desc.cqid_sqid = (13 << 8) | 2;
13856
13857 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
13858 udelay(40);
13859 } else {
13860 test_desc.cqid_sqid = (16 << 8) | 7;
13861
13862 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
13863 udelay(40);
13864 }
13865 test_desc.flags = 0x00000005;
13866
13867 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
13868 u32 val;
13869
13870 val = *(((u32 *)&test_desc) + i);
13871 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
13872 sram_dma_descs + (i * sizeof(u32)));
13873 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
13874 }
13875 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
13876
Matt Carlson859a588792010-04-05 10:19:28 +000013877 if (to_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013878 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
Matt Carlson859a588792010-04-05 10:19:28 +000013879 else
Linus Torvalds1da177e2005-04-16 15:20:36 -070013880 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013881
13882 ret = -ENODEV;
13883 for (i = 0; i < 40; i++) {
13884 u32 val;
13885
13886 if (to_device)
13887 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
13888 else
13889 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
13890 if ((val & 0xffff) == sram_dma_descs) {
13891 ret = 0;
13892 break;
13893 }
13894
13895 udelay(100);
13896 }
13897
13898 return ret;
13899}
13900
David S. Millerded73402005-05-23 13:59:47 -070013901#define TEST_BUFFER_SIZE 0x2000
Linus Torvalds1da177e2005-04-16 15:20:36 -070013902
13903static int __devinit tg3_test_dma(struct tg3 *tp)
13904{
13905 dma_addr_t buf_dma;
David S. Miller59e6b432005-05-18 22:50:10 -070013906 u32 *buf, saved_dma_rwctrl;
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000013907 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013908
13909 buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
13910 if (!buf) {
13911 ret = -ENOMEM;
13912 goto out_nofree;
13913 }
13914
13915 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
13916 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
13917
David S. Miller59e6b432005-05-18 22:50:10 -070013918 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070013919
Matt Carlsonc885e822010-08-02 11:25:57 +000013920 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
Matt Carlsoncbf9ca62009-11-13 13:03:40 +000013921 goto out;
13922
Linus Torvalds1da177e2005-04-16 15:20:36 -070013923 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
13924 /* DMA read watermark not used on PCIE */
13925 tp->dma_rwctrl |= 0x00180000;
13926 } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
Michael Chan85e94ce2005-04-21 17:05:28 -070013927 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
13928 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013929 tp->dma_rwctrl |= 0x003f0000;
13930 else
13931 tp->dma_rwctrl |= 0x003f000f;
13932 } else {
13933 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
13934 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
13935 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
Michael Chan49afdeb2007-02-13 12:17:03 -080013936 u32 read_water = 0x7;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013937
Michael Chan4a29cc22006-03-19 13:21:12 -080013938 /* If the 5704 is behind the EPB bridge, we can
13939 * do the less restrictive ONE_DMA workaround for
13940 * better performance.
13941 */
13942 if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
13943 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
13944 tp->dma_rwctrl |= 0x8000;
13945 else if (ccval == 0x6 || ccval == 0x7)
Linus Torvalds1da177e2005-04-16 15:20:36 -070013946 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
13947
Michael Chan49afdeb2007-02-13 12:17:03 -080013948 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
13949 read_water = 4;
David S. Miller59e6b432005-05-18 22:50:10 -070013950 /* Set bit 23 to enable PCIX hw bug fix */
Michael Chan49afdeb2007-02-13 12:17:03 -080013951 tp->dma_rwctrl |=
13952 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
13953 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
13954 (1 << 23);
Michael Chan4cf78e42005-07-25 12:29:19 -070013955 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
13956 /* 5780 always in PCIX mode */
13957 tp->dma_rwctrl |= 0x00144000;
Michael Chana4e2b342005-10-26 15:46:52 -070013958 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
13959 /* 5714 always in PCIX mode */
13960 tp->dma_rwctrl |= 0x00148000;
Linus Torvalds1da177e2005-04-16 15:20:36 -070013961 } else {
13962 tp->dma_rwctrl |= 0x001b000f;
13963 }
13964 }
13965
13966 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
13967 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
13968 tp->dma_rwctrl &= 0xfffffff0;
13969
13970 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13971 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
13972 /* Remove this if it causes problems for some boards. */
13973 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
13974
13975 /* On 5700/5701 chips, we need to set this bit.
13976 * Otherwise the chip will issue cacheline transactions
13977 * to streamable DMA memory with not all the byte
13978 * enables turned on. This is an error on several
13979 * RISC PCI controllers, in particular sparc64.
13980 *
13981 * On 5703/5704 chips, this bit has been reassigned
13982 * a different meaning. In particular, it is used
13983 * on those chips to enable a PCI-X workaround.
13984 */
13985 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
13986 }
13987
13988 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
13989
13990#if 0
13991 /* Unneeded, already done by tg3_get_invariants. */
13992 tg3_switch_clocks(tp);
13993#endif
13994
Linus Torvalds1da177e2005-04-16 15:20:36 -070013995 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13996 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
13997 goto out;
13998
David S. Miller59e6b432005-05-18 22:50:10 -070013999 /* It is best to perform DMA test with maximum write burst size
14000 * to expose the 5700/5701 write DMA bug.
14001 */
14002 saved_dma_rwctrl = tp->dma_rwctrl;
14003 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14004 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14005
Linus Torvalds1da177e2005-04-16 15:20:36 -070014006 while (1) {
14007 u32 *p = buf, i;
14008
14009 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14010 p[i] = i;
14011
14012 /* Send the buffer to the chip. */
14013 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14014 if (ret) {
Matt Carlson2445e462010-04-05 10:19:21 +000014015 dev_err(&tp->pdev->dev,
14016 "%s: Buffer write failed. err = %d\n",
14017 __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014018 break;
14019 }
14020
14021#if 0
14022 /* validate data reached card RAM correctly. */
14023 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14024 u32 val;
14025 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14026 if (le32_to_cpu(val) != p[i]) {
Matt Carlson2445e462010-04-05 10:19:21 +000014027 dev_err(&tp->pdev->dev,
14028 "%s: Buffer corrupted on device! "
14029 "(%d != %d)\n", __func__, val, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014030 /* ret = -ENODEV here? */
14031 }
14032 p[i] = 0;
14033 }
14034#endif
14035 /* Now read it back. */
14036 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14037 if (ret) {
Matt Carlson5129c3a2010-04-05 10:19:23 +000014038 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14039 "err = %d\n", __func__, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014040 break;
14041 }
14042
14043 /* Verify it. */
14044 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14045 if (p[i] == i)
14046 continue;
14047
David S. Miller59e6b432005-05-18 22:50:10 -070014048 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14049 DMA_RWCTRL_WRITE_BNDRY_16) {
14050 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014051 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14052 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14053 break;
14054 } else {
Matt Carlson2445e462010-04-05 10:19:21 +000014055 dev_err(&tp->pdev->dev,
14056 "%s: Buffer corrupted on read back! "
14057 "(%d != %d)\n", __func__, p[i], i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014058 ret = -ENODEV;
14059 goto out;
14060 }
14061 }
14062
14063 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14064 /* Success. */
14065 ret = 0;
14066 break;
14067 }
14068 }
David S. Miller59e6b432005-05-18 22:50:10 -070014069 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14070 DMA_RWCTRL_WRITE_BNDRY_16) {
Michael Chan6d1cfba2005-06-08 14:13:14 -070014071 static struct pci_device_id dma_wait_state_chipsets[] = {
14072 { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
14073 PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14074 { },
14075 };
14076
David S. Miller59e6b432005-05-18 22:50:10 -070014077 /* DMA test passed without adjusting DMA boundary,
Michael Chan6d1cfba2005-06-08 14:13:14 -070014078 * now look for chipsets that are known to expose the
14079 * DMA bug without failing the test.
David S. Miller59e6b432005-05-18 22:50:10 -070014080 */
Michael Chan6d1cfba2005-06-08 14:13:14 -070014081 if (pci_dev_present(dma_wait_state_chipsets)) {
14082 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14083 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
Matt Carlson859a588792010-04-05 10:19:28 +000014084 } else {
Michael Chan6d1cfba2005-06-08 14:13:14 -070014085 /* Safe to use the calculated DMA boundary. */
14086 tp->dma_rwctrl = saved_dma_rwctrl;
Matt Carlson859a588792010-04-05 10:19:28 +000014087 }
Michael Chan6d1cfba2005-06-08 14:13:14 -070014088
David S. Miller59e6b432005-05-18 22:50:10 -070014089 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14090 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014091
14092out:
14093 pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
14094out_nofree:
14095 return ret;
14096}
14097
14098static void __devinit tg3_init_link_config(struct tg3 *tp)
14099{
14100 tp->link_config.advertising =
14101 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
14102 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
14103 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
14104 ADVERTISED_Autoneg | ADVERTISED_MII);
14105 tp->link_config.speed = SPEED_INVALID;
14106 tp->link_config.duplex = DUPLEX_INVALID;
14107 tp->link_config.autoneg = AUTONEG_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014108 tp->link_config.active_speed = SPEED_INVALID;
14109 tp->link_config.active_duplex = DUPLEX_INVALID;
14110 tp->link_config.phy_is_low_power = 0;
14111 tp->link_config.orig_speed = SPEED_INVALID;
14112 tp->link_config.orig_duplex = DUPLEX_INVALID;
14113 tp->link_config.orig_autoneg = AUTONEG_INVALID;
14114}
14115
14116static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14117{
Matt Carlsonc885e822010-08-02 11:25:57 +000014118 if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
Matt Carlson666bc832010-01-20 16:58:03 +000014119 tp->bufmgr_config.mbuf_read_dma_low_water =
14120 DEFAULT_MB_RDMA_LOW_WATER_5705;
14121 tp->bufmgr_config.mbuf_mac_rx_low_water =
14122 DEFAULT_MB_MACRX_LOW_WATER_57765;
14123 tp->bufmgr_config.mbuf_high_water =
14124 DEFAULT_MB_HIGH_WATER_57765;
14125
14126 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14127 DEFAULT_MB_RDMA_LOW_WATER_5705;
14128 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14129 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14130 tp->bufmgr_config.mbuf_high_water_jumbo =
14131 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
14132 } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
Michael Chanfdfec1722005-07-25 12:31:48 -070014133 tp->bufmgr_config.mbuf_read_dma_low_water =
14134 DEFAULT_MB_RDMA_LOW_WATER_5705;
14135 tp->bufmgr_config.mbuf_mac_rx_low_water =
14136 DEFAULT_MB_MACRX_LOW_WATER_5705;
14137 tp->bufmgr_config.mbuf_high_water =
14138 DEFAULT_MB_HIGH_WATER_5705;
Michael Chanb5d37722006-09-27 16:06:21 -070014139 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14140 tp->bufmgr_config.mbuf_mac_rx_low_water =
14141 DEFAULT_MB_MACRX_LOW_WATER_5906;
14142 tp->bufmgr_config.mbuf_high_water =
14143 DEFAULT_MB_HIGH_WATER_5906;
14144 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014145
Michael Chanfdfec1722005-07-25 12:31:48 -070014146 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14147 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14148 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14149 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14150 tp->bufmgr_config.mbuf_high_water_jumbo =
14151 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14152 } else {
14153 tp->bufmgr_config.mbuf_read_dma_low_water =
14154 DEFAULT_MB_RDMA_LOW_WATER;
14155 tp->bufmgr_config.mbuf_mac_rx_low_water =
14156 DEFAULT_MB_MACRX_LOW_WATER;
14157 tp->bufmgr_config.mbuf_high_water =
14158 DEFAULT_MB_HIGH_WATER;
14159
14160 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14161 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14162 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14163 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14164 tp->bufmgr_config.mbuf_high_water_jumbo =
14165 DEFAULT_MB_HIGH_WATER_JUMBO;
14166 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014167
14168 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14169 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14170}
14171
14172static char * __devinit tg3_phy_string(struct tg3 *tp)
14173{
Matt Carlson79eb6902010-02-17 15:17:03 +000014174 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14175 case TG3_PHY_ID_BCM5400: return "5400";
14176 case TG3_PHY_ID_BCM5401: return "5401";
14177 case TG3_PHY_ID_BCM5411: return "5411";
14178 case TG3_PHY_ID_BCM5701: return "5701";
14179 case TG3_PHY_ID_BCM5703: return "5703";
14180 case TG3_PHY_ID_BCM5704: return "5704";
14181 case TG3_PHY_ID_BCM5705: return "5705";
14182 case TG3_PHY_ID_BCM5750: return "5750";
14183 case TG3_PHY_ID_BCM5752: return "5752";
14184 case TG3_PHY_ID_BCM5714: return "5714";
14185 case TG3_PHY_ID_BCM5780: return "5780";
14186 case TG3_PHY_ID_BCM5755: return "5755";
14187 case TG3_PHY_ID_BCM5787: return "5787";
14188 case TG3_PHY_ID_BCM5784: return "5784";
14189 case TG3_PHY_ID_BCM5756: return "5722/5756";
14190 case TG3_PHY_ID_BCM5906: return "5906";
14191 case TG3_PHY_ID_BCM5761: return "5761";
14192 case TG3_PHY_ID_BCM5718C: return "5718C";
14193 case TG3_PHY_ID_BCM5718S: return "5718S";
14194 case TG3_PHY_ID_BCM57765: return "57765";
Matt Carlson302b5002010-06-05 17:24:38 +000014195 case TG3_PHY_ID_BCM5719C: return "5719C";
Matt Carlson79eb6902010-02-17 15:17:03 +000014196 case TG3_PHY_ID_BCM8002: return "8002/serdes";
Linus Torvalds1da177e2005-04-16 15:20:36 -070014197 case 0: return "serdes";
14198 default: return "unknown";
Stephen Hemminger855e1112008-04-16 16:37:28 -070014199 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014200}
14201
Michael Chanf9804dd2005-09-27 12:13:10 -070014202static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14203{
14204 if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
14205 strcpy(str, "PCI Express");
14206 return str;
14207 } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
14208 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14209
14210 strcpy(str, "PCIX:");
14211
14212 if ((clock_ctrl == 7) ||
14213 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
14214 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
14215 strcat(str, "133MHz");
14216 else if (clock_ctrl == 0)
14217 strcat(str, "33MHz");
14218 else if (clock_ctrl == 2)
14219 strcat(str, "50MHz");
14220 else if (clock_ctrl == 4)
14221 strcat(str, "66MHz");
14222 else if (clock_ctrl == 6)
14223 strcat(str, "100MHz");
Michael Chanf9804dd2005-09-27 12:13:10 -070014224 } else {
14225 strcpy(str, "PCI:");
14226 if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
14227 strcat(str, "66MHz");
14228 else
14229 strcat(str, "33MHz");
14230 }
14231 if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
14232 strcat(str, ":32-bit");
14233 else
14234 strcat(str, ":64-bit");
14235 return str;
14236}
14237
Michael Chan8c2dc7e2005-12-19 16:26:02 -080014238static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -070014239{
14240 struct pci_dev *peer;
14241 unsigned int func, devnr = tp->pdev->devfn & ~7;
14242
14243 for (func = 0; func < 8; func++) {
14244 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14245 if (peer && peer != tp->pdev)
14246 break;
14247 pci_dev_put(peer);
14248 }
Michael Chan16fe9d72005-12-13 21:09:54 -080014249 /* 5704 can be configured in single-port mode, set peer to
14250 * tp->pdev in that case.
14251 */
14252 if (!peer) {
14253 peer = tp->pdev;
14254 return peer;
14255 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014256
14257 /*
14258 * We don't need to keep the refcount elevated; there's no way
14259 * to remove one half of this device without removing the other
14260 */
14261 pci_dev_put(peer);
14262
14263 return peer;
14264}
14265
David S. Miller15f98502005-05-18 22:49:26 -070014266static void __devinit tg3_init_coal(struct tg3 *tp)
14267{
14268 struct ethtool_coalesce *ec = &tp->coal;
14269
14270 memset(ec, 0, sizeof(*ec));
14271 ec->cmd = ETHTOOL_GCOALESCE;
14272 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
14273 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
14274 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
14275 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
14276 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
14277 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
14278 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
14279 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
14280 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
14281
14282 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
14283 HOSTCC_MODE_CLRTICK_TXBD)) {
14284 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
14285 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
14286 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
14287 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
14288 }
Michael Chand244c892005-07-05 14:42:33 -070014289
14290 if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
14291 ec->rx_coalesce_usecs_irq = 0;
14292 ec->tx_coalesce_usecs_irq = 0;
14293 ec->stats_block_coalesce_usecs = 0;
14294 }
David S. Miller15f98502005-05-18 22:49:26 -070014295}
14296
Stephen Hemminger7c7d64b2008-11-19 22:25:36 -080014297static const struct net_device_ops tg3_netdev_ops = {
14298 .ndo_open = tg3_open,
14299 .ndo_stop = tg3_close,
Stephen Hemminger00829822008-11-20 20:14:53 -080014300 .ndo_start_xmit = tg3_start_xmit,
Eric Dumazet511d2222010-07-07 20:44:24 +000014301 .ndo_get_stats64 = tg3_get_stats64,
Stephen Hemminger00829822008-11-20 20:14:53 -080014302 .ndo_validate_addr = eth_validate_addr,
14303 .ndo_set_multicast_list = tg3_set_rx_mode,
14304 .ndo_set_mac_address = tg3_set_mac_addr,
14305 .ndo_do_ioctl = tg3_ioctl,
14306 .ndo_tx_timeout = tg3_tx_timeout,
14307 .ndo_change_mtu = tg3_change_mtu,
14308#if TG3_VLAN_TAG_USED
14309 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14310#endif
14311#ifdef CONFIG_NET_POLL_CONTROLLER
14312 .ndo_poll_controller = tg3_poll_controller,
14313#endif
14314};
14315
14316static const struct net_device_ops tg3_netdev_ops_dma_bug = {
14317 .ndo_open = tg3_open,
14318 .ndo_stop = tg3_close,
14319 .ndo_start_xmit = tg3_start_xmit_dma_bug,
Eric Dumazet511d2222010-07-07 20:44:24 +000014320 .ndo_get_stats64 = tg3_get_stats64,
Stephen Hemminger7c7d64b2008-11-19 22:25:36 -080014321 .ndo_validate_addr = eth_validate_addr,
14322 .ndo_set_multicast_list = tg3_set_rx_mode,
14323 .ndo_set_mac_address = tg3_set_mac_addr,
14324 .ndo_do_ioctl = tg3_ioctl,
14325 .ndo_tx_timeout = tg3_tx_timeout,
14326 .ndo_change_mtu = tg3_change_mtu,
14327#if TG3_VLAN_TAG_USED
14328 .ndo_vlan_rx_register = tg3_vlan_rx_register,
14329#endif
14330#ifdef CONFIG_NET_POLL_CONTROLLER
14331 .ndo_poll_controller = tg3_poll_controller,
14332#endif
14333};
14334
Linus Torvalds1da177e2005-04-16 15:20:36 -070014335static int __devinit tg3_init_one(struct pci_dev *pdev,
14336 const struct pci_device_id *ent)
14337{
Linus Torvalds1da177e2005-04-16 15:20:36 -070014338 struct net_device *dev;
14339 struct tg3 *tp;
Matt Carlson646c9ed2009-09-01 12:58:41 +000014340 int i, err, pm_cap;
14341 u32 sndmbx, rcvmbx, intmbx;
Michael Chanf9804dd2005-09-27 12:13:10 -070014342 char str[40];
Michael Chan72f2afb2006-03-06 19:28:35 -080014343 u64 dma_mask, persist_dma_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014344
Joe Perches05dbe002010-02-17 19:44:19 +000014345 printk_once(KERN_INFO "%s\n", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014346
14347 err = pci_enable_device(pdev);
14348 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000014349 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070014350 return err;
14351 }
14352
Linus Torvalds1da177e2005-04-16 15:20:36 -070014353 err = pci_request_regions(pdev, DRV_MODULE_NAME);
14354 if (err) {
Matt Carlson2445e462010-04-05 10:19:21 +000014355 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070014356 goto err_out_disable_pdev;
14357 }
14358
14359 pci_set_master(pdev);
14360
14361 /* Find power-management capability. */
14362 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
14363 if (pm_cap == 0) {
Matt Carlson2445e462010-04-05 10:19:21 +000014364 dev_err(&pdev->dev,
14365 "Cannot find Power Management capability, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070014366 err = -EIO;
14367 goto err_out_free_res;
14368 }
14369
Matt Carlsonfe5f5782009-09-01 13:09:39 +000014370 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014371 if (!dev) {
Matt Carlson2445e462010-04-05 10:19:21 +000014372 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070014373 err = -ENOMEM;
14374 goto err_out_free_res;
14375 }
14376
Linus Torvalds1da177e2005-04-16 15:20:36 -070014377 SET_NETDEV_DEV(dev, &pdev->dev);
14378
Linus Torvalds1da177e2005-04-16 15:20:36 -070014379#if TG3_VLAN_TAG_USED
14380 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014381#endif
14382
14383 tp = netdev_priv(dev);
14384 tp->pdev = pdev;
14385 tp->dev = dev;
14386 tp->pm_cap = pm_cap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014387 tp->rx_mode = TG3_DEF_RX_MODE;
14388 tp->tx_mode = TG3_DEF_TX_MODE;
Matt Carlson8ef21422008-05-02 16:47:53 -070014389
Linus Torvalds1da177e2005-04-16 15:20:36 -070014390 if (tg3_debug > 0)
14391 tp->msg_enable = tg3_debug;
14392 else
14393 tp->msg_enable = TG3_DEF_MSG_ENABLE;
14394
14395 /* The word/byte swap controls here control register access byte
14396 * swapping. DMA data byte swapping is controlled in the GRC_MODE
14397 * setting below.
14398 */
14399 tp->misc_host_ctrl =
14400 MISC_HOST_CTRL_MASK_PCI_INT |
14401 MISC_HOST_CTRL_WORD_SWAP |
14402 MISC_HOST_CTRL_INDIR_ACCESS |
14403 MISC_HOST_CTRL_PCISTATE_RW;
14404
14405 /* The NONFRM (non-frame) byte/word swap controls take effect
14406 * on descriptor entries, anything which isn't packet data.
14407 *
14408 * The StrongARM chips on the board (one for tx, one for rx)
14409 * are running in big-endian mode.
14410 */
14411 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
14412 GRC_MODE_WSWAP_NONFRM_DATA);
14413#ifdef __BIG_ENDIAN
14414 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
14415#endif
14416 spin_lock_init(&tp->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014417 spin_lock_init(&tp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +000014418 INIT_WORK(&tp->reset_task, tg3_reset_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014419
Matt Carlsond5fe4882008-11-21 17:20:32 -080014420 tp->regs = pci_ioremap_bar(pdev, BAR_0);
Andy Gospodarekab0049b2007-09-06 20:42:14 +010014421 if (!tp->regs) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014422 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070014423 err = -ENOMEM;
14424 goto err_out_free_dev;
14425 }
14426
14427 tg3_init_link_config(tp);
14428
Linus Torvalds1da177e2005-04-16 15:20:36 -070014429 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
14430 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014431
Linus Torvalds1da177e2005-04-16 15:20:36 -070014432 dev->ethtool_ops = &tg3_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014433 dev->watchdog_timeo = TG3_TX_TIMEOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014434 dev->irq = pdev->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014435
14436 err = tg3_get_invariants(tp);
14437 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014438 dev_err(&pdev->dev,
14439 "Problem fetching invariants of chip, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070014440 goto err_out_iounmap;
14441 }
14442
Matt Carlson615774f2009-11-13 13:03:39 +000014443 if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
Matt Carlsona50d0792010-06-05 17:24:37 +000014444 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 &&
14445 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
Stephen Hemminger00829822008-11-20 20:14:53 -080014446 dev->netdev_ops = &tg3_netdev_ops;
14447 else
14448 dev->netdev_ops = &tg3_netdev_ops_dma_bug;
14449
14450
Michael Chan4a29cc22006-03-19 13:21:12 -080014451 /* The EPB bridge inside 5714, 5715, and 5780 and any
14452 * device behind the EPB cannot support DMA addresses > 40-bit.
Michael Chan72f2afb2006-03-06 19:28:35 -080014453 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
14454 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
14455 * do DMA address check in tg3_start_xmit().
14456 */
Michael Chan4a29cc22006-03-19 13:21:12 -080014457 if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
Yang Hongyang284901a2009-04-06 19:01:15 -070014458 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
Michael Chan4a29cc22006-03-19 13:21:12 -080014459 else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
Yang Hongyang50cf1562009-04-06 19:01:14 -070014460 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan72f2afb2006-03-06 19:28:35 -080014461#ifdef CONFIG_HIGHMEM
Yang Hongyang6a355282009-04-06 19:01:13 -070014462 dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080014463#endif
Michael Chan4a29cc22006-03-19 13:21:12 -080014464 } else
Yang Hongyang6a355282009-04-06 19:01:13 -070014465 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan72f2afb2006-03-06 19:28:35 -080014466
14467 /* Configure DMA attributes. */
Yang Hongyang284901a2009-04-06 19:01:15 -070014468 if (dma_mask > DMA_BIT_MASK(32)) {
Michael Chan72f2afb2006-03-06 19:28:35 -080014469 err = pci_set_dma_mask(pdev, dma_mask);
14470 if (!err) {
14471 dev->features |= NETIF_F_HIGHDMA;
14472 err = pci_set_consistent_dma_mask(pdev,
14473 persist_dma_mask);
14474 if (err < 0) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014475 dev_err(&pdev->dev, "Unable to obtain 64 bit "
14476 "DMA for consistent allocations\n");
Michael Chan72f2afb2006-03-06 19:28:35 -080014477 goto err_out_iounmap;
14478 }
14479 }
14480 }
Yang Hongyang284901a2009-04-06 19:01:15 -070014481 if (err || dma_mask == DMA_BIT_MASK(32)) {
14482 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Michael Chan72f2afb2006-03-06 19:28:35 -080014483 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014484 dev_err(&pdev->dev,
14485 "No usable DMA configuration, aborting\n");
Michael Chan72f2afb2006-03-06 19:28:35 -080014486 goto err_out_iounmap;
14487 }
14488 }
14489
Michael Chanfdfec1722005-07-25 12:31:48 -070014490 tg3_init_bufmgr_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014491
Matt Carlson507399f2009-11-13 13:03:37 +000014492 /* Selectively allow TSO based on operating conditions */
14493 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
14494 (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
14495 tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
14496 else {
14497 tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
14498 tp->fw_needed = NULL;
14499 }
14500
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080014501 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
Matt Carlson9e9fd122009-01-19 16:57:45 -080014502 tp->fw_needed = FIRMWARE_TG3;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080014503
Michael Chan4e3a7aa2006-03-20 17:47:44 -080014504 /* TSO is on by default on chips that support hardware TSO.
14505 * Firmware TSO on older chips gives lower performance, so it
14506 * is off by default, but can be enabled using ethtool.
14507 */
Matt Carlsone849cdc2009-11-13 13:03:38 +000014508 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
Eric Dumazet7fe876a2010-07-08 06:14:55 +000014509 (dev->features & NETIF_F_IP_CSUM)) {
Matt Carlsone849cdc2009-11-13 13:03:38 +000014510 dev->features |= NETIF_F_TSO;
Eric Dumazet7fe876a2010-07-08 06:14:55 +000014511 vlan_features_add(dev, NETIF_F_TSO);
14512 }
Matt Carlsone849cdc2009-11-13 13:03:38 +000014513 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
14514 (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
Eric Dumazet7fe876a2010-07-08 06:14:55 +000014515 if (dev->features & NETIF_F_IPV6_CSUM) {
Michael Chanb0026622006-07-03 19:42:14 -070014516 dev->features |= NETIF_F_TSO6;
Eric Dumazet7fe876a2010-07-08 06:14:55 +000014517 vlan_features_add(dev, NETIF_F_TSO6);
14518 }
Matt Carlsone849cdc2009-11-13 13:03:38 +000014519 if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
14520 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
Matt Carlson57e69832008-05-25 23:48:31 -070014521 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14522 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
Matt Carlson321d32a2008-11-21 17:22:19 -080014523 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
Eric Dumazet7fe876a2010-07-08 06:14:55 +000014524 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
Matt Carlson9936bcf2007-10-10 18:03:07 -070014525 dev->features |= NETIF_F_TSO_ECN;
Eric Dumazet7fe876a2010-07-08 06:14:55 +000014526 vlan_features_add(dev, NETIF_F_TSO_ECN);
14527 }
Michael Chanb0026622006-07-03 19:42:14 -070014528 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014529
Linus Torvalds1da177e2005-04-16 15:20:36 -070014530 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
14531 !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
14532 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
14533 tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
14534 tp->rx_pending = 63;
14535 }
14536
Linus Torvalds1da177e2005-04-16 15:20:36 -070014537 err = tg3_get_device_address(tp);
14538 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014539 dev_err(&pdev->dev,
14540 "Could not obtain valid ethernet address, aborting\n");
Matt Carlson026a6c22009-12-03 08:36:24 +000014541 goto err_out_iounmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014542 }
14543
Matt Carlson0d3031d2007-10-10 18:02:43 -070014544 if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
Matt Carlson63532392008-11-03 16:49:57 -080014545 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
Al Viro79ea13c2008-01-24 02:06:46 -080014546 if (!tp->aperegs) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014547 dev_err(&pdev->dev,
14548 "Cannot map APE registers, aborting\n");
Matt Carlson0d3031d2007-10-10 18:02:43 -070014549 err = -ENOMEM;
Matt Carlson026a6c22009-12-03 08:36:24 +000014550 goto err_out_iounmap;
Matt Carlson0d3031d2007-10-10 18:02:43 -070014551 }
14552
14553 tg3_ape_lock_init(tp);
Matt Carlson7fd76442009-02-25 14:27:20 +000014554
14555 if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
14556 tg3_read_dash_ver(tp);
Matt Carlson0d3031d2007-10-10 18:02:43 -070014557 }
14558
Matt Carlsonc88864d2007-11-12 21:07:01 -080014559 /*
14560 * Reset chip in case UNDI or EFI driver did not shutdown
14561 * DMA self test will enable WDMAC and we'll see (spurious)
14562 * pending DMA on the PCI bus at that point.
14563 */
14564 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
14565 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
14566 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
14567 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
14568 }
14569
14570 err = tg3_test_dma(tp);
14571 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014572 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
Matt Carlsonc88864d2007-11-12 21:07:01 -080014573 goto err_out_apeunmap;
14574 }
14575
Matt Carlsonc88864d2007-11-12 21:07:01 -080014576 /* flow control autonegotiation is default behavior */
14577 tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
Steve Glendinninge18ce342008-12-16 02:00:00 -080014578 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
Matt Carlsonc88864d2007-11-12 21:07:01 -080014579
Matt Carlson78f90dc2009-11-13 13:03:42 +000014580 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
14581 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
14582 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
14583 for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
14584 struct tg3_napi *tnapi = &tp->napi[i];
14585
14586 tnapi->tp = tp;
14587 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
14588
14589 tnapi->int_mbox = intmbx;
14590 if (i < 4)
14591 intmbx += 0x8;
14592 else
14593 intmbx += 0x4;
14594
14595 tnapi->consmbox = rcvmbx;
14596 tnapi->prodmbox = sndmbx;
14597
14598 if (i) {
14599 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
14600 netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
14601 } else {
14602 tnapi->coal_now = HOSTCC_MODE_NOW;
14603 netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
14604 }
14605
14606 if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
14607 break;
14608
14609 /*
14610 * If we support MSIX, we'll be using RSS. If we're using
14611 * RSS, the first vector only handles link interrupts and the
14612 * remaining vectors handle rx and tx interrupts. Reuse the
14613 * mailbox values for the next iteration. The values we setup
14614 * above are still useful for the single vectored mode.
14615 */
14616 if (!i)
14617 continue;
14618
14619 rcvmbx += 0x8;
14620
14621 if (sndmbx & 0x4)
14622 sndmbx -= 0x4;
14623 else
14624 sndmbx += 0xc;
14625 }
14626
Matt Carlsonc88864d2007-11-12 21:07:01 -080014627 tg3_init_coal(tp);
14628
Michael Chanc49a1562006-12-17 17:07:29 -080014629 pci_set_drvdata(pdev, dev);
14630
Linus Torvalds1da177e2005-04-16 15:20:36 -070014631 err = register_netdev(dev);
14632 if (err) {
Matt Carlsonab96b242010-04-05 10:19:22 +000014633 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
Matt Carlson0d3031d2007-10-10 18:02:43 -070014634 goto err_out_apeunmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014635 }
14636
Joe Perches05dbe002010-02-17 19:44:19 +000014637 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
14638 tp->board_part_number,
14639 tp->pci_chip_rev_id,
14640 tg3_bus_string(tp, str),
14641 dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014642
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000014643 if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
14644 struct phy_device *phydev;
14645 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
Matt Carlson5129c3a2010-04-05 10:19:23 +000014646 netdev_info(dev,
14647 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
Joe Perches05dbe002010-02-17 19:44:19 +000014648 phydev->drv->name, dev_name(&phydev->dev));
Matt Carlson3f0e3ad2009-11-02 14:24:36 +000014649 } else
Matt Carlson5129c3a2010-04-05 10:19:23 +000014650 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
14651 "(WireSpeed[%d])\n", tg3_phy_string(tp),
Joe Perches05dbe002010-02-17 19:44:19 +000014652 ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
14653 ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
14654 "10/100/1000Base-T")),
14655 (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
Matt Carlsondf59c942008-11-03 16:52:56 -080014656
Joe Perches05dbe002010-02-17 19:44:19 +000014657 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
14658 (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
14659 (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
14660 (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
14661 (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
14662 (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
14663 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
14664 tp->dma_rwctrl,
14665 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
14666 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014667
14668 return 0;
14669
Matt Carlson0d3031d2007-10-10 18:02:43 -070014670err_out_apeunmap:
14671 if (tp->aperegs) {
14672 iounmap(tp->aperegs);
14673 tp->aperegs = NULL;
14674 }
14675
Linus Torvalds1da177e2005-04-16 15:20:36 -070014676err_out_iounmap:
Michael Chan68929142005-08-09 20:17:14 -070014677 if (tp->regs) {
14678 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070014679 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070014680 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014681
14682err_out_free_dev:
14683 free_netdev(dev);
14684
14685err_out_free_res:
14686 pci_release_regions(pdev);
14687
14688err_out_disable_pdev:
14689 pci_disable_device(pdev);
14690 pci_set_drvdata(pdev, NULL);
14691 return err;
14692}
14693
14694static void __devexit tg3_remove_one(struct pci_dev *pdev)
14695{
14696 struct net_device *dev = pci_get_drvdata(pdev);
14697
14698 if (dev) {
14699 struct tg3 *tp = netdev_priv(dev);
14700
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -080014701 if (tp->fw)
14702 release_firmware(tp->fw);
14703
Michael Chan7faa0062006-02-02 17:29:28 -080014704 flush_scheduled_work();
Matt Carlson158d7ab2008-05-29 01:37:54 -070014705
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070014706 if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
14707 tg3_phy_fini(tp);
Matt Carlson158d7ab2008-05-29 01:37:54 -070014708 tg3_mdio_fini(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070014709 }
Matt Carlson158d7ab2008-05-29 01:37:54 -070014710
Linus Torvalds1da177e2005-04-16 15:20:36 -070014711 unregister_netdev(dev);
Matt Carlson0d3031d2007-10-10 18:02:43 -070014712 if (tp->aperegs) {
14713 iounmap(tp->aperegs);
14714 tp->aperegs = NULL;
14715 }
Michael Chan68929142005-08-09 20:17:14 -070014716 if (tp->regs) {
14717 iounmap(tp->regs);
Peter Hagervall22abe312005-09-16 17:01:03 -070014718 tp->regs = NULL;
Michael Chan68929142005-08-09 20:17:14 -070014719 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070014720 free_netdev(dev);
14721 pci_release_regions(pdev);
14722 pci_disable_device(pdev);
14723 pci_set_drvdata(pdev, NULL);
14724 }
14725}
14726
14727static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
14728{
14729 struct net_device *dev = pci_get_drvdata(pdev);
14730 struct tg3 *tp = netdev_priv(dev);
Rafael J. Wysocki12dac072008-07-30 16:37:33 -070014731 pci_power_t target_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014732 int err;
14733
Michael Chan3e0c95f2007-08-03 20:56:54 -070014734 /* PCI register 4 needs to be saved whether netif_running() or not.
14735 * MSI address and data need to be saved if using MSI and
14736 * netif_running().
14737 */
14738 pci_save_state(pdev);
14739
Linus Torvalds1da177e2005-04-16 15:20:36 -070014740 if (!netif_running(dev))
14741 return 0;
14742
Michael Chan7faa0062006-02-02 17:29:28 -080014743 flush_scheduled_work();
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070014744 tg3_phy_stop(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014745 tg3_netif_stop(tp);
14746
14747 del_timer_sync(&tp->timer);
14748
David S. Millerf47c11e2005-06-24 20:18:35 -070014749 tg3_full_lock(tp, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014750 tg3_disable_ints(tp);
David S. Millerf47c11e2005-06-24 20:18:35 -070014751 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014752
14753 netif_device_detach(dev);
14754
David S. Millerf47c11e2005-06-24 20:18:35 -070014755 tg3_full_lock(tp, 0);
Michael Chan944d9802005-05-29 14:57:48 -070014756 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
Michael Chan6a9eba12005-12-13 21:08:58 -080014757 tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
David S. Millerf47c11e2005-06-24 20:18:35 -070014758 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014759
Rafael J. Wysocki12dac072008-07-30 16:37:33 -070014760 target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
14761
14762 err = tg3_set_power_state(tp, target_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014763 if (err) {
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070014764 int err2;
14765
David S. Millerf47c11e2005-06-24 20:18:35 -070014766 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014767
Michael Chan6a9eba12005-12-13 21:08:58 -080014768 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070014769 err2 = tg3_restart_hw(tp, 1);
14770 if (err2)
Michael Chanb9ec6c12006-07-25 16:37:27 -070014771 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014772
14773 tp->timer.expires = jiffies + tp->timer_offset;
14774 add_timer(&tp->timer);
14775
14776 netif_device_attach(dev);
14777 tg3_netif_start(tp);
14778
Michael Chanb9ec6c12006-07-25 16:37:27 -070014779out:
David S. Millerf47c11e2005-06-24 20:18:35 -070014780 tg3_full_unlock(tp);
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070014781
14782 if (!err2)
14783 tg3_phy_start(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014784 }
14785
14786 return err;
14787}
14788
14789static int tg3_resume(struct pci_dev *pdev)
14790{
14791 struct net_device *dev = pci_get_drvdata(pdev);
14792 struct tg3 *tp = netdev_priv(dev);
14793 int err;
14794
Michael Chan3e0c95f2007-08-03 20:56:54 -070014795 pci_restore_state(tp->pdev);
14796
Linus Torvalds1da177e2005-04-16 15:20:36 -070014797 if (!netif_running(dev))
14798 return 0;
14799
Michael Chanbc1c7562006-03-20 17:48:03 -080014800 err = tg3_set_power_state(tp, PCI_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014801 if (err)
14802 return err;
14803
14804 netif_device_attach(dev);
14805
David S. Millerf47c11e2005-06-24 20:18:35 -070014806 tg3_full_lock(tp, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014807
Michael Chan6a9eba12005-12-13 21:08:58 -080014808 tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
Michael Chanb9ec6c12006-07-25 16:37:27 -070014809 err = tg3_restart_hw(tp, 1);
14810 if (err)
14811 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014812
14813 tp->timer.expires = jiffies + tp->timer_offset;
14814 add_timer(&tp->timer);
14815
Linus Torvalds1da177e2005-04-16 15:20:36 -070014816 tg3_netif_start(tp);
14817
Michael Chanb9ec6c12006-07-25 16:37:27 -070014818out:
David S. Millerf47c11e2005-06-24 20:18:35 -070014819 tg3_full_unlock(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014820
Matt Carlsonb02fd9e2008-05-25 23:47:41 -070014821 if (!err)
14822 tg3_phy_start(tp);
14823
Michael Chanb9ec6c12006-07-25 16:37:27 -070014824 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -070014825}
14826
14827static struct pci_driver tg3_driver = {
14828 .name = DRV_MODULE_NAME,
14829 .id_table = tg3_pci_tbl,
14830 .probe = tg3_init_one,
14831 .remove = __devexit_p(tg3_remove_one),
14832 .suspend = tg3_suspend,
14833 .resume = tg3_resume
14834};
14835
14836static int __init tg3_init(void)
14837{
Jeff Garzik29917622006-08-19 17:48:59 -040014838 return pci_register_driver(&tg3_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -070014839}
14840
14841static void __exit tg3_cleanup(void)
14842{
14843 pci_unregister_driver(&tg3_driver);
14844}
14845
14846module_init(tg3_init);
14847module_exit(tg3_cleanup);