blob: 6bbb1b8b82947776845bc4e7f9ece576995a42d4 [file] [log] [blame]
Tony Lindgren3179a012005-11-10 14:26:48 +00001/*
2 * linux/arch/arm/mach-omap1/clock.c
3 *
Paul Walmsley51c19542010-02-22 22:09:26 -07004 * Copyright (C) 2004 - 2005, 2009-2010 Nokia Corporation
Tony Lindgren3179a012005-11-10 14:26:48 +00005 * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
6 *
7 * Modified to use omap shared clock framework by
8 * Tony Lindgren <tony@atomide.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/list.h>
17#include <linux/errno.h>
18#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000019#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010020#include <linux/io.h>
Tony Lindgren3179a012005-11-10 14:26:48 +000021
Tony Lindgren90afd5c2006-09-25 13:27:20 +030022#include <asm/mach-types.h>
Russell Kingd7e8f1f2009-01-18 23:03:15 +000023#include <asm/clkdev.h>
Tony Lindgren3179a012005-11-10 14:26:48 +000024
Tony Lindgrence491cf2009-10-20 09:40:47 -070025#include <plat/cpu.h>
26#include <plat/usb.h>
27#include <plat/clock.h>
28#include <plat/sram.h>
Paul Walmsley52650502009-12-08 16:29:38 -070029#include <plat/clkdev_omap.h>
Russell King548d8492008-11-04 14:02:46 +000030
Tony Lindgren3179a012005-11-10 14:26:48 +000031#include "clock.h"
Paul Walmsley52650502009-12-08 16:29:38 -070032#include "opp.h"
33
34__u32 arm_idlect1_mask;
35struct clk *api_ck_p, *ck_dpll1_p, *ck_ref_p;
36
37/*-------------------------------------------------------------------------
38 * Omap1 specific clock functions
39 *-------------------------------------------------------------------------*/
Tony Lindgren3179a012005-11-10 14:26:48 +000040
Paul Walmsley52650502009-12-08 16:29:38 -070041unsigned long omap1_uart_recalc(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +000042{
Tony Lindgrenfed415e2009-01-28 12:18:48 -070043 unsigned int val = __raw_readl(clk->enable_reg);
Russell King8b9dbc12009-02-12 10:12:59 +000044 return val & clk->enable_bit ? 48000000 : 12000000;
Tony Lindgren3179a012005-11-10 14:26:48 +000045}
46
Paul Walmsley52650502009-12-08 16:29:38 -070047unsigned long omap1_sossi_recalc(struct clk *clk)
Imre Deakdf2c2e72007-03-05 17:22:58 +020048{
49 u32 div = omap_readl(MOD_CONF_CTRL_1);
50
51 div = (div >> 17) & 0x7;
52 div++;
Russell King8b9dbc12009-02-12 10:12:59 +000053
54 return clk->parent->rate / div;
Imre Deakdf2c2e72007-03-05 17:22:58 +020055}
56
Tony Lindgren3179a012005-11-10 14:26:48 +000057static void omap1_clk_allow_idle(struct clk *clk)
58{
59 struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
60
61 if (!(clk->flags & CLOCK_IDLE_CONTROL))
62 return;
63
64 if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
65 arm_idlect1_mask |= 1 << iclk->idlect_shift;
66}
67
68static void omap1_clk_deny_idle(struct clk *clk)
69{
70 struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
71
72 if (!(clk->flags & CLOCK_IDLE_CONTROL))
73 return;
74
75 if (iclk->no_idle_count++ == 0)
76 arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
77}
78
79static __u16 verify_ckctl_value(__u16 newval)
80{
81 /* This function checks for following limitations set
82 * by the hardware (all conditions must be true):
83 * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
84 * ARM_CK >= TC_CK
85 * DSP_CK >= TC_CK
86 * DSPMMU_CK >= TC_CK
87 *
88 * In addition following rules are enforced:
89 * LCD_CK <= TC_CK
90 * ARMPER_CK <= TC_CK
91 *
92 * However, maximum frequencies are not checked for!
93 */
94 __u8 per_exp;
95 __u8 lcd_exp;
96 __u8 arm_exp;
97 __u8 dsp_exp;
98 __u8 tc_exp;
99 __u8 dspmmu_exp;
100
101 per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
102 lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
103 arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
104 dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
105 tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
106 dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;
107
108 if (dspmmu_exp < dsp_exp)
109 dspmmu_exp = dsp_exp;
110 if (dspmmu_exp > dsp_exp+1)
111 dspmmu_exp = dsp_exp+1;
112 if (tc_exp < arm_exp)
113 tc_exp = arm_exp;
114 if (tc_exp < dspmmu_exp)
115 tc_exp = dspmmu_exp;
116 if (tc_exp > lcd_exp)
117 lcd_exp = tc_exp;
118 if (tc_exp > per_exp)
119 per_exp = tc_exp;
120
121 newval &= 0xf000;
122 newval |= per_exp << CKCTL_PERDIV_OFFSET;
123 newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
124 newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
125 newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
126 newval |= tc_exp << CKCTL_TCDIV_OFFSET;
127 newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;
128
129 return newval;
130}
131
132static int calc_dsor_exp(struct clk *clk, unsigned long rate)
133{
134 /* Note: If target frequency is too low, this function will return 4,
135 * which is invalid value. Caller must check for this value and act
136 * accordingly.
137 *
138 * Note: This function does not check for following limitations set
139 * by the hardware (all conditions must be true):
140 * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
141 * ARM_CK >= TC_CK
142 * DSP_CK >= TC_CK
143 * DSPMMU_CK >= TC_CK
144 */
145 unsigned long realrate;
146 struct clk * parent;
147 unsigned dsor_exp;
148
Tony Lindgren3179a012005-11-10 14:26:48 +0000149 parent = clk->parent;
Russell Kingc0fc18c52008-09-05 15:10:27 +0100150 if (unlikely(parent == NULL))
Tony Lindgren3179a012005-11-10 14:26:48 +0000151 return -EIO;
152
153 realrate = parent->rate;
154 for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
155 if (realrate <= rate)
156 break;
157
158 realrate /= 2;
159 }
160
161 return dsor_exp;
162}
163
Paul Walmsley52650502009-12-08 16:29:38 -0700164unsigned long omap1_ckctl_recalc(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000165{
Tony Lindgren3179a012005-11-10 14:26:48 +0000166 /* Calculate divisor encoded as 2-bit exponent */
Russell King8b9dbc12009-02-12 10:12:59 +0000167 int dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
Tony Lindgren3179a012005-11-10 14:26:48 +0000168
Russell King8b9dbc12009-02-12 10:12:59 +0000169 return clk->parent->rate / dsor;
Tony Lindgren3179a012005-11-10 14:26:48 +0000170}
171
Paul Walmsley52650502009-12-08 16:29:38 -0700172unsigned long omap1_ckctl_recalc_dsp_domain(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000173{
174 int dsor;
175
176 /* Calculate divisor encoded as 2-bit exponent
177 *
178 * The clock control bits are in DSP domain,
179 * so api_ck is needed for access.
180 * Note that DSP_CKCTL virt addr = phys addr, so
181 * we must use __raw_readw() instead of omap_readw().
182 */
Paul Walmsley52650502009-12-08 16:29:38 -0700183 omap1_clk_enable(api_ck_p);
Tony Lindgren3179a012005-11-10 14:26:48 +0000184 dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
Paul Walmsley52650502009-12-08 16:29:38 -0700185 omap1_clk_disable(api_ck_p);
Tony Lindgren3179a012005-11-10 14:26:48 +0000186
Russell King8b9dbc12009-02-12 10:12:59 +0000187 return clk->parent->rate / dsor;
Tony Lindgren3179a012005-11-10 14:26:48 +0000188}
189
190/* MPU virtual clock functions */
Paul Walmsley52650502009-12-08 16:29:38 -0700191int omap1_select_table_rate(struct clk *clk, unsigned long rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000192{
193 /* Find the highest supported frequency <= rate and switch to it */
194 struct mpu_rate * ptr;
Paul Walmsley52650502009-12-08 16:29:38 -0700195 unsigned long dpll1_rate, ref_rate;
Tony Lindgren3179a012005-11-10 14:26:48 +0000196
Paul Walmsleyaf022fa2010-01-19 17:30:55 -0700197 dpll1_rate = ck_dpll1_p->rate;
198 ref_rate = ck_ref_p->rate;
Paul Walmsley52650502009-12-08 16:29:38 -0700199
200 for (ptr = omap1_rate_table; ptr->rate; ptr++) {
201 if (ptr->xtal != ref_rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000202 continue;
203
204 /* DPLL1 cannot be reprogrammed without risking system crash */
Paul Walmsley52650502009-12-08 16:29:38 -0700205 if (likely(dpll1_rate != 0) && ptr->pll_rate != dpll1_rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000206 continue;
207
208 /* Can check only after xtal frequency check */
209 if (ptr->rate <= rate)
210 break;
211 }
212
213 if (!ptr->rate)
214 return -EINVAL;
215
216 /*
217 * In most cases we should not need to reprogram DPLL.
218 * Reprogramming the DPLL is tricky, it must be done from SRAM.
Brian Swetland495f71d2006-06-26 16:16:03 -0700219 * (on 730, bit 13 must always be 1)
Tony Lindgren3179a012005-11-10 14:26:48 +0000220 */
Alistair Buxton39a8b082009-09-22 06:47:14 +0100221 if (cpu_is_omap7xx())
Brian Swetland495f71d2006-06-26 16:16:03 -0700222 omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val | 0x2000);
223 else
224 omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
Tony Lindgren3179a012005-11-10 14:26:48 +0000225
Paul Walmsley52650502009-12-08 16:29:38 -0700226 /* XXX Do we need to recalculate the tree below DPLL1 at this point? */
227 ck_dpll1_p->rate = ptr->pll_rate;
228
Tony Lindgren3179a012005-11-10 14:26:48 +0000229 return 0;
230}
231
Paul Walmsley52650502009-12-08 16:29:38 -0700232int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000233{
Russell Kingd5e60722009-02-08 16:07:46 +0000234 int dsor_exp;
235 u16 regval;
Tony Lindgren3179a012005-11-10 14:26:48 +0000236
Russell Kingd5e60722009-02-08 16:07:46 +0000237 dsor_exp = calc_dsor_exp(clk, rate);
238 if (dsor_exp > 3)
239 dsor_exp = -EINVAL;
240 if (dsor_exp < 0)
241 return dsor_exp;
Tony Lindgren3179a012005-11-10 14:26:48 +0000242
Russell Kingd5e60722009-02-08 16:07:46 +0000243 regval = __raw_readw(DSP_CKCTL);
244 regval &= ~(3 << clk->rate_offset);
245 regval |= dsor_exp << clk->rate_offset;
246 __raw_writew(regval, DSP_CKCTL);
247 clk->rate = clk->parent->rate / (1 << dsor_exp);
Tony Lindgren3179a012005-11-10 14:26:48 +0000248
Russell Kingd5e60722009-02-08 16:07:46 +0000249 return 0;
250}
251
Paul Walmsley52650502009-12-08 16:29:38 -0700252long omap1_clk_round_rate_ckctl_arm(struct clk *clk, unsigned long rate)
Russell Kingd5e60722009-02-08 16:07:46 +0000253{
254 int dsor_exp = calc_dsor_exp(clk, rate);
255 if (dsor_exp < 0)
256 return dsor_exp;
257 if (dsor_exp > 3)
258 dsor_exp = 3;
259 return clk->parent->rate / (1 << dsor_exp);
260}
261
Paul Walmsley52650502009-12-08 16:29:38 -0700262int omap1_clk_set_rate_ckctl_arm(struct clk *clk, unsigned long rate)
Russell Kingd5e60722009-02-08 16:07:46 +0000263{
264 int dsor_exp;
265 u16 regval;
266
267 dsor_exp = calc_dsor_exp(clk, rate);
268 if (dsor_exp > 3)
269 dsor_exp = -EINVAL;
270 if (dsor_exp < 0)
271 return dsor_exp;
272
273 regval = omap_readw(ARM_CKCTL);
274 regval &= ~(3 << clk->rate_offset);
275 regval |= dsor_exp << clk->rate_offset;
276 regval = verify_ckctl_value(regval);
277 omap_writew(regval, ARM_CKCTL);
278 clk->rate = clk->parent->rate / (1 << dsor_exp);
279 return 0;
Tony Lindgren3179a012005-11-10 14:26:48 +0000280}
281
Paul Walmsley52650502009-12-08 16:29:38 -0700282long omap1_round_to_table_rate(struct clk *clk, unsigned long rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000283{
284 /* Find the highest supported frequency <= rate */
285 struct mpu_rate * ptr;
Paul Walmsley52650502009-12-08 16:29:38 -0700286 long highest_rate;
287 unsigned long ref_rate;
288
Paul Walmsleyaf022fa2010-01-19 17:30:55 -0700289 ref_rate = ck_ref_p->rate;
Tony Lindgren3179a012005-11-10 14:26:48 +0000290
Tony Lindgren3179a012005-11-10 14:26:48 +0000291 highest_rate = -EINVAL;
292
Paul Walmsley52650502009-12-08 16:29:38 -0700293 for (ptr = omap1_rate_table; ptr->rate; ptr++) {
294 if (ptr->xtal != ref_rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000295 continue;
296
297 highest_rate = ptr->rate;
298
299 /* Can check only after xtal frequency check */
300 if (ptr->rate <= rate)
301 break;
302 }
303
304 return highest_rate;
305}
306
307static unsigned calc_ext_dsor(unsigned long rate)
308{
309 unsigned dsor;
310
311 /* MCLK and BCLK divisor selection is not linear:
312 * freq = 96MHz / dsor
313 *
314 * RATIO_SEL range: dsor <-> RATIO_SEL
315 * 0..6: (RATIO_SEL+2) <-> (dsor-2)
316 * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
317 * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
318 * can not be used.
319 */
320 for (dsor = 2; dsor < 96; ++dsor) {
321 if ((dsor & 1) && dsor > 8)
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100322 continue;
Tony Lindgren3179a012005-11-10 14:26:48 +0000323 if (rate >= 96000000 / dsor)
324 break;
325 }
326 return dsor;
327}
328
Paul Walmsley52650502009-12-08 16:29:38 -0700329/* XXX Only needed on 1510 */
330int omap1_set_uart_rate(struct clk *clk, unsigned long rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000331{
332 unsigned int val;
333
Tony Lindgrenfed415e2009-01-28 12:18:48 -0700334 val = __raw_readl(clk->enable_reg);
Tony Lindgren3179a012005-11-10 14:26:48 +0000335 if (rate == 12000000)
336 val &= ~(1 << clk->enable_bit);
337 else if (rate == 48000000)
338 val |= (1 << clk->enable_bit);
339 else
340 return -EINVAL;
Tony Lindgrenfed415e2009-01-28 12:18:48 -0700341 __raw_writel(val, clk->enable_reg);
Tony Lindgren3179a012005-11-10 14:26:48 +0000342 clk->rate = rate;
343
344 return 0;
345}
346
347/* External clock (MCLK & BCLK) functions */
Paul Walmsley52650502009-12-08 16:29:38 -0700348int omap1_set_ext_clk_rate(struct clk *clk, unsigned long rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000349{
350 unsigned dsor;
351 __u16 ratio_bits;
352
353 dsor = calc_ext_dsor(rate);
354 clk->rate = 96000000 / dsor;
355 if (dsor > 8)
356 ratio_bits = ((dsor - 8) / 2 + 6) << 2;
357 else
358 ratio_bits = (dsor - 2) << 2;
359
Tony Lindgrenfed415e2009-01-28 12:18:48 -0700360 ratio_bits |= __raw_readw(clk->enable_reg) & ~0xfd;
361 __raw_writew(ratio_bits, clk->enable_reg);
Tony Lindgren3179a012005-11-10 14:26:48 +0000362
363 return 0;
364}
365
Paul Walmsley52650502009-12-08 16:29:38 -0700366int omap1_set_sossi_rate(struct clk *clk, unsigned long rate)
Imre Deakdf2c2e72007-03-05 17:22:58 +0200367{
368 u32 l;
369 int div;
370 unsigned long p_rate;
371
372 p_rate = clk->parent->rate;
373 /* Round towards slower frequency */
374 div = (p_rate + rate - 1) / rate;
375 div--;
376 if (div < 0 || div > 7)
377 return -EINVAL;
378
379 l = omap_readl(MOD_CONF_CTRL_1);
380 l &= ~(7 << 17);
381 l |= div << 17;
382 omap_writel(l, MOD_CONF_CTRL_1);
383
384 clk->rate = p_rate / (div + 1);
Imre Deakdf2c2e72007-03-05 17:22:58 +0200385
386 return 0;
387}
388
Paul Walmsley52650502009-12-08 16:29:38 -0700389long omap1_round_ext_clk_rate(struct clk *clk, unsigned long rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000390{
391 return 96000000 / calc_ext_dsor(rate);
392}
393
Paul Walmsley52650502009-12-08 16:29:38 -0700394void omap1_init_ext_clk(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000395{
396 unsigned dsor;
397 __u16 ratio_bits;
398
399 /* Determine current rate and ensure clock is based on 96MHz APLL */
Tony Lindgrenfed415e2009-01-28 12:18:48 -0700400 ratio_bits = __raw_readw(clk->enable_reg) & ~1;
401 __raw_writew(ratio_bits, clk->enable_reg);
Tony Lindgren3179a012005-11-10 14:26:48 +0000402
403 ratio_bits = (ratio_bits & 0xfc) >> 2;
404 if (ratio_bits > 6)
405 dsor = (ratio_bits - 6) * 2 + 8;
406 else
407 dsor = ratio_bits + 2;
408
409 clk-> rate = 96000000 / dsor;
410}
411
Paul Walmsley52650502009-12-08 16:29:38 -0700412int omap1_clk_enable(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000413{
414 int ret = 0;
Tony Lindgren3179a012005-11-10 14:26:48 +0000415
Russell King3ef48fac2009-04-05 12:27:24 +0100416 if (clk->usecount++ == 0) {
417 if (clk->parent) {
418 ret = omap1_clk_enable(clk->parent);
419 if (ret)
420 goto err;
Tony Lindgren3179a012005-11-10 14:26:48 +0000421
422 if (clk->flags & CLOCK_NO_IDLE_PARENT)
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800423 omap1_clk_deny_idle(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000424 }
425
Russell King548d8492008-11-04 14:02:46 +0000426 ret = clk->ops->enable(clk);
Russell King3ef48fac2009-04-05 12:27:24 +0100427 if (ret) {
428 if (clk->parent)
429 omap1_clk_disable(clk->parent);
430 goto err;
Tony Lindgren3179a012005-11-10 14:26:48 +0000431 }
432 }
Russell King3ef48fac2009-04-05 12:27:24 +0100433 return ret;
Tony Lindgren3179a012005-11-10 14:26:48 +0000434
Russell King3ef48fac2009-04-05 12:27:24 +0100435err:
436 clk->usecount--;
Tony Lindgren3179a012005-11-10 14:26:48 +0000437 return ret;
438}
439
Paul Walmsley52650502009-12-08 16:29:38 -0700440void omap1_clk_disable(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000441{
442 if (clk->usecount > 0 && !(--clk->usecount)) {
Russell King548d8492008-11-04 14:02:46 +0000443 clk->ops->disable(clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000444 if (likely(clk->parent)) {
Tony Lindgren10b55792006-01-17 15:30:42 -0800445 omap1_clk_disable(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000446 if (clk->flags & CLOCK_NO_IDLE_PARENT)
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800447 omap1_clk_allow_idle(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000448 }
449 }
450}
451
Tony Lindgren10b55792006-01-17 15:30:42 -0800452static int omap1_clk_enable_generic(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000453{
454 __u16 regval16;
455 __u32 regval32;
456
Russell Kingc0fc18c52008-09-05 15:10:27 +0100457 if (unlikely(clk->enable_reg == NULL)) {
Tony Lindgren3179a012005-11-10 14:26:48 +0000458 printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
459 clk->name);
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800460 return -EINVAL;
Tony Lindgren3179a012005-11-10 14:26:48 +0000461 }
462
463 if (clk->flags & ENABLE_REG_32BIT) {
Tony Lindgrenfed415e2009-01-28 12:18:48 -0700464 regval32 = __raw_readl(clk->enable_reg);
465 regval32 |= (1 << clk->enable_bit);
466 __raw_writel(regval32, clk->enable_reg);
Tony Lindgren3179a012005-11-10 14:26:48 +0000467 } else {
Tony Lindgrenfed415e2009-01-28 12:18:48 -0700468 regval16 = __raw_readw(clk->enable_reg);
469 regval16 |= (1 << clk->enable_bit);
470 __raw_writew(regval16, clk->enable_reg);
Tony Lindgren3179a012005-11-10 14:26:48 +0000471 }
472
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800473 return 0;
Tony Lindgren3179a012005-11-10 14:26:48 +0000474}
475
Tony Lindgren10b55792006-01-17 15:30:42 -0800476static void omap1_clk_disable_generic(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000477{
478 __u16 regval16;
479 __u32 regval32;
480
Russell Kingc0fc18c52008-09-05 15:10:27 +0100481 if (clk->enable_reg == NULL)
Tony Lindgren3179a012005-11-10 14:26:48 +0000482 return;
483
484 if (clk->flags & ENABLE_REG_32BIT) {
Tony Lindgrenfed415e2009-01-28 12:18:48 -0700485 regval32 = __raw_readl(clk->enable_reg);
486 regval32 &= ~(1 << clk->enable_bit);
487 __raw_writel(regval32, clk->enable_reg);
Tony Lindgren3179a012005-11-10 14:26:48 +0000488 } else {
Tony Lindgrenfed415e2009-01-28 12:18:48 -0700489 regval16 = __raw_readw(clk->enable_reg);
490 regval16 &= ~(1 << clk->enable_bit);
491 __raw_writew(regval16, clk->enable_reg);
Tony Lindgren3179a012005-11-10 14:26:48 +0000492 }
493}
494
Paul Walmsley52650502009-12-08 16:29:38 -0700495const struct clkops clkops_generic = {
496 .enable = omap1_clk_enable_generic,
497 .disable = omap1_clk_disable_generic,
Russell King548d8492008-11-04 14:02:46 +0000498};
499
Paul Walmsley52650502009-12-08 16:29:38 -0700500static int omap1_clk_enable_dsp_domain(struct clk *clk)
501{
502 int retval;
503
504 retval = omap1_clk_enable(api_ck_p);
505 if (!retval) {
506 retval = omap1_clk_enable_generic(clk);
507 omap1_clk_disable(api_ck_p);
508 }
509
510 return retval;
511}
512
513static void omap1_clk_disable_dsp_domain(struct clk *clk)
514{
515 if (omap1_clk_enable(api_ck_p) == 0) {
516 omap1_clk_disable_generic(clk);
517 omap1_clk_disable(api_ck_p);
518 }
519}
520
521const struct clkops clkops_dspck = {
522 .enable = omap1_clk_enable_dsp_domain,
523 .disable = omap1_clk_disable_dsp_domain,
524};
525
526static int omap1_clk_enable_uart_functional(struct clk *clk)
527{
528 int ret;
529 struct uart_clk *uclk;
530
531 ret = omap1_clk_enable_generic(clk);
532 if (ret == 0) {
533 /* Set smart idle acknowledgement mode */
534 uclk = (struct uart_clk *)clk;
535 omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
536 uclk->sysc_addr);
537 }
538
539 return ret;
540}
541
542static void omap1_clk_disable_uart_functional(struct clk *clk)
543{
544 struct uart_clk *uclk;
545
546 /* Set force idle acknowledgement mode */
547 uclk = (struct uart_clk *)clk;
548 omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);
549
550 omap1_clk_disable_generic(clk);
551}
552
553const struct clkops clkops_uart = {
554 .enable = omap1_clk_enable_uart_functional,
555 .disable = omap1_clk_disable_uart_functional,
556};
557
558long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000559{
Russell Kingc0fc18c52008-09-05 15:10:27 +0100560 if (clk->round_rate != NULL)
Tony Lindgren3179a012005-11-10 14:26:48 +0000561 return clk->round_rate(clk, rate);
562
563 return clk->rate;
564}
565
Paul Walmsley52650502009-12-08 16:29:38 -0700566int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
Tony Lindgren3179a012005-11-10 14:26:48 +0000567{
568 int ret = -EINVAL;
Tony Lindgren3179a012005-11-10 14:26:48 +0000569
570 if (clk->set_rate)
571 ret = clk->set_rate(clk, rate);
Tony Lindgren3179a012005-11-10 14:26:48 +0000572 return ret;
573}
574
575/*-------------------------------------------------------------------------
576 * Omap1 clock reset and init functions
577 *-------------------------------------------------------------------------*/
578
579#ifdef CONFIG_OMAP_RESET_CLOCKS
Tony Lindgren3179a012005-11-10 14:26:48 +0000580
Felipe Balbi5838bb62010-05-20 12:31:04 -0600581void omap1_clk_disable_unused(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000582{
Tony Lindgren3179a012005-11-10 14:26:48 +0000583 __u32 regval32;
584
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300585 /* Clocks in the DSP domain need api_ck. Just assume bootloader
586 * has not enabled any DSP clocks */
Russell King397fcaf2008-09-05 15:46:19 +0100587 if (clk->enable_reg == DSP_IDLECT2) {
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300588 printk(KERN_INFO "Skipping reset check for DSP domain "
589 "clock \"%s\"\n", clk->name);
590 return;
Tony Lindgren3179a012005-11-10 14:26:48 +0000591 }
592
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300593 /* Is the clock already disabled? */
Tony Lindgrenfed415e2009-01-28 12:18:48 -0700594 if (clk->flags & ENABLE_REG_32BIT)
595 regval32 = __raw_readl(clk->enable_reg);
596 else
597 regval32 = __raw_readw(clk->enable_reg);
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300598
599 if ((regval32 & (1 << clk->enable_bit)) == 0)
600 return;
601
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300602 printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
Russell King548d8492008-11-04 14:02:46 +0000603 clk->ops->disable(clk);
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300604 printk(" done\n");
Tony Lindgren3179a012005-11-10 14:26:48 +0000605}
Tony Lindgren3179a012005-11-10 14:26:48 +0000606
Tony Lindgren3179a012005-11-10 14:26:48 +0000607#endif