blob: c9e080cf595fb54b0361dd017ded7daf755c6214 [file] [log] [blame]
Joerg Roedel8d283c32008-06-26 21:27:38 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel8d283c32008-06-26 21:27:38 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
H. Peter Anvin1965aae2008-10-22 22:26:29 -070020#ifndef _ASM_X86_AMD_IOMMU_TYPES_H
21#define _ASM_X86_AMD_IOMMU_TYPES_H
Joerg Roedel8d283c32008-06-26 21:27:38 +020022
23#include <linux/types.h>
Joerg Roedel5d214fe2010-02-08 14:44:49 +010024#include <linux/mutex.h>
Joerg Roedel8d283c32008-06-26 21:27:38 +020025#include <linux/list.h>
26#include <linux/spinlock.h>
27
28/*
Joerg Roedelbb527772009-11-20 14:31:51 +010029 * Maximum number of IOMMUs supported
30 */
31#define MAX_IOMMUS 32
32
33/*
Joerg Roedel8d283c32008-06-26 21:27:38 +020034 * some size calculation constants
35 */
Joerg Roedel83f5aac2008-07-11 17:14:34 +020036#define DEV_TABLE_ENTRY_SIZE 32
Joerg Roedel8d283c32008-06-26 21:27:38 +020037#define ALIAS_TABLE_ENTRY_SIZE 2
38#define RLOOKUP_TABLE_ENTRY_SIZE (sizeof(void *))
39
Joerg Roedel8d283c32008-06-26 21:27:38 +020040/* Length of the MMIO region for the AMD IOMMU */
41#define MMIO_REGION_LENGTH 0x4000
42
43/* Capability offsets used by the driver */
44#define MMIO_CAP_HDR_OFFSET 0x00
45#define MMIO_RANGE_OFFSET 0x0c
Joerg Roedela80dc3e2008-09-11 16:51:41 +020046#define MMIO_MISC_OFFSET 0x10
Joerg Roedel8d283c32008-06-26 21:27:38 +020047
48/* Masks, shifts and macros to parse the device range capability */
49#define MMIO_RANGE_LD_MASK 0xff000000
50#define MMIO_RANGE_FD_MASK 0x00ff0000
51#define MMIO_RANGE_BUS_MASK 0x0000ff00
52#define MMIO_RANGE_LD_SHIFT 24
53#define MMIO_RANGE_FD_SHIFT 16
54#define MMIO_RANGE_BUS_SHIFT 8
55#define MMIO_GET_LD(x) (((x) & MMIO_RANGE_LD_MASK) >> MMIO_RANGE_LD_SHIFT)
56#define MMIO_GET_FD(x) (((x) & MMIO_RANGE_FD_MASK) >> MMIO_RANGE_FD_SHIFT)
57#define MMIO_GET_BUS(x) (((x) & MMIO_RANGE_BUS_MASK) >> MMIO_RANGE_BUS_SHIFT)
Joerg Roedela80dc3e2008-09-11 16:51:41 +020058#define MMIO_MSI_NUM(x) ((x) & 0x1f)
Joerg Roedel8d283c32008-06-26 21:27:38 +020059
60/* Flag masks for the AMD IOMMU exclusion range */
61#define MMIO_EXCL_ENABLE_MASK 0x01ULL
62#define MMIO_EXCL_ALLOW_MASK 0x02ULL
63
64/* Used offsets into the MMIO space */
65#define MMIO_DEV_TABLE_OFFSET 0x0000
66#define MMIO_CMD_BUF_OFFSET 0x0008
67#define MMIO_EVT_BUF_OFFSET 0x0010
68#define MMIO_CONTROL_OFFSET 0x0018
69#define MMIO_EXCL_BASE_OFFSET 0x0020
70#define MMIO_EXCL_LIMIT_OFFSET 0x0028
Joerg Roedeld99ddec2011-04-11 11:03:18 +020071#define MMIO_EXT_FEATURES 0x0030
Joerg Roedel1a29ac02011-11-10 15:41:40 +010072#define MMIO_PPR_LOG_OFFSET 0x0038
Joerg Roedel8d283c32008-06-26 21:27:38 +020073#define MMIO_CMD_HEAD_OFFSET 0x2000
74#define MMIO_CMD_TAIL_OFFSET 0x2008
75#define MMIO_EVT_HEAD_OFFSET 0x2010
76#define MMIO_EVT_TAIL_OFFSET 0x2018
77#define MMIO_STATUS_OFFSET 0x2020
Joerg Roedel1a29ac02011-11-10 15:41:40 +010078#define MMIO_PPR_HEAD_OFFSET 0x2030
79#define MMIO_PPR_TAIL_OFFSET 0x2038
Joerg Roedel8d283c32008-06-26 21:27:38 +020080
Joerg Roedeld99ddec2011-04-11 11:03:18 +020081
82/* Extended Feature Bits */
83#define FEATURE_PREFETCH (1ULL<<0)
84#define FEATURE_PPR (1ULL<<1)
85#define FEATURE_X2APIC (1ULL<<2)
86#define FEATURE_NX (1ULL<<3)
87#define FEATURE_GT (1ULL<<4)
88#define FEATURE_IA (1ULL<<6)
89#define FEATURE_GA (1ULL<<7)
90#define FEATURE_HE (1ULL<<8)
91#define FEATURE_PC (1ULL<<9)
92
Joerg Roedel62f71ab2011-11-10 14:41:57 +010093#define FEATURE_PASID_SHIFT 32
94#define FEATURE_PASID_MASK (0x1fULL << FEATURE_PASID_SHIFT)
95
Joerg Roedel519c31b2008-08-14 19:55:15 +020096/* MMIO status bits */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010097#define MMIO_STATUS_COM_WAIT_INT_MASK (1 << 2)
98#define MMIO_STATUS_PPR_INT_MASK (1 << 6)
Joerg Roedel519c31b2008-08-14 19:55:15 +020099
Joerg Roedel90008ee2008-09-09 16:41:05 +0200100/* event logging constants */
101#define EVENT_ENTRY_SIZE 0x10
102#define EVENT_TYPE_SHIFT 28
103#define EVENT_TYPE_MASK 0xf
104#define EVENT_TYPE_ILL_DEV 0x1
105#define EVENT_TYPE_IO_FAULT 0x2
106#define EVENT_TYPE_DEV_TAB_ERR 0x3
107#define EVENT_TYPE_PAGE_TAB_ERR 0x4
108#define EVENT_TYPE_ILL_CMD 0x5
109#define EVENT_TYPE_CMD_HARD_ERR 0x6
110#define EVENT_TYPE_IOTLB_INV_TO 0x7
111#define EVENT_TYPE_INV_DEV_REQ 0x8
112#define EVENT_DEVID_MASK 0xffff
113#define EVENT_DEVID_SHIFT 0
114#define EVENT_DOMID_MASK 0xffff
115#define EVENT_DOMID_SHIFT 0
116#define EVENT_FLAGS_MASK 0xfff
117#define EVENT_FLAGS_SHIFT 0x10
118
Joerg Roedel8d283c32008-06-26 21:27:38 +0200119/* feature control bits */
120#define CONTROL_IOMMU_EN 0x00ULL
121#define CONTROL_HT_TUN_EN 0x01ULL
122#define CONTROL_EVT_LOG_EN 0x02ULL
123#define CONTROL_EVT_INT_EN 0x03ULL
124#define CONTROL_COMWAIT_EN 0x04ULL
125#define CONTROL_PASSPW_EN 0x08ULL
126#define CONTROL_RESPASSPW_EN 0x09ULL
127#define CONTROL_COHERENT_EN 0x0aULL
128#define CONTROL_ISOC_EN 0x0bULL
129#define CONTROL_CMDBUF_EN 0x0cULL
130#define CONTROL_PPFLOG_EN 0x0dULL
131#define CONTROL_PPFINT_EN 0x0eULL
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100132#define CONTROL_PPR_EN 0x0fULL
Joerg Roedelcbc33a92011-11-25 11:41:31 +0100133#define CONTROL_GT_EN 0x10ULL
Joerg Roedel8d283c32008-06-26 21:27:38 +0200134
135/* command specific defines */
136#define CMD_COMPL_WAIT 0x01
137#define CMD_INV_DEV_ENTRY 0x02
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200138#define CMD_INV_IOMMU_PAGES 0x03
139#define CMD_INV_IOTLB_PAGES 0x04
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200140#define CMD_INV_ALL 0x08
Joerg Roedel8d283c32008-06-26 21:27:38 +0200141
142#define CMD_COMPL_WAIT_STORE_MASK 0x01
Joerg Roedel519c31b2008-08-14 19:55:15 +0200143#define CMD_COMPL_WAIT_INT_MASK 0x02
Joerg Roedel8d283c32008-06-26 21:27:38 +0200144#define CMD_INV_IOMMU_PAGES_SIZE_MASK 0x01
145#define CMD_INV_IOMMU_PAGES_PDE_MASK 0x02
146
Joerg Roedel999ba412008-07-03 19:35:08 +0200147#define CMD_INV_IOMMU_ALL_PAGES_ADDRESS 0x7fffffffffffffffULL
148
Joerg Roedel8d283c32008-06-26 21:27:38 +0200149/* macros and definitions for device table entries */
150#define DEV_ENTRY_VALID 0x00
151#define DEV_ENTRY_TRANSLATION 0x01
152#define DEV_ENTRY_IR 0x3d
153#define DEV_ENTRY_IW 0x3e
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +0200154#define DEV_ENTRY_NO_PAGE_FAULT 0x62
Joerg Roedel8d283c32008-06-26 21:27:38 +0200155#define DEV_ENTRY_EX 0x67
156#define DEV_ENTRY_SYSMGT1 0x68
157#define DEV_ENTRY_SYSMGT2 0x69
158#define DEV_ENTRY_INIT_PASS 0xb8
159#define DEV_ENTRY_EINT_PASS 0xb9
160#define DEV_ENTRY_NMI_PASS 0xba
161#define DEV_ENTRY_LINT0_PASS 0xbe
162#define DEV_ENTRY_LINT1_PASS 0xbf
Joerg Roedel38ddf412008-09-11 10:38:32 +0200163#define DEV_ENTRY_MODE_MASK 0x07
164#define DEV_ENTRY_MODE_SHIFT 0x09
Joerg Roedel8d283c32008-06-26 21:27:38 +0200165
166/* constants to configure the command buffer */
167#define CMD_BUFFER_SIZE 8192
Chris Wright549c90d2010-04-02 18:27:53 -0700168#define CMD_BUFFER_UNINITIALIZED 1
Joerg Roedel8d283c32008-06-26 21:27:38 +0200169#define CMD_BUFFER_ENTRIES 512
170#define MMIO_CMD_SIZE_SHIFT 56
171#define MMIO_CMD_SIZE_512 (0x9ULL << MMIO_CMD_SIZE_SHIFT)
172
Joerg Roedel335503e2008-09-05 14:29:07 +0200173/* constants for event buffer handling */
174#define EVT_BUFFER_SIZE 8192 /* 512 entries */
175#define EVT_LEN_MASK (0x9ULL << 56)
176
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100177/* Constants for PPR Log handling */
178#define PPR_LOG_ENTRIES 512
179#define PPR_LOG_SIZE_SHIFT 56
180#define PPR_LOG_SIZE_512 (0x9ULL << PPR_LOG_SIZE_SHIFT)
181#define PPR_ENTRY_SIZE 16
182#define PPR_LOG_SIZE (PPR_ENTRY_SIZE * PPR_LOG_ENTRIES)
183
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100184#define PPR_REQ_TYPE(x) (((x) >> 60) & 0xfULL)
185#define PPR_FLAGS(x) (((x) >> 48) & 0xfffULL)
186#define PPR_DEVID(x) ((x) & 0xffffULL)
187#define PPR_TAG(x) (((x) >> 32) & 0x3ffULL)
188#define PPR_PASID1(x) (((x) >> 16) & 0xffffULL)
189#define PPR_PASID2(x) (((x) >> 42) & 0xfULL)
190#define PPR_PASID(x) ((PPR_PASID2(x) << 16) | PPR_PASID1(x))
191
192#define PPR_REQ_FAULT 0x01
193
Joerg Roedel0feae532009-08-26 15:26:30 +0200194#define PAGE_MODE_NONE 0x00
Joerg Roedel8d283c32008-06-26 21:27:38 +0200195#define PAGE_MODE_1_LEVEL 0x01
196#define PAGE_MODE_2_LEVEL 0x02
197#define PAGE_MODE_3_LEVEL 0x03
Joerg Roedel9355a082009-09-02 14:24:08 +0200198#define PAGE_MODE_4_LEVEL 0x04
199#define PAGE_MODE_5_LEVEL 0x05
200#define PAGE_MODE_6_LEVEL 0x06
Joerg Roedel8d283c32008-06-26 21:27:38 +0200201
Joerg Roedel9355a082009-09-02 14:24:08 +0200202#define PM_LEVEL_SHIFT(x) (12 + ((x) * 9))
203#define PM_LEVEL_SIZE(x) (((x) < 6) ? \
204 ((1ULL << PM_LEVEL_SHIFT((x))) - 1): \
205 (0xffffffffffffffffULL))
206#define PM_LEVEL_INDEX(x, a) (((a) >> PM_LEVEL_SHIFT((x))) & 0x1ffULL)
Joerg Roedel50020fb2009-09-02 15:38:40 +0200207#define PM_LEVEL_ENC(x) (((x) << 9) & 0xe00ULL)
208#define PM_LEVEL_PDE(x, a) ((a) | PM_LEVEL_ENC((x)) | \
209 IOMMU_PTE_P | IOMMU_PTE_IR | IOMMU_PTE_IW)
Joerg Roedela6b256b2009-09-03 12:21:31 +0200210#define PM_PTE_LEVEL(pte) (((pte) >> 9) & 0x7ULL)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200211
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200212#define PM_MAP_4k 0
213#define PM_ADDR_MASK 0x000ffffffffff000ULL
214#define PM_MAP_MASK(lvl) (PM_ADDR_MASK & \
215 (~((1ULL << (12 + ((lvl) * 9))) - 1)))
216#define PM_ALIGNED(lvl, addr) ((PM_MAP_MASK(lvl) & (addr)) == (addr))
Joerg Roedel8d283c32008-06-26 21:27:38 +0200217
Joerg Roedelcbb9d722010-01-15 14:41:15 +0100218/*
219 * Returns the page table level to use for a given page size
220 * Pagesize is expected to be a power-of-two
221 */
222#define PAGE_SIZE_LEVEL(pagesize) \
223 ((__ffs(pagesize) - 12) / 9)
224/*
225 * Returns the number of ptes to use for a given page size
226 * Pagesize is expected to be a power-of-two
227 */
228#define PAGE_SIZE_PTE_COUNT(pagesize) \
229 (1ULL << ((__ffs(pagesize) - 12) % 9))
230
231/*
232 * Aligns a given io-virtual address to a given page size
233 * Pagesize is expected to be a power-of-two
234 */
235#define PAGE_SIZE_ALIGN(address, pagesize) \
236 ((address) & ~((pagesize) - 1))
237/*
238 * Creates an IOMMU PTE for an address an a given pagesize
239 * The PTE has no permission bits set
240 * Pagesize is expected to be a power-of-two larger than 4096
241 */
242#define PAGE_SIZE_PTE(address, pagesize) \
243 (((address) | ((pagesize) - 1)) & \
244 (~(pagesize >> 1)) & PM_ADDR_MASK)
245
Joerg Roedel24cd7722010-01-19 17:27:39 +0100246/*
247 * Takes a PTE value with mode=0x07 and returns the page size it maps
248 */
249#define PTE_PAGE_SIZE(pte) \
250 (1ULL << (1 + ffz(((pte) | 0xfffULL))))
251
Joerg Roedel8d283c32008-06-26 21:27:38 +0200252#define IOMMU_PTE_P (1ULL << 0)
Joerg Roedel38ddf412008-09-11 10:38:32 +0200253#define IOMMU_PTE_TV (1ULL << 1)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200254#define IOMMU_PTE_U (1ULL << 59)
255#define IOMMU_PTE_FC (1ULL << 60)
256#define IOMMU_PTE_IR (1ULL << 61)
257#define IOMMU_PTE_IW (1ULL << 62)
258
Joerg Roedelee6c2862011-11-09 12:06:03 +0100259#define DTE_FLAG_IOTLB (0x01UL << 32)
Joerg Roedelfd7b5532011-04-05 15:31:08 +0200260
Joerg Roedel8d283c32008-06-26 21:27:38 +0200261#define IOMMU_PAGE_MASK (((1ULL << 52) - 1) & ~0xfffULL)
262#define IOMMU_PTE_PRESENT(pte) ((pte) & IOMMU_PTE_P)
263#define IOMMU_PTE_PAGE(pte) (phys_to_virt((pte) & IOMMU_PAGE_MASK))
264#define IOMMU_PTE_MODE(pte) (((pte) >> 9) & 0x07)
265
266#define IOMMU_PROT_MASK 0x03
267#define IOMMU_PROT_IR 0x01
268#define IOMMU_PROT_IW 0x02
269
270/* IOMMU capabilities */
271#define IOMMU_CAP_IOTLB 24
272#define IOMMU_CAP_NPCACHE 26
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200273#define IOMMU_CAP_EFR 27
Joerg Roedel8d283c32008-06-26 21:27:38 +0200274
275#define MAX_DOMAIN_ID 65536
276
Joerg Roedel90008ee2008-09-09 16:41:05 +0200277/* FIXME: move this macro to <linux/pci.h> */
278#define PCI_BUS(x) (((x) >> 8) & 0xff)
279
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100280/* Protection domain flags */
281#define PD_DMA_OPS_MASK (1UL << 0) /* domain used for dma_ops */
Joerg Roedele2dc14a2008-12-10 18:48:59 +0100282#define PD_DEFAULT_MASK (1UL << 1) /* domain is a default dma_ops
283 domain for an IOMMU */
Joerg Roedel0feae532009-08-26 15:26:30 +0200284#define PD_PASSTHROUGH_MASK (1UL << 2) /* domain has no page
285 translation */
286
Joerg Roedelfefda112009-05-20 12:21:42 +0200287extern bool amd_iommu_dump;
288#define DUMP_printk(format, arg...) \
289 do { \
290 if (amd_iommu_dump) \
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200291 printk(KERN_INFO "AMD-Vi: " format, ## arg); \
Joerg Roedelfefda112009-05-20 12:21:42 +0200292 } while(0);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100293
Joerg Roedel318afd42009-11-23 18:32:38 +0100294/* global flag if IOMMUs cache non-present entries */
295extern bool amd_iommu_np_cache;
Joerg Roedel60f723b2011-04-05 12:50:24 +0200296/* Only true if all IOMMUs support device IOTLBs */
297extern bool amd_iommu_iotlb_sup;
Joerg Roedel318afd42009-11-23 18:32:38 +0100298
Joerg Roedel56947032008-07-11 17:14:20 +0200299/*
Joerg Roedel3bd22172009-05-04 15:06:20 +0200300 * Make iterating over all IOMMUs easier
301 */
302#define for_each_iommu(iommu) \
303 list_for_each_entry((iommu), &amd_iommu_list, list)
304#define for_each_iommu_safe(iommu, next) \
305 list_for_each_entry_safe((iommu), (next), &amd_iommu_list, list)
306
Joerg Roedel384de722009-05-15 12:30:05 +0200307#define APERTURE_RANGE_SHIFT 27 /* 128 MB */
308#define APERTURE_RANGE_SIZE (1ULL << APERTURE_RANGE_SHIFT)
309#define APERTURE_RANGE_PAGES (APERTURE_RANGE_SIZE >> PAGE_SHIFT)
310#define APERTURE_MAX_RANGES 32 /* allows 4GB of DMA address space */
311#define APERTURE_RANGE_INDEX(a) ((a) >> APERTURE_RANGE_SHIFT)
312#define APERTURE_PAGE_INDEX(a) (((a) >> 21) & 0x3fULL)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200313
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100314
315/*
316 * This struct is used to pass information about
317 * incoming PPR faults around.
318 */
319struct amd_iommu_fault {
320 u64 address; /* IO virtual address of the fault*/
321 u32 pasid; /* Address space identifier */
322 u16 device_id; /* Originating PCI device id */
323 u16 tag; /* PPR tag */
324 u16 flags; /* Fault flags */
325
326};
327
328#define PPR_FAULT_EXEC (1 << 1)
329#define PPR_FAULT_READ (1 << 2)
330#define PPR_FAULT_WRITE (1 << 5)
331#define PPR_FAULT_USER (1 << 6)
332#define PPR_FAULT_RSVD (1 << 7)
333#define PPR_FAULT_GN (1 << 8)
334
Joerg Roedel56947032008-07-11 17:14:20 +0200335/*
336 * This structure contains generic data for IOMMU protection domains
337 * independent of their use.
338 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200339struct protection_domain {
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100340 struct list_head list; /* for list of all protection domains */
Joerg Roedel7c392cb2009-11-26 11:13:32 +0100341 struct list_head dev_list; /* List of all devices in this domain */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100342 spinlock_t lock; /* mostly used to lock the page table*/
Joerg Roedel5d214fe2010-02-08 14:44:49 +0100343 struct mutex api_lock; /* protect page tables in the iommu-api path */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100344 u16 id; /* the domain id written to the device table */
345 int mode; /* paging mode (0-6 levels) */
346 u64 *pt_root; /* page table root pointer */
347 unsigned long flags; /* flags to find out type of domain */
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200348 bool updated; /* complete domain flush required */
Joerg Roedel863c74e2008-12-02 17:56:36 +0100349 unsigned dev_cnt; /* devices assigned to this domain */
Joerg Roedelc4596112009-11-20 14:57:32 +0100350 unsigned dev_iommu[MAX_IOMMUS]; /* per-IOMMU reference count */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100351 void *priv; /* private data */
Joerg Roedelc4596112009-11-20 14:57:32 +0100352
Joerg Roedel8d283c32008-06-26 21:27:38 +0200353};
354
Joerg Roedel56947032008-07-11 17:14:20 +0200355/*
Joerg Roedel657cbb62009-11-23 15:26:46 +0100356 * This struct contains device specific data for the IOMMU
357 */
358struct iommu_dev_data {
Joerg Roedel7c392cb2009-11-26 11:13:32 +0100359 struct list_head list; /* For domain->dev_list */
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200360 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedel71f77582011-06-09 19:03:15 +0200361 struct iommu_dev_data *alias_data;/* The alias dev_data */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100362 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel24100052009-11-25 15:59:57 +0100363 atomic_t bind; /* Domain attach reverent count */
Joerg Roedelf62dda62011-06-09 12:55:35 +0200364 u16 devid; /* PCI Device ID */
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100365 bool iommu_v2; /* Device can make use of IOMMUv2 */
366 bool passthrough; /* Default for device is pt_domain */
Joerg Roedelea61cdd2011-06-09 12:56:30 +0200367 struct {
368 bool enabled;
369 int qdep;
370 } ats; /* ATS state */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100371};
372
373/*
Joerg Roedelc3239562009-05-12 10:56:44 +0200374 * For dynamic growth the aperture size is split into ranges of 128MB of
375 * DMA address space each. This struct represents one such range.
376 */
377struct aperture_range {
378
379 /* address allocation bitmap */
380 unsigned long *bitmap;
381
382 /*
383 * Array of PTE pages for the aperture. In this array we save all the
384 * leaf pages of the domain page table used for the aperture. This way
385 * we don't need to walk the page table to find a specific PTE. We can
386 * just calculate its address in constant time.
387 */
388 u64 *pte_pages[64];
Joerg Roedel384de722009-05-15 12:30:05 +0200389
390 unsigned long offset;
Joerg Roedelc3239562009-05-12 10:56:44 +0200391};
392
393/*
Joerg Roedel56947032008-07-11 17:14:20 +0200394 * Data container for a dma_ops specific protection domain
395 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200396struct dma_ops_domain {
397 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200398
399 /* generic protection domain information */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200400 struct protection_domain domain;
Joerg Roedel56947032008-07-11 17:14:20 +0200401
402 /* size of the aperture for the mappings */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200403 unsigned long aperture_size;
Joerg Roedel56947032008-07-11 17:14:20 +0200404
405 /* address we start to search for free addresses */
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200406 unsigned long next_address;
Joerg Roedel56947032008-07-11 17:14:20 +0200407
Joerg Roedelc3239562009-05-12 10:56:44 +0200408 /* address space relevant data */
Joerg Roedel384de722009-05-15 12:30:05 +0200409 struct aperture_range *aperture[APERTURE_MAX_RANGES];
Joerg Roedel1c655772008-09-04 18:40:05 +0200410
411 /* This will be set to true when TLB needs to be flushed */
412 bool need_flush;
Joerg Roedelbd60b732008-09-11 10:24:48 +0200413
414 /*
415 * if this is a preallocated domain, keep the device for which it was
416 * preallocated in this variable
417 */
418 u16 target_dev;
Joerg Roedel8d283c32008-06-26 21:27:38 +0200419};
420
Joerg Roedel56947032008-07-11 17:14:20 +0200421/*
422 * Structure where we save information about one hardware AMD IOMMU in the
423 * system.
424 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200425struct amd_iommu {
426 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200427
Joerg Roedelbb527772009-11-20 14:31:51 +0100428 /* Index within the IOMMU array */
429 int index;
430
Joerg Roedel56947032008-07-11 17:14:20 +0200431 /* locks the accesses to the hardware */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200432 spinlock_t lock;
433
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200434 /* Pointer to PCI device of this IOMMU */
435 struct pci_dev *dev;
436
Joerg Roedel56947032008-07-11 17:14:20 +0200437 /* physical address of MMIO space */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200438 u64 mmio_phys;
Joerg Roedel56947032008-07-11 17:14:20 +0200439 /* virtual address of MMIO space */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200440 u8 *mmio_base;
Joerg Roedel56947032008-07-11 17:14:20 +0200441
442 /* capabilities of that IOMMU read from ACPI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200443 u32 cap;
Joerg Roedel56947032008-07-11 17:14:20 +0200444
Joerg Roedele9bf5192010-09-20 14:33:07 +0200445 /* flags read from acpi table */
446 u8 acpi_flags;
447
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200448 /* Extended features */
449 u64 features;
450
Joerg Roedel400a28a2011-11-28 15:11:02 +0100451 /* IOMMUv2 */
452 bool is_iommu_v2;
453
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000454 /*
455 * Capability pointer. There could be more than one IOMMU per PCI
456 * device function if there are more than one AMD IOMMU capability
457 * pointers.
458 */
459 u16 cap_ptr;
460
Joerg Roedelee893c22008-09-08 14:48:04 +0200461 /* pci domain of this IOMMU */
462 u16 pci_seg;
463
Joerg Roedel56947032008-07-11 17:14:20 +0200464 /* first device this IOMMU handles. read from PCI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200465 u16 first_device;
Joerg Roedel56947032008-07-11 17:14:20 +0200466 /* last device this IOMMU handles. read from PCI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200467 u16 last_device;
Joerg Roedel56947032008-07-11 17:14:20 +0200468
469 /* start of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200470 u64 exclusion_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200471 /* length of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200472 u64 exclusion_length;
473
Joerg Roedel56947032008-07-11 17:14:20 +0200474 /* command buffer virtual address */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200475 u8 *cmd_buf;
Joerg Roedel56947032008-07-11 17:14:20 +0200476 /* size of command buffer */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200477 u32 cmd_buf_size;
478
Joerg Roedel335503e2008-09-05 14:29:07 +0200479 /* size of event buffer */
480 u32 evt_buf_size;
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000481 /* event buffer virtual address */
482 u8 *evt_buf;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200483 /* MSI number for event interrupt */
484 u16 evt_msi_num;
Joerg Roedel335503e2008-09-05 14:29:07 +0200485
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100486 /* Base of the PPR log, if present */
487 u8 *ppr_log;
488
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200489 /* true if interrupts for this IOMMU are already enabled */
490 bool int_enabled;
491
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000492 /* if one, we need to send a completion wait command */
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100493 bool need_sync;
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000494
Joerg Roedel56947032008-07-11 17:14:20 +0200495 /* default dma_ops domain for that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200496 struct dma_ops_domain *default_dom;
Joerg Roedel4c894f42010-09-23 15:15:19 +0200497
498 /*
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400499 * We can't rely on the BIOS to restore all values on reinit, so we
500 * need to stash them
Joerg Roedel4c894f42010-09-23 15:15:19 +0200501 */
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400502
503 /* The iommu BAR */
504 u32 stored_addr_lo;
505 u32 stored_addr_hi;
506
507 /*
508 * Each iommu has 6 l1s, each of which is documented as having 0x12
509 * registers
510 */
511 u32 stored_l1[6][0x12];
512
513 /* The l2 indirect registers */
514 u32 stored_l2[0x83];
Joerg Roedel8d283c32008-06-26 21:27:38 +0200515};
516
Joerg Roedel56947032008-07-11 17:14:20 +0200517/*
518 * List with all IOMMUs in the system. This list is not locked because it is
519 * only written and read at driver initialization or suspend time
520 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200521extern struct list_head amd_iommu_list;
522
Joerg Roedel56947032008-07-11 17:14:20 +0200523/*
Joerg Roedelbb527772009-11-20 14:31:51 +0100524 * Array with pointers to each IOMMU struct
525 * The indices are referenced in the protection domains
526 */
527extern struct amd_iommu *amd_iommus[MAX_IOMMUS];
528
529/* Number of IOMMUs present in the system */
530extern int amd_iommus_present;
531
532/*
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100533 * Declarations for the global list of all protection domains
534 */
535extern spinlock_t amd_iommu_pd_lock;
536extern struct list_head amd_iommu_pd_list;
537
538/*
Joerg Roedel56947032008-07-11 17:14:20 +0200539 * Structure defining one entry in the device table
540 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200541struct dev_table_entry {
Joerg Roedelee6c2862011-11-09 12:06:03 +0100542 u64 data[4];
Joerg Roedel8d283c32008-06-26 21:27:38 +0200543};
544
Joerg Roedel56947032008-07-11 17:14:20 +0200545/*
546 * One entry for unity mappings parsed out of the ACPI table.
547 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200548struct unity_map_entry {
549 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200550
551 /* starting device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200552 u16 devid_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200553 /* end device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200554 u16 devid_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200555
556 /* start address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200557 u64 address_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200558 /* end address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200559 u64 address_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200560
561 /* required protection */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200562 int prot;
563};
564
Joerg Roedel56947032008-07-11 17:14:20 +0200565/*
566 * List of all unity mappings. It is not locked because as runtime it is only
567 * read. It is created at ACPI table parsing time.
568 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200569extern struct list_head amd_iommu_unity_map;
570
Joerg Roedel56947032008-07-11 17:14:20 +0200571/*
572 * Data structures for device handling
573 */
574
575/*
576 * Device table used by hardware. Read and write accesses by software are
577 * locked with the amd_iommu_pd_table lock.
578 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200579extern struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200580
581/*
582 * Alias table to find requestor ids to device ids. Not locked because only
583 * read on runtime.
584 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200585extern u16 *amd_iommu_alias_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200586
587/*
588 * Reverse lookup table to find the IOMMU which translates a specific device.
589 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200590extern struct amd_iommu **amd_iommu_rlookup_table;
591
Joerg Roedel56947032008-07-11 17:14:20 +0200592/* size of the dma_ops aperture as power of 2 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200593extern unsigned amd_iommu_aperture_order;
594
Joerg Roedel56947032008-07-11 17:14:20 +0200595/* largest PCI device id we expect translation requests for */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200596extern u16 amd_iommu_last_bdf;
597
Joerg Roedel56947032008-07-11 17:14:20 +0200598/* allocation bitmap for domain ids */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200599extern unsigned long *amd_iommu_pd_alloc_bitmap;
600
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900601/*
602 * If true, the addresses will be flushed on unmap time, not when
603 * they are reused
604 */
605extern bool amd_iommu_unmap_flush;
606
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100607/* Smallest number of PASIDs supported by any IOMMU in the system */
608extern u32 amd_iommu_max_pasids;
609
Joerg Roedel400a28a2011-11-28 15:11:02 +0100610extern bool amd_iommu_v2_present;
611
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100612extern bool amd_iommu_force_isolation;
613
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200614/* takes bus and device/function and returns the device id
615 * FIXME: should that be in generic PCI code? */
616static inline u16 calc_devid(u8 bus, u8 devfn)
617{
618 return (((u16)bus) << 8) | devfn;
619}
620
Joerg Roedela9dddbe2008-12-12 12:33:06 +0100621#ifdef CONFIG_AMD_IOMMU_STATS
622
623struct __iommu_counter {
624 char *name;
625 struct dentry *dent;
626 u64 value;
627};
628
629#define DECLARE_STATS_COUNTER(nm) \
630 static struct __iommu_counter nm = { \
631 .name = #nm, \
632 }
633
634#define INC_STATS_COUNTER(name) name.value += 1
635#define ADD_STATS_COUNTER(name, x) name.value += (x)
636#define SUB_STATS_COUNTER(name, x) name.value -= (x)
637
638#else /* CONFIG_AMD_IOMMU_STATS */
639
640#define DECLARE_STATS_COUNTER(name)
641#define INC_STATS_COUNTER(name)
642#define ADD_STATS_COUNTER(name, x)
643#define SUB_STATS_COUNTER(name, x)
644
645#endif /* CONFIG_AMD_IOMMU_STATS */
646
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700647#endif /* _ASM_X86_AMD_IOMMU_TYPES_H */