blob: 5aad7f37df8b5508cd3712d890c7e7e9b3ad6016 [file] [log] [blame]
Benoit Coussond9fda072011-08-09 17:15:17 +02001/*
2 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
Florian Vaussard6d624ea2013-05-31 14:32:56 +02009#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020010#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020011#include <dt-bindings/pinctrl/omap.h>
Benoit Coussond9fda072011-08-09 17:15:17 +020012
Florian Vaussard98ef79572013-05-31 14:32:55 +020013#include "skeleton.dtsi"
Benoit Coussond9fda072011-08-09 17:15:17 +020014
15/ {
16 compatible = "ti,omap4430", "ti,omap4";
Marc Zyngier7136d452015-03-11 15:43:49 +000017 interrupt-parent = <&wakeupgen>;
Benoit Coussond9fda072011-08-09 17:15:17 +020018
19 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050020 i2c0 = &i2c1;
21 i2c1 = &i2c2;
22 i2c2 = &i2c3;
23 i2c3 = &i2c4;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +053024 serial0 = &uart1;
25 serial1 = &uart2;
26 serial2 = &uart3;
27 serial3 = &uart4;
Benoit Coussond9fda072011-08-09 17:15:17 +020028 };
29
Benoit Cousson476b6792011-08-16 11:49:08 +020030 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010031 #address-cells = <1>;
32 #size-cells = <0>;
33
Benoit Cousson476b6792011-08-16 11:49:08 +020034 cpu@0 {
35 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010036 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053037 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 reg = <0x0>;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060039
40 clocks = <&dpll_mpu_ck>;
41 clock-names = "cpu";
42
43 clock-latency = <300000>; /* From omap-cpufreq driver */
Benoit Cousson476b6792011-08-16 11:49:08 +020044 };
45 cpu@1 {
46 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010047 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053048 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010049 reg = <0x1>;
Benoit Cousson476b6792011-08-16 11:49:08 +020050 };
51 };
52
Benoit Cousson56351212012-09-03 17:56:32 +020053 gic: interrupt-controller@48241000 {
54 compatible = "arm,cortex-a9-gic";
55 interrupt-controller;
56 #interrupt-cells = <3>;
57 reg = <0x48241000 0x1000>,
58 <0x48240100 0x0100>;
Marc Zyngier7136d452015-03-11 15:43:49 +000059 interrupt-parent = <&gic>;
Benoit Cousson56351212012-09-03 17:56:32 +020060 };
61
Santosh Shilimkar926fd452012-07-04 17:57:34 +053062 L2: l2-cache-controller@48242000 {
63 compatible = "arm,pl310-cache";
64 reg = <0x48242000 0x1000>;
65 cache-unified;
66 cache-level = <2>;
67 };
68
Lee Jones75d71d42013-07-22 11:52:36 +010069 local-timer@48240600 {
Santosh Shilimkareed0de22012-07-04 18:32:32 +053070 compatible = "arm,cortex-a9-twd-timer";
Gilles Chanteperdrix23c47372014-04-07 22:05:39 +020071 clocks = <&mpu_periphclk>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053072 reg = <0x48240600 0x20>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +020073 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
Marc Zyngier7136d452015-03-11 15:43:49 +000074 interrupt-parent = <&gic>;
75 };
76
77 wakeupgen: interrupt-controller@48281000 {
78 compatible = "ti,omap4-wugen-mpu";
79 interrupt-controller;
80 #interrupt-cells = <3>;
81 reg = <0x48281000 0x1000>;
82 interrupt-parent = <&gic>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053083 };
84
Benoit Coussond9fda072011-08-09 17:15:17 +020085 /*
Geert Uytterhoeven5c5be9d2014-03-28 11:11:37 +010086 * The soc node represents the soc top level view. It is used for IPs
Benoit Coussond9fda072011-08-09 17:15:17 +020087 * that are not memory mapped in the MPU view or for the MPU itself.
88 */
89 soc {
90 compatible = "ti,omap-infra";
Benoit Cousson476b6792011-08-16 11:49:08 +020091 mpu {
92 compatible = "ti,omap4-mpu";
93 ti,hwmods = "mpu";
Rajendra Nayak1306c082014-09-10 11:04:04 -050094 sram = <&ocmcram>;
Benoit Cousson476b6792011-08-16 11:49:08 +020095 };
96
97 dsp {
98 compatible = "ti,omap3-c64";
99 ti,hwmods = "dsp";
100 };
101
102 iva {
103 compatible = "ti,ivahd";
104 ti,hwmods = "iva";
105 };
Benoit Coussond9fda072011-08-09 17:15:17 +0200106 };
107
108 /*
109 * XXX: Use a flat representation of the OMAP4 interconnect.
110 * The real OMAP interconnect network is quite complex.
Geert Uytterhoevenb7ab5242014-03-28 11:11:39 +0100111 * Since it will not bring real advantage to represent that in DT for
Benoit Coussond9fda072011-08-09 17:15:17 +0200112 * the moment, just use a fake OCP bus entry to represent the whole bus
113 * hierarchy.
114 */
115 ocp {
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200116 compatible = "ti,omap4-l3-noc", "simple-bus";
Benoit Coussond9fda072011-08-09 17:15:17 +0200117 #address-cells = <1>;
118 #size-cells = <1>;
119 ranges;
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200120 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530121 reg = <0x44000000 0x1000>,
122 <0x44800000 0x2000>,
123 <0x45000000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200124 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
125 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussond9fda072011-08-09 17:15:17 +0200126
Tero Kristo7415b0b2015-02-12 11:32:14 +0200127 l4_cfg: l4@4a000000 {
128 compatible = "ti,omap4-l4-cfg", "simple-bus";
Tony Lindgren679e3312012-09-10 10:34:51 -0700129 #address-cells = <1>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200130 #size-cells = <1>;
131 ranges = <0 0x4a000000 0x1000000>;
Tony Lindgren679e3312012-09-10 10:34:51 -0700132
Tero Kristo7415b0b2015-02-12 11:32:14 +0200133 cm1: cm1@4000 {
134 compatible = "ti,omap4-cm1";
135 reg = <0x4000 0x2000>;
Balaji T Kcd042fe2014-02-19 20:26:40 +0530136
Tero Kristo7415b0b2015-02-12 11:32:14 +0200137 cm1_clocks: clocks {
138 #address-cells = <1>;
139 #size-cells = <0>;
140 };
141
142 cm1_clockdomains: clockdomains {
143 };
144 };
145
146 cm2: cm2@8000 {
147 compatible = "ti,omap4-cm2";
148 reg = <0x8000 0x3000>;
149
150 cm2_clocks: clocks {
151 #address-cells = <1>;
152 #size-cells = <0>;
153 };
154
155 cm2_clockdomains: clockdomains {
156 };
157 };
158
159 omap4_scm_core: scm@2000 {
160 compatible = "ti,omap4-scm-core", "simple-bus";
161 reg = <0x2000 0x1000>;
162 #address-cells = <1>;
163 #size-cells = <1>;
164 ranges = <0 0x2000 0x1000>;
165
166 scm_conf: scm_conf@0 {
167 compatible = "syscon";
168 reg = <0x0 0x800>;
169 #address-cells = <1>;
170 #size-cells = <1>;
171 };
172 };
173
174 omap4_padconf_core: scm@100000 {
175 compatible = "ti,omap4-scm-padconf-core",
176 "simple-bus";
177 #address-cells = <1>;
178 #size-cells = <1>;
179 ranges = <0 0x100000 0x1000>;
180
181 omap4_pmx_core: pinmux@40 {
182 compatible = "ti,omap4-padconf",
183 "pinctrl-single";
184 reg = <0x40 0x0196>;
185 #address-cells = <1>;
186 #size-cells = <0>;
187 #interrupt-cells = <1>;
188 interrupt-controller;
189 pinctrl-single,register-width = <16>;
190 pinctrl-single,function-mask = <0x7fff>;
191 };
192
193 omap4_padconf_global: omap4_padconf_global@5a0 {
Kishon Vijay Abraham I89a898d2015-07-27 17:46:39 +0530194 compatible = "syscon",
195 "simple-bus";
Tero Kristo7415b0b2015-02-12 11:32:14 +0200196 reg = <0x5a0 0x170>;
197 #address-cells = <1>;
198 #size-cells = <1>;
199
200 pbias_regulator: pbias_regulator {
Kishon Vijay Abraham I737f1462015-09-04 17:30:25 +0530201 compatible = "ti,pbias-omap4", "ti,pbias-omap";
Tero Kristo7415b0b2015-02-12 11:32:14 +0200202 reg = <0x60 0x4>;
203 syscon = <&omap4_padconf_global>;
204 pbias_mmc_reg: pbias_mmc_omap4 {
205 regulator-name = "pbias_mmc_omap4";
206 regulator-min-microvolt = <1800000>;
207 regulator-max-microvolt = <3000000>;
208 };
209 };
210 };
211 };
212
213 l4_wkup: l4@300000 {
214 compatible = "ti,omap4-l4-wkup", "simple-bus";
215 #address-cells = <1>;
216 #size-cells = <1>;
217 ranges = <0 0x300000 0x40000>;
218
219 counter32k: counter@4000 {
220 compatible = "ti,omap-counter32k";
221 reg = <0x4000 0x20>;
222 ti,hwmods = "counter_32k";
223 };
224
225 prm: prm@6000 {
226 compatible = "ti,omap4-prm";
227 reg = <0x6000 0x3000>;
228 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
229
230 prm_clocks: clocks {
231 #address-cells = <1>;
232 #size-cells = <0>;
233 };
234
235 prm_clockdomains: clockdomains {
236 };
237 };
238
239 scrm: scrm@a000 {
240 compatible = "ti,omap4-scrm";
241 reg = <0xa000 0x2000>;
242
243 scrm_clocks: clocks {
244 #address-cells = <1>;
245 #size-cells = <0>;
246 };
247
248 scrm_clockdomains: clockdomains {
249 };
250 };
251
252 omap4_pmx_wkup: pinmux@1e040 {
253 compatible = "ti,omap4-padconf",
254 "pinctrl-single";
255 reg = <0x1e040 0x0038>;
256 #address-cells = <1>;
257 #size-cells = <0>;
258 #interrupt-cells = <1>;
259 interrupt-controller;
260 pinctrl-single,register-width = <16>;
261 pinctrl-single,function-mask = <0x7fff>;
262 };
Balaji T Kcd042fe2014-02-19 20:26:40 +0530263 };
264 };
265
Rajendra Nayak8b9a2812014-09-10 11:04:03 -0500266 ocmcram: ocmcram@40304000 {
267 compatible = "mmio-sram";
268 reg = <0x40304000 0xa000>; /* 40k */
269 };
270
Jon Hunter2c2dc542012-04-26 13:47:59 -0500271 sdma: dma-controller@4a056000 {
272 compatible = "ti,omap4430-sdma";
273 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200274 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
275 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
276 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
277 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500278 #dma-cells = <1>;
Peter Ujfalusi24ac1772015-02-20 15:42:04 +0200279 dma-channels = <32>;
280 dma-requests = <127>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500281 };
282
Benoit Coussone3e5a922011-08-16 11:51:54 +0200283 gpio1: gpio@4a310000 {
284 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200285 reg = <0x4a310000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200286 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200287 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500288 ti,gpio-always-on;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200289 gpio-controller;
290 #gpio-cells = <2>;
291 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600292 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200293 };
294
295 gpio2: gpio@48055000 {
296 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200297 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200298 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200299 ti,hwmods = "gpio2";
300 gpio-controller;
301 #gpio-cells = <2>;
302 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600303 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200304 };
305
306 gpio3: gpio@48057000 {
307 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200308 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200309 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200310 ti,hwmods = "gpio3";
311 gpio-controller;
312 #gpio-cells = <2>;
313 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600314 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200315 };
316
317 gpio4: gpio@48059000 {
318 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200319 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200320 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200321 ti,hwmods = "gpio4";
322 gpio-controller;
323 #gpio-cells = <2>;
324 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600325 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200326 };
327
328 gpio5: gpio@4805b000 {
329 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200330 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200331 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200332 ti,hwmods = "gpio5";
333 gpio-controller;
334 #gpio-cells = <2>;
335 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600336 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200337 };
338
339 gpio6: gpio@4805d000 {
340 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200341 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200342 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200343 ti,hwmods = "gpio6";
344 gpio-controller;
345 #gpio-cells = <2>;
346 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600347 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200348 };
349
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600350 gpmc: gpmc@50000000 {
351 compatible = "ti,omap4430-gpmc";
352 reg = <0x50000000 0x1000>;
353 #address-cells = <2>;
354 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200355 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600356 gpmc,num-cs = <8>;
357 gpmc,num-waitpins = <4>;
358 ti,hwmods = "gpmc";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530359 ti,no-idle-on-init;
Florian Vaussard7b8b6af2014-02-26 11:38:09 +0100360 clocks = <&l3_div_ck>;
361 clock-names = "fck";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600362 };
363
Benoit Cousson19bfb762012-02-16 11:55:27 +0100364 uart1: serial@4806a000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530365 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200366 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200367 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530368 ti,hwmods = "uart1";
369 clock-frequency = <48000000>;
370 };
371
Benoit Cousson19bfb762012-02-16 11:55:27 +0100372 uart2: serial@4806c000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530373 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200374 reg = <0x4806c000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000375 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530376 ti,hwmods = "uart2";
377 clock-frequency = <48000000>;
378 };
379
Benoit Cousson19bfb762012-02-16 11:55:27 +0100380 uart3: serial@48020000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530381 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200382 reg = <0x48020000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000383 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530384 ti,hwmods = "uart3";
385 clock-frequency = <48000000>;
386 };
387
Benoit Cousson19bfb762012-02-16 11:55:27 +0100388 uart4: serial@4806e000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530389 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200390 reg = <0x4806e000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000391 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530392 ti,hwmods = "uart4";
393 clock-frequency = <48000000>;
394 };
Benoit Cousson58e778f2011-08-17 19:00:03 +0530395
Suman Anna04c7d922013-10-10 16:15:33 -0500396 hwspinlock: spinlock@4a0f6000 {
397 compatible = "ti,omap4-hwspinlock";
398 reg = <0x4a0f6000 0x1000>;
399 ti,hwmods = "spinlock";
Suman Anna34054212014-01-13 18:26:45 -0600400 #hwlock-cells = <1>;
Suman Anna04c7d922013-10-10 16:15:33 -0500401 };
402
Benoit Cousson58e778f2011-08-17 19:00:03 +0530403 i2c1: i2c@48070000 {
404 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200405 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200406 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530407 #address-cells = <1>;
408 #size-cells = <0>;
409 ti,hwmods = "i2c1";
410 };
411
412 i2c2: i2c@48072000 {
413 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200414 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200415 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530416 #address-cells = <1>;
417 #size-cells = <0>;
418 ti,hwmods = "i2c2";
419 };
420
421 i2c3: i2c@48060000 {
422 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200423 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200424 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530425 #address-cells = <1>;
426 #size-cells = <0>;
427 ti,hwmods = "i2c3";
428 };
429
430 i2c4: i2c@48350000 {
431 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200432 reg = <0x48350000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200433 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530434 #address-cells = <1>;
435 #size-cells = <0>;
436 ti,hwmods = "i2c4";
437 };
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100438
439 mcspi1: spi@48098000 {
440 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200441 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200442 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100443 #address-cells = <1>;
444 #size-cells = <0>;
445 ti,hwmods = "mcspi1";
446 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500447 dmas = <&sdma 35>,
448 <&sdma 36>,
449 <&sdma 37>,
450 <&sdma 38>,
451 <&sdma 39>,
452 <&sdma 40>,
453 <&sdma 41>,
454 <&sdma 42>;
455 dma-names = "tx0", "rx0", "tx1", "rx1",
456 "tx2", "rx2", "tx3", "rx3";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100457 };
458
459 mcspi2: spi@4809a000 {
460 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200461 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200462 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100463 #address-cells = <1>;
464 #size-cells = <0>;
465 ti,hwmods = "mcspi2";
466 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500467 dmas = <&sdma 43>,
468 <&sdma 44>,
469 <&sdma 45>,
470 <&sdma 46>;
471 dma-names = "tx0", "rx0", "tx1", "rx1";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100472 };
473
474 mcspi3: spi@480b8000 {
475 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200476 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200477 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100478 #address-cells = <1>;
479 #size-cells = <0>;
480 ti,hwmods = "mcspi3";
481 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500482 dmas = <&sdma 15>, <&sdma 16>;
483 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100484 };
485
486 mcspi4: spi@480ba000 {
487 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200488 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200489 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100490 #address-cells = <1>;
491 #size-cells = <0>;
492 ti,hwmods = "mcspi4";
493 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500494 dmas = <&sdma 70>, <&sdma 71>;
495 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100496 };
Rajendra Nayak74981762011-10-04 17:10:27 +0530497
498 mmc1: mmc@4809c000 {
499 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200500 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200501 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530502 ti,hwmods = "mmc1";
503 ti,dual-volt;
504 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500505 dmas = <&sdma 61>, <&sdma 62>;
506 dma-names = "tx", "rx";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530507 pbias-supply = <&pbias_mmc_reg>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530508 };
509
510 mmc2: mmc@480b4000 {
511 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200512 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200513 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530514 ti,hwmods = "mmc2";
515 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500516 dmas = <&sdma 47>, <&sdma 48>;
517 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530518 };
519
520 mmc3: mmc@480ad000 {
521 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200522 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200523 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530524 ti,hwmods = "mmc3";
525 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500526 dmas = <&sdma 77>, <&sdma 78>;
527 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530528 };
529
530 mmc4: mmc@480d1000 {
531 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200532 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200533 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530534 ti,hwmods = "mmc4";
535 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500536 dmas = <&sdma 57>, <&sdma 58>;
537 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530538 };
539
540 mmc5: mmc@480d5000 {
541 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200542 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200543 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530544 ti,hwmods = "mmc5";
545 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500546 dmas = <&sdma 59>, <&sdma 60>;
547 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530548 };
Xiao Jiang94c30732012-06-01 12:44:14 +0800549
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600550 mmu_dsp: mmu@4a066000 {
551 compatible = "ti,omap4-iommu";
552 reg = <0x4a066000 0x100>;
553 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
554 ti,hwmods = "mmu_dsp";
Suman Anna22e3bcc2015-07-10 12:28:55 -0500555 #iommu-cells = <0>;
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600556 };
557
558 mmu_ipu: mmu@55082000 {
559 compatible = "ti,omap4-iommu";
560 reg = <0x55082000 0x100>;
561 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
562 ti,hwmods = "mmu_ipu";
Suman Anna22e3bcc2015-07-10 12:28:55 -0500563 #iommu-cells = <0>;
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600564 ti,iommu-bus-err-back;
565 };
566
Xiao Jiang94c30732012-06-01 12:44:14 +0800567 wdt2: wdt@4a314000 {
568 compatible = "ti,omap4-wdt", "ti,omap3-wdt";
Benoit Cousson48420db2012-09-05 11:38:23 +0200569 reg = <0x4a314000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200570 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Xiao Jiang94c30732012-06-01 12:44:14 +0800571 ti,hwmods = "wd_timer2";
572 };
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300573
574 mcpdm: mcpdm@40132000 {
575 compatible = "ti,omap4-mcpdm";
576 reg = <0x40132000 0x7f>, /* MPU private access */
577 <0x49032000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300578 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200579 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300580 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100581 dmas = <&sdma 65>,
582 <&sdma 66>;
583 dma-names = "up_link", "dn_link";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200584 status = "disabled";
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300585 };
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300586
587 dmic: dmic@4012e000 {
588 compatible = "ti,omap4-dmic";
589 reg = <0x4012e000 0x7f>, /* MPU private access */
590 <0x4902e000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300591 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200592 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300593 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100594 dmas = <&sdma 67>;
595 dma-names = "up_link";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200596 status = "disabled";
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300597 };
Sourav Poddar61bc3542012-08-14 16:45:37 +0530598
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300599 mcbsp1: mcbsp@40122000 {
600 compatible = "ti,omap4-mcbsp";
601 reg = <0x40122000 0xff>, /* MPU private access */
602 <0x49022000 0xff>; /* L3 Interconnect */
603 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200604 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300605 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300606 ti,buffer-size = <128>;
607 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100608 dmas = <&sdma 33>,
609 <&sdma 34>;
610 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200611 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300612 };
613
614 mcbsp2: mcbsp@40124000 {
615 compatible = "ti,omap4-mcbsp";
616 reg = <0x40124000 0xff>, /* MPU private access */
617 <0x49024000 0xff>; /* L3 Interconnect */
618 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200619 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300620 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300621 ti,buffer-size = <128>;
622 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100623 dmas = <&sdma 17>,
624 <&sdma 18>;
625 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200626 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300627 };
628
629 mcbsp3: mcbsp@40126000 {
630 compatible = "ti,omap4-mcbsp";
631 reg = <0x40126000 0xff>, /* MPU private access */
632 <0x49026000 0xff>; /* L3 Interconnect */
633 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200634 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300635 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300636 ti,buffer-size = <128>;
637 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100638 dmas = <&sdma 19>,
639 <&sdma 20>;
640 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200641 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300642 };
643
644 mcbsp4: mcbsp@48096000 {
645 compatible = "ti,omap4-mcbsp";
646 reg = <0x48096000 0xff>; /* L4 Interconnect */
647 reg-names = "mpu";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200648 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300649 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300650 ti,buffer-size = <128>;
651 ti,hwmods = "mcbsp4";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100652 dmas = <&sdma 31>,
653 <&sdma 32>;
654 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200655 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300656 };
657
Sourav Poddar61bc3542012-08-14 16:45:37 +0530658 keypad: keypad@4a31c000 {
659 compatible = "ti,omap4-keypad";
Benoit Cousson48420db2012-09-05 11:38:23 +0200660 reg = <0x4a31c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200661 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson48420db2012-09-05 11:38:23 +0200662 reg-names = "mpu";
Sourav Poddar61bc3542012-08-14 16:45:37 +0530663 ti,hwmods = "kbd";
664 };
Aneesh V11c27062012-01-20 20:35:26 +0530665
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530666 dmm@4e000000 {
667 compatible = "ti,omap4-dmm";
668 reg = <0x4e000000 0x800>;
669 interrupts = <0 113 0x4>;
670 ti,hwmods = "dmm";
671 };
672
Aneesh V11c27062012-01-20 20:35:26 +0530673 emif1: emif@4c000000 {
674 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200675 reg = <0x4c000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200676 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530677 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530678 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530679 phy-type = <1>;
680 hw-caps-read-idle-ctrl;
681 hw-caps-ll-interface;
682 hw-caps-temp-alert;
683 };
684
685 emif2: emif@4d000000 {
686 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200687 reg = <0x4d000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200688 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530689 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530690 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530691 phy-type = <1>;
692 hw-caps-read-idle-ctrl;
693 hw-caps-ll-interface;
694 hw-caps-temp-alert;
695 };
Linus Torvalds8f446a72012-10-01 18:46:13 -0700696
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530697 ocp2scp@4a0ad000 {
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530698 compatible = "ti,omap-ocp2scp";
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530699 reg = <0x4a0ad000 0x1f>;
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530700 #address-cells = <1>;
701 #size-cells = <1>;
702 ranges;
703 ti,hwmods = "ocp2scp_usb_phy";
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530704 usb2_phy: usb2phy@4a0ad080 {
705 compatible = "ti,omap-usb2";
706 reg = <0x4a0ad080 0x58>;
Roger Quadros470019a2013-10-03 18:12:36 +0300707 ctrl-module = <&omap_control_usb2phy>;
Roger Quadrosc65d0ad2014-05-05 12:54:42 +0300708 clocks = <&usb_phy_cm_clk32k>;
709 clock-names = "wkupclk";
Kishon Vijay Abraham I975d9632013-09-27 11:53:29 +0530710 #phy-cells = <0>;
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530711 };
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530712 };
Jon Hunterfab8ad02012-10-19 09:59:00 -0500713
Suman Anna8ebc30d2014-07-11 16:44:35 -0500714 mailbox: mailbox@4a0f4000 {
715 compatible = "ti,omap4-mailbox";
716 reg = <0x4a0f4000 0x200>;
717 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
718 ti,hwmods = "mailbox";
Suman Anna24df0452014-11-03 17:07:35 -0600719 #mbox-cells = <1>;
Suman Anna8ebc30d2014-07-11 16:44:35 -0500720 ti,mbox-num-users = <3>;
721 ti,mbox-num-fifos = <8>;
Suman Annad27704d2014-09-10 14:27:23 -0500722 mbox_ipu: mbox_ipu {
723 ti,mbox-tx = <0 0 0>;
724 ti,mbox-rx = <1 0 0>;
725 };
726 mbox_dsp: mbox_dsp {
727 ti,mbox-tx = <3 0 0>;
728 ti,mbox-rx = <2 0 0>;
729 };
Suman Anna8ebc30d2014-07-11 16:44:35 -0500730 };
731
Jon Hunterfab8ad02012-10-19 09:59:00 -0500732 timer1: timer@4a318000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500733 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500734 reg = <0x4a318000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200735 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500736 ti,hwmods = "timer1";
737 ti,timer-alwon;
738 };
739
740 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500741 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500742 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200743 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500744 ti,hwmods = "timer2";
745 };
746
747 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500748 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500749 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200750 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500751 ti,hwmods = "timer3";
752 };
753
754 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500755 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500756 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200757 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500758 ti,hwmods = "timer4";
759 };
760
Jon Hunterd03a93b2012-11-01 08:57:08 -0500761 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500762 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500763 reg = <0x40138000 0x80>,
764 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200765 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500766 ti,hwmods = "timer5";
767 ti,timer-dsp;
768 };
769
Jon Hunterd03a93b2012-11-01 08:57:08 -0500770 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500771 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500772 reg = <0x4013a000 0x80>,
773 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200774 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500775 ti,hwmods = "timer6";
776 ti,timer-dsp;
777 };
778
Jon Hunterd03a93b2012-11-01 08:57:08 -0500779 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500780 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500781 reg = <0x4013c000 0x80>,
782 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200783 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500784 ti,hwmods = "timer7";
785 ti,timer-dsp;
786 };
787
Jon Hunterd03a93b2012-11-01 08:57:08 -0500788 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500789 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500790 reg = <0x4013e000 0x80>,
791 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200792 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500793 ti,hwmods = "timer8";
794 ti,timer-pwm;
795 ti,timer-dsp;
796 };
797
798 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500799 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500800 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200801 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500802 ti,hwmods = "timer9";
803 ti,timer-pwm;
804 };
805
806 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500807 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500808 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200809 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500810 ti,hwmods = "timer10";
811 ti,timer-pwm;
812 };
813
814 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500815 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500816 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200817 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500818 ti,hwmods = "timer11";
819 ti,timer-pwm;
820 };
Roger Quadrosf17c8992013-03-20 17:44:58 +0200821
822 usbhstll: usbhstll@4a062000 {
823 compatible = "ti,usbhs-tll";
824 reg = <0x4a062000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200825 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200826 ti,hwmods = "usb_tll_hs";
827 };
828
829 usbhshost: usbhshost@4a064000 {
830 compatible = "ti,usbhs-host";
831 reg = <0x4a064000 0x800>;
832 ti,hwmods = "usb_host_hs";
833 #address-cells = <1>;
834 #size-cells = <1>;
835 ranges;
Roger Quadros051fc062014-02-27 16:18:26 +0200836 clocks = <&init_60m_fclk>,
837 <&xclk60mhsp1_ck>,
838 <&xclk60mhsp2_ck>;
839 clock-names = "refclk_60m_int",
840 "refclk_60m_ext_p1",
841 "refclk_60m_ext_p2";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200842
843 usbhsohci: ohci@4a064800 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200844 compatible = "ti,ohci-omap3";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200845 reg = <0x4a064800 0x400>;
846 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200847 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200848 };
849
850 usbhsehci: ehci@4a064c00 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200851 compatible = "ti,ehci-omap";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200852 reg = <0x4a064c00 0x400>;
853 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200854 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200855 };
856 };
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530857
Roger Quadros470019a2013-10-03 18:12:36 +0300858 omap_control_usb2phy: control-phy@4a002300 {
859 compatible = "ti,control-phy-usb2";
860 reg = <0x4a002300 0x4>;
861 reg-names = "power";
862 };
863
864 omap_control_usbotg: control-phy@4a00233c {
865 compatible = "ti,control-phy-otghs";
866 reg = <0x4a00233c 0x4>;
867 reg-names = "otghs_control";
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530868 };
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530869
870 usb_otg_hs: usb_otg_hs@4a0ab000 {
871 compatible = "ti,omap4-musb";
872 reg = <0x4a0ab000 0x7ff>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200873 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530874 interrupt-names = "mc", "dma";
875 ti,hwmods = "usb_otg_hs";
876 usb-phy = <&usb2_phy>;
Kishon Vijay Abraham I975d9632013-09-27 11:53:29 +0530877 phys = <&usb2_phy>;
878 phy-names = "usb2-phy";
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530879 multipoint = <1>;
880 num-eps = <16>;
881 ram-bits = <12>;
Roger Quadros470019a2013-10-03 18:12:36 +0300882 ctrl-module = <&omap_control_usbotg>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530883 };
Joel Fernandesdd6317d2013-07-11 18:20:05 -0500884
885 aes: aes@4b501000 {
886 compatible = "ti,omap4-aes";
887 ti,hwmods = "aes";
888 reg = <0x4b501000 0xa0>;
889 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
890 dmas = <&sdma 111>, <&sdma 110>;
891 dma-names = "tx", "rx";
892 };
Joel Fernandes806e9432013-09-24 15:23:33 -0500893
894 des: des@480a5000 {
895 compatible = "ti,omap4-des";
896 ti,hwmods = "des";
897 reg = <0x480a5000 0xa0>;
898 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
899 dmas = <&sdma 117>, <&sdma 116>;
900 dma-names = "tx", "rx";
901 };
Andrii.Tseglytskyie12c7732014-03-03 20:20:22 +0530902
903 abb_mpu: regulator-abb-mpu {
904 compatible = "ti,abb-v2";
905 regulator-name = "abb_mpu";
906 #address-cells = <0>;
907 #size-cells = <0>;
908 ti,tranxdone-status-mask = <0x80>;
909 clocks = <&sys_clkin_ck>;
910 ti,settling-time = <50>;
911 ti,clock-cycles = <16>;
912
913 status = "disabled";
914 };
915
916 abb_iva: regulator-abb-iva {
917 compatible = "ti,abb-v2";
918 regulator-name = "abb_iva";
919 #address-cells = <0>;
920 #size-cells = <0>;
921 ti,tranxdone-status-mask = <0x80000000>;
922 clocks = <&sys_clkin_ck>;
923 ti,settling-time = <50>;
924 ti,clock-cycles = <16>;
925
926 status = "disabled";
927 };
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +0300928
929 dss: dss@58000000 {
930 compatible = "ti,omap4-dss";
931 reg = <0x58000000 0x80>;
932 status = "disabled";
933 ti,hwmods = "dss_core";
934 clocks = <&dss_dss_clk>;
935 clock-names = "fck";
936 #address-cells = <1>;
937 #size-cells = <1>;
938 ranges;
939
940 dispc@58001000 {
941 compatible = "ti,omap4-dispc";
942 reg = <0x58001000 0x1000>;
943 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
944 ti,hwmods = "dss_dispc";
945 clocks = <&dss_dss_clk>;
946 clock-names = "fck";
947 };
948
949 rfbi: encoder@58002000 {
950 compatible = "ti,omap4-rfbi";
951 reg = <0x58002000 0x1000>;
952 status = "disabled";
953 ti,hwmods = "dss_rfbi";
Tomi Valkeinen2cc84f42014-10-09 17:03:18 +0300954 clocks = <&dss_dss_clk>, <&l3_div_ck>;
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +0300955 clock-names = "fck", "ick";
956 };
957
958 venc: encoder@58003000 {
959 compatible = "ti,omap4-venc";
960 reg = <0x58003000 0x1000>;
961 status = "disabled";
962 ti,hwmods = "dss_venc";
963 clocks = <&dss_tv_clk>;
964 clock-names = "fck";
965 };
966
967 dsi1: encoder@58004000 {
968 compatible = "ti,omap4-dsi";
969 reg = <0x58004000 0x200>,
970 <0x58004200 0x40>,
971 <0x58004300 0x20>;
972 reg-names = "proto", "phy", "pll";
973 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
974 status = "disabled";
975 ti,hwmods = "dss_dsi1";
976 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
977 clock-names = "fck", "sys_clk";
978 };
979
980 dsi2: encoder@58005000 {
981 compatible = "ti,omap4-dsi";
982 reg = <0x58005000 0x200>,
983 <0x58005200 0x40>,
984 <0x58005300 0x20>;
985 reg-names = "proto", "phy", "pll";
986 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
987 status = "disabled";
988 ti,hwmods = "dss_dsi2";
989 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
990 clock-names = "fck", "sys_clk";
991 };
992
993 hdmi: encoder@58006000 {
994 compatible = "ti,omap4-hdmi";
995 reg = <0x58006000 0x200>,
996 <0x58006200 0x100>,
997 <0x58006300 0x100>,
998 <0x58006400 0x1000>;
999 reg-names = "wp", "pll", "phy", "core";
1000 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1001 status = "disabled";
1002 ti,hwmods = "dss_hdmi";
1003 clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
1004 clock-names = "fck", "sys_clk";
Jyri Sarha53855b32014-05-12 12:12:24 +03001005 dmas = <&sdma 76>;
1006 dma-names = "audio_tx";
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +03001007 };
1008 };
Benoit Coussond9fda072011-08-09 17:15:17 +02001009 };
1010};
Tero Kristo2488ff62013-07-18 12:42:02 +03001011
1012/include/ "omap44xx-clocks.dtsi"