blob: febc2ee901a544458a9a47c0e55473263a7c54a6 [file] [log] [blame]
SAN People73a59c12006-01-09 17:05:41 +00001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * linux/arch/arm/mach-at91/irq.c
SAN People73a59c12006-01-09 17:05:41 +00003 *
4 * Copyright (C) 2004 SAN People
5 * Copyright (C) 2004 ATMEL
6 * Copyright (C) Rick Bronson
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 */
22
SAN People73a59c12006-01-09 17:05:41 +000023#include <linux/init.h>
24#include <linux/module.h>
25#include <linux/mm.h>
Ludovic Desrochesc4b68522012-05-30 10:01:09 +020026#include <linux/bitmap.h>
SAN People73a59c12006-01-09 17:05:41 +000027#include <linux/types.h>
Nicolas Ferree2615012011-11-22 22:26:09 +010028#include <linux/irq.h>
29#include <linux/of.h>
30#include <linux/of_address.h>
31#include <linux/of_irq.h>
32#include <linux/irqdomain.h>
33#include <linux/err.h>
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +020034#include <linux/slab.h>
SAN People73a59c12006-01-09 17:05:41 +000035
Russell Kinga09e64f2008-08-05 16:14:15 +010036#include <mach/hardware.h>
SAN People73a59c12006-01-09 17:05:41 +000037#include <asm/irq.h>
SAN People73a59c12006-01-09 17:05:41 +000038#include <asm/setup.h>
39
Ludovic Desroches3e135462012-06-11 15:38:03 +020040#include <asm/exception.h>
SAN People73a59c12006-01-09 17:05:41 +000041#include <asm/mach/arch.h>
42#include <asm/mach/irq.h>
43#include <asm/mach/map.h>
44
Ludovic Desroches8fe82a52012-06-21 14:47:27 +020045#include <mach/at91_aic.h>
46
Jean-Christophe PLAGNIOL-VILLARDbe6d4322011-11-03 01:12:50 +080047void __iomem *at91_aic_base;
Nicolas Ferree2615012011-11-22 22:26:09 +010048static struct irq_domain *at91_aic_domain;
49static struct device_node *at91_aic_np;
Ludovic Desrochesc4b68522012-05-30 10:01:09 +020050static unsigned int n_irqs = NR_AIC_IRQS;
51static unsigned long at91_aic_caps = 0;
SAN People73a59c12006-01-09 17:05:41 +000052
Ludovic Desrochesc4b68522012-05-30 10:01:09 +020053/* AIC5 introduces a Source Select Register */
54#define AT91_AIC_CAP_AIC5 (1 << 0)
55#define has_aic5() (at91_aic_caps & AT91_AIC_CAP_AIC5)
56
57#ifdef CONFIG_PM
58
59static unsigned long *wakeups;
60static unsigned long *backups;
61
62#define set_backup(bit) set_bit(bit, backups)
63#define clear_backup(bit) clear_bit(bit, backups)
64
65static int at91_aic_pm_init(void)
66{
67 backups = kzalloc(BITS_TO_LONGS(n_irqs) * sizeof(*backups), GFP_KERNEL);
68 if (!backups)
69 return -ENOMEM;
70
71 wakeups = kzalloc(BITS_TO_LONGS(n_irqs) * sizeof(*backups), GFP_KERNEL);
72 if (!wakeups) {
73 kfree(backups);
74 return -ENOMEM;
75 }
76
77 return 0;
78}
79
80static int at91_aic_set_wake(struct irq_data *d, unsigned value)
81{
82 if (unlikely(d->hwirq >= n_irqs))
83 return -EINVAL;
84
85 if (value)
86 set_bit(d->hwirq, wakeups);
87 else
88 clear_bit(d->hwirq, wakeups);
89
90 return 0;
91}
92
93void at91_irq_suspend(void)
94{
95 int i = 0, bit;
96
97 if (has_aic5()) {
98 /* disable enabled irqs */
99 while ((bit = find_next_bit(backups, n_irqs, i)) < n_irqs) {
100 at91_aic_write(AT91_AIC5_SSR,
101 bit & AT91_AIC5_INTSEL_MSK);
102 at91_aic_write(AT91_AIC5_IDCR, 1);
103 i = bit;
104 }
105 /* enable wakeup irqs */
106 i = 0;
107 while ((bit = find_next_bit(wakeups, n_irqs, i)) < n_irqs) {
108 at91_aic_write(AT91_AIC5_SSR,
109 bit & AT91_AIC5_INTSEL_MSK);
110 at91_aic_write(AT91_AIC5_IECR, 1);
111 i = bit;
112 }
113 } else {
114 at91_aic_write(AT91_AIC_IDCR, *backups);
115 at91_aic_write(AT91_AIC_IECR, *wakeups);
116 }
117}
118
119void at91_irq_resume(void)
120{
121 int i = 0, bit;
122
123 if (has_aic5()) {
124 /* disable wakeup irqs */
125 while ((bit = find_next_bit(wakeups, n_irqs, i)) < n_irqs) {
126 at91_aic_write(AT91_AIC5_SSR,
127 bit & AT91_AIC5_INTSEL_MSK);
128 at91_aic_write(AT91_AIC5_IDCR, 1);
129 i = bit;
130 }
131 /* enable irqs disabled for suspend */
132 i = 0;
133 while ((bit = find_next_bit(backups, n_irqs, i)) < n_irqs) {
134 at91_aic_write(AT91_AIC5_SSR,
135 bit & AT91_AIC5_INTSEL_MSK);
136 at91_aic_write(AT91_AIC5_IECR, 1);
137 i = bit;
138 }
139 } else {
140 at91_aic_write(AT91_AIC_IDCR, *wakeups);
141 at91_aic_write(AT91_AIC_IECR, *backups);
142 }
143}
144
145#else
146static inline int at91_aic_pm_init(void)
147{
148 return 0;
149}
150
151#define set_backup(bit)
152#define clear_backup(bit)
153#define at91_aic_set_wake NULL
154
155#endif /* CONFIG_PM */
156
157asmlinkage void __exception_irq_entry
158at91_aic_handle_irq(struct pt_regs *regs)
Ludovic Desroches3e135462012-06-11 15:38:03 +0200159{
160 u32 irqnr;
161 u32 irqstat;
162
163 irqnr = at91_aic_read(AT91_AIC_IVR);
164 irqstat = at91_aic_read(AT91_AIC_ISR);
165
166 /*
167 * ISR value is 0 when there is no current interrupt or when there is
168 * a spurious interrupt
169 */
170 if (!irqstat)
171 at91_aic_write(AT91_AIC_EOICR, 0);
172 else
173 handle_IRQ(irqnr, regs);
174}
175
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200176asmlinkage void __exception_irq_entry
177at91_aic5_handle_irq(struct pt_regs *regs)
178{
179 u32 irqnr;
180 u32 irqstat;
181
182 irqnr = at91_aic_read(AT91_AIC5_IVR);
183 irqstat = at91_aic_read(AT91_AIC5_ISR);
184
185 if (!irqstat)
186 at91_aic_write(AT91_AIC5_EOICR, 0);
187 else
188 handle_IRQ(irqnr, regs);
189}
190
Lennert Buytenhekda0f9402010-11-29 10:26:19 +0100191static void at91_aic_mask_irq(struct irq_data *d)
SAN People73a59c12006-01-09 17:05:41 +0000192{
193 /* Disable interrupt on AIC */
Nicolas Ferree2615012011-11-22 22:26:09 +0100194 at91_aic_write(AT91_AIC_IDCR, 1 << d->hwirq);
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200195 /* Update ISR cache */
196 clear_backup(d->hwirq);
197}
198
199static void __maybe_unused at91_aic5_mask_irq(struct irq_data *d)
200{
201 /* Disable interrupt on AIC5 */
202 at91_aic_write(AT91_AIC5_SSR, d->hwirq & AT91_AIC5_INTSEL_MSK);
203 at91_aic_write(AT91_AIC5_IDCR, 1);
204 /* Update ISR cache */
205 clear_backup(d->hwirq);
SAN People73a59c12006-01-09 17:05:41 +0000206}
207
Lennert Buytenhekda0f9402010-11-29 10:26:19 +0100208static void at91_aic_unmask_irq(struct irq_data *d)
SAN People73a59c12006-01-09 17:05:41 +0000209{
210 /* Enable interrupt on AIC */
Nicolas Ferree2615012011-11-22 22:26:09 +0100211 at91_aic_write(AT91_AIC_IECR, 1 << d->hwirq);
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200212 /* Update ISR cache */
213 set_backup(d->hwirq);
214}
215
216static void __maybe_unused at91_aic5_unmask_irq(struct irq_data *d)
217{
218 /* Enable interrupt on AIC5 */
219 at91_aic_write(AT91_AIC5_SSR, d->hwirq & AT91_AIC5_INTSEL_MSK);
220 at91_aic_write(AT91_AIC5_IECR, 1);
221 /* Update ISR cache */
222 set_backup(d->hwirq);
SAN People73a59c12006-01-09 17:05:41 +0000223}
224
Ludovic Desroches42a859d2012-05-25 14:11:51 +0200225static void at91_aic_eoi(struct irq_data *d)
226{
227 /*
228 * Mark end-of-interrupt on AIC, the controller doesn't care about
229 * the value written. Moreover it's a write-only register.
230 */
231 at91_aic_write(AT91_AIC_EOICR, 0);
232}
233
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200234static void __maybe_unused at91_aic5_eoi(struct irq_data *d)
SAN People73a59c12006-01-09 17:05:41 +0000235{
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200236 at91_aic_write(AT91_AIC5_EOICR, 0);
237}
238
239unsigned long *at91_extern_irq;
240
241#define is_extern_irq(hwirq) test_bit(hwirq, at91_extern_irq)
242
243static int at91_aic_compute_srctype(struct irq_data *d, unsigned type)
244{
245 int srctype;
SAN People73a59c12006-01-09 17:05:41 +0000246
SAN People73a59c12006-01-09 17:05:41 +0000247 switch (type) {
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100248 case IRQ_TYPE_LEVEL_HIGH:
SAN People73a59c12006-01-09 17:05:41 +0000249 srctype = AT91_AIC_SRCTYPE_HIGH;
250 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100251 case IRQ_TYPE_EDGE_RISING:
SAN People73a59c12006-01-09 17:05:41 +0000252 srctype = AT91_AIC_SRCTYPE_RISING;
253 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100254 case IRQ_TYPE_LEVEL_LOW:
Nicolas Ferree2615012011-11-22 22:26:09 +0100255 if ((d->hwirq == AT91_ID_FIQ) || is_extern_irq(d->hwirq)) /* only supported on external interrupts */
Andrew Victor1f4fd0a2006-11-30 10:01:47 +0100256 srctype = AT91_AIC_SRCTYPE_LOW;
257 else
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200258 srctype = -EINVAL;
SAN People73a59c12006-01-09 17:05:41 +0000259 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100260 case IRQ_TYPE_EDGE_FALLING:
Nicolas Ferree2615012011-11-22 22:26:09 +0100261 if ((d->hwirq == AT91_ID_FIQ) || is_extern_irq(d->hwirq)) /* only supported on external interrupts */
Andrew Victor1f4fd0a2006-11-30 10:01:47 +0100262 srctype = AT91_AIC_SRCTYPE_FALLING;
263 else
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200264 srctype = -EINVAL;
SAN People73a59c12006-01-09 17:05:41 +0000265 break;
266 default:
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200267 srctype = -EINVAL;
SAN People73a59c12006-01-09 17:05:41 +0000268 }
269
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200270 return srctype;
SAN People73a59c12006-01-09 17:05:41 +0000271}
272
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200273static int at91_aic_set_type(struct irq_data *d, unsigned type)
Andrew Victor683c66b2006-06-19 15:26:53 +0100274{
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200275 unsigned int smr;
276 int srctype;
Andrew Victor683c66b2006-06-19 15:26:53 +0100277
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200278 srctype = at91_aic_compute_srctype(d, type);
279 if (srctype < 0)
280 return srctype;
281
282 if (has_aic5()) {
283 at91_aic_write(AT91_AIC5_SSR,
284 d->hwirq & AT91_AIC5_INTSEL_MSK);
285 smr = at91_aic_read(AT91_AIC5_SMR) & ~AT91_AIC_SRCTYPE;
286 at91_aic_write(AT91_AIC5_SMR, smr | srctype);
287 } else {
288 smr = at91_aic_read(AT91_AIC_SMR(d->hwirq))
289 & ~AT91_AIC_SRCTYPE;
290 at91_aic_write(AT91_AIC_SMR(d->hwirq), smr | srctype);
291 }
Andrew Victor683c66b2006-06-19 15:26:53 +0100292
293 return 0;
294}
295
David Brownell38c677c2006-08-01 22:26:25 +0100296static struct irq_chip at91_aic_chip = {
297 .name = "AIC",
Lennert Buytenhekda0f9402010-11-29 10:26:19 +0100298 .irq_mask = at91_aic_mask_irq,
299 .irq_unmask = at91_aic_unmask_irq,
300 .irq_set_type = at91_aic_set_type,
301 .irq_set_wake = at91_aic_set_wake,
Ludovic Desroches42a859d2012-05-25 14:11:51 +0200302 .irq_eoi = at91_aic_eoi,
SAN People73a59c12006-01-09 17:05:41 +0000303};
304
Nicolas Ferre8014d6f2012-02-14 18:08:14 +0100305static void __init at91_aic_hw_init(unsigned int spu_vector)
306{
307 int i;
308
309 /*
310 * Perform 8 End Of Interrupt Command to make sure AIC
311 * will not Lock out nIRQ
312 */
313 for (i = 0; i < 8; i++)
314 at91_aic_write(AT91_AIC_EOICR, 0);
315
316 /*
317 * Spurious Interrupt ID in Spurious Vector Register.
318 * When there is no current interrupt, the IRQ Vector Register
319 * reads the value stored in AIC_SPU
320 */
321 at91_aic_write(AT91_AIC_SPU, spu_vector);
322
323 /* No debugging in AIC: Debug (Protect) Control Register */
324 at91_aic_write(AT91_AIC_DCR, 0);
325
326 /* Disable and clear all interrupts initially */
327 at91_aic_write(AT91_AIC_IDCR, 0xFFFFFFFF);
328 at91_aic_write(AT91_AIC_ICCR, 0xFFFFFFFF);
329}
330
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200331static void __init __maybe_unused at91_aic5_hw_init(unsigned int spu_vector)
332{
333 int i;
334
335 /*
336 * Perform 8 End Of Interrupt Command to make sure AIC
337 * will not Lock out nIRQ
338 */
339 for (i = 0; i < 8; i++)
340 at91_aic_write(AT91_AIC5_EOICR, 0);
341
342 /*
343 * Spurious Interrupt ID in Spurious Vector Register.
344 * When there is no current interrupt, the IRQ Vector Register
345 * reads the value stored in AIC_SPU
346 */
347 at91_aic_write(AT91_AIC5_SPU, spu_vector);
348
349 /* No debugging in AIC: Debug (Protect) Control Register */
350 at91_aic_write(AT91_AIC5_DCR, 0);
351
352 /* Disable and clear all interrupts initially */
353 for (i = 0; i < n_irqs; i++) {
354 at91_aic_write(AT91_AIC5_SSR, i & AT91_AIC5_INTSEL_MSK);
355 at91_aic_write(AT91_AIC5_IDCR, 1);
356 at91_aic_write(AT91_AIC5_ICCR, 1);
357 }
358}
359
Nicolas Ferree2615012011-11-22 22:26:09 +0100360#if defined(CONFIG_OF)
Arnd Bergmann14070ad2012-07-04 07:45:16 +0000361static unsigned int *at91_aic_irq_priorities;
362
Nicolas Ferre8014d6f2012-02-14 18:08:14 +0100363static int at91_aic_irq_map(struct irq_domain *h, unsigned int virq,
364 irq_hw_number_t hw)
365{
366 /* Put virq number in Source Vector Register */
367 at91_aic_write(AT91_AIC_SVR(hw), virq);
368
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200369 /* Active Low interrupt, with priority */
370 at91_aic_write(AT91_AIC_SMR(hw),
371 AT91_AIC_SRCTYPE_LOW | at91_aic_irq_priorities[hw]);
Nicolas Ferre8014d6f2012-02-14 18:08:14 +0100372
Ludovic Desroches42a859d2012-05-25 14:11:51 +0200373 irq_set_chip_and_handler(virq, &at91_aic_chip, handle_fasteoi_irq);
Nicolas Ferre8014d6f2012-02-14 18:08:14 +0100374 set_irq_flags(virq, IRQF_VALID | IRQF_PROBE);
375
376 return 0;
377}
378
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200379static int at91_aic5_irq_map(struct irq_domain *h, unsigned int virq,
380 irq_hw_number_t hw)
381{
382 at91_aic_write(AT91_AIC5_SSR, hw & AT91_AIC5_INTSEL_MSK);
383
384 /* Put virq number in Source Vector Register */
385 at91_aic_write(AT91_AIC5_SVR, virq);
386
387 /* Active Low interrupt, with priority */
388 at91_aic_write(AT91_AIC5_SMR,
389 AT91_AIC_SRCTYPE_LOW | at91_aic_irq_priorities[hw]);
390
391 irq_set_chip_and_handler(virq, &at91_aic_chip, handle_fasteoi_irq);
392 set_irq_flags(virq, IRQF_VALID | IRQF_PROBE);
393
394 return 0;
395}
396
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200397static int at91_aic_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
398 const u32 *intspec, unsigned int intsize,
399 irq_hw_number_t *out_hwirq, unsigned int *out_type)
400{
401 if (WARN_ON(intsize < 3))
402 return -EINVAL;
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200403 if (WARN_ON(intspec[0] >= n_irqs))
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200404 return -EINVAL;
405 if (WARN_ON((intspec[2] < AT91_AIC_IRQ_MIN_PRIORITY)
406 || (intspec[2] > AT91_AIC_IRQ_MAX_PRIORITY)))
407 return -EINVAL;
408
409 *out_hwirq = intspec[0];
410 *out_type = intspec[1] & IRQ_TYPE_SENSE_MASK;
411 at91_aic_irq_priorities[*out_hwirq] = intspec[2];
412
413 return 0;
414}
415
Nicolas Ferre8014d6f2012-02-14 18:08:14 +0100416static struct irq_domain_ops at91_aic_irq_ops = {
417 .map = at91_aic_irq_map,
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200418 .xlate = at91_aic_irq_domain_xlate,
Nicolas Ferre8014d6f2012-02-14 18:08:14 +0100419};
420
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200421int __init at91_aic_of_common_init(struct device_node *node,
422 struct device_node *parent)
Nicolas Ferree2615012011-11-22 22:26:09 +0100423{
Jean-Christophe PLAGNIOL-VILLARDc6573942012-04-09 19:36:36 +0800424 struct property *prop;
425 const __be32 *p;
426 u32 val;
427
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200428 at91_extern_irq = kzalloc(BITS_TO_LONGS(n_irqs)
429 * sizeof(*at91_extern_irq), GFP_KERNEL);
430 if (!at91_extern_irq)
431 return -ENOMEM;
432
433 if (at91_aic_pm_init()) {
434 kfree(at91_extern_irq);
435 return -ENOMEM;
436 }
437
438 at91_aic_irq_priorities = kzalloc(n_irqs
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +0200439 * sizeof(*at91_aic_irq_priorities),
440 GFP_KERNEL);
441 if (!at91_aic_irq_priorities)
442 return -ENOMEM;
443
Nicolas Ferree2615012011-11-22 22:26:09 +0100444 at91_aic_base = of_iomap(node, 0);
445 at91_aic_np = node;
446
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200447 at91_aic_domain = irq_domain_add_linear(at91_aic_np, n_irqs,
Nicolas Ferre8014d6f2012-02-14 18:08:14 +0100448 &at91_aic_irq_ops, NULL);
449 if (!at91_aic_domain)
450 panic("Unable to add AIC irq domain (DT)\n");
451
Jean-Christophe PLAGNIOL-VILLARDc6573942012-04-09 19:36:36 +0800452 of_property_for_each_u32(node, "atmel,external-irqs", prop, p, val) {
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200453 if (val >= n_irqs)
454 pr_warn("AIC: external irq %d >= %d skip it\n",
455 val, n_irqs);
Jean-Christophe PLAGNIOL-VILLARDc6573942012-04-09 19:36:36 +0800456 else
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200457 set_bit(val, at91_extern_irq);
Jean-Christophe PLAGNIOL-VILLARDc6573942012-04-09 19:36:36 +0800458 }
459
Nicolas Ferre8014d6f2012-02-14 18:08:14 +0100460 irq_set_default_host(at91_aic_domain);
461
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200462 return 0;
463}
464
465int __init at91_aic_of_init(struct device_node *node,
466 struct device_node *parent)
467{
468 int err;
469
470 err = at91_aic_of_common_init(node, parent);
471 if (err)
472 return err;
473
474 at91_aic_hw_init(n_irqs);
475
476 return 0;
477}
478
479int __init at91_aic5_of_init(struct device_node *node,
480 struct device_node *parent)
481{
482 int err;
483
484 at91_aic_caps |= AT91_AIC_CAP_AIC5;
485 n_irqs = NR_AIC5_IRQS;
486 at91_aic_chip.irq_ack = at91_aic5_mask_irq;
487 at91_aic_chip.irq_mask = at91_aic5_mask_irq;
488 at91_aic_chip.irq_unmask = at91_aic5_unmask_irq;
489 at91_aic_chip.irq_eoi = at91_aic5_eoi;
490 at91_aic_irq_ops.map = at91_aic5_irq_map;
491
492 err = at91_aic_of_common_init(node, parent);
493 if (err)
494 return err;
495
496 at91_aic5_hw_init(n_irqs);
Nicolas Ferre8014d6f2012-02-14 18:08:14 +0100497
Nicolas Ferree2615012011-11-22 22:26:09 +0100498 return 0;
499}
Nicolas Ferree2615012011-11-22 22:26:09 +0100500#endif
501
SAN People73a59c12006-01-09 17:05:41 +0000502/*
503 * Initialize the AIC interrupt controller.
504 */
Nicolas Ferre738a0fd2012-10-24 16:09:57 +0200505void __init at91_aic_init(unsigned int *priority, unsigned int ext_irq_mask)
SAN People73a59c12006-01-09 17:05:41 +0000506{
507 unsigned int i;
Nicolas Ferree2615012011-11-22 22:26:09 +0100508 int irq_base;
SAN People73a59c12006-01-09 17:05:41 +0000509
Nicolas Ferre738a0fd2012-10-24 16:09:57 +0200510 at91_extern_irq = kzalloc(BITS_TO_LONGS(n_irqs)
511 * sizeof(*at91_extern_irq), GFP_KERNEL);
512
513 if (at91_aic_pm_init() || at91_extern_irq == NULL)
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200514 panic("Unable to allocate bit maps\n");
515
Nicolas Ferre738a0fd2012-10-24 16:09:57 +0200516 *at91_extern_irq = ext_irq_mask;
517
Nicolas Ferre8014d6f2012-02-14 18:08:14 +0100518 at91_aic_base = ioremap(AT91_AIC, 512);
Jean-Christophe PLAGNIOL-VILLARDbe6d4322011-11-03 01:12:50 +0800519 if (!at91_aic_base)
Nicolas Ferree2615012011-11-22 22:26:09 +0100520 panic("Unable to ioremap AIC registers\n");
521
522 /* Add irq domain for AIC */
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200523 irq_base = irq_alloc_descs(-1, 0, n_irqs, 0);
Nicolas Ferree2615012011-11-22 22:26:09 +0100524 if (irq_base < 0) {
525 WARN(1, "Cannot allocate irq_descs, assuming pre-allocated\n");
526 irq_base = 0;
527 }
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200528 at91_aic_domain = irq_domain_add_legacy(at91_aic_np, n_irqs,
Nicolas Ferree2615012011-11-22 22:26:09 +0100529 irq_base, 0,
530 &irq_domain_simple_ops, NULL);
531
532 if (!at91_aic_domain)
533 panic("Unable to add AIC irq domain\n");
Jean-Christophe PLAGNIOL-VILLARDbe6d4322011-11-03 01:12:50 +0800534
Nicolas Ferre8014d6f2012-02-14 18:08:14 +0100535 irq_set_default_host(at91_aic_domain);
536
SAN People73a59c12006-01-09 17:05:41 +0000537 /*
538 * The IVR is used by macro get_irqnr_and_base to read and verify.
539 * The irq number is NR_AIC_IRQS when a spurious interrupt has occurred.
540 */
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200541 for (i = 0; i < n_irqs; i++) {
Nicolas Ferree2615012011-11-22 22:26:09 +0100542 /* Put hardware irq number in Source Vector Register: */
Ludovic Desroches8fe82a52012-06-21 14:47:27 +0200543 at91_aic_write(AT91_AIC_SVR(i), NR_IRQS_LEGACY + i);
Andrew Victorba854e12006-07-05 17:22:52 +0100544 /* Active Low interrupt, with the specified priority */
Jean-Christophe PLAGNIOL-VILLARDbe6d4322011-11-03 01:12:50 +0800545 at91_aic_write(AT91_AIC_SMR(i), AT91_AIC_SRCTYPE_LOW | priority[i]);
Ludovic Desroches8fe82a52012-06-21 14:47:27 +0200546 irq_set_chip_and_handler(NR_IRQS_LEGACY + i, &at91_aic_chip, handle_fasteoi_irq);
SAN People73a59c12006-01-09 17:05:41 +0000547 set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
SAN People73a59c12006-01-09 17:05:41 +0000548 }
549
Ludovic Desrochesc4b68522012-05-30 10:01:09 +0200550 at91_aic_hw_init(n_irqs);
SAN People73a59c12006-01-09 17:05:41 +0000551}