blob: 8a7322c4775d34f80dbfcd5c6b654a351202f485 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/pci/setup-res.c
3 *
4 * Extruded from code written by
5 * Dave Rusling (david.rusling@reo.mts.dec.com)
6 * David Mosberger (davidm@cs.arizona.edu)
7 * David Miller (davem@redhat.com)
8 *
9 * Support routines for initializing a PCI subsystem.
10 */
11
12/* fixed for multiple pci buses, 1999 Andrea Arcangeli <andrea@suse.de> */
13
14/*
15 * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
16 * Resource sorting
17 */
18
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/kernel.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040020#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/pci.h>
22#include <linux/errno.h>
23#include <linux/ioport.h>
24#include <linux/cache.h>
25#include <linux/slab.h>
26#include "pci.h"
27
Bjorn Helgaas6a5f3e62017-03-17 00:48:22 +000028static void pci_std_update_resource(struct pci_dev *dev, int resno)
Linus Torvalds1da177e2005-04-16 15:20:36 -070029{
30 struct pci_bus_region region;
Bjorn Helgaas9aac5372012-07-09 19:49:37 -060031 bool disable;
32 u16 cmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -070033 u32 new, check, mask;
34 int reg;
Yu Zhao14add802008-11-22 02:38:52 +080035 struct resource *res = dev->resource + resno;
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Wei Yang70675e02015-07-29 16:52:58 +080037 if (dev->is_virtfn) {
38 dev_warn(&dev->dev, "can't update VF BAR%d\n", resno);
39 return;
40 }
41
Ralf Baechlefb0f2b42006-12-19 13:12:08 -080042 /*
43 * Ignore resources for unimplemented BARs and unused resource slots
44 * for 64 bit BARs.
45 */
Ivan Kokshayskycf7bee52005-08-07 13:49:59 +040046 if (!res->flags)
47 return;
48
Bjorn Helgaascd8a4d32014-02-26 11:25:59 -070049 if (res->flags & IORESOURCE_UNSET)
50 return;
51
Ralf Baechlefb0f2b42006-12-19 13:12:08 -080052 /*
53 * Ignore non-moveable resources. This might be legacy resources for
54 * which no functional BAR register exists or another important
Bjorn Helgaas80ccba12008-06-13 10:52:11 -060055 * system resource we shouldn't move around.
Ralf Baechlefb0f2b42006-12-19 13:12:08 -080056 */
57 if (res->flags & IORESOURCE_PCI_FIXED)
58 return;
59
Yinghai Lufc279852013-12-09 22:54:40 -080060 pcibios_resource_to_bus(dev->bus, &region, res);
Bjorn Helgaas74cce812017-03-17 00:48:24 +000061 new = region.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Bjorn Helgaas74cce812017-03-17 00:48:24 +000063 if (res->flags & IORESOURCE_IO) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 mask = (u32)PCI_BASE_ADDRESS_IO_MASK;
Bjorn Helgaas74cce812017-03-17 00:48:24 +000065 new |= res->flags & ~PCI_BASE_ADDRESS_IO_MASK;
66 } else if (resno == PCI_ROM_RESOURCE) {
67 mask = (u32)PCI_ROM_ADDRESS_MASK;
68 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Bjorn Helgaas74cce812017-03-17 00:48:24 +000070 new |= res->flags & ~PCI_BASE_ADDRESS_MEM_MASK;
71 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Bjorn Helgaas7b65c3a2017-03-17 00:48:23 +000073 if (resno < PCI_ROM_RESOURCE) {
74 reg = PCI_BASE_ADDRESS_0 + 4 * resno;
75 } else if (resno == PCI_ROM_RESOURCE) {
Bjorn Helgaased09d212017-03-17 00:48:23 +000076
77 /*
78 * Apparently some Matrox devices have ROM BARs that read
79 * as zero when disabled, so don't update ROM BARs unless
80 * they're enabled. See https://lkml.org/lkml/2005/8/30/138.
81 */
Linus Torvalds755528c2005-08-26 10:49:22 -070082 if (!(res->flags & IORESOURCE_ROM_ENABLE))
83 return;
Bjorn Helgaas7b65c3a2017-03-17 00:48:23 +000084
85 reg = dev->rom_base_reg;
Linus Torvalds755528c2005-08-26 10:49:22 -070086 new |= PCI_ROM_ADDRESS_ENABLE;
Bjorn Helgaas7b65c3a2017-03-17 00:48:23 +000087 } else
88 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
Bjorn Helgaas9aac5372012-07-09 19:49:37 -060090 /*
91 * We can't update a 64-bit BAR atomically, so when possible,
92 * disable decoding so that a half-updated BAR won't conflict
93 * with another device.
94 */
95 disable = (res->flags & IORESOURCE_MEM_64) && !dev->mmio_always_on;
96 if (disable) {
97 pci_read_config_word(dev, PCI_COMMAND, &cmd);
98 pci_write_config_word(dev, PCI_COMMAND,
99 cmd & ~PCI_COMMAND_MEMORY);
100 }
101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 pci_write_config_dword(dev, reg, new);
103 pci_read_config_dword(dev, reg, &check);
104
105 if ((new ^ check) & mask) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600106 dev_err(&dev->dev, "BAR %d: error updating (%#08x != %#08x)\n",
107 resno, new, check);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108 }
109
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600110 if (res->flags & IORESOURCE_MEM_64) {
Ivan Kokshayskycf7bee52005-08-07 13:49:59 +0400111 new = region.start >> 16 >> 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 pci_write_config_dword(dev, reg + 4, new);
113 pci_read_config_dword(dev, reg + 4, &check);
114 if (check != new) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400115 dev_err(&dev->dev, "BAR %d: error updating (high %#08x != %#08x)\n",
116 resno, new, check);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 }
118 }
Bjorn Helgaas9aac5372012-07-09 19:49:37 -0600119
120 if (disable)
121 pci_write_config_word(dev, PCI_COMMAND, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122}
123
Bjorn Helgaas6a5f3e62017-03-17 00:48:22 +0000124void pci_update_resource(struct pci_dev *dev, int resno)
125{
126 if (resno <= PCI_ROM_RESOURCE)
127 pci_std_update_resource(dev, resno);
128#ifdef CONFIG_PCI_IOV
129 else if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
130 pci_iov_update_resource(dev, resno);
131#endif
132}
133
Sam Ravnborg96bde062007-03-26 21:53:30 -0800134int pci_claim_resource(struct pci_dev *dev, int resource)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135{
136 struct resource *res = &dev->resource[resource];
Bjorn Helgaas966f3a72010-03-11 17:01:19 -0700137 struct resource *root, *conflict;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138
Bjorn Helgaas29003be2014-02-26 11:25:59 -0700139 if (res->flags & IORESOURCE_UNSET) {
140 dev_info(&dev->dev, "can't claim BAR %d %pR: no address assigned\n",
141 resource, res);
142 return -EINVAL;
143 }
144
Bjorn Helgaas16d917b2016-11-08 14:25:24 -0600145 /*
146 * If we have a shadow copy in RAM, the PCI device doesn't respond
147 * to the shadow range, so we don't need to claim it, and upstream
148 * bridges don't need to route the range to the device.
149 */
150 if (res->flags & IORESOURCE_ROM_SHADOW)
151 return 0;
152
Matthew Wilcoxcebd78a2009-06-17 16:33:33 -0400153 root = pci_find_parent_resource(dev, res);
Bjorn Helgaas865df572009-11-04 10:32:57 -0700154 if (!root) {
Bjorn Helgaas29003be2014-02-26 11:25:59 -0700155 dev_info(&dev->dev, "can't claim BAR %d %pR: no compatible bridge window\n",
156 resource, res);
Bjorn Helgaasc770cb42015-03-12 12:30:06 -0500157 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas865df572009-11-04 10:32:57 -0700158 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 }
160
Bjorn Helgaas966f3a72010-03-11 17:01:19 -0700161 conflict = request_resource_conflict(root, res);
162 if (conflict) {
Bjorn Helgaas29003be2014-02-26 11:25:59 -0700163 dev_info(&dev->dev, "can't claim BAR %d %pR: address conflict with %s %pR\n",
164 resource, res, conflict->name, conflict);
Bjorn Helgaasc770cb42015-03-12 12:30:06 -0500165 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas966f3a72010-03-11 17:01:19 -0700166 return -EBUSY;
167 }
Bjorn Helgaas865df572009-11-04 10:32:57 -0700168
Bjorn Helgaas966f3a72010-03-11 17:01:19 -0700169 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170}
Jesse Barneseaa959d2009-06-30 21:45:44 -0700171EXPORT_SYMBOL(pci_claim_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172
Yuji Shimada32a9a6822009-03-16 17:13:39 +0900173void pci_disable_bridge_window(struct pci_dev *dev)
174{
Bjorn Helgaas865df572009-11-04 10:32:57 -0700175 dev_info(&dev->dev, "disabling bridge mem windows\n");
Yuji Shimada32a9a6822009-03-16 17:13:39 +0900176
177 /* MMIO Base/Limit */
178 pci_write_config_dword(dev, PCI_MEMORY_BASE, 0x0000fff0);
179
180 /* Prefetchable MMIO Base/Limit */
181 pci_write_config_dword(dev, PCI_PREF_LIMIT_UPPER32, 0);
182 pci_write_config_dword(dev, PCI_PREF_MEMORY_BASE, 0x0000fff0);
183 pci_write_config_dword(dev, PCI_PREF_BASE_UPPER32, 0xffffffff);
184}
Ram Pai2bbc6942011-07-25 13:08:39 -0700185
Myron Stowe6535943f2011-11-21 11:54:19 -0700186/*
187 * Generic function that returns a value indicating that the device's
188 * original BIOS BAR address was not saved and so is not available for
189 * reinstatement.
190 *
191 * Can be over-ridden by architecture specific code that implements
192 * reinstatement functionality rather than leaving it disabled when
193 * normal allocation attempts fail.
194 */
195resource_size_t __weak pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx)
196{
197 return 0;
198}
199
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700200static int pci_revert_fw_address(struct resource *res, struct pci_dev *dev,
Ram Pai2bbc6942011-07-25 13:08:39 -0700201 int resno, resource_size_t size)
202{
203 struct resource *root, *conflict;
Myron Stowe6535943f2011-11-21 11:54:19 -0700204 resource_size_t fw_addr, start, end;
Ram Pai2bbc6942011-07-25 13:08:39 -0700205
Myron Stowe6535943f2011-11-21 11:54:19 -0700206 fw_addr = pcibios_retrieve_fw_addr(dev, resno);
207 if (!fw_addr)
Bjorn Helgaas94778832014-07-08 16:00:42 -0600208 return -ENOMEM;
Myron Stowe6535943f2011-11-21 11:54:19 -0700209
Ram Pai2bbc6942011-07-25 13:08:39 -0700210 start = res->start;
211 end = res->end;
Myron Stowe6535943f2011-11-21 11:54:19 -0700212 res->start = fw_addr;
Ram Pai2bbc6942011-07-25 13:08:39 -0700213 res->end = res->start + size - 1;
Bjorn Helgaas0b26cd62015-09-21 18:26:45 -0500214 res->flags &= ~IORESOURCE_UNSET;
Myron Stowe351fc6d2011-11-21 11:54:07 -0700215
216 root = pci_find_parent_resource(dev, res);
217 if (!root) {
218 if (res->flags & IORESOURCE_IO)
219 root = &ioport_resource;
220 else
221 root = &iomem_resource;
222 }
223
Ram Pai2bbc6942011-07-25 13:08:39 -0700224 dev_info(&dev->dev, "BAR %d: trying firmware assignment %pR\n",
225 resno, res);
226 conflict = request_resource_conflict(root, res);
227 if (conflict) {
Bjorn Helgaas94778832014-07-08 16:00:42 -0600228 dev_info(&dev->dev, "BAR %d: %pR conflicts with %s %pR\n",
229 resno, res, conflict->name, conflict);
Ram Pai2bbc6942011-07-25 13:08:39 -0700230 res->start = start;
231 res->end = end;
Bjorn Helgaas0b26cd62015-09-21 18:26:45 -0500232 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas94778832014-07-08 16:00:42 -0600233 return -EBUSY;
Ram Pai2bbc6942011-07-25 13:08:39 -0700234 }
Bjorn Helgaas94778832014-07-08 16:00:42 -0600235 return 0;
Ram Pai2bbc6942011-07-25 13:08:39 -0700236}
237
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600238static int __pci_assign_resource(struct pci_bus *bus, struct pci_dev *dev,
239 int resno, resource_size_t size, resource_size_t align)
240{
241 struct resource *res = dev->resource + resno;
242 resource_size_t min;
243 int ret;
244
245 min = (res->flags & IORESOURCE_IO) ? PCIBIOS_MIN_IO : PCIBIOS_MIN_MEM;
246
Bjorn Helgaas67d29b52014-05-19 18:32:18 -0600247 /*
248 * First, try exact prefetching match. Even if a 64-bit
249 * prefetchable bridge window is below 4GB, we can't put a 32-bit
250 * prefetchable resource in it because pbus_size_mem() assumes a
251 * 64-bit window will contain no 32-bit resources. If we assign
252 * things differently than they were sized, not everything will fit.
253 */
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600254 ret = pci_bus_alloc_resource(bus, res, size, align, min,
Yinghai Lu5b285412014-05-19 17:01:55 -0600255 IORESOURCE_PREFETCH | IORESOURCE_MEM_64,
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600256 pcibios_align_resource, dev);
Bjorn Helgaasd3689df2014-05-19 18:39:07 -0600257 if (ret == 0)
258 return 0;
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600259
Bjorn Helgaas67d29b52014-05-19 18:32:18 -0600260 /*
261 * If the prefetchable window is only 32 bits wide, we can put
262 * 64-bit prefetchable resources in it.
263 */
Bjorn Helgaasd3689df2014-05-19 18:39:07 -0600264 if ((res->flags & (IORESOURCE_PREFETCH | IORESOURCE_MEM_64)) ==
Yinghai Lu5b285412014-05-19 17:01:55 -0600265 (IORESOURCE_PREFETCH | IORESOURCE_MEM_64)) {
Yinghai Lu5b285412014-05-19 17:01:55 -0600266 ret = pci_bus_alloc_resource(bus, res, size, align, min,
267 IORESOURCE_PREFETCH,
268 pcibios_align_resource, dev);
Bjorn Helgaasd3689df2014-05-19 18:39:07 -0600269 if (ret == 0)
270 return 0;
Yinghai Lu5b285412014-05-19 17:01:55 -0600271 }
272
Bjorn Helgaas67d29b52014-05-19 18:32:18 -0600273 /*
274 * If we didn't find a better match, we can put any memory resource
275 * in a non-prefetchable window. If this resource is 32 bits and
276 * non-prefetchable, the first call already tried the only possibility
277 * so we don't need to try again.
278 */
279 if (res->flags & (IORESOURCE_PREFETCH | IORESOURCE_MEM_64))
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600280 ret = pci_bus_alloc_resource(bus, res, size, align, min, 0,
281 pcibios_align_resource, dev);
Bjorn Helgaas67d29b52014-05-19 18:32:18 -0600282
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600283 return ret;
284}
285
Nikhil P Raod6776e62012-06-20 12:56:00 -0700286static int _pci_assign_resource(struct pci_dev *dev, int resno,
287 resource_size_t size, resource_size_t min_align)
Yinghai Lud09ee962009-04-23 20:49:25 -0700288{
Yinghai Lud09ee962009-04-23 20:49:25 -0700289 struct pci_bus *bus;
290 int ret;
291
Yinghai Lud09ee962009-04-23 20:49:25 -0700292 bus = dev->bus;
Ram Pai2bbc6942011-07-25 13:08:39 -0700293 while ((ret = __pci_assign_resource(bus, dev, resno, size, min_align))) {
294 if (!bus->parent || !bus->self->transparent)
295 break;
296 bus = bus->parent;
Yinghai Lud09ee962009-04-23 20:49:25 -0700297 }
298
Yinghai Lud09ee962009-04-23 20:49:25 -0700299 return ret;
300}
301
Ram Pai2bbc6942011-07-25 13:08:39 -0700302int pci_assign_resource(struct pci_dev *dev, int resno)
303{
304 struct resource *res = dev->resource + resno;
305 resource_size_t align, size;
Ram Pai2bbc6942011-07-25 13:08:39 -0700306 int ret;
307
Bjorn Helgaas2ea4adf2016-03-01 10:58:04 -0600308 if (res->flags & IORESOURCE_PCI_FIXED)
309 return 0;
310
Bjorn Helgaasbd064f02014-02-26 11:25:58 -0700311 res->flags |= IORESOURCE_UNSET;
Ram Pai2bbc6942011-07-25 13:08:39 -0700312 align = pci_resource_alignment(dev, res);
313 if (!align) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400314 dev_info(&dev->dev, "BAR %d: can't assign %pR (bogus alignment)\n",
315 resno, res);
Ram Pai2bbc6942011-07-25 13:08:39 -0700316 return -EINVAL;
317 }
318
Ram Pai2bbc6942011-07-25 13:08:39 -0700319 size = resource_size(res);
320 ret = _pci_assign_resource(dev, resno, size, align);
321
322 /*
323 * If we failed to assign anything, let's try the address
324 * where firmware left it. That at least has a chance of
325 * working, which is better than just leaving it disabled.
326 */
Bjorn Helgaas64da4652014-07-08 16:04:22 -0600327 if (ret < 0) {
328 dev_info(&dev->dev, "BAR %d: no space for %pR\n", resno, res);
Ram Pai2bbc6942011-07-25 13:08:39 -0700329 ret = pci_revert_fw_address(res, dev, resno, size);
Bjorn Helgaas64da4652014-07-08 16:04:22 -0600330 }
Ram Pai2bbc6942011-07-25 13:08:39 -0700331
Bjorn Helgaas64da4652014-07-08 16:04:22 -0600332 if (ret < 0) {
333 dev_info(&dev->dev, "BAR %d: failed to assign %pR\n", resno,
334 res);
Bjorn Helgaas28f6dbe2014-07-04 15:58:15 -0600335 return ret;
Bjorn Helgaas64da4652014-07-08 16:04:22 -0600336 }
Bjorn Helgaas28f6dbe2014-07-04 15:58:15 -0600337
338 res->flags &= ~IORESOURCE_UNSET;
339 res->flags &= ~IORESOURCE_STARTALIGN;
340 dev_info(&dev->dev, "BAR %d: assigned %pR\n", resno, res);
341 if (resno < PCI_BRIDGE_RESOURCES)
342 pci_update_resource(dev, resno);
343
344 return 0;
Ram Pai2bbc6942011-07-25 13:08:39 -0700345}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600346EXPORT_SYMBOL(pci_assign_resource);
Ram Pai2bbc6942011-07-25 13:08:39 -0700347
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600348int pci_reassign_resource(struct pci_dev *dev, int resno, resource_size_t addsize,
349 resource_size_t min_align)
350{
351 struct resource *res = dev->resource + resno;
Guo Chaoc3337702014-07-03 18:30:29 -0600352 unsigned long flags;
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600353 resource_size_t new_size;
354 int ret;
355
Bjorn Helgaas2ea4adf2016-03-01 10:58:04 -0600356 if (res->flags & IORESOURCE_PCI_FIXED)
357 return 0;
358
Guo Chaoc3337702014-07-03 18:30:29 -0600359 flags = res->flags;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -0700360 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600361 if (!res->parent) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400362 dev_info(&dev->dev, "BAR %d: can't reassign an unassigned resource %pR\n",
363 resno, res);
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600364 return -EINVAL;
365 }
366
367 /* already aligned with min_align */
368 new_size = resource_size(res) + addsize;
369 ret = _pci_assign_resource(dev, resno, new_size, min_align);
Bjorn Helgaas28f6dbe2014-07-04 15:58:15 -0600370 if (ret) {
Guo Chaoc3337702014-07-03 18:30:29 -0600371 res->flags = flags;
372 dev_info(&dev->dev, "BAR %d: %pR (failed to expand by %#llx)\n",
373 resno, res, (unsigned long long) addsize);
Bjorn Helgaas28f6dbe2014-07-04 15:58:15 -0600374 return ret;
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600375 }
Guo Chaoc3337702014-07-03 18:30:29 -0600376
Bjorn Helgaas28f6dbe2014-07-04 15:58:15 -0600377 res->flags &= ~IORESOURCE_UNSET;
378 res->flags &= ~IORESOURCE_STARTALIGN;
Bjorn Helgaas64da4652014-07-08 16:04:22 -0600379 dev_info(&dev->dev, "BAR %d: reassigned %pR (expanded by %#llx)\n",
380 resno, res, (unsigned long long) addsize);
Bjorn Helgaas28f6dbe2014-07-04 15:58:15 -0600381 if (resno < PCI_BRIDGE_RESOURCES)
382 pci_update_resource(dev, resno);
383
384 return 0;
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600385}
386
Bjorn Helgaas842de402008-03-04 11:56:47 -0700387int pci_enable_resources(struct pci_dev *dev, int mask)
388{
389 u16 cmd, old_cmd;
390 int i;
391 struct resource *r;
392
393 pci_read_config_word(dev, PCI_COMMAND, &cmd);
394 old_cmd = cmd;
395
396 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
397 if (!(mask & (1 << i)))
398 continue;
399
400 r = &dev->resource[i];
401
402 if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
403 continue;
404 if ((i == PCI_ROM_RESOURCE) &&
405 (!(r->flags & IORESOURCE_ROM_ENABLE)))
406 continue;
407
Bjorn Helgaas3cedcc32014-02-26 11:26:00 -0700408 if (r->flags & IORESOURCE_UNSET) {
409 dev_err(&dev->dev, "can't enable device: BAR %d %pR not assigned\n",
410 i, r);
411 return -EINVAL;
412 }
413
Bjorn Helgaas842de402008-03-04 11:56:47 -0700414 if (!r->parent) {
Bjorn Helgaas3cedcc32014-02-26 11:26:00 -0700415 dev_err(&dev->dev, "can't enable device: BAR %d %pR not claimed\n",
416 i, r);
Bjorn Helgaas842de402008-03-04 11:56:47 -0700417 return -EINVAL;
418 }
419
420 if (r->flags & IORESOURCE_IO)
421 cmd |= PCI_COMMAND_IO;
422 if (r->flags & IORESOURCE_MEM)
423 cmd |= PCI_COMMAND_MEMORY;
424 }
425
426 if (cmd != old_cmd) {
427 dev_info(&dev->dev, "enabling device (%04x -> %04x)\n",
428 old_cmd, cmd);
429 pci_write_config_word(dev, PCI_COMMAND, cmd);
430 }
431 return 0;
432}