blob: f1628bd850d1a250d72a9a77bbf0695a809a1400 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
26#include <linux/io.h>
27#include <linux/err.h>
28#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020029#include <linux/seq_file.h>
30#include <linux/clk.h>
31
32#include <plat/display.h>
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +000033#include <plat/clock.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020034#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020035#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020036
Tomi Valkeinen559d6702009-11-03 11:23:50 +020037#define DSS_SZ_REGS SZ_512
38
39struct dss_reg {
40 u16 idx;
41};
42
43#define DSS_REG(idx) ((const struct dss_reg) { idx })
44
45#define DSS_REVISION DSS_REG(0x0000)
46#define DSS_SYSCONFIG DSS_REG(0x0010)
47#define DSS_SYSSTATUS DSS_REG(0x0014)
48#define DSS_IRQSTATUS DSS_REG(0x0018)
49#define DSS_CONTROL DSS_REG(0x0040)
50#define DSS_SDI_CONTROL DSS_REG(0x0044)
51#define DSS_PLL_CONTROL DSS_REG(0x0048)
52#define DSS_SDI_STATUS DSS_REG(0x005C)
53
54#define REG_GET(idx, start, end) \
55 FLD_GET(dss_read_reg(idx), start, end)
56
57#define REG_FLD_MOD(idx, val, start, end) \
58 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
59
60static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000061 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020062 void __iomem *base;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +000063 int ctx_id;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020064
65 struct clk *dpll4_m4_ck;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +000066 struct clk *dss_ick;
Archit Tanejac7642f62011-01-31 16:27:45 +000067 struct clk *dss_fck;
68 struct clk *dss_sys_clk;
69 struct clk *dss_tv_fck;
70 struct clk *dss_video_fck;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +000071 unsigned num_clks_enabled;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020072
73 unsigned long cache_req_pck;
74 unsigned long cache_prate;
75 struct dss_clock_info cache_dss_cinfo;
76 struct dispc_clock_info cache_dispc_cinfo;
77
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +020078 enum dss_clk_source dsi_clk_source;
79 enum dss_clk_source dispc_clk_source;
Taneja, Architea751592011-03-08 05:50:35 -060080 enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +020081
Tomi Valkeinen559d6702009-11-03 11:23:50 +020082 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
83} dss;
84
Taneja, Archit235e7db2011-03-14 23:28:21 -050085static const char * const dss_generic_clk_source_names[] = {
86 [DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
87 [DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
88 [DSS_CLK_SRC_FCK] = "DSS_FCK",
Archit Taneja067a57e2011-03-02 11:57:25 +053089};
90
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +000091static void dss_clk_enable_all_no_ctx(void);
92static void dss_clk_disable_all_no_ctx(void);
93static void dss_clk_enable_no_ctx(enum dss_clock clks);
94static void dss_clk_disable_no_ctx(enum dss_clock clks);
95
Tomi Valkeinen559d6702009-11-03 11:23:50 +020096static int _omap_dss_wait_reset(void);
97
98static inline void dss_write_reg(const struct dss_reg idx, u32 val)
99{
100 __raw_writel(val, dss.base + idx.idx);
101}
102
103static inline u32 dss_read_reg(const struct dss_reg idx)
104{
105 return __raw_readl(dss.base + idx.idx);
106}
107
108#define SR(reg) \
109 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
110#define RR(reg) \
111 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
112
113void dss_save_context(void)
114{
115 if (cpu_is_omap24xx())
116 return;
117
118 SR(SYSCONFIG);
119 SR(CONTROL);
120
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200121 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
122 OMAP_DISPLAY_TYPE_SDI) {
123 SR(SDI_CONTROL);
124 SR(PLL_CONTROL);
125 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200126}
127
128void dss_restore_context(void)
129{
130 if (_omap_dss_wait_reset())
131 DSSERR("DSS not coming out of reset after sleep\n");
132
133 RR(SYSCONFIG);
134 RR(CONTROL);
135
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200136 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
137 OMAP_DISPLAY_TYPE_SDI) {
138 RR(SDI_CONTROL);
139 RR(PLL_CONTROL);
140 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200141}
142
143#undef SR
144#undef RR
145
146void dss_sdi_init(u8 datapairs)
147{
148 u32 l;
149
150 BUG_ON(datapairs > 3 || datapairs < 1);
151
152 l = dss_read_reg(DSS_SDI_CONTROL);
153 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
154 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
155 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
156 dss_write_reg(DSS_SDI_CONTROL, l);
157
158 l = dss_read_reg(DSS_PLL_CONTROL);
159 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
160 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
161 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
162 dss_write_reg(DSS_PLL_CONTROL, l);
163}
164
165int dss_sdi_enable(void)
166{
167 unsigned long timeout;
168
169 dispc_pck_free_enable(1);
170
171 /* Reset SDI PLL */
172 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
173 udelay(1); /* wait 2x PCLK */
174
175 /* Lock SDI PLL */
176 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
177
178 /* Waiting for PLL lock request to complete */
179 timeout = jiffies + msecs_to_jiffies(500);
180 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
181 if (time_after_eq(jiffies, timeout)) {
182 DSSERR("PLL lock request timed out\n");
183 goto err1;
184 }
185 }
186
187 /* Clearing PLL_GO bit */
188 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
189
190 /* Waiting for PLL to lock */
191 timeout = jiffies + msecs_to_jiffies(500);
192 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
193 if (time_after_eq(jiffies, timeout)) {
194 DSSERR("PLL lock timed out\n");
195 goto err1;
196 }
197 }
198
199 dispc_lcd_enable_signal(1);
200
201 /* Waiting for SDI reset to complete */
202 timeout = jiffies + msecs_to_jiffies(500);
203 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
204 if (time_after_eq(jiffies, timeout)) {
205 DSSERR("SDI reset timed out\n");
206 goto err2;
207 }
208 }
209
210 return 0;
211
212 err2:
213 dispc_lcd_enable_signal(0);
214 err1:
215 /* Reset SDI PLL */
216 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
217
218 dispc_pck_free_enable(0);
219
220 return -ETIMEDOUT;
221}
222
223void dss_sdi_disable(void)
224{
225 dispc_lcd_enable_signal(0);
226
227 dispc_pck_free_enable(0);
228
229 /* Reset SDI PLL */
230 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
231}
232
Archit Taneja067a57e2011-03-02 11:57:25 +0530233const char *dss_get_generic_clk_source_name(enum dss_clk_source clk_src)
234{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500235 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530236}
237
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200238void dss_dump_clocks(struct seq_file *s)
239{
240 unsigned long dpll4_ck_rate;
241 unsigned long dpll4_m4_ck_rate;
242
Archit Taneja6af9cd12011-01-31 16:27:44 +0000243 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200244
245 dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
246 dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
247
248 seq_printf(s, "- DSS -\n");
249
250 seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
251
Kishore Yac01bb72010-04-25 16:27:19 +0530252 if (cpu_is_omap3630())
Archit Taneja067a57e2011-03-02 11:57:25 +0530253 seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
254 dss_get_generic_clk_source_name(DSS_CLK_SRC_FCK),
255 dss_feat_get_clk_source_name(DSS_CLK_SRC_FCK),
Kishore Yac01bb72010-04-25 16:27:19 +0530256 dpll4_ck_rate,
257 dpll4_ck_rate / dpll4_m4_ck_rate,
Archit Taneja6af9cd12011-01-31 16:27:44 +0000258 dss_clk_get_rate(DSS_CLK_FCK));
Kishore Yac01bb72010-04-25 16:27:19 +0530259 else
Archit Taneja067a57e2011-03-02 11:57:25 +0530260 seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
261 dss_get_generic_clk_source_name(DSS_CLK_SRC_FCK),
262 dss_feat_get_clk_source_name(DSS_CLK_SRC_FCK),
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200263 dpll4_ck_rate,
264 dpll4_ck_rate / dpll4_m4_ck_rate,
Archit Taneja6af9cd12011-01-31 16:27:44 +0000265 dss_clk_get_rate(DSS_CLK_FCK));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200266
Archit Taneja6af9cd12011-01-31 16:27:44 +0000267 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200268}
269
270void dss_dump_regs(struct seq_file *s)
271{
272#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
273
Archit Taneja6af9cd12011-01-31 16:27:44 +0000274 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200275
276 DUMPREG(DSS_REVISION);
277 DUMPREG(DSS_SYSCONFIG);
278 DUMPREG(DSS_SYSSTATUS);
279 DUMPREG(DSS_IRQSTATUS);
280 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200281
282 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
283 OMAP_DISPLAY_TYPE_SDI) {
284 DUMPREG(DSS_SDI_CONTROL);
285 DUMPREG(DSS_PLL_CONTROL);
286 DUMPREG(DSS_SDI_STATUS);
287 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200288
Archit Taneja6af9cd12011-01-31 16:27:44 +0000289 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200290#undef DUMPREG
291}
292
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200293void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200294{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200295 int b;
Taneja, Architea751592011-03-08 05:50:35 -0600296 u8 start, end;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200297
Taneja, Archit66534e82011-03-08 05:50:34 -0600298 switch (clk_src) {
299 case DSS_CLK_SRC_FCK:
300 b = 0;
301 break;
302 case DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
303 b = 1;
Archit Taneja1bb47832011-02-24 14:17:30 +0530304 dsi_wait_pll_hsdiv_dispc_active();
Taneja, Archit66534e82011-03-08 05:50:34 -0600305 break;
306 default:
307 BUG();
308 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300309
Taneja, Architea751592011-03-08 05:50:35 -0600310 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
311
312 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200313
314 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200315}
316
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200317void dss_select_dsi_clk_source(enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200318{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200319 int b;
320
Taneja, Archit66534e82011-03-08 05:50:34 -0600321 switch (clk_src) {
322 case DSS_CLK_SRC_FCK:
323 b = 0;
324 break;
325 case DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
326 b = 1;
Archit Taneja1bb47832011-02-24 14:17:30 +0530327 dsi_wait_pll_hsdiv_dsi_active();
Taneja, Archit66534e82011-03-08 05:50:34 -0600328 break;
329 default:
330 BUG();
331 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300332
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200333 REG_FLD_MOD(DSS_CONTROL, b, 1, 1); /* DSI_CLK_SWITCH */
334
335 dss.dsi_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200336}
337
Taneja, Architea751592011-03-08 05:50:35 -0600338void dss_select_lcd_clk_source(enum omap_channel channel,
339 enum dss_clk_source clk_src)
340{
341 int b, ix, pos;
342
343 if (!dss_has_feature(FEAT_LCD_CLK_SRC))
344 return;
345
346 switch (clk_src) {
347 case DSS_CLK_SRC_FCK:
348 b = 0;
349 break;
350 case DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
351 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
352 b = 1;
353 dsi_wait_pll_hsdiv_dispc_active();
354 break;
355 default:
356 BUG();
357 }
358
359 pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 12;
360 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
361
362 ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
363 dss.lcd_clk_source[ix] = clk_src;
364}
365
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200366enum dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200367{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200368 return dss.dispc_clk_source;
369}
370
371enum dss_clk_source dss_get_dsi_clk_source(void)
372{
373 return dss.dsi_clk_source;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200374}
375
Taneja, Architea751592011-03-08 05:50:35 -0600376enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
377{
378 int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
379 return dss.lcd_clk_source[ix];
380}
381
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200382/* calculate clock rates using dividers in cinfo */
383int dss_calc_clock_rates(struct dss_clock_info *cinfo)
384{
385 unsigned long prate;
386
Kishore Yac01bb72010-04-25 16:27:19 +0530387 if (cinfo->fck_div > (cpu_is_omap3630() ? 32 : 16) ||
388 cinfo->fck_div == 0)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200389 return -EINVAL;
390
391 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
392
393 cinfo->fck = prate / cinfo->fck_div;
394
395 return 0;
396}
397
398int dss_set_clock_div(struct dss_clock_info *cinfo)
399{
400 unsigned long prate;
401 int r;
402
403 if (cpu_is_omap34xx()) {
404 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
405 DSSDBG("dpll4_m4 = %ld\n", prate);
406
407 r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
408 if (r)
409 return r;
410 }
411
412 DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
413
414 return 0;
415}
416
417int dss_get_clock_div(struct dss_clock_info *cinfo)
418{
Archit Taneja6af9cd12011-01-31 16:27:44 +0000419 cinfo->fck = dss_clk_get_rate(DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200420
421 if (cpu_is_omap34xx()) {
422 unsigned long prate;
423 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
Kishore Yac01bb72010-04-25 16:27:19 +0530424 if (cpu_is_omap3630())
425 cinfo->fck_div = prate / (cinfo->fck);
426 else
427 cinfo->fck_div = prate / (cinfo->fck / 2);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200428 } else {
429 cinfo->fck_div = 0;
430 }
431
432 return 0;
433}
434
435unsigned long dss_get_dpll4_rate(void)
436{
437 if (cpu_is_omap34xx())
438 return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
439 else
440 return 0;
441}
442
443int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
444 struct dss_clock_info *dss_cinfo,
445 struct dispc_clock_info *dispc_cinfo)
446{
447 unsigned long prate;
448 struct dss_clock_info best_dss;
449 struct dispc_clock_info best_dispc;
450
Archit Taneja819d8072011-03-01 11:54:00 +0530451 unsigned long fck, max_dss_fck;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200452
453 u16 fck_div;
454
455 int match = 0;
456 int min_fck_per_pck;
457
458 prate = dss_get_dpll4_rate();
459
Taneja, Archit31ef8232011-03-14 23:28:22 -0500460 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +0530461
Archit Taneja6af9cd12011-01-31 16:27:44 +0000462 fck = dss_clk_get_rate(DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200463 if (req_pck == dss.cache_req_pck &&
464 ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
465 dss.cache_dss_cinfo.fck == fck)) {
466 DSSDBG("dispc clock info found from cache.\n");
467 *dss_cinfo = dss.cache_dss_cinfo;
468 *dispc_cinfo = dss.cache_dispc_cinfo;
469 return 0;
470 }
471
472 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
473
474 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +0530475 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200476 DSSERR("Requested pixel clock not possible with the current "
477 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
478 "the constraint off.\n");
479 min_fck_per_pck = 0;
480 }
481
482retry:
483 memset(&best_dss, 0, sizeof(best_dss));
484 memset(&best_dispc, 0, sizeof(best_dispc));
485
486 if (cpu_is_omap24xx()) {
487 struct dispc_clock_info cur_dispc;
488 /* XXX can we change the clock on omap2? */
Archit Taneja6af9cd12011-01-31 16:27:44 +0000489 fck = dss_clk_get_rate(DSS_CLK_FCK);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200490 fck_div = 1;
491
492 dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
493 match = 1;
494
495 best_dss.fck = fck;
496 best_dss.fck_div = fck_div;
497
498 best_dispc = cur_dispc;
499
500 goto found;
501 } else if (cpu_is_omap34xx()) {
Kishore Yac01bb72010-04-25 16:27:19 +0530502 for (fck_div = (cpu_is_omap3630() ? 32 : 16);
503 fck_div > 0; --fck_div) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200504 struct dispc_clock_info cur_dispc;
505
Kishore Yac01bb72010-04-25 16:27:19 +0530506 if (cpu_is_omap3630())
507 fck = prate / fck_div;
508 else
509 fck = prate / fck_div * 2;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200510
Archit Taneja819d8072011-03-01 11:54:00 +0530511 if (fck > max_dss_fck)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200512 continue;
513
514 if (min_fck_per_pck &&
515 fck < req_pck * min_fck_per_pck)
516 continue;
517
518 match = 1;
519
520 dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
521
522 if (abs(cur_dispc.pck - req_pck) <
523 abs(best_dispc.pck - req_pck)) {
524
525 best_dss.fck = fck;
526 best_dss.fck_div = fck_div;
527
528 best_dispc = cur_dispc;
529
530 if (cur_dispc.pck == req_pck)
531 goto found;
532 }
533 }
534 } else {
535 BUG();
536 }
537
538found:
539 if (!match) {
540 if (min_fck_per_pck) {
541 DSSERR("Could not find suitable clock settings.\n"
542 "Turning FCK/PCK constraint off and"
543 "trying again.\n");
544 min_fck_per_pck = 0;
545 goto retry;
546 }
547
548 DSSERR("Could not find suitable clock settings.\n");
549
550 return -EINVAL;
551 }
552
553 if (dss_cinfo)
554 *dss_cinfo = best_dss;
555 if (dispc_cinfo)
556 *dispc_cinfo = best_dispc;
557
558 dss.cache_req_pck = req_pck;
559 dss.cache_prate = prate;
560 dss.cache_dss_cinfo = best_dss;
561 dss.cache_dispc_cinfo = best_dispc;
562
563 return 0;
564}
565
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200566static int _omap_dss_wait_reset(void)
567{
Tomi Valkeinen24be78b2010-01-07 14:19:48 +0200568 int t = 0;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200569
570 while (REG_GET(DSS_SYSSTATUS, 0, 0) == 0) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +0200571 if (++t > 1000) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200572 DSSERR("soft reset failed\n");
573 return -ENODEV;
574 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +0200575 udelay(1);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200576 }
577
578 return 0;
579}
580
581static int _omap_dss_reset(void)
582{
583 /* Soft reset */
584 REG_FLD_MOD(DSS_SYSCONFIG, 1, 1, 1);
585 return _omap_dss_wait_reset();
586}
587
588void dss_set_venc_output(enum omap_dss_venc_type type)
589{
590 int l = 0;
591
592 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
593 l = 0;
594 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
595 l = 1;
596 else
597 BUG();
598
599 /* venc out selection. 0 = comp, 1 = svideo */
600 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
601}
602
603void dss_set_dac_pwrdn_bgz(bool enable)
604{
605 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
606}
607
Mythri P K7ed024a2011-03-09 16:31:38 +0530608void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select hdmi)
609{
610 REG_FLD_MOD(DSS_CONTROL, hdmi, 15, 15); /* VENC_HDMI_SWITCH */
611}
612
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200613static int dss_init(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200614{
615 int r;
616 u32 rev;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000617 struct resource *dss_mem;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200618
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000619 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
620 if (!dss_mem) {
621 DSSERR("can't get IORESOURCE_MEM DSS\n");
622 r = -EINVAL;
623 goto fail0;
624 }
625 dss.base = ioremap(dss_mem->start, resource_size(dss_mem));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200626 if (!dss.base) {
627 DSSERR("can't ioremap DSS\n");
628 r = -ENOMEM;
629 goto fail0;
630 }
631
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200632 /* disable LCD and DIGIT output. This seems to fix the synclost
633 * problem that we get, if the bootloader starts the DSS and
634 * the kernel resets it */
635 omap_writel(omap_readl(0x48050440) & ~0x3, 0x48050440);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200636
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200637 /* We need to wait here a bit, otherwise we sometimes start to
638 * get synclost errors, and after that only power cycle will
639 * restore DSS functionality. I have no idea why this happens.
640 * And we have to wait _before_ resetting the DSS, but after
641 * enabling clocks.
642 */
643 msleep(50);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200644
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200645 _omap_dss_reset();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200646
647 /* autoidle */
648 REG_FLD_MOD(DSS_SYSCONFIG, 1, 0, 0);
649
650 /* Select DPLL */
651 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
652
653#ifdef CONFIG_OMAP2_DSS_VENC
654 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
655 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
656 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
657#endif
658
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200659 if (cpu_is_omap34xx()) {
660 dss.dpll4_m4_ck = clk_get(NULL, "dpll4_m4_ck");
661 if (IS_ERR(dss.dpll4_m4_ck)) {
662 DSSERR("Failed to get dpll4_m4_ck\n");
663 r = PTR_ERR(dss.dpll4_m4_ck);
archit tanejaaffe3602011-02-23 08:41:03 +0000664 goto fail1;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200665 }
666 }
667
Archit Taneja88134fa2011-01-06 10:44:10 +0530668 dss.dsi_clk_source = DSS_CLK_SRC_FCK;
669 dss.dispc_clk_source = DSS_CLK_SRC_FCK;
Taneja, Architea751592011-03-08 05:50:35 -0600670 dss.lcd_clk_source[0] = DSS_CLK_SRC_FCK;
671 dss.lcd_clk_source[1] = DSS_CLK_SRC_FCK;
Tomi Valkeinence619e12010-03-12 12:46:05 +0200672
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200673 dss_save_context();
674
675 rev = dss_read_reg(DSS_REVISION);
676 printk(KERN_INFO "OMAP DSS rev %d.%d\n",
677 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
678
679 return 0;
680
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200681fail1:
682 iounmap(dss.base);
683fail0:
684 return r;
685}
686
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000687static void dss_exit(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200688{
689 if (cpu_is_omap34xx())
690 clk_put(dss.dpll4_m4_ck);
691
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200692 iounmap(dss.base);
693}
694
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000695/* CONTEXT */
696static int dss_get_ctx_id(void)
697{
698 struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
699 int r;
700
701 if (!pdata->board_data->get_last_off_on_transaction_id)
702 return 0;
703 r = pdata->board_data->get_last_off_on_transaction_id(&dss.pdev->dev);
704 if (r < 0) {
705 dev_err(&dss.pdev->dev, "getting transaction ID failed, "
706 "will force context restore\n");
707 r = -1;
708 }
709 return r;
710}
711
712int dss_need_ctx_restore(void)
713{
714 int id = dss_get_ctx_id();
715
716 if (id < 0 || id != dss.ctx_id) {
717 DSSDBG("ctx id %d -> id %d\n",
718 dss.ctx_id, id);
719 dss.ctx_id = id;
720 return 1;
721 } else {
722 return 0;
723 }
724}
725
726static void save_all_ctx(void)
727{
728 DSSDBG("save context\n");
729
Archit Taneja6af9cd12011-01-31 16:27:44 +0000730 dss_clk_enable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000731
732 dss_save_context();
733 dispc_save_context();
734#ifdef CONFIG_OMAP2_DSS_DSI
735 dsi_save_context();
736#endif
737
Archit Taneja6af9cd12011-01-31 16:27:44 +0000738 dss_clk_disable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000739}
740
741static void restore_all_ctx(void)
742{
743 DSSDBG("restore context\n");
744
745 dss_clk_enable_all_no_ctx();
746
747 dss_restore_context();
748 dispc_restore_context();
749#ifdef CONFIG_OMAP2_DSS_DSI
750 dsi_restore_context();
751#endif
752
753 dss_clk_disable_all_no_ctx();
754}
755
756static int dss_get_clock(struct clk **clock, const char *clk_name)
757{
758 struct clk *clk;
759
760 clk = clk_get(&dss.pdev->dev, clk_name);
761
762 if (IS_ERR(clk)) {
763 DSSERR("can't get clock %s", clk_name);
764 return PTR_ERR(clk);
765 }
766
767 *clock = clk;
768
769 DSSDBG("clk %s, rate %ld\n", clk_name, clk_get_rate(clk));
770
771 return 0;
772}
773
774static int dss_get_clocks(void)
775{
776 int r;
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600777 struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000778
779 dss.dss_ick = NULL;
Archit Tanejac7642f62011-01-31 16:27:45 +0000780 dss.dss_fck = NULL;
781 dss.dss_sys_clk = NULL;
782 dss.dss_tv_fck = NULL;
783 dss.dss_video_fck = NULL;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000784
785 r = dss_get_clock(&dss.dss_ick, "ick");
786 if (r)
787 goto err;
788
Archit Tanejac7642f62011-01-31 16:27:45 +0000789 r = dss_get_clock(&dss.dss_fck, "fck");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000790 if (r)
791 goto err;
792
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600793 if (!pdata->opt_clock_available) {
794 r = -ENODEV;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000795 goto err;
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600796 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000797
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600798 if (pdata->opt_clock_available("sys_clk")) {
799 r = dss_get_clock(&dss.dss_sys_clk, "sys_clk");
800 if (r)
801 goto err;
802 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000803
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600804 if (pdata->opt_clock_available("tv_clk")) {
805 r = dss_get_clock(&dss.dss_tv_fck, "tv_clk");
806 if (r)
807 goto err;
808 }
809
810 if (pdata->opt_clock_available("video_clk")) {
811 r = dss_get_clock(&dss.dss_video_fck, "video_clk");
812 if (r)
813 goto err;
814 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000815
816 return 0;
817
818err:
819 if (dss.dss_ick)
820 clk_put(dss.dss_ick);
Archit Tanejac7642f62011-01-31 16:27:45 +0000821 if (dss.dss_fck)
822 clk_put(dss.dss_fck);
823 if (dss.dss_sys_clk)
824 clk_put(dss.dss_sys_clk);
825 if (dss.dss_tv_fck)
826 clk_put(dss.dss_tv_fck);
827 if (dss.dss_video_fck)
828 clk_put(dss.dss_video_fck);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000829
830 return r;
831}
832
833static void dss_put_clocks(void)
834{
Archit Tanejac7642f62011-01-31 16:27:45 +0000835 if (dss.dss_video_fck)
836 clk_put(dss.dss_video_fck);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600837 if (dss.dss_tv_fck)
838 clk_put(dss.dss_tv_fck);
839 if (dss.dss_sys_clk)
840 clk_put(dss.dss_sys_clk);
Archit Tanejac7642f62011-01-31 16:27:45 +0000841 clk_put(dss.dss_fck);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000842 clk_put(dss.dss_ick);
843}
844
845unsigned long dss_clk_get_rate(enum dss_clock clk)
846{
847 switch (clk) {
848 case DSS_CLK_ICK:
849 return clk_get_rate(dss.dss_ick);
Archit Taneja6af9cd12011-01-31 16:27:44 +0000850 case DSS_CLK_FCK:
Archit Tanejac7642f62011-01-31 16:27:45 +0000851 return clk_get_rate(dss.dss_fck);
Archit Taneja6af9cd12011-01-31 16:27:44 +0000852 case DSS_CLK_SYSCK:
Archit Tanejac7642f62011-01-31 16:27:45 +0000853 return clk_get_rate(dss.dss_sys_clk);
Archit Taneja6af9cd12011-01-31 16:27:44 +0000854 case DSS_CLK_TVFCK:
Archit Tanejac7642f62011-01-31 16:27:45 +0000855 return clk_get_rate(dss.dss_tv_fck);
Archit Taneja6af9cd12011-01-31 16:27:44 +0000856 case DSS_CLK_VIDFCK:
Archit Tanejac7642f62011-01-31 16:27:45 +0000857 return clk_get_rate(dss.dss_video_fck);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000858 }
859
860 BUG();
861 return 0;
862}
863
864static unsigned count_clk_bits(enum dss_clock clks)
865{
866 unsigned num_clks = 0;
867
868 if (clks & DSS_CLK_ICK)
869 ++num_clks;
Archit Taneja6af9cd12011-01-31 16:27:44 +0000870 if (clks & DSS_CLK_FCK)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000871 ++num_clks;
Archit Taneja6af9cd12011-01-31 16:27:44 +0000872 if (clks & DSS_CLK_SYSCK)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000873 ++num_clks;
Archit Taneja6af9cd12011-01-31 16:27:44 +0000874 if (clks & DSS_CLK_TVFCK)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000875 ++num_clks;
Archit Taneja6af9cd12011-01-31 16:27:44 +0000876 if (clks & DSS_CLK_VIDFCK)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000877 ++num_clks;
878
879 return num_clks;
880}
881
882static void dss_clk_enable_no_ctx(enum dss_clock clks)
883{
884 unsigned num_clks = count_clk_bits(clks);
885
886 if (clks & DSS_CLK_ICK)
887 clk_enable(dss.dss_ick);
Archit Taneja6af9cd12011-01-31 16:27:44 +0000888 if (clks & DSS_CLK_FCK)
Archit Tanejac7642f62011-01-31 16:27:45 +0000889 clk_enable(dss.dss_fck);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600890 if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
Archit Tanejac7642f62011-01-31 16:27:45 +0000891 clk_enable(dss.dss_sys_clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600892 if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
Archit Tanejac7642f62011-01-31 16:27:45 +0000893 clk_enable(dss.dss_tv_fck);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600894 if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
Archit Tanejac7642f62011-01-31 16:27:45 +0000895 clk_enable(dss.dss_video_fck);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000896
897 dss.num_clks_enabled += num_clks;
898}
899
900void dss_clk_enable(enum dss_clock clks)
901{
902 bool check_ctx = dss.num_clks_enabled == 0;
903
904 dss_clk_enable_no_ctx(clks);
905
Tomi Valkeinen85604b02011-03-03 13:16:23 +0200906 /*
907 * HACK: On omap4 the registers may not be accessible right after
908 * enabling the clocks. At some point this will be handled by
909 * pm_runtime, but for the time begin this should make things work.
910 */
911 if (cpu_is_omap44xx() && check_ctx)
912 udelay(10);
913
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000914 if (check_ctx && cpu_is_omap34xx() && dss_need_ctx_restore())
915 restore_all_ctx();
916}
917
918static void dss_clk_disable_no_ctx(enum dss_clock clks)
919{
920 unsigned num_clks = count_clk_bits(clks);
921
922 if (clks & DSS_CLK_ICK)
923 clk_disable(dss.dss_ick);
Archit Taneja6af9cd12011-01-31 16:27:44 +0000924 if (clks & DSS_CLK_FCK)
Archit Tanejac7642f62011-01-31 16:27:45 +0000925 clk_disable(dss.dss_fck);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600926 if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
Archit Tanejac7642f62011-01-31 16:27:45 +0000927 clk_disable(dss.dss_sys_clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600928 if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
Archit Tanejac7642f62011-01-31 16:27:45 +0000929 clk_disable(dss.dss_tv_fck);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600930 if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
Archit Tanejac7642f62011-01-31 16:27:45 +0000931 clk_disable(dss.dss_video_fck);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000932
933 dss.num_clks_enabled -= num_clks;
934}
935
936void dss_clk_disable(enum dss_clock clks)
937{
938 if (cpu_is_omap34xx()) {
939 unsigned num_clks = count_clk_bits(clks);
940
941 BUG_ON(dss.num_clks_enabled < num_clks);
942
943 if (dss.num_clks_enabled == num_clks)
944 save_all_ctx();
945 }
946
947 dss_clk_disable_no_ctx(clks);
948}
949
950static void dss_clk_enable_all_no_ctx(void)
951{
952 enum dss_clock clks;
953
Archit Taneja6af9cd12011-01-31 16:27:44 +0000954 clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000955 if (cpu_is_omap34xx())
Archit Taneja6af9cd12011-01-31 16:27:44 +0000956 clks |= DSS_CLK_VIDFCK;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000957 dss_clk_enable_no_ctx(clks);
958}
959
960static void dss_clk_disable_all_no_ctx(void)
961{
962 enum dss_clock clks;
963
Archit Taneja6af9cd12011-01-31 16:27:44 +0000964 clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000965 if (cpu_is_omap34xx())
Archit Taneja6af9cd12011-01-31 16:27:44 +0000966 clks |= DSS_CLK_VIDFCK;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000967 dss_clk_disable_no_ctx(clks);
968}
969
970#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
971/* CLOCKS */
972static void core_dump_clocks(struct seq_file *s)
973{
974 int i;
975 struct clk *clocks[5] = {
976 dss.dss_ick,
Archit Tanejac7642f62011-01-31 16:27:45 +0000977 dss.dss_fck,
978 dss.dss_sys_clk,
979 dss.dss_tv_fck,
980 dss.dss_video_fck
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000981 };
982
983 seq_printf(s, "- CORE -\n");
984
985 seq_printf(s, "internal clk count\t\t%u\n", dss.num_clks_enabled);
986
987 for (i = 0; i < 5; i++) {
988 if (!clocks[i])
989 continue;
990 seq_printf(s, "%-15s\t%lu\t%d\n",
991 clocks[i]->name,
992 clk_get_rate(clocks[i]),
993 clocks[i]->usecount);
994 }
995}
996#endif /* defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT) */
997
998/* DEBUGFS */
999#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
1000void dss_debug_dump_clocks(struct seq_file *s)
1001{
1002 core_dump_clocks(s);
1003 dss_dump_clocks(s);
1004 dispc_dump_clocks(s);
1005#ifdef CONFIG_OMAP2_DSS_DSI
1006 dsi_dump_clocks(s);
1007#endif
1008}
1009#endif
1010
1011
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001012/* DSS HW IP initialisation */
1013static int omap_dsshw_probe(struct platform_device *pdev)
1014{
1015 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001016
1017 dss.pdev = pdev;
1018
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001019 r = dss_get_clocks();
1020 if (r)
1021 goto err_clocks;
1022
1023 dss_clk_enable_all_no_ctx();
1024
1025 dss.ctx_id = dss_get_ctx_id();
1026 DSSDBG("initial ctx id %u\n", dss.ctx_id);
1027
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +02001028 r = dss_init();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001029 if (r) {
1030 DSSERR("Failed to initialize DSS\n");
1031 goto err_dss;
1032 }
1033
Tomi Valkeinen587b5e82011-03-02 12:47:54 +02001034 r = dpi_init();
1035 if (r) {
1036 DSSERR("Failed to initialize DPI\n");
1037 goto err_dpi;
1038 }
1039
1040 r = sdi_init();
1041 if (r) {
1042 DSSERR("Failed to initialize SDI\n");
1043 goto err_sdi;
1044 }
1045
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001046 dss_clk_disable_all_no_ctx();
1047 return 0;
Tomi Valkeinen587b5e82011-03-02 12:47:54 +02001048err_sdi:
1049 dpi_exit();
1050err_dpi:
1051 dss_exit();
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001052err_dss:
1053 dss_clk_disable_all_no_ctx();
1054 dss_put_clocks();
1055err_clocks:
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001056 return r;
1057}
1058
1059static int omap_dsshw_remove(struct platform_device *pdev)
1060{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001061
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001062 dss_exit();
1063
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001064 /*
1065 * As part of hwmod changes, DSS is not the only controller of dss
1066 * clocks; hwmod framework itself will also enable clocks during hwmod
1067 * init for dss, and autoidle is set in h/w for DSS. Hence, there's no
1068 * need to disable clocks if their usecounts > 1.
1069 */
1070 WARN_ON(dss.num_clks_enabled > 0);
1071
1072 dss_put_clocks();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001073 return 0;
1074}
1075
1076static struct platform_driver omap_dsshw_driver = {
1077 .probe = omap_dsshw_probe,
1078 .remove = omap_dsshw_remove,
1079 .driver = {
1080 .name = "omapdss_dss",
1081 .owner = THIS_MODULE,
1082 },
1083};
1084
1085int dss_init_platform_driver(void)
1086{
1087 return platform_driver_register(&omap_dsshw_driver);
1088}
1089
1090void dss_uninit_platform_driver(void)
1091{
1092 return platform_driver_unregister(&omap_dsshw_driver);
1093}