blob: 8febd84e5e3132c45f985fe762b19b57dbb4f414 [file] [log] [blame]
Paul Walmsleyad67ef62008-08-19 11:08:40 +03001/*
Paul Walmsleya64bb9c2010-12-21 21:05:14 -07002 * OMAP2/3/4 powerdomain control
Paul Walmsleyad67ef62008-08-19 11:08:40 +03003 *
Paul Walmsley72e06d02010-12-21 21:05:16 -07004 * Copyright (C) 2007-2008, 2010 Texas Instruments, Inc.
Paul Walmsley694606c2011-03-07 19:28:15 -07005 * Copyright (C) 2007-2011 Nokia Corporation
Paul Walmsleyad67ef62008-08-19 11:08:40 +03006 *
Paul Walmsley72e06d02010-12-21 21:05:16 -07007 * Paul Walmsley
Paul Walmsleyad67ef62008-08-19 11:08:40 +03008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
Paul Walmsley6e014782010-12-21 20:01:20 -070012 *
13 * XXX This should be moved to the mach-omap2/ directory at the earliest
14 * opportunity.
Paul Walmsleyad67ef62008-08-19 11:08:40 +030015 */
16
Paul Walmsley72e06d02010-12-21 21:05:16 -070017#ifndef __ARCH_ARM_MACH_OMAP2_POWERDOMAIN_H
18#define __ARCH_ARM_MACH_OMAP2_POWERDOMAIN_H
Paul Walmsleyad67ef62008-08-19 11:08:40 +030019
20#include <linux/types.h>
21#include <linux/list.h>
22
Paul Walmsley72e06d02010-12-21 21:05:16 -070023#include <linux/atomic.h>
Paul Walmsleyad67ef62008-08-19 11:08:40 +030024
Tony Lindgrence491cf2009-10-20 09:40:47 -070025#include <plat/cpu.h>
Paul Walmsleyad67ef62008-08-19 11:08:40 +030026
Paul Walmsleyad67ef62008-08-19 11:08:40 +030027/* Powerdomain basic power states */
28#define PWRDM_POWER_OFF 0x0
29#define PWRDM_POWER_RET 0x1
30#define PWRDM_POWER_INACTIVE 0x2
31#define PWRDM_POWER_ON 0x3
32
Paul Walmsley2354eb52009-12-08 16:33:12 -070033#define PWRDM_MAX_PWRSTS 4
34
Paul Walmsleyad67ef62008-08-19 11:08:40 +030035/* Powerdomain allowable state bitfields */
Rajendra Nayakd3353e12010-05-18 20:24:01 -060036#define PWRSTS_ON (1 << PWRDM_POWER_ON)
Paul Walmsley694606c2011-03-07 19:28:15 -070037#define PWRSTS_INACTIVE (1 << PWRDM_POWER_INACTIVE)
38#define PWRSTS_RET (1 << PWRDM_POWER_RET)
Rajendra Nayakbb722f32010-09-27 14:02:56 -060039#define PWRSTS_OFF (1 << PWRDM_POWER_OFF)
Paul Walmsleyad67ef62008-08-19 11:08:40 +030040
Paul Walmsley694606c2011-03-07 19:28:15 -070041#define PWRSTS_OFF_ON (PWRSTS_OFF | PWRSTS_ON)
42#define PWRSTS_OFF_RET (PWRSTS_OFF | PWRSTS_RET)
43#define PWRSTS_RET_ON (PWRSTS_RET | PWRSTS_ON)
44#define PWRSTS_OFF_RET_ON (PWRSTS_OFF_RET | PWRSTS_ON)
Paul Walmsleyad67ef62008-08-19 11:08:40 +030045
46
Paul Walmsley0b7cbfb2008-06-25 18:09:37 -060047/* Powerdomain flags */
48#define PWRDM_HAS_HDWR_SAR (1 << 0) /* hardware save-and-restore support */
Thara Gopinath3863c742009-12-08 16:33:15 -070049#define PWRDM_HAS_MPU_QUIRK (1 << 1) /* MPU pwr domain has MEM bank 0 bits
50 * in MEM bank 1 position. This is
51 * true for OMAP3430
52 */
Rajendra Nayak90dbc7b2010-05-18 20:24:03 -060053#define PWRDM_HAS_LOWPOWERSTATECHANGE (1 << 2) /*
54 * support to transition from a
55 * sleep state to a lower sleep
56 * state without waking up the
57 * powerdomain
58 */
Paul Walmsley0b7cbfb2008-06-25 18:09:37 -060059
Paul Walmsleyad67ef62008-08-19 11:08:40 +030060/*
Abhijit Pagare38900c22010-01-26 20:12:52 -070061 * Number of memory banks that are power-controllable. On OMAP4430, the
62 * maximum is 5.
Paul Walmsleyad67ef62008-08-19 11:08:40 +030063 */
Abhijit Pagare38900c22010-01-26 20:12:52 -070064#define PWRDM_MAX_MEM_BANKS 5
Paul Walmsleyad67ef62008-08-19 11:08:40 +030065
Paul Walmsley8420bb12008-08-19 11:08:44 +030066/*
67 * Maximum number of clockdomains that can be associated with a powerdomain.
Abhijit Pagare38900c22010-01-26 20:12:52 -070068 * CORE powerdomain on OMAP4 is the worst case
Paul Walmsley8420bb12008-08-19 11:08:44 +030069 */
Abhijit Pagare38900c22010-01-26 20:12:52 -070070#define PWRDM_MAX_CLKDMS 9
Paul Walmsley8420bb12008-08-19 11:08:44 +030071
Paul Walmsleyad67ef62008-08-19 11:08:40 +030072/* XXX A completely arbitrary number. What is reasonable here? */
73#define PWRDM_TRANSITION_BAILOUT 100000
74
Paul Walmsley8420bb12008-08-19 11:08:44 +030075struct clockdomain;
Paul Walmsleyad67ef62008-08-19 11:08:40 +030076struct powerdomain;
77
Paul Walmsleyf0271d62010-01-26 20:13:02 -070078/**
79 * struct powerdomain - OMAP powerdomain
80 * @name: Powerdomain name
Paul Walmsleyf0271d62010-01-26 20:13:02 -070081 * @prcm_offs: the address offset from CM_BASE/PRM_BASE
Paul Walmsleya64bb9c2010-12-21 21:05:14 -070082 * @prcm_partition: (OMAP4 only) the PRCM partition ID containing @prcm_offs
Paul Walmsleyf0271d62010-01-26 20:13:02 -070083 * @pwrsts: Possible powerdomain power states
84 * @pwrsts_logic_ret: Possible logic power states when pwrdm in RETENTION
85 * @flags: Powerdomain flags
86 * @banks: Number of software-controllable memory banks in this powerdomain
87 * @pwrsts_mem_ret: Possible memory bank pwrstates when pwrdm in RETENTION
88 * @pwrsts_mem_on: Possible memory bank pwrstates when pwrdm in ON
89 * @pwrdm_clkdms: Clockdomains in this powerdomain
90 * @node: list_head linking all powerdomains
91 * @state:
92 * @state_counter:
93 * @timer:
94 * @state_timer:
Paul Walmsleya64bb9c2010-12-21 21:05:14 -070095 *
96 * @prcm_partition possible values are defined in mach-omap2/prcm44xx.h.
Paul Walmsleyf0271d62010-01-26 20:13:02 -070097 */
Paul Walmsleyad67ef62008-08-19 11:08:40 +030098struct powerdomain {
Paul Walmsleyad67ef62008-08-19 11:08:40 +030099 const char *name;
Paul Walmsleye0594b42010-01-26 20:13:01 -0700100 const s16 prcm_offs;
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300101 const u8 pwrsts;
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300102 const u8 pwrsts_logic_ret;
Paul Walmsley0b7cbfb2008-06-25 18:09:37 -0600103 const u8 flags;
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300104 const u8 banks;
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300105 const u8 pwrsts_mem_ret[PWRDM_MAX_MEM_BANKS];
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300106 const u8 pwrsts_mem_on[PWRDM_MAX_MEM_BANKS];
Paul Walmsleya64bb9c2010-12-21 21:05:14 -0700107 const u8 prcm_partition;
Paul Walmsley8420bb12008-08-19 11:08:44 +0300108 struct clockdomain *pwrdm_clkdms[PWRDM_MAX_CLKDMS];
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300109 struct list_head node;
Peter 'p2' De Schrijverba20bb12008-10-15 17:48:43 +0300110 int state;
Paul Walmsley2354eb52009-12-08 16:33:12 -0700111 unsigned state_counter[PWRDM_MAX_PWRSTS];
Thara Gopinathcde08f82010-02-24 12:05:50 -0700112 unsigned ret_logic_off_counter;
113 unsigned ret_mem_off_counter[PWRDM_MAX_MEM_BANKS];
Peter 'p2' De Schrijver331b93f2008-10-15 18:13:48 +0300114
115#ifdef CONFIG_PM_DEBUG
116 s64 timer;
Paul Walmsley2354eb52009-12-08 16:33:12 -0700117 s64 state_timer[PWRDM_MAX_PWRSTS];
Peter 'p2' De Schrijver331b93f2008-10-15 18:13:48 +0300118#endif
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300119};
120
Rajendra Nayak3b1e8b22010-12-21 20:01:18 -0700121/**
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300122 * struct pwrdm_ops - Arch specific function implementations
Rajendra Nayak3b1e8b22010-12-21 20:01:18 -0700123 * @pwrdm_set_next_pwrst: Set the target power state for a pd
124 * @pwrdm_read_next_pwrst: Read the target power state set for a pd
125 * @pwrdm_read_pwrst: Read the current power state of a pd
126 * @pwrdm_read_prev_pwrst: Read the prev power state entered by the pd
127 * @pwrdm_set_logic_retst: Set the logic state in RET for a pd
128 * @pwrdm_set_mem_onst: Set the Memory state in ON for a pd
129 * @pwrdm_set_mem_retst: Set the Memory state in RET for a pd
130 * @pwrdm_read_logic_pwrst: Read the current logic state of a pd
131 * @pwrdm_read_prev_logic_pwrst: Read the previous logic state entered by a pd
132 * @pwrdm_read_logic_retst: Read the logic state in RET for a pd
133 * @pwrdm_read_mem_pwrst: Read the current memory state of a pd
134 * @pwrdm_read_prev_mem_pwrst: Read the previous memory state entered by a pd
135 * @pwrdm_read_mem_retst: Read the memory state in RET for a pd
136 * @pwrdm_clear_all_prev_pwrst: Clear all previous power states logged for a pd
137 * @pwrdm_enable_hdwr_sar: Enable Hardware Save-Restore feature for the pd
138 * @pwrdm_disable_hdwr_sar: Disable Hardware Save-Restore feature for a pd
139 * @pwrdm_set_lowpwrstchange: Enable pd transitions from a shallow to deep sleep
140 * @pwrdm_wait_transition: Wait for a pd state transition to complete
141 */
142struct pwrdm_ops {
143 int (*pwrdm_set_next_pwrst)(struct powerdomain *pwrdm, u8 pwrst);
144 int (*pwrdm_read_next_pwrst)(struct powerdomain *pwrdm);
145 int (*pwrdm_read_pwrst)(struct powerdomain *pwrdm);
146 int (*pwrdm_read_prev_pwrst)(struct powerdomain *pwrdm);
147 int (*pwrdm_set_logic_retst)(struct powerdomain *pwrdm, u8 pwrst);
148 int (*pwrdm_set_mem_onst)(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
149 int (*pwrdm_set_mem_retst)(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
150 int (*pwrdm_read_logic_pwrst)(struct powerdomain *pwrdm);
151 int (*pwrdm_read_prev_logic_pwrst)(struct powerdomain *pwrdm);
152 int (*pwrdm_read_logic_retst)(struct powerdomain *pwrdm);
153 int (*pwrdm_read_mem_pwrst)(struct powerdomain *pwrdm, u8 bank);
154 int (*pwrdm_read_prev_mem_pwrst)(struct powerdomain *pwrdm, u8 bank);
155 int (*pwrdm_read_mem_retst)(struct powerdomain *pwrdm, u8 bank);
156 int (*pwrdm_clear_all_prev_pwrst)(struct powerdomain *pwrdm);
157 int (*pwrdm_enable_hdwr_sar)(struct powerdomain *pwrdm);
158 int (*pwrdm_disable_hdwr_sar)(struct powerdomain *pwrdm);
159 int (*pwrdm_set_lowpwrstchange)(struct powerdomain *pwrdm);
160 int (*pwrdm_wait_transition)(struct powerdomain *pwrdm);
161};
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300162
Paul Walmsley129c65e2011-09-14 16:01:21 -0600163int pwrdm_register_platform_funcs(struct pwrdm_ops *custom_funcs);
164int pwrdm_register_pwrdms(struct powerdomain **pwrdm_list);
165int pwrdm_complete_init(void);
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300166
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300167struct powerdomain *pwrdm_lookup(const char *name);
168
Peter 'p2' De Schrijvera23456e2008-10-15 18:13:47 +0300169int pwrdm_for_each(int (*fn)(struct powerdomain *pwrdm, void *user),
170 void *user);
Artem Bityutskiyee894b12009-10-01 10:01:55 +0300171int pwrdm_for_each_nolock(int (*fn)(struct powerdomain *pwrdm, void *user),
172 void *user);
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300173
Paul Walmsley8420bb12008-08-19 11:08:44 +0300174int pwrdm_add_clkdm(struct powerdomain *pwrdm, struct clockdomain *clkdm);
175int pwrdm_del_clkdm(struct powerdomain *pwrdm, struct clockdomain *clkdm);
176int pwrdm_for_each_clkdm(struct powerdomain *pwrdm,
177 int (*fn)(struct powerdomain *pwrdm,
178 struct clockdomain *clkdm));
179
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300180int pwrdm_get_mem_bank_count(struct powerdomain *pwrdm);
181
182int pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst);
183int pwrdm_read_next_pwrst(struct powerdomain *pwrdm);
Paul Walmsleyfecb4942009-01-27 19:12:50 -0700184int pwrdm_read_pwrst(struct powerdomain *pwrdm);
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300185int pwrdm_read_prev_pwrst(struct powerdomain *pwrdm);
186int pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm);
187
188int pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst);
189int pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
190int pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
191
192int pwrdm_read_logic_pwrst(struct powerdomain *pwrdm);
193int pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm);
Thara Gopinath1e3d0d22010-02-24 12:05:49 -0700194int pwrdm_read_logic_retst(struct powerdomain *pwrdm);
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300195int pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
196int pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
Thara Gopinath1e3d0d22010-02-24 12:05:49 -0700197int pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank);
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300198
Paul Walmsley0b7cbfb2008-06-25 18:09:37 -0600199int pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm);
200int pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm);
201bool pwrdm_has_hdwr_sar(struct powerdomain *pwrdm);
202
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300203int pwrdm_wait_transition(struct powerdomain *pwrdm);
204
Peter 'p2' De Schrijverba20bb12008-10-15 17:48:43 +0300205int pwrdm_state_switch(struct powerdomain *pwrdm);
206int pwrdm_clkdm_state_switch(struct clockdomain *clkdm);
207int pwrdm_pre_transition(void);
208int pwrdm_post_transition(void);
Manjunath Kondaiah G04aeae72010-10-08 09:58:35 -0700209int pwrdm_set_lowpwrstchange(struct powerdomain *pwrdm);
Kevin Hilman7f595672010-12-21 21:31:55 -0700210u32 pwrdm_get_context_loss_count(struct powerdomain *pwrdm);
Paul Walmsley694606c2011-03-07 19:28:15 -0700211bool pwrdm_can_ever_lose_context(struct powerdomain *pwrdm);
Peter 'p2' De Schrijverba20bb12008-10-15 17:48:43 +0300212
Paul Walmsley81794882011-09-14 11:34:21 -0600213extern void omap242x_powerdomains_init(void);
214extern void omap243x_powerdomains_init(void);
Paul Walmsley6e014782010-12-21 20:01:20 -0700215extern void omap3xxx_powerdomains_init(void);
216extern void omap44xx_powerdomains_init(void);
217
Paul Walmsley72e06d02010-12-21 21:05:16 -0700218extern struct pwrdm_ops omap2_pwrdm_operations;
219extern struct pwrdm_ops omap3_pwrdm_operations;
220extern struct pwrdm_ops omap4_pwrdm_operations;
221
222/* Common Internal functions used across OMAP rev's */
223extern u32 omap2_pwrdm_get_mem_bank_onstate_mask(u8 bank);
224extern u32 omap2_pwrdm_get_mem_bank_retst_mask(u8 bank);
225extern u32 omap2_pwrdm_get_mem_bank_stst_mask(u8 bank);
226
227extern struct powerdomain wkup_omap2_pwrdm;
228extern struct powerdomain gfx_omap2_pwrdm;
229
230
Paul Walmsleyad67ef62008-08-19 11:08:40 +0300231#endif