blob: 6046db0e9f8a5491be76305f242eee4a5b5d5636 [file] [log] [blame]
Eric Anholt7d573822009-01-02 13:33:00 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eric Anholt7d573822009-01-02 13:33:00 -080031#include <linux/delay.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_edid.h>
Eric Anholt7d573822009-01-02 13:33:00 -080035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Eric Anholt7d573822009-01-02 13:33:00 -080037#include "i915_drv.h"
38
Paulo Zanoni30add222012-10-26 19:05:45 -020039static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
40{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020041 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
Paulo Zanoni30add222012-10-26 19:05:45 -020042}
43
Daniel Vetterafba0182012-06-12 16:36:45 +020044static void
45assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
46{
Paulo Zanoni30add222012-10-26 19:05:45 -020047 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
Daniel Vetterafba0182012-06-12 16:36:45 +020048 struct drm_i915_private *dev_priv = dev->dev_private;
49 uint32_t enabled_bits;
50
Paulo Zanoniaffa9352012-11-23 15:30:39 -020051 enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
Daniel Vetterafba0182012-06-12 16:36:45 +020052
Paulo Zanonib242b7f2013-02-18 19:00:26 -030053 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
Daniel Vetterafba0182012-06-12 16:36:45 +020054 "HDMI port enabled, expecting disabled\n");
55}
56
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -030057struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +010058{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020059 struct intel_digital_port *intel_dig_port =
60 container_of(encoder, struct intel_digital_port, base.base);
61 return &intel_dig_port->hdmi;
Chris Wilsonea5b2132010-08-04 13:50:23 +010062}
63
Chris Wilsondf0e9242010-09-09 16:20:55 +010064static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
65{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020066 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010067}
68
Jesse Barnes45187ac2011-08-03 09:22:55 -070069void intel_dip_infoframe_csum(struct dip_infoframe *frame)
David Härdeman3c17fe42010-09-24 21:44:32 +020070{
Jesse Barnes45187ac2011-08-03 09:22:55 -070071 uint8_t *data = (uint8_t *)frame;
David Härdeman3c17fe42010-09-24 21:44:32 +020072 uint8_t sum = 0;
73 unsigned i;
74
Jesse Barnes45187ac2011-08-03 09:22:55 -070075 frame->checksum = 0;
76 frame->ecc = 0;
David Härdeman3c17fe42010-09-24 21:44:32 +020077
Jesse Barnes64a8fc02011-09-22 11:16:00 +053078 for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
David Härdeman3c17fe42010-09-24 21:44:32 +020079 sum += data[i];
80
Jesse Barnes45187ac2011-08-03 09:22:55 -070081 frame->checksum = 0x100 - sum;
David Härdeman3c17fe42010-09-24 21:44:32 +020082}
83
Daniel Vetterbc2481f2012-05-08 15:18:32 +020084static u32 g4x_infoframe_index(struct dip_infoframe *frame)
David Härdeman3c17fe42010-09-24 21:44:32 +020085{
Jesse Barnes45187ac2011-08-03 09:22:55 -070086 switch (frame->type) {
87 case DIP_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030088 return VIDEO_DIP_SELECT_AVI;
Jesse Barnes45187ac2011-08-03 09:22:55 -070089 case DIP_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030090 return VIDEO_DIP_SELECT_SPD;
Jesse Barnes45187ac2011-08-03 09:22:55 -070091 default:
92 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030093 return 0;
Jesse Barnes45187ac2011-08-03 09:22:55 -070094 }
Jesse Barnes45187ac2011-08-03 09:22:55 -070095}
96
Daniel Vetterbc2481f2012-05-08 15:18:32 +020097static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -070098{
Jesse Barnes45187ac2011-08-03 09:22:55 -070099 switch (frame->type) {
100 case DIP_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -0300101 return VIDEO_DIP_ENABLE_AVI;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700102 case DIP_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -0300103 return VIDEO_DIP_ENABLE_SPD;
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300104 default:
105 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
Paulo Zanonied517fb2012-05-14 17:12:50 -0300106 return 0;
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300107 }
Paulo Zanonifa193ff2012-05-04 17:18:20 -0300108}
109
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300110static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
111{
112 switch (frame->type) {
113 case DIP_TYPE_AVI:
114 return VIDEO_DIP_ENABLE_AVI_HSW;
115 case DIP_TYPE_SPD:
116 return VIDEO_DIP_ENABLE_SPD_HSW;
117 default:
118 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
119 return 0;
120 }
121}
122
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -0300123static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame,
124 enum transcoder cpu_transcoder)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300125{
126 switch (frame->type) {
127 case DIP_TYPE_AVI:
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -0300128 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300129 case DIP_TYPE_SPD:
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -0300130 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300131 default:
132 DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
133 return 0;
134 }
135}
136
Daniel Vettera3da1df2012-05-08 15:19:06 +0200137static void g4x_write_infoframe(struct drm_encoder *encoder,
138 struct dip_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700139{
140 uint32_t *data = (uint32_t *)frame;
David Härdeman3c17fe42010-09-24 21:44:32 +0200141 struct drm_device *dev = encoder->dev;
142 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300143 u32 val = I915_READ(VIDEO_DIP_CTL);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700144 unsigned i, len = DIP_HEADER_SIZE + frame->len;
David Härdeman3c17fe42010-09-24 21:44:32 +0200145
Paulo Zanoni822974a2012-05-28 16:42:51 -0300146 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
147
Paulo Zanoni1d4f85a2012-05-04 17:18:18 -0300148 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200149 val |= g4x_infoframe_index(frame);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700150
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200151 val &= ~g4x_infoframe_enable(frame);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300152
153 I915_WRITE(VIDEO_DIP_CTL, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700154
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300155 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700156 for (i = 0; i < len; i += 4) {
David Härdeman3c17fe42010-09-24 21:44:32 +0200157 I915_WRITE(VIDEO_DIP_DATA, *data);
158 data++;
159 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300160 /* Write every possible data byte to force correct ECC calculation. */
161 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
162 I915_WRITE(VIDEO_DIP_DATA, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300163 mmiowb();
David Härdeman3c17fe42010-09-24 21:44:32 +0200164
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200165 val |= g4x_infoframe_enable(frame);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300166 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200167 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700168
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300169 I915_WRITE(VIDEO_DIP_CTL, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300170 POSTING_READ(VIDEO_DIP_CTL);
David Härdeman3c17fe42010-09-24 21:44:32 +0200171}
172
Paulo Zanonifdf12502012-05-04 17:18:24 -0300173static void ibx_write_infoframe(struct drm_encoder *encoder,
174 struct dip_infoframe *frame)
175{
176 uint32_t *data = (uint32_t *)frame;
177 struct drm_device *dev = encoder->dev;
178 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300179 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300180 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
181 unsigned i, len = DIP_HEADER_SIZE + frame->len;
182 u32 val = I915_READ(reg);
183
Paulo Zanoni822974a2012-05-28 16:42:51 -0300184 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
185
Paulo Zanonifdf12502012-05-04 17:18:24 -0300186 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200187 val |= g4x_infoframe_index(frame);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300188
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200189 val &= ~g4x_infoframe_enable(frame);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300190
191 I915_WRITE(reg, val);
192
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300193 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300194 for (i = 0; i < len; i += 4) {
195 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
196 data++;
197 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300198 /* Write every possible data byte to force correct ECC calculation. */
199 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
200 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300201 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300202
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200203 val |= g4x_infoframe_enable(frame);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300204 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200205 val |= VIDEO_DIP_FREQ_VSYNC;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300206
207 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300208 POSTING_READ(reg);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300209}
210
211static void cpt_write_infoframe(struct drm_encoder *encoder,
212 struct dip_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700213{
214 uint32_t *data = (uint32_t *)frame;
215 struct drm_device *dev = encoder->dev;
216 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300217 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700218 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
219 unsigned i, len = DIP_HEADER_SIZE + frame->len;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300220 u32 val = I915_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700221
Paulo Zanoni822974a2012-05-28 16:42:51 -0300222 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
223
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530224 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200225 val |= g4x_infoframe_index(frame);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700226
Paulo Zanoniecb97852012-05-04 17:18:21 -0300227 /* The DIP control register spec says that we need to update the AVI
228 * infoframe without clearing its enable bit */
Paulo Zanoni822974a2012-05-28 16:42:51 -0300229 if (frame->type != DIP_TYPE_AVI)
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200230 val &= ~g4x_infoframe_enable(frame);
Paulo Zanoniecb97852012-05-04 17:18:21 -0300231
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300232 I915_WRITE(reg, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700233
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300234 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700235 for (i = 0; i < len; i += 4) {
236 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
237 data++;
238 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300239 /* Write every possible data byte to force correct ECC calculation. */
240 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
241 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300242 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700243
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200244 val |= g4x_infoframe_enable(frame);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300245 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200246 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700247
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300248 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300249 POSTING_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700250}
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700251
252static void vlv_write_infoframe(struct drm_encoder *encoder,
253 struct dip_infoframe *frame)
254{
255 uint32_t *data = (uint32_t *)frame;
256 struct drm_device *dev = encoder->dev;
257 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300258 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700259 int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
260 unsigned i, len = DIP_HEADER_SIZE + frame->len;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300261 u32 val = I915_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700262
Paulo Zanoni822974a2012-05-28 16:42:51 -0300263 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
264
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700265 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200266 val |= g4x_infoframe_index(frame);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700267
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200268 val &= ~g4x_infoframe_enable(frame);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300269
270 I915_WRITE(reg, val);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700271
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300272 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700273 for (i = 0; i < len; i += 4) {
274 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
275 data++;
276 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300277 /* Write every possible data byte to force correct ECC calculation. */
278 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
279 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300280 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700281
Daniel Vetterbc2481f2012-05-08 15:18:32 +0200282 val |= g4x_infoframe_enable(frame);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300283 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200284 val |= VIDEO_DIP_FREQ_VSYNC;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700285
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300286 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300287 POSTING_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700288}
289
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300290static void hsw_write_infoframe(struct drm_encoder *encoder,
Paulo Zanonied517fb2012-05-14 17:12:50 -0300291 struct dip_infoframe *frame)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300292{
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300293 uint32_t *data = (uint32_t *)frame;
294 struct drm_device *dev = encoder->dev;
295 struct drm_i915_private *dev_priv = dev->dev_private;
296 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -0300297 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->cpu_transcoder);
298 u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->cpu_transcoder);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300299 unsigned int i, len = DIP_HEADER_SIZE + frame->len;
300 u32 val = I915_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300301
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300302 if (data_reg == 0)
303 return;
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300304
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300305 val &= ~hsw_infoframe_enable(frame);
306 I915_WRITE(ctl_reg, val);
307
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300308 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300309 for (i = 0; i < len; i += 4) {
310 I915_WRITE(data_reg + i, *data);
311 data++;
312 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300313 /* Write every possible data byte to force correct ECC calculation. */
314 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
315 I915_WRITE(data_reg + i, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300316 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300317
318 val |= hsw_infoframe_enable(frame);
319 I915_WRITE(ctl_reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300320 POSTING_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300321}
322
Jesse Barnes45187ac2011-08-03 09:22:55 -0700323static void intel_set_infoframe(struct drm_encoder *encoder,
324 struct dip_infoframe *frame)
325{
326 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
327
Jesse Barnes45187ac2011-08-03 09:22:55 -0700328 intel_dip_infoframe_csum(frame);
329 intel_hdmi->write_infoframe(encoder, frame);
330}
331
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300332static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
Paulo Zanonic846b612012-04-13 16:31:41 -0300333 struct drm_display_mode *adjusted_mode)
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700334{
Ville Syrjäläabedc072013-01-17 16:31:31 +0200335 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700336 struct dip_infoframe avi_if = {
337 .type = DIP_TYPE_AVI,
338 .ver = DIP_VERSION_AVI,
339 .len = DIP_LEN_AVI,
340 };
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700341
Paulo Zanonic846b612012-04-13 16:31:41 -0300342 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
343 avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
344
Ville Syrjäläabedc072013-01-17 16:31:31 +0200345 if (intel_hdmi->rgb_quant_range_selectable) {
346 if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
347 avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_LIMITED;
348 else
349 avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_FULL;
350 }
351
Paulo Zanoni9a69b882012-11-23 12:09:27 -0200352 avi_if.body.avi.VIC = drm_mode_cea_vic(adjusted_mode);
353
Jesse Barnes45187ac2011-08-03 09:22:55 -0700354 intel_set_infoframe(encoder, &avi_if);
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700355}
356
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300357static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700358{
359 struct dip_infoframe spd_if;
360
361 memset(&spd_if, 0, sizeof(spd_if));
362 spd_if.type = DIP_TYPE_SPD;
363 spd_if.ver = DIP_VERSION_SPD;
364 spd_if.len = DIP_LEN_SPD;
365 strcpy(spd_if.body.spd.vn, "Intel");
366 strcpy(spd_if.body.spd.pd, "Integrated gfx");
367 spd_if.body.spd.sdi = DIP_SPD_PC;
368
369 intel_set_infoframe(encoder, &spd_if);
370}
371
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300372static void g4x_set_infoframes(struct drm_encoder *encoder,
373 struct drm_display_mode *adjusted_mode)
374{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300375 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200376 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
377 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300378 u32 reg = VIDEO_DIP_CTL;
379 u32 val = I915_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300380 u32 port;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300381
Daniel Vetterafba0182012-06-12 16:36:45 +0200382 assert_hdmi_port_disabled(intel_hdmi);
383
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300384 /* If the registers were not initialized yet, they might be zeroes,
385 * which means we're selecting the AVI DIP and we're setting its
386 * frequency to once. This seems to really confuse the HW and make
387 * things stop working (the register spec says the AVI always needs to
388 * be sent every VSync). So here we avoid writing to the register more
389 * than we need and also explicitly select the AVI DIP and explicitly
390 * set its frequency to every VSync. Avoiding to write it twice seems to
391 * be enough to solve the problem, but being defensive shouldn't hurt us
392 * either. */
393 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
394
395 if (!intel_hdmi->has_hdmi_sink) {
396 if (!(val & VIDEO_DIP_ENABLE))
397 return;
398 val &= ~VIDEO_DIP_ENABLE;
399 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300400 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300401 return;
402 }
403
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200404 switch (intel_dig_port->port) {
405 case PORT_B:
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300406 port = VIDEO_DIP_PORT_B;
Paulo Zanonif278d972012-05-28 16:42:50 -0300407 break;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200408 case PORT_C:
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300409 port = VIDEO_DIP_PORT_C;
Paulo Zanonif278d972012-05-28 16:42:50 -0300410 break;
411 default:
Paulo Zanoni57df2ae2012-09-24 10:32:54 -0300412 BUG();
Paulo Zanonif278d972012-05-28 16:42:50 -0300413 return;
414 }
415
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300416 if (port != (val & VIDEO_DIP_PORT_MASK)) {
417 if (val & VIDEO_DIP_ENABLE) {
418 val &= ~VIDEO_DIP_ENABLE;
419 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300420 POSTING_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300421 }
422 val &= ~VIDEO_DIP_PORT_MASK;
423 val |= port;
424 }
425
Paulo Zanoni822974a2012-05-28 16:42:51 -0300426 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300427 val &= ~VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanoni822974a2012-05-28 16:42:51 -0300428
Paulo Zanonif278d972012-05-28 16:42:50 -0300429 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300430 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300431
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300432 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
433 intel_hdmi_set_spd_infoframe(encoder);
434}
435
436static void ibx_set_infoframes(struct drm_encoder *encoder,
437 struct drm_display_mode *adjusted_mode)
438{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300439 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
440 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200441 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
442 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300443 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
444 u32 val = I915_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300445 u32 port;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300446
Daniel Vetterafba0182012-06-12 16:36:45 +0200447 assert_hdmi_port_disabled(intel_hdmi);
448
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300449 /* See the big comment in g4x_set_infoframes() */
450 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
451
452 if (!intel_hdmi->has_hdmi_sink) {
453 if (!(val & VIDEO_DIP_ENABLE))
454 return;
455 val &= ~VIDEO_DIP_ENABLE;
456 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300457 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300458 return;
459 }
460
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200461 switch (intel_dig_port->port) {
462 case PORT_B:
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300463 port = VIDEO_DIP_PORT_B;
Paulo Zanonif278d972012-05-28 16:42:50 -0300464 break;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200465 case PORT_C:
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300466 port = VIDEO_DIP_PORT_C;
Paulo Zanonif278d972012-05-28 16:42:50 -0300467 break;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200468 case PORT_D:
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300469 port = VIDEO_DIP_PORT_D;
Paulo Zanonif278d972012-05-28 16:42:50 -0300470 break;
471 default:
Paulo Zanoni57df2ae2012-09-24 10:32:54 -0300472 BUG();
Paulo Zanonif278d972012-05-28 16:42:50 -0300473 return;
474 }
475
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300476 if (port != (val & VIDEO_DIP_PORT_MASK)) {
477 if (val & VIDEO_DIP_ENABLE) {
478 val &= ~VIDEO_DIP_ENABLE;
479 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300480 POSTING_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300481 }
482 val &= ~VIDEO_DIP_PORT_MASK;
483 val |= port;
484 }
485
Paulo Zanoni822974a2012-05-28 16:42:51 -0300486 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300487 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
488 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300489
Paulo Zanonif278d972012-05-28 16:42:50 -0300490 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300491 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300492
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300493 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
494 intel_hdmi_set_spd_infoframe(encoder);
495}
496
497static void cpt_set_infoframes(struct drm_encoder *encoder,
498 struct drm_display_mode *adjusted_mode)
499{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300500 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
501 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
502 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
503 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
504 u32 val = I915_READ(reg);
505
Daniel Vetterafba0182012-06-12 16:36:45 +0200506 assert_hdmi_port_disabled(intel_hdmi);
507
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300508 /* See the big comment in g4x_set_infoframes() */
509 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
510
511 if (!intel_hdmi->has_hdmi_sink) {
512 if (!(val & VIDEO_DIP_ENABLE))
513 return;
514 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
515 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300516 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300517 return;
518 }
519
Paulo Zanoni822974a2012-05-28 16:42:51 -0300520 /* Set both together, unset both together: see the spec. */
521 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300522 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
523 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300524
525 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300526 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300527
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300528 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
529 intel_hdmi_set_spd_infoframe(encoder);
530}
531
532static void vlv_set_infoframes(struct drm_encoder *encoder,
533 struct drm_display_mode *adjusted_mode)
534{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300535 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
536 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
537 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
538 u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
539 u32 val = I915_READ(reg);
540
Daniel Vetterafba0182012-06-12 16:36:45 +0200541 assert_hdmi_port_disabled(intel_hdmi);
542
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300543 /* See the big comment in g4x_set_infoframes() */
544 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
545
546 if (!intel_hdmi->has_hdmi_sink) {
547 if (!(val & VIDEO_DIP_ENABLE))
548 return;
549 val &= ~VIDEO_DIP_ENABLE;
550 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300551 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300552 return;
553 }
554
Paulo Zanoni822974a2012-05-28 16:42:51 -0300555 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300556 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
557 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300558
559 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300560 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300561
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300562 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
563 intel_hdmi_set_spd_infoframe(encoder);
564}
565
566static void hsw_set_infoframes(struct drm_encoder *encoder,
567 struct drm_display_mode *adjusted_mode)
568{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300569 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
570 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
571 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -0300572 u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->cpu_transcoder);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300573 u32 val = I915_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300574
Daniel Vetterafba0182012-06-12 16:36:45 +0200575 assert_hdmi_port_disabled(intel_hdmi);
576
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300577 if (!intel_hdmi->has_hdmi_sink) {
578 I915_WRITE(reg, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300579 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300580 return;
581 }
582
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300583 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
584 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
585
586 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300587 POSTING_READ(reg);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300588
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300589 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
590 intel_hdmi_set_spd_infoframe(encoder);
591}
592
Eric Anholt7d573822009-01-02 13:33:00 -0800593static void intel_hdmi_mode_set(struct drm_encoder *encoder,
594 struct drm_display_mode *mode,
595 struct drm_display_mode *adjusted_mode)
596{
597 struct drm_device *dev = encoder->dev;
598 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300599 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100600 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300601 u32 hdmi_val;
Eric Anholt7d573822009-01-02 13:33:00 -0800602
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300603 hdmi_val = SDVO_ENCODING_HDMI;
Jesse Barnes5d4fac92011-06-24 12:19:19 -0700604 if (!HAS_PCH_SPLIT(dev))
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300605 hdmi_val |= intel_hdmi->color_range;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400606 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300607 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400608 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300609 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
Eric Anholt7d573822009-01-02 13:33:00 -0800610
Jesse Barnes020f6702011-06-24 12:19:25 -0700611 if (intel_crtc->bpp > 24)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300612 hdmi_val |= COLOR_FORMAT_12bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700613 else
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300614 hdmi_val |= COLOR_FORMAT_8bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700615
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800616 /* Required on CPT */
617 if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300618 hdmi_val |= HDMI_MODE_SELECT;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800619
David Härdeman3c17fe42010-09-24 21:44:32 +0200620 if (intel_hdmi->has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +0800621 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
622 pipe_name(intel_crtc->pipe));
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300623 hdmi_val |= SDVO_AUDIO_ENABLE;
624 hdmi_val |= SDVO_NULL_PACKETS_DURING_VSYNC;
Wu Fengguange0dac652011-09-05 14:25:34 +0800625 intel_write_eld(encoder, adjusted_mode);
David Härdeman3c17fe42010-09-24 21:44:32 +0200626 }
Eric Anholt7d573822009-01-02 13:33:00 -0800627
Jesse Barnes75770562011-10-12 09:01:58 -0700628 if (HAS_PCH_CPT(dev))
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300629 hdmi_val |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
Daniel Vetter7a87c282012-06-05 11:03:39 +0200630 else if (intel_crtc->pipe == PIPE_B)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300631 hdmi_val |= SDVO_PIPE_B_SELECT;
Eric Anholt7d573822009-01-02 13:33:00 -0800632
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300633 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
634 POSTING_READ(intel_hdmi->hdmi_reg);
David Härdeman3c17fe42010-09-24 21:44:32 +0200635
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300636 intel_hdmi->set_infoframes(encoder, adjusted_mode);
Eric Anholt7d573822009-01-02 13:33:00 -0800637}
638
Daniel Vetter85234cd2012-07-02 13:27:29 +0200639static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
640 enum pipe *pipe)
Eric Anholt7d573822009-01-02 13:33:00 -0800641{
Daniel Vetter85234cd2012-07-02 13:27:29 +0200642 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800643 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200644 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
645 u32 tmp;
646
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300647 tmp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200648
649 if (!(tmp & SDVO_ENABLE))
650 return false;
651
652 if (HAS_PCH_CPT(dev))
653 *pipe = PORT_TO_PIPE_CPT(tmp);
654 else
655 *pipe = PORT_TO_PIPE(tmp);
656
657 return true;
658}
659
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200660static void intel_enable_hdmi(struct intel_encoder *encoder)
Eric Anholt7d573822009-01-02 13:33:00 -0800661{
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200662 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800663 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200664 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Eric Anholt7d573822009-01-02 13:33:00 -0800665 u32 temp;
Wu Fengguang2deed762011-12-09 20:42:20 +0800666 u32 enable_bits = SDVO_ENABLE;
667
668 if (intel_hdmi->has_audio)
669 enable_bits |= SDVO_AUDIO_ENABLE;
Eric Anholt7d573822009-01-02 13:33:00 -0800670
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300671 temp = I915_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000672
Daniel Vetter7a87c282012-06-05 11:03:39 +0200673 /* HW workaround for IBX, we need to move the port to transcoder A
674 * before disabling it. */
675 if (HAS_PCH_IBX(dev)) {
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200676 struct drm_crtc *crtc = encoder->base.crtc;
Daniel Vetter7a87c282012-06-05 11:03:39 +0200677 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
678
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200679 /* Restore the transcoder select bit. */
680 if (pipe == PIPE_B)
681 enable_bits |= SDVO_PIPE_B_SELECT;
682 }
Daniel Vetter7a87c282012-06-05 11:03:39 +0200683
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200684 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
685 * we do this anyway which shows more stable in testing.
686 */
687 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300688 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
689 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200690 }
Daniel Vetter7a87c282012-06-05 11:03:39 +0200691
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200692 temp |= enable_bits;
693
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300694 I915_WRITE(intel_hdmi->hdmi_reg, temp);
695 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200696
697 /* HW workaround, need to write this twice for issue that may result
698 * in first write getting masked.
699 */
700 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300701 I915_WRITE(intel_hdmi->hdmi_reg, temp);
702 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200703 }
704}
705
706static void intel_disable_hdmi(struct intel_encoder *encoder)
707{
708 struct drm_device *dev = encoder->base.dev;
709 struct drm_i915_private *dev_priv = dev->dev_private;
710 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
711 u32 temp;
Wang Xingchao3cce5742012-09-13 11:19:00 +0800712 u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200713
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300714 temp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200715
716 /* HW workaround for IBX, we need to move the port to transcoder A
717 * before disabling it. */
718 if (HAS_PCH_IBX(dev)) {
719 struct drm_crtc *crtc = encoder->base.crtc;
720 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
721
722 if (temp & SDVO_PIPE_B_SELECT) {
723 temp &= ~SDVO_PIPE_B_SELECT;
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300724 I915_WRITE(intel_hdmi->hdmi_reg, temp);
725 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200726
727 /* Again we need to write this twice. */
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300728 I915_WRITE(intel_hdmi->hdmi_reg, temp);
729 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200730
731 /* Transcoder selection bits only update
732 * effectively on vblank. */
733 if (crtc)
734 intel_wait_for_vblank(dev, pipe);
735 else
736 msleep(50);
Daniel Vetter7a87c282012-06-05 11:03:39 +0200737 }
738 }
739
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000740 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
741 * we do this anyway which shows more stable in testing.
742 */
Eric Anholtc619eed2010-01-28 16:45:52 -0800743 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300744 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
745 POSTING_READ(intel_hdmi->hdmi_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800746 }
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000747
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200748 temp &= ~enable_bits;
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000749
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300750 I915_WRITE(intel_hdmi->hdmi_reg, temp);
751 POSTING_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000752
753 /* HW workaround, need to write this twice for issue that may result
754 * in first write getting masked.
755 */
Eric Anholtc619eed2010-01-28 16:45:52 -0800756 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300757 I915_WRITE(intel_hdmi->hdmi_reg, temp);
758 POSTING_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000759 }
Eric Anholt7d573822009-01-02 13:33:00 -0800760}
761
Eric Anholt7d573822009-01-02 13:33:00 -0800762static int intel_hdmi_mode_valid(struct drm_connector *connector,
763 struct drm_display_mode *mode)
764{
765 if (mode->clock > 165000)
766 return MODE_CLOCK_HIGH;
767 if (mode->clock < 20000)
Nicolas Kaiser5cbba412011-05-30 12:48:26 +0200768 return MODE_CLOCK_LOW;
Eric Anholt7d573822009-01-02 13:33:00 -0800769
770 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
771 return MODE_NO_DBLESCAN;
772
773 return MODE_OK;
774}
775
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200776bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
777 const struct drm_display_mode *mode,
778 struct drm_display_mode *adjusted_mode)
Eric Anholt7d573822009-01-02 13:33:00 -0800779{
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200780 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
781
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200782 if (intel_hdmi->color_range_auto) {
783 /* See CEA-861-E - 5.1 Default Encoding Parameters */
784 if (intel_hdmi->has_hdmi_sink &&
785 drm_mode_cea_vic(adjusted_mode) > 1)
786 intel_hdmi->color_range = SDVO_COLOR_RANGE_16_235;
787 else
788 intel_hdmi->color_range = 0;
789 }
790
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200791 if (intel_hdmi->color_range)
792 adjusted_mode->private_flags |= INTEL_MODE_LIMITED_COLOR_RANGE;
793
Eric Anholt7d573822009-01-02 13:33:00 -0800794 return true;
795}
796
Chris Wilson8ec22b22012-05-11 18:01:34 +0100797static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
798{
Paulo Zanoni30add222012-10-26 19:05:45 -0200799 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
Chris Wilson8ec22b22012-05-11 18:01:34 +0100800 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200801 struct intel_digital_port *intel_dig_port = hdmi_to_dig_port(intel_hdmi);
Chris Wilson8ec22b22012-05-11 18:01:34 +0100802 uint32_t bit;
803
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200804 switch (intel_dig_port->port) {
805 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +0100806 bit = PORTB_HOTPLUG_LIVE_STATUS;
Chris Wilson8ec22b22012-05-11 18:01:34 +0100807 break;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200808 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +0100809 bit = PORTC_HOTPLUG_LIVE_STATUS;
Chris Wilson8ec22b22012-05-11 18:01:34 +0100810 break;
Chris Wilson8ec22b22012-05-11 18:01:34 +0100811 default:
812 bit = 0;
813 break;
814 }
815
816 return I915_READ(PORT_HOTPLUG_STAT) & bit;
817}
818
Keith Packardaa93d632009-05-05 09:52:46 -0700819static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100820intel_hdmi_detect(struct drm_connector *connector, bool force)
Ma Ling9dff6af2009-04-02 13:13:26 +0800821{
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000822 struct drm_device *dev = connector->dev;
Chris Wilsondf0e9242010-09-09 16:20:55 +0100823 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -0200824 struct intel_digital_port *intel_dig_port =
825 hdmi_to_dig_port(intel_hdmi);
826 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000827 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700828 struct edid *edid;
Keith Packardaa93d632009-05-05 09:52:46 -0700829 enum drm_connector_status status = connector_status_disconnected;
Ma Ling9dff6af2009-04-02 13:13:26 +0800830
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000831
832 if (IS_G4X(dev) && !g4x_hdmi_connected(intel_hdmi))
Chris Wilson8ec22b22012-05-11 18:01:34 +0100833 return status;
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000834 else if (HAS_PCH_SPLIT(dev) &&
835 !ibx_digital_port_connected(dev_priv, intel_dig_port))
836 return status;
Chris Wilson8ec22b22012-05-11 18:01:34 +0100837
Chris Wilsonea5b2132010-08-04 13:50:23 +0100838 intel_hdmi->has_hdmi_sink = false;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800839 intel_hdmi->has_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200840 intel_hdmi->rgb_quant_range_selectable = false;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700841 edid = drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800842 intel_gmbus_get_adapter(dev_priv,
843 intel_hdmi->ddc_bus));
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +0800844
Keith Packardaa93d632009-05-05 09:52:46 -0700845 if (edid) {
Eric Anholtbe9f1c42009-06-21 22:14:55 -0700846 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
Keith Packardaa93d632009-05-05 09:52:46 -0700847 status = connector_status_connected;
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800848 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
849 intel_hdmi->has_hdmi_sink =
850 drm_detect_hdmi_monitor(edid);
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800851 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
Ville Syrjäläabedc072013-01-17 16:31:31 +0200852 intel_hdmi->rgb_quant_range_selectable =
853 drm_rgb_quant_range_selectable(edid);
Keith Packardaa93d632009-05-05 09:52:46 -0700854 }
Keith Packardaa93d632009-05-05 09:52:46 -0700855 kfree(edid);
Ma Ling9dff6af2009-04-02 13:13:26 +0800856 }
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +0800857
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100858 if (status == connector_status_connected) {
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800859 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
860 intel_hdmi->has_audio =
861 (intel_hdmi->force_audio == HDMI_AUDIO_ON);
Paulo Zanonid63885d2012-10-26 19:05:49 -0200862 intel_encoder->type = INTEL_OUTPUT_HDMI;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100863 }
864
Keith Packardaa93d632009-05-05 09:52:46 -0700865 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +0800866}
867
Eric Anholt7d573822009-01-02 13:33:00 -0800868static int intel_hdmi_get_modes(struct drm_connector *connector)
869{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100870 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Chris Wilsonf899fc62010-07-20 15:44:45 -0700871 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Eric Anholt7d573822009-01-02 13:33:00 -0800872
873 /* We should parse the EDID data and find out if it's an HDMI sink so
874 * we can send audio to it.
875 */
876
Chris Wilsonf899fc62010-07-20 15:44:45 -0700877 return intel_ddc_get_modes(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800878 intel_gmbus_get_adapter(dev_priv,
879 intel_hdmi->ddc_bus));
Eric Anholt7d573822009-01-02 13:33:00 -0800880}
881
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000882static bool
883intel_hdmi_detect_audio(struct drm_connector *connector)
884{
885 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
886 struct drm_i915_private *dev_priv = connector->dev->dev_private;
887 struct edid *edid;
888 bool has_audio = false;
889
890 edid = drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800891 intel_gmbus_get_adapter(dev_priv,
892 intel_hdmi->ddc_bus));
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000893 if (edid) {
894 if (edid->input & DRM_EDID_INPUT_DIGITAL)
895 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000896 kfree(edid);
897 }
898
899 return has_audio;
900}
901
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100902static int
903intel_hdmi_set_property(struct drm_connector *connector,
Paulo Zanonied517fb2012-05-14 17:12:50 -0300904 struct drm_property *property,
905 uint64_t val)
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100906{
907 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200908 struct intel_digital_port *intel_dig_port =
909 hdmi_to_dig_port(intel_hdmi);
Chris Wilsone953fd72011-02-21 22:23:52 +0000910 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100911 int ret;
912
Rob Clark662595d2012-10-11 20:36:04 -0500913 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100914 if (ret)
915 return ret;
916
Chris Wilson3f43c482011-05-12 22:17:24 +0100917 if (property == dev_priv->force_audio_property) {
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800918 enum hdmi_force_audio i = val;
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000919 bool has_audio;
920
921 if (i == intel_hdmi->force_audio)
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100922 return 0;
923
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000924 intel_hdmi->force_audio = i;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100925
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800926 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000927 has_audio = intel_hdmi_detect_audio(connector);
928 else
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800929 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000930
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800931 if (i == HDMI_AUDIO_OFF_DVI)
932 intel_hdmi->has_hdmi_sink = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100933
Chris Wilson1aad7ac2011-02-09 18:46:58 +0000934 intel_hdmi->has_audio = has_audio;
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100935 goto done;
936 }
937
Chris Wilsone953fd72011-02-21 22:23:52 +0000938 if (property == dev_priv->broadcast_rgb_property) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200939 switch (val) {
940 case INTEL_BROADCAST_RGB_AUTO:
941 intel_hdmi->color_range_auto = true;
942 break;
943 case INTEL_BROADCAST_RGB_FULL:
944 intel_hdmi->color_range_auto = false;
945 intel_hdmi->color_range = 0;
946 break;
947 case INTEL_BROADCAST_RGB_LIMITED:
948 intel_hdmi->color_range_auto = false;
949 intel_hdmi->color_range = SDVO_COLOR_RANGE_16_235;
950 break;
951 default:
952 return -EINVAL;
953 }
Chris Wilsone953fd72011-02-21 22:23:52 +0000954 goto done;
955 }
956
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100957 return -EINVAL;
958
959done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +0000960 if (intel_dig_port->base.base.crtc)
961 intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100962
963 return 0;
964}
965
Eric Anholt7d573822009-01-02 13:33:00 -0800966static void intel_hdmi_destroy(struct drm_connector *connector)
967{
Eric Anholt7d573822009-01-02 13:33:00 -0800968 drm_sysfs_connector_remove(connector);
969 drm_connector_cleanup(connector);
Zhenyu Wang674e2d02010-03-29 15:57:42 +0800970 kfree(connector);
Eric Anholt7d573822009-01-02 13:33:00 -0800971}
972
973static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
Eric Anholt7d573822009-01-02 13:33:00 -0800974 .mode_fixup = intel_hdmi_mode_fixup,
Eric Anholt7d573822009-01-02 13:33:00 -0800975 .mode_set = intel_hdmi_mode_set,
Daniel Vetter1f703852012-07-11 16:51:39 +0200976 .disable = intel_encoder_noop,
Eric Anholt7d573822009-01-02 13:33:00 -0800977};
978
979static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200980 .dpms = intel_connector_dpms,
Eric Anholt7d573822009-01-02 13:33:00 -0800981 .detect = intel_hdmi_detect,
982 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100983 .set_property = intel_hdmi_set_property,
Eric Anholt7d573822009-01-02 13:33:00 -0800984 .destroy = intel_hdmi_destroy,
985};
986
987static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
988 .get_modes = intel_hdmi_get_modes,
989 .mode_valid = intel_hdmi_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +0100990 .best_encoder = intel_best_encoder,
Eric Anholt7d573822009-01-02 13:33:00 -0800991};
992
Eric Anholt7d573822009-01-02 13:33:00 -0800993static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100994 .destroy = intel_encoder_destroy,
Eric Anholt7d573822009-01-02 13:33:00 -0800995};
996
Chris Wilson55b7d6e82010-09-19 09:29:33 +0100997static void
998intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
999{
Chris Wilson3f43c482011-05-12 22:17:24 +01001000 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00001001 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001002 intel_hdmi->color_range_auto = true;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001003}
1004
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001005void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1006 struct intel_connector *intel_connector)
Eric Anholt7d573822009-01-02 13:33:00 -08001007{
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001008 struct drm_connector *connector = &intel_connector->base;
1009 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
1010 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1011 struct drm_device *dev = intel_encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -08001012 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001013 enum port port = intel_dig_port->port;
Eric Anholt7d573822009-01-02 13:33:00 -08001014
Eric Anholt7d573822009-01-02 13:33:00 -08001015 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
Adam Jackson8d911042009-09-23 15:08:29 -04001016 DRM_MODE_CONNECTOR_HDMIA);
Eric Anholt7d573822009-01-02 13:33:00 -08001017 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
1018
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001019 connector->polled = DRM_CONNECTOR_POLL_HPD;
Peter Rossc3febcc2012-01-28 14:49:26 +01001020 connector->interlace_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08001021 connector->doublescan_allowed = 0;
1022
Daniel Vetter08d644a2012-07-12 20:19:59 +02001023 switch (port) {
1024 case PORT_B:
Chris Wilsonf899fc62010-07-20 15:44:45 -07001025 intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
Daniel Vetter26739f12013-02-07 12:42:32 +01001026 dev_priv->hotplug_supported_mask |= PORTB_HOTPLUG_INT_STATUS;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001027 break;
1028 case PORT_C:
Chris Wilsonf899fc62010-07-20 15:44:45 -07001029 intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
Daniel Vetter26739f12013-02-07 12:42:32 +01001030 dev_priv->hotplug_supported_mask |= PORTC_HOTPLUG_INT_STATUS;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001031 break;
1032 case PORT_D:
Chris Wilsonf899fc62010-07-20 15:44:45 -07001033 intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
Daniel Vetter26739f12013-02-07 12:42:32 +01001034 dev_priv->hotplug_supported_mask |= PORTD_HOTPLUG_INT_STATUS;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001035 break;
1036 case PORT_A:
1037 /* Internal port only for eDP. */
1038 default:
Eugeni Dodonov6e4c1672012-05-09 15:37:13 -03001039 BUG();
Ma Lingf8aed702009-08-24 13:50:24 +08001040 }
Eric Anholt7d573822009-01-02 13:33:00 -08001041
Jesse Barnes64a8fc02011-09-22 11:16:00 +05301042 if (!HAS_PCH_SPLIT(dev)) {
Daniel Vettera3da1df2012-05-08 15:19:06 +02001043 intel_hdmi->write_infoframe = g4x_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001044 intel_hdmi->set_infoframes = g4x_set_infoframes;
Shobhit Kumar90b107c2012-03-28 13:39:32 -07001045 } else if (IS_VALLEYVIEW(dev)) {
1046 intel_hdmi->write_infoframe = vlv_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001047 intel_hdmi->set_infoframes = vlv_set_infoframes;
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001048 } else if (HAS_DDI(dev)) {
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03001049 intel_hdmi->write_infoframe = hsw_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001050 intel_hdmi->set_infoframes = hsw_set_infoframes;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001051 } else if (HAS_PCH_IBX(dev)) {
1052 intel_hdmi->write_infoframe = ibx_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001053 intel_hdmi->set_infoframes = ibx_set_infoframes;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001054 } else {
1055 intel_hdmi->write_infoframe = cpt_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001056 intel_hdmi->set_infoframes = cpt_set_infoframes;
Jesse Barnes64a8fc02011-09-22 11:16:00 +05301057 }
Jesse Barnes45187ac2011-08-03 09:22:55 -07001058
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001059 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001060 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
1061 else
1062 intel_connector->get_hw_state = intel_connector_get_hw_state;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001063
1064 intel_hdmi_add_properties(intel_hdmi, connector);
1065
1066 intel_connector_attach_encoder(intel_connector, intel_encoder);
1067 drm_sysfs_connector_add(connector);
1068
1069 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1070 * 0xd. Failure to do so will result in spurious interrupts being
1071 * generated on the port when a cable is not attached.
1072 */
1073 if (IS_G4X(dev) && !IS_GM45(dev)) {
1074 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1075 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1076 }
1077}
1078
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001079void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001080{
1081 struct intel_digital_port *intel_dig_port;
1082 struct intel_encoder *intel_encoder;
1083 struct drm_encoder *encoder;
1084 struct intel_connector *intel_connector;
1085
1086 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
1087 if (!intel_dig_port)
1088 return;
1089
1090 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
1091 if (!intel_connector) {
1092 kfree(intel_dig_port);
1093 return;
1094 }
1095
1096 intel_encoder = &intel_dig_port->base;
1097 encoder = &intel_encoder->base;
1098
1099 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
1100 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001101 drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
1102
1103 intel_encoder->enable = intel_enable_hdmi;
1104 intel_encoder->disable = intel_disable_hdmi;
1105 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001106
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001107 intel_encoder->type = INTEL_OUTPUT_HDMI;
1108 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1109 intel_encoder->cloneable = false;
Eric Anholt7d573822009-01-02 13:33:00 -08001110
Paulo Zanoni174edf12012-10-26 19:05:50 -02001111 intel_dig_port->port = port;
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001112 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001113 intel_dig_port->dp.output_reg = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001114
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001115 intel_hdmi_init_connector(intel_dig_port, intel_connector);
Eric Anholt7d573822009-01-02 13:33:00 -08001116}