blob: c8f7f161213d7a9ee9ab6755f9f51a43294baf6f [file] [log] [blame]
Feng Tange24c7452009-12-14 14:20:22 -08001/*
Grant Likelyca632f52011-06-06 01:16:30 -06002 * Designware SPI core controller driver (refer pxa2xx_spi.c)
Feng Tange24c7452009-12-14 14:20:22 -08003 *
4 * Copyright (c) 2009, Intel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
Feng Tange24c7452009-12-14 14:20:22 -080014 */
15
16#include <linux/dma-mapping.h>
17#include <linux/interrupt.h>
Paul Gortmakerd7614de2011-07-03 15:44:29 -040018#include <linux/module.h>
Feng Tange24c7452009-12-14 14:20:22 -080019#include <linux/highmem.h>
20#include <linux/delay.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Feng Tange24c7452009-12-14 14:20:22 -080022#include <linux/spi/spi.h>
Baruch Siachd9c73bb2014-01-31 12:07:47 +020023#include <linux/gpio.h>
Feng Tange24c7452009-12-14 14:20:22 -080024
Grant Likelyca632f52011-06-06 01:16:30 -060025#include "spi-dw.h"
Grant Likely568a60e2011-02-28 12:47:12 -070026
Feng Tange24c7452009-12-14 14:20:22 -080027#ifdef CONFIG_DEBUG_FS
28#include <linux/debugfs.h>
29#endif
30
Feng Tange24c7452009-12-14 14:20:22 -080031/* Slave spi_dev related */
32struct chip_data {
Feng Tange24c7452009-12-14 14:20:22 -080033 u8 cs; /* chip select pin */
Feng Tange24c7452009-12-14 14:20:22 -080034 u8 tmode; /* TR/TO/RO/EEPROM */
35 u8 type; /* SPI/SSP/MicroWire */
36
37 u8 poll_mode; /* 1 means use poll mode */
38
Feng Tange24c7452009-12-14 14:20:22 -080039 u32 rx_threshold;
40 u32 tx_threshold;
41 u8 enable_dma;
Feng Tange24c7452009-12-14 14:20:22 -080042 u16 clk_div; /* baud rate divider */
43 u32 speed_hz; /* baud rate */
Feng Tange24c7452009-12-14 14:20:22 -080044 void (*cs_control)(u32 command);
45};
46
47#ifdef CONFIG_DEBUG_FS
Feng Tange24c7452009-12-14 14:20:22 -080048#define SPI_REGS_BUFSIZE 1024
Andy Shevchenko53288fe2014-09-12 15:11:56 +030049static ssize_t dw_spi_show_regs(struct file *file, char __user *user_buf,
50 size_t count, loff_t *ppos)
Feng Tange24c7452009-12-14 14:20:22 -080051{
Andy Shevchenko53288fe2014-09-12 15:11:56 +030052 struct dw_spi *dws = file->private_data;
Feng Tange24c7452009-12-14 14:20:22 -080053 char *buf;
54 u32 len = 0;
55 ssize_t ret;
56
Feng Tange24c7452009-12-14 14:20:22 -080057 buf = kzalloc(SPI_REGS_BUFSIZE, GFP_KERNEL);
58 if (!buf)
59 return 0;
60
61 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
Andy Shevchenko53288fe2014-09-12 15:11:56 +030062 "%s registers:\n", dev_name(&dws->master->dev));
Feng Tange24c7452009-12-14 14:20:22 -080063 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
64 "=================================\n");
65 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070066 "CTRL0: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL0));
Feng Tange24c7452009-12-14 14:20:22 -080067 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070068 "CTRL1: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL1));
Feng Tange24c7452009-12-14 14:20:22 -080069 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070070 "SSIENR: \t0x%08x\n", dw_readl(dws, DW_SPI_SSIENR));
Feng Tange24c7452009-12-14 14:20:22 -080071 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070072 "SER: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SER));
Feng Tange24c7452009-12-14 14:20:22 -080073 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070074 "BAUDR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_BAUDR));
Feng Tange24c7452009-12-14 14:20:22 -080075 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070076 "TXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_TXFLTR));
Feng Tange24c7452009-12-14 14:20:22 -080077 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070078 "RXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_RXFLTR));
Feng Tange24c7452009-12-14 14:20:22 -080079 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070080 "TXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_TXFLR));
Feng Tange24c7452009-12-14 14:20:22 -080081 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070082 "RXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_RXFLR));
Feng Tange24c7452009-12-14 14:20:22 -080083 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070084 "SR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SR));
Feng Tange24c7452009-12-14 14:20:22 -080085 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070086 "IMR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_IMR));
Feng Tange24c7452009-12-14 14:20:22 -080087 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070088 "ISR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_ISR));
Feng Tange24c7452009-12-14 14:20:22 -080089 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070090 "DMACR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_DMACR));
Feng Tange24c7452009-12-14 14:20:22 -080091 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070092 "DMATDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMATDLR));
Feng Tange24c7452009-12-14 14:20:22 -080093 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070094 "DMARDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMARDLR));
Feng Tange24c7452009-12-14 14:20:22 -080095 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
96 "=================================\n");
97
Andy Shevchenko53288fe2014-09-12 15:11:56 +030098 ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
Feng Tange24c7452009-12-14 14:20:22 -080099 kfree(buf);
100 return ret;
101}
102
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300103static const struct file_operations dw_spi_regs_ops = {
Feng Tange24c7452009-12-14 14:20:22 -0800104 .owner = THIS_MODULE,
Stephen Boyd234e3402012-04-05 14:25:11 -0700105 .open = simple_open,
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300106 .read = dw_spi_show_regs,
Arnd Bergmann6038f372010-08-15 18:52:59 +0200107 .llseek = default_llseek,
Feng Tange24c7452009-12-14 14:20:22 -0800108};
109
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300110static int dw_spi_debugfs_init(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800111{
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300112 dws->debugfs = debugfs_create_dir("dw_spi", NULL);
Feng Tange24c7452009-12-14 14:20:22 -0800113 if (!dws->debugfs)
114 return -ENOMEM;
115
116 debugfs_create_file("registers", S_IFREG | S_IRUGO,
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300117 dws->debugfs, (void *)dws, &dw_spi_regs_ops);
Feng Tange24c7452009-12-14 14:20:22 -0800118 return 0;
119}
120
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300121static void dw_spi_debugfs_remove(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800122{
Jingoo Hanfadcace2014-09-02 11:49:24 +0900123 debugfs_remove_recursive(dws->debugfs);
Feng Tange24c7452009-12-14 14:20:22 -0800124}
125
126#else
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300127static inline int dw_spi_debugfs_init(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800128{
George Shore20a588f2010-01-21 11:40:49 +0000129 return 0;
Feng Tange24c7452009-12-14 14:20:22 -0800130}
131
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300132static inline void dw_spi_debugfs_remove(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800133{
134}
135#endif /* CONFIG_DEBUG_FS */
136
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200137static void dw_spi_set_cs(struct spi_device *spi, bool enable)
138{
139 struct dw_spi *dws = spi_master_get_devdata(spi->master);
140 struct chip_data *chip = spi_get_ctldata(spi);
141
142 /* Chip select logic is inverted from spi_set_cs() */
Andy Shevchenko207cda92015-03-25 20:26:26 +0200143 if (chip && chip->cs_control)
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200144 chip->cs_control(!enable);
145
146 if (!enable)
147 dw_writel(dws, DW_SPI_SER, BIT(spi->chip_select));
148}
149
Alek Du2ff271b2011-03-30 23:09:54 +0800150/* Return the max entries we can fill into tx fifo */
151static inline u32 tx_max(struct dw_spi *dws)
152{
153 u32 tx_left, tx_room, rxtx_gap;
154
155 tx_left = (dws->tx_end - dws->tx) / dws->n_bytes;
Thor Thayerdd114442015-03-12 14:19:31 -0500156 tx_room = dws->fifo_len - dw_readl(dws, DW_SPI_TXFLR);
Alek Du2ff271b2011-03-30 23:09:54 +0800157
158 /*
159 * Another concern is about the tx/rx mismatch, we
160 * though to use (dws->fifo_len - rxflr - txflr) as
161 * one maximum value for tx, but it doesn't cover the
162 * data which is out of tx/rx fifo and inside the
163 * shift registers. So a control from sw point of
164 * view is taken.
165 */
166 rxtx_gap = ((dws->rx_end - dws->rx) - (dws->tx_end - dws->tx))
167 / dws->n_bytes;
168
169 return min3(tx_left, tx_room, (u32) (dws->fifo_len - rxtx_gap));
170}
171
172/* Return the max entries we should read out of rx fifo */
173static inline u32 rx_max(struct dw_spi *dws)
174{
175 u32 rx_left = (dws->rx_end - dws->rx) / dws->n_bytes;
176
Thor Thayerdd114442015-03-12 14:19:31 -0500177 return min_t(u32, rx_left, dw_readl(dws, DW_SPI_RXFLR));
Alek Du2ff271b2011-03-30 23:09:54 +0800178}
179
Alek Du3b8a4dd2011-03-30 23:09:55 +0800180static void dw_writer(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800181{
Alek Du2ff271b2011-03-30 23:09:54 +0800182 u32 max = tx_max(dws);
Feng Tangde6efe02011-03-30 23:09:52 +0800183 u16 txw = 0;
Feng Tange24c7452009-12-14 14:20:22 -0800184
Alek Du2ff271b2011-03-30 23:09:54 +0800185 while (max--) {
186 /* Set the tx word if the transfer's original "tx" is not null */
187 if (dws->tx_end - dws->len) {
188 if (dws->n_bytes == 1)
189 txw = *(u8 *)(dws->tx);
190 else
191 txw = *(u16 *)(dws->tx);
192 }
Michael van der Westhuizenc4fe57f2015-08-18 22:21:53 +0200193 dw_write_io_reg(dws, DW_SPI_DR, txw);
Alek Du2ff271b2011-03-30 23:09:54 +0800194 dws->tx += dws->n_bytes;
Feng Tange24c7452009-12-14 14:20:22 -0800195 }
Feng Tange24c7452009-12-14 14:20:22 -0800196}
197
Alek Du3b8a4dd2011-03-30 23:09:55 +0800198static void dw_reader(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800199{
Alek Du2ff271b2011-03-30 23:09:54 +0800200 u32 max = rx_max(dws);
Feng Tangde6efe02011-03-30 23:09:52 +0800201 u16 rxw;
Feng Tange24c7452009-12-14 14:20:22 -0800202
Alek Du2ff271b2011-03-30 23:09:54 +0800203 while (max--) {
Michael van der Westhuizenc4fe57f2015-08-18 22:21:53 +0200204 rxw = dw_read_io_reg(dws, DW_SPI_DR);
Feng Tangde6efe02011-03-30 23:09:52 +0800205 /* Care rx only if the transfer's original "rx" is not null */
206 if (dws->rx_end - dws->len) {
207 if (dws->n_bytes == 1)
208 *(u8 *)(dws->rx) = rxw;
209 else
210 *(u16 *)(dws->rx) = rxw;
211 }
212 dws->rx += dws->n_bytes;
Feng Tange24c7452009-12-14 14:20:22 -0800213 }
Feng Tange24c7452009-12-14 14:20:22 -0800214}
215
Feng Tange24c7452009-12-14 14:20:22 -0800216static void int_error_stop(struct dw_spi *dws, const char *msg)
217{
Andy Shevchenko45746e82015-03-02 14:58:55 +0200218 spi_reset_chip(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800219
220 dev_err(&dws->master->dev, "%s\n", msg);
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200221 dws->master->cur_msg->status = -EIO;
222 spi_finalize_current_transfer(dws->master);
Feng Tange24c7452009-12-14 14:20:22 -0800223}
224
Feng Tange24c7452009-12-14 14:20:22 -0800225static irqreturn_t interrupt_transfer(struct dw_spi *dws)
226{
Thor Thayerdd114442015-03-12 14:19:31 -0500227 u16 irq_status = dw_readl(dws, DW_SPI_ISR);
Feng Tange24c7452009-12-14 14:20:22 -0800228
Feng Tange24c7452009-12-14 14:20:22 -0800229 /* Error handling */
230 if (irq_status & (SPI_INT_TXOI | SPI_INT_RXOI | SPI_INT_RXUI)) {
Thor Thayerdd114442015-03-12 14:19:31 -0500231 dw_readl(dws, DW_SPI_ICR);
Alek Du3b8a4dd2011-03-30 23:09:55 +0800232 int_error_stop(dws, "interrupt_transfer: fifo overrun/underrun");
Feng Tange24c7452009-12-14 14:20:22 -0800233 return IRQ_HANDLED;
234 }
235
Alek Du3b8a4dd2011-03-30 23:09:55 +0800236 dw_reader(dws);
237 if (dws->rx_end == dws->rx) {
238 spi_mask_intr(dws, SPI_INT_TXEI);
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200239 spi_finalize_current_transfer(dws->master);
Alek Du3b8a4dd2011-03-30 23:09:55 +0800240 return IRQ_HANDLED;
241 }
Feng Tang552e4502010-01-20 13:49:45 -0700242 if (irq_status & SPI_INT_TXEI) {
243 spi_mask_intr(dws, SPI_INT_TXEI);
Alek Du3b8a4dd2011-03-30 23:09:55 +0800244 dw_writer(dws);
245 /* Enable TX irq always, it will be disabled when RX finished */
246 spi_umask_intr(dws, SPI_INT_TXEI);
Feng Tange24c7452009-12-14 14:20:22 -0800247 }
Feng Tang552e4502010-01-20 13:49:45 -0700248
Feng Tange24c7452009-12-14 14:20:22 -0800249 return IRQ_HANDLED;
250}
251
252static irqreturn_t dw_spi_irq(int irq, void *dev_id)
253{
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200254 struct spi_master *master = dev_id;
255 struct dw_spi *dws = spi_master_get_devdata(master);
Thor Thayerdd114442015-03-12 14:19:31 -0500256 u16 irq_status = dw_readl(dws, DW_SPI_ISR) & 0x3f;
Yong Wangcbcc0622010-09-07 15:27:27 +0800257
Yong Wangcbcc0622010-09-07 15:27:27 +0800258 if (!irq_status)
259 return IRQ_NONE;
Feng Tange24c7452009-12-14 14:20:22 -0800260
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200261 if (!master->cur_msg) {
Feng Tange24c7452009-12-14 14:20:22 -0800262 spi_mask_intr(dws, SPI_INT_TXEI);
Feng Tange24c7452009-12-14 14:20:22 -0800263 return IRQ_HANDLED;
264 }
265
266 return dws->transfer_handler(dws);
267}
268
269/* Must be called inside pump_transfers() */
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200270static int poll_transfer(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800271{
Alek Du2ff271b2011-03-30 23:09:54 +0800272 do {
273 dw_writer(dws);
Feng Tangde6efe02011-03-30 23:09:52 +0800274 dw_reader(dws);
Alek Du2ff271b2011-03-30 23:09:54 +0800275 cpu_relax();
276 } while (dws->rx_end > dws->rx);
Feng Tange24c7452009-12-14 14:20:22 -0800277
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200278 return 0;
Feng Tange24c7452009-12-14 14:20:22 -0800279}
280
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200281static int dw_spi_transfer_one(struct spi_master *master,
282 struct spi_device *spi, struct spi_transfer *transfer)
Feng Tange24c7452009-12-14 14:20:22 -0800283{
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200284 struct dw_spi *dws = spi_master_get_devdata(master);
285 struct chip_data *chip = spi_get_ctldata(spi);
Feng Tange24c7452009-12-14 14:20:22 -0800286 u8 imask = 0;
Andy Shevchenkoea113702015-02-24 13:32:11 +0200287 u16 txlevel = 0;
Feng Tange24c7452009-12-14 14:20:22 -0800288 u16 clk_div = 0;
289 u32 speed = 0;
Andy Shevchenko4adb1f82015-10-14 23:12:18 +0300290 u32 cr0;
Andy Shevchenko9f145382015-03-09 16:48:46 +0200291 int ret;
Feng Tange24c7452009-12-14 14:20:22 -0800292
Andy Shevchenkof89a6d82015-03-09 16:48:49 +0200293 dws->dma_mapped = 0;
Feng Tange24c7452009-12-14 14:20:22 -0800294
Feng Tange24c7452009-12-14 14:20:22 -0800295 dws->tx = (void *)transfer->tx_buf;
296 dws->tx_end = dws->tx + transfer->len;
297 dws->rx = transfer->rx_buf;
298 dws->rx_end = dws->rx + transfer->len;
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200299 dws->len = transfer->len;
Feng Tange24c7452009-12-14 14:20:22 -0800300
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200301 spi_enable_chip(dws, 0);
302
Feng Tange24c7452009-12-14 14:20:22 -0800303 /* Handle per transfer options for bpw and speed */
Jarkko Nikula0ed36992015-09-15 16:26:23 +0300304 speed = chip->speed_hz;
305 if ((transfer->speed_hz != speed) || !chip->clk_div) {
306 speed = transfer->speed_hz;
Feng Tange24c7452009-12-14 14:20:22 -0800307
Jarkko Nikula0ed36992015-09-15 16:26:23 +0300308 /* clk_div doesn't support odd number */
309 clk_div = (dws->max_freq / speed + 1) & 0xfffe;
Feng Tange24c7452009-12-14 14:20:22 -0800310
Jarkko Nikula0ed36992015-09-15 16:26:23 +0300311 chip->speed_hz = speed;
312 chip->clk_div = clk_div;
Feng Tange24c7452009-12-14 14:20:22 -0800313
Jarkko Nikula0ed36992015-09-15 16:26:23 +0300314 spi_set_clk(dws, chip->clk_div);
Feng Tange24c7452009-12-14 14:20:22 -0800315 }
Jarkko Nikula0ed36992015-09-15 16:26:23 +0300316 if (transfer->bits_per_word == 8) {
317 dws->n_bytes = 1;
318 dws->dma_width = 1;
319 } else if (transfer->bits_per_word == 16) {
320 dws->n_bytes = 2;
321 dws->dma_width = 2;
Andy Shevchenko863cb2f2015-10-14 23:12:20 +0300322 } else {
323 return -EINVAL;
Feng Tange24c7452009-12-14 14:20:22 -0800324 }
Andy Shevchenko4adb1f82015-10-14 23:12:18 +0300325 /* Default SPI mode is SCPOL = 0, SCPH = 0 */
Jarkko Nikula0ed36992015-09-15 16:26:23 +0300326 cr0 = (transfer->bits_per_word - 1)
327 | (chip->type << SPI_FRF_OFFSET)
328 | (spi->mode << SPI_MODE_OFFSET)
329 | (chip->tmode << SPI_TMOD_OFFSET);
Feng Tange24c7452009-12-14 14:20:22 -0800330
George Shore052dc7c2010-01-21 11:40:52 +0000331 /*
332 * Adjust transfer mode if necessary. Requires platform dependent
333 * chipselect mechanism.
334 */
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200335 if (chip->cs_control) {
George Shore052dc7c2010-01-21 11:40:52 +0000336 if (dws->rx && dws->tx)
Feng Tange3e55ff2010-09-07 15:52:06 +0800337 chip->tmode = SPI_TMOD_TR;
George Shore052dc7c2010-01-21 11:40:52 +0000338 else if (dws->rx)
Feng Tange3e55ff2010-09-07 15:52:06 +0800339 chip->tmode = SPI_TMOD_RO;
George Shore052dc7c2010-01-21 11:40:52 +0000340 else
Feng Tange3e55ff2010-09-07 15:52:06 +0800341 chip->tmode = SPI_TMOD_TO;
George Shore052dc7c2010-01-21 11:40:52 +0000342
Feng Tange3e55ff2010-09-07 15:52:06 +0800343 cr0 &= ~SPI_TMOD_MASK;
George Shore052dc7c2010-01-21 11:40:52 +0000344 cr0 |= (chip->tmode << SPI_TMOD_OFFSET);
345 }
346
Thor Thayerdd114442015-03-12 14:19:31 -0500347 dw_writel(dws, DW_SPI_CTRL0, cr0);
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200348
Feng Tange24c7452009-12-14 14:20:22 -0800349 /* Check if current transfer is a DMA transaction */
Andy Shevchenkof89a6d82015-03-09 16:48:49 +0200350 if (master->can_dma && master->can_dma(master, spi, transfer))
351 dws->dma_mapped = master->cur_msg_mapped;
Feng Tange24c7452009-12-14 14:20:22 -0800352
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200353 /* For poll mode just disable all interrupts */
354 spi_mask_intr(dws, 0xff);
355
Feng Tang552e4502010-01-20 13:49:45 -0700356 /*
357 * Interrupt mode
358 * we only need set the TXEI IRQ, as TX/RX always happen syncronizely
359 */
Andy Shevchenko9f145382015-03-09 16:48:46 +0200360 if (dws->dma_mapped) {
Andy Shevchenkof89a6d82015-03-09 16:48:49 +0200361 ret = dws->dma_ops->dma_setup(dws, transfer);
Andy Shevchenko9f145382015-03-09 16:48:46 +0200362 if (ret < 0) {
363 spi_enable_chip(dws, 1);
364 return ret;
365 }
366 } else if (!chip->poll_mode) {
Andy Shevchenkoea113702015-02-24 13:32:11 +0200367 txlevel = min_t(u16, dws->fifo_len / 2, dws->len / dws->n_bytes);
Thor Thayerdd114442015-03-12 14:19:31 -0500368 dw_writel(dws, DW_SPI_TXFLTR, txlevel);
Feng Tang552e4502010-01-20 13:49:45 -0700369
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200370 /* Set the interrupt mask */
Jingoo Hanfadcace2014-09-02 11:49:24 +0900371 imask |= SPI_INT_TXEI | SPI_INT_TXOI |
372 SPI_INT_RXUI | SPI_INT_RXOI;
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200373 spi_umask_intr(dws, imask);
374
Feng Tange24c7452009-12-14 14:20:22 -0800375 dws->transfer_handler = interrupt_transfer;
376 }
377
Andy Shevchenko0b2e8912015-03-02 14:58:56 +0200378 spi_enable_chip(dws, 1);
Feng Tange24c7452009-12-14 14:20:22 -0800379
Andy Shevchenko9f145382015-03-09 16:48:46 +0200380 if (dws->dma_mapped) {
Andy Shevchenkof89a6d82015-03-09 16:48:49 +0200381 ret = dws->dma_ops->dma_transfer(dws, transfer);
Andy Shevchenko9f145382015-03-09 16:48:46 +0200382 if (ret < 0)
383 return ret;
384 }
Feng Tange24c7452009-12-14 14:20:22 -0800385
386 if (chip->poll_mode)
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200387 return poll_transfer(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800388
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200389 return 1;
Feng Tange24c7452009-12-14 14:20:22 -0800390}
391
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200392static void dw_spi_handle_err(struct spi_master *master,
Baruch Siachec37e8e2014-01-31 12:07:44 +0200393 struct spi_message *msg)
Feng Tange24c7452009-12-14 14:20:22 -0800394{
Baruch Siachec37e8e2014-01-31 12:07:44 +0200395 struct dw_spi *dws = spi_master_get_devdata(master);
Feng Tange24c7452009-12-14 14:20:22 -0800396
Andy Shevchenko4d5ac1e2015-03-09 16:48:48 +0200397 if (dws->dma_mapped)
398 dws->dma_ops->dma_stop(dws);
399
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200400 spi_reset_chip(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800401}
402
403/* This may be called twice for each spi dev */
404static int dw_spi_setup(struct spi_device *spi)
405{
406 struct dw_spi_chip *chip_info = NULL;
407 struct chip_data *chip;
Baruch Siachd9c73bb2014-01-31 12:07:47 +0200408 int ret;
Feng Tange24c7452009-12-14 14:20:22 -0800409
Feng Tange24c7452009-12-14 14:20:22 -0800410 /* Only alloc on first setup */
411 chip = spi_get_ctldata(spi);
412 if (!chip) {
Axel Lina97c8832014-08-31 12:47:06 +0800413 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
Feng Tange24c7452009-12-14 14:20:22 -0800414 if (!chip)
415 return -ENOMEM;
Baruch Siach43f627a2013-12-30 20:30:46 +0200416 spi_set_ctldata(spi, chip);
Feng Tange24c7452009-12-14 14:20:22 -0800417 }
418
419 /*
420 * Protocol drivers may change the chip settings, so...
421 * if chip_info exists, use it
422 */
423 chip_info = spi->controller_data;
424
425 /* chip_info doesn't always exist */
426 if (chip_info) {
427 if (chip_info->cs_control)
428 chip->cs_control = chip_info->cs_control;
429
430 chip->poll_mode = chip_info->poll_mode;
431 chip->type = chip_info->type;
432
433 chip->rx_threshold = 0;
434 chip->tx_threshold = 0;
Feng Tange24c7452009-12-14 14:20:22 -0800435 }
436
Feng Tange24c7452009-12-14 14:20:22 -0800437 chip->tmode = 0; /* Tx & Rx */
Andy Shevchenkoc3ce15b2014-09-18 20:08:56 +0300438
Baruch Siachd9c73bb2014-01-31 12:07:47 +0200439 if (gpio_is_valid(spi->cs_gpio)) {
440 ret = gpio_direction_output(spi->cs_gpio,
441 !(spi->mode & SPI_CS_HIGH));
442 if (ret)
443 return ret;
444 }
445
Feng Tange24c7452009-12-14 14:20:22 -0800446 return 0;
447}
448
Axel Lina97c8832014-08-31 12:47:06 +0800449static void dw_spi_cleanup(struct spi_device *spi)
450{
451 struct chip_data *chip = spi_get_ctldata(spi);
452
453 kfree(chip);
454 spi_set_ctldata(spi, NULL);
455}
456
Feng Tange24c7452009-12-14 14:20:22 -0800457/* Restart the controller, disable all interrupts, clean rx fifo */
Andy Shevchenko30b4b702015-01-07 16:56:55 +0200458static void spi_hw_init(struct device *dev, struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800459{
Andy Shevchenko45746e82015-03-02 14:58:55 +0200460 spi_reset_chip(dws);
Feng Tangc587b6f2010-01-21 10:41:10 +0800461
462 /*
463 * Try to detect the FIFO depth if not set by interface driver,
464 * the depth could be from 2 to 256 from HW spec
465 */
466 if (!dws->fifo_len) {
467 u32 fifo;
Jingoo Hanfadcace2014-09-02 11:49:24 +0900468
Andy Shevchenko9d239d32015-02-25 11:39:36 +0200469 for (fifo = 1; fifo < 256; fifo++) {
Thor Thayerdd114442015-03-12 14:19:31 -0500470 dw_writel(dws, DW_SPI_TXFLTR, fifo);
471 if (fifo != dw_readl(dws, DW_SPI_TXFLTR))
Feng Tangc587b6f2010-01-21 10:41:10 +0800472 break;
473 }
Thor Thayerdd114442015-03-12 14:19:31 -0500474 dw_writel(dws, DW_SPI_TXFLTR, 0);
Feng Tangc587b6f2010-01-21 10:41:10 +0800475
Andy Shevchenko9d239d32015-02-25 11:39:36 +0200476 dws->fifo_len = (fifo == 1) ? 0 : fifo;
Andy Shevchenko30b4b702015-01-07 16:56:55 +0200477 dev_dbg(dev, "Detected FIFO size: %u bytes\n", dws->fifo_len);
Feng Tangc587b6f2010-01-21 10:41:10 +0800478 }
Feng Tange24c7452009-12-14 14:20:22 -0800479}
480
Baruch Siach04f421e2013-12-30 20:30:44 +0200481int dw_spi_add_host(struct device *dev, struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800482{
483 struct spi_master *master;
484 int ret;
485
486 BUG_ON(dws == NULL);
487
Baruch Siach04f421e2013-12-30 20:30:44 +0200488 master = spi_alloc_master(dev, 0);
489 if (!master)
490 return -ENOMEM;
Feng Tange24c7452009-12-14 14:20:22 -0800491
492 dws->master = master;
493 dws->type = SSI_MOTO_SPI;
Feng Tange24c7452009-12-14 14:20:22 -0800494 dws->dma_inited = 0;
495 dws->dma_addr = (dma_addr_t)(dws->paddr + 0x60);
Andy Shevchenkoc3c6e232014-09-18 20:08:57 +0300496 snprintf(dws->name, sizeof(dws->name), "dw_spi%d", dws->bus_num);
Feng Tange24c7452009-12-14 14:20:22 -0800497
Baruch Siach04f421e2013-12-30 20:30:44 +0200498 ret = devm_request_irq(dev, dws->irq, dw_spi_irq, IRQF_SHARED,
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200499 dws->name, master);
Feng Tange24c7452009-12-14 14:20:22 -0800500 if (ret < 0) {
Andy Shevchenko5f0966e2015-10-14 23:12:17 +0300501 dev_err(dev, "can not get IRQ\n");
Feng Tange24c7452009-12-14 14:20:22 -0800502 goto err_free_master;
503 }
504
Andy Shevchenkoc3ce15b2014-09-18 20:08:56 +0300505 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
Stephen Warren24778be2013-05-21 20:36:35 -0600506 master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
Feng Tange24c7452009-12-14 14:20:22 -0800507 master->bus_num = dws->bus_num;
508 master->num_chipselect = dws->num_cs;
Feng Tange24c7452009-12-14 14:20:22 -0800509 master->setup = dw_spi_setup;
Axel Lina97c8832014-08-31 12:47:06 +0800510 master->cleanup = dw_spi_cleanup;
Andy Shevchenkoc22c62d2015-03-02 14:58:57 +0200511 master->set_cs = dw_spi_set_cs;
512 master->transfer_one = dw_spi_transfer_one;
513 master->handle_err = dw_spi_handle_err;
Axel Lin765ee702014-02-20 21:37:56 +0800514 master->max_speed_hz = dws->max_freq;
Thor Thayer9c6de472014-10-08 13:51:34 -0500515 master->dev.of_node = dev->of_node;
Feng Tange24c7452009-12-14 14:20:22 -0800516
Feng Tange24c7452009-12-14 14:20:22 -0800517 /* Basic HW init */
Andy Shevchenko30b4b702015-01-07 16:56:55 +0200518 spi_hw_init(dev, dws);
Feng Tange24c7452009-12-14 14:20:22 -0800519
Feng Tang7063c0d2010-12-24 13:59:11 +0800520 if (dws->dma_ops && dws->dma_ops->dma_init) {
521 ret = dws->dma_ops->dma_init(dws);
522 if (ret) {
Andy Shevchenko3dbb3b92015-01-07 16:56:54 +0200523 dev_warn(dev, "DMA init failed\n");
Feng Tang7063c0d2010-12-24 13:59:11 +0800524 dws->dma_inited = 0;
Andy Shevchenkof89a6d82015-03-09 16:48:49 +0200525 } else {
526 master->can_dma = dws->dma_ops->can_dma;
Feng Tang7063c0d2010-12-24 13:59:11 +0800527 }
528 }
529
Feng Tange24c7452009-12-14 14:20:22 -0800530 spi_master_set_devdata(master, dws);
Baruch Siach04f421e2013-12-30 20:30:44 +0200531 ret = devm_spi_register_master(dev, master);
Feng Tange24c7452009-12-14 14:20:22 -0800532 if (ret) {
533 dev_err(&master->dev, "problem registering spi master\n");
Baruch Siachec37e8e2014-01-31 12:07:44 +0200534 goto err_dma_exit;
Feng Tange24c7452009-12-14 14:20:22 -0800535 }
536
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300537 dw_spi_debugfs_init(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800538 return 0;
539
Baruch Siachec37e8e2014-01-31 12:07:44 +0200540err_dma_exit:
Feng Tang7063c0d2010-12-24 13:59:11 +0800541 if (dws->dma_ops && dws->dma_ops->dma_exit)
542 dws->dma_ops->dma_exit(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800543 spi_enable_chip(dws, 0);
Feng Tange24c7452009-12-14 14:20:22 -0800544err_free_master:
545 spi_master_put(master);
Feng Tange24c7452009-12-14 14:20:22 -0800546 return ret;
547}
Feng Tang79290a22010-12-24 13:59:10 +0800548EXPORT_SYMBOL_GPL(dw_spi_add_host);
Feng Tange24c7452009-12-14 14:20:22 -0800549
Grant Likelyfd4a3192012-12-07 16:57:14 +0000550void dw_spi_remove_host(struct dw_spi *dws)
Feng Tange24c7452009-12-14 14:20:22 -0800551{
Feng Tange24c7452009-12-14 14:20:22 -0800552 if (!dws)
553 return;
Andy Shevchenko53288fe2014-09-12 15:11:56 +0300554 dw_spi_debugfs_remove(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800555
Feng Tang7063c0d2010-12-24 13:59:11 +0800556 if (dws->dma_ops && dws->dma_ops->dma_exit)
557 dws->dma_ops->dma_exit(dws);
Feng Tange24c7452009-12-14 14:20:22 -0800558 spi_enable_chip(dws, 0);
559 /* Disable clk */
560 spi_set_clk(dws, 0);
Feng Tange24c7452009-12-14 14:20:22 -0800561}
Feng Tang79290a22010-12-24 13:59:10 +0800562EXPORT_SYMBOL_GPL(dw_spi_remove_host);
Feng Tange24c7452009-12-14 14:20:22 -0800563
564int dw_spi_suspend_host(struct dw_spi *dws)
565{
566 int ret = 0;
567
Baruch Siachec37e8e2014-01-31 12:07:44 +0200568 ret = spi_master_suspend(dws->master);
Feng Tange24c7452009-12-14 14:20:22 -0800569 if (ret)
570 return ret;
571 spi_enable_chip(dws, 0);
572 spi_set_clk(dws, 0);
573 return ret;
574}
Feng Tang79290a22010-12-24 13:59:10 +0800575EXPORT_SYMBOL_GPL(dw_spi_suspend_host);
Feng Tange24c7452009-12-14 14:20:22 -0800576
577int dw_spi_resume_host(struct dw_spi *dws)
578{
579 int ret;
580
Andy Shevchenko30b4b702015-01-07 16:56:55 +0200581 spi_hw_init(&dws->master->dev, dws);
Baruch Siachec37e8e2014-01-31 12:07:44 +0200582 ret = spi_master_resume(dws->master);
Feng Tange24c7452009-12-14 14:20:22 -0800583 if (ret)
584 dev_err(&dws->master->dev, "fail to start queue (%d)\n", ret);
585 return ret;
586}
Feng Tang79290a22010-12-24 13:59:10 +0800587EXPORT_SYMBOL_GPL(dw_spi_resume_host);
Feng Tange24c7452009-12-14 14:20:22 -0800588
589MODULE_AUTHOR("Feng Tang <feng.tang@intel.com>");
590MODULE_DESCRIPTION("Driver for DesignWare SPI controller core");
591MODULE_LICENSE("GPL v2");