blob: b684f587647c13529216bb3ca367cc1fdb9a3bc9 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_PROCESSOR_H
2#define _ASM_X86_PROCESSOR_H
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +01003
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004#include <asm/processor-flags.h>
5
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +01006/* Forward declaration, a strange C thing */
7struct task_struct;
8struct mm_struct;
9
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010010#include <asm/vm86.h>
11#include <asm/math_emu.h>
12#include <asm/segment.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010013#include <asm/types.h>
14#include <asm/sigcontext.h>
15#include <asm/current.h>
16#include <asm/cpufeature.h>
17#include <asm/system.h>
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010018#include <asm/page.h>
Jeremy Fitzhardinge54321d92009-02-11 10:20:05 -080019#include <asm/pgtable_types.h>
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +010020#include <asm/percpu.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010021#include <asm/msr.h>
22#include <asm/desc_defs.h>
Andi Kleenbd616432008-01-30 13:32:38 +010023#include <asm/nops.h>
Markus Metzger93fa7632008-04-08 11:01:58 +020024#include <asm/ds.h>
Ingo Molnar4d46a892008-02-21 04:24:40 +010025
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010026#include <linux/personality.h>
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010027#include <linux/cpumask.h>
28#include <linux/cache.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010029#include <linux/threads.h>
Peter Zijlstra5cbc19a2009-09-02 11:49:52 +020030#include <linux/math64.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010031#include <linux/init.h>
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010032
K.Prasadb332828c2009-06-01 23:43:10 +053033#define HBP_NUM 4
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010034/*
35 * Default implementation of macro that returns current
36 * instruction pointer ("program counter").
37 */
38static inline void *current_text_addr(void)
39{
40 void *pc;
Ingo Molnar4d46a892008-02-21 04:24:40 +010041
42 asm volatile("mov $1f, %0; 1:":"=r" (pc));
43
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010044 return pc;
45}
46
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010047#ifdef CONFIG_X86_VSMP
Ingo Molnar4d46a892008-02-21 04:24:40 +010048# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
49# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010050#else
Ingo Molnar4d46a892008-02-21 04:24:40 +010051# define ARCH_MIN_TASKALIGN 16
52# define ARCH_MIN_MMSTRUCT_ALIGN 0
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010053#endif
54
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010055/*
56 * CPU type and hardware bug flags. Kept separately for each CPU.
57 * Members of this structure are referenced in head.S, so think twice
58 * before touching them. [mj]
59 */
60
61struct cpuinfo_x86 {
Ingo Molnar4d46a892008-02-21 04:24:40 +010062 __u8 x86; /* CPU family */
63 __u8 x86_vendor; /* CPU vendor */
64 __u8 x86_model;
65 __u8 x86_mask;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010066#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +010067 char wp_works_ok; /* It doesn't on 386's */
68
69 /* Problems on some 486Dx4's and old 386's: */
70 char hlt_works_ok;
71 char hard_math;
72 char rfu;
73 char fdiv_bug;
74 char f00f_bug;
75 char coma_bug;
76 char pad0;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010077#else
Ingo Molnar4d46a892008-02-21 04:24:40 +010078 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
H. Peter Anvinb1882e62009-01-23 17:18:52 -080079 int x86_tlbsize;
Jan Beulich13c6c532009-03-12 12:37:34 +000080#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +010081 __u8 x86_virt_bits;
82 __u8 x86_phys_bits;
83 /* CPUID returned core id bits: */
84 __u8 x86_coreid_bits;
85 /* Max extended CPUID function supported: */
86 __u32 extended_cpuid_level;
Ingo Molnar4d46a892008-02-21 04:24:40 +010087 /* Maximum supported CPUID level, -1=no CPUID: */
88 int cpuid_level;
89 __u32 x86_capability[NCAPINTS];
90 char x86_vendor_id[16];
91 char x86_model_id[64];
92 /* in KB - valid for CPUS which support this call: */
93 int x86_cache_size;
94 int x86_cache_alignment; /* In bytes */
95 int x86_power;
96 unsigned long loops_per_jiffy;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010097#ifdef CONFIG_SMP
Ingo Molnar4d46a892008-02-21 04:24:40 +010098 /* cpus sharing the last level cache: */
Rusty Russell155dd722009-03-13 14:49:53 +103099 cpumask_var_t llc_shared_map;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100100#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100101 /* cpuid returned max cores value: */
102 u16 x86_max_cores;
103 u16 apicid;
Yinghai Lu01aaea12008-03-06 13:46:39 -0800104 u16 initial_apicid;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100105 u16 x86_clflush_size;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100106#ifdef CONFIG_SMP
Ingo Molnar4d46a892008-02-21 04:24:40 +0100107 /* number of cores as seen by the OS: */
108 u16 booted_cores;
109 /* Physical processor id: */
110 u16 phys_proc_id;
111 /* Core id: */
112 u16 cpu_core_id;
113 /* Index into per_cpu list: */
114 u16 cpu_index;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100115#endif
Alok Kataria88b094f2008-10-27 10:41:46 -0700116 unsigned int x86_hyper_vendor;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100117} __attribute__((__aligned__(SMP_CACHE_BYTES)));
118
Ingo Molnar4d46a892008-02-21 04:24:40 +0100119#define X86_VENDOR_INTEL 0
120#define X86_VENDOR_CYRIX 1
121#define X86_VENDOR_AMD 2
122#define X86_VENDOR_UMC 3
Ingo Molnar4d46a892008-02-21 04:24:40 +0100123#define X86_VENDOR_CENTAUR 5
124#define X86_VENDOR_TRANSMETA 7
125#define X86_VENDOR_NSC 8
126#define X86_VENDOR_NUM 9
127
128#define X86_VENDOR_UNKNOWN 0xff
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100129
Alok Kataria88b094f2008-10-27 10:41:46 -0700130#define X86_HYPER_VENDOR_NONE 0
131#define X86_HYPER_VENDOR_VMWARE 1
132
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100133/*
134 * capabilities of CPUs
135 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100136extern struct cpuinfo_x86 boot_cpu_data;
137extern struct cpuinfo_x86 new_cpu_data;
138
139extern struct tss_struct doublefault_tss;
Yinghai Lu3e0c3732009-05-09 23:47:42 -0700140extern __u32 cpu_caps_cleared[NCAPINTS];
141extern __u32 cpu_caps_set[NCAPINTS];
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100142
143#ifdef CONFIG_SMP
David Howells9b8de742009-04-21 23:00:24 +0100144DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100145#define cpu_data(cpu) per_cpu(cpu_info, cpu)
Mike Travis94a1e862008-07-18 18:11:31 -0700146#define current_cpu_data __get_cpu_var(cpu_info)
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100147#else
148#define cpu_data(cpu) boot_cpu_data
149#define current_cpu_data boot_cpu_data
150#endif
151
Jaswinder Singh1c6c7272008-07-21 22:40:37 +0530152extern const struct seq_operations cpuinfo_op;
153
Glauber Costa3d3f4872008-03-03 14:12:48 -0300154static inline int hlt_works(int cpu)
155{
156#ifdef CONFIG_X86_32
157 return cpu_data(cpu).hlt_works_ok;
158#else
159 return 1;
160#endif
161}
162
Ingo Molnar4d46a892008-02-21 04:24:40 +0100163#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
164
165extern void cpu_detect(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100166
Jaswinder Singh8fd329a2008-07-21 22:54:56 +0530167extern struct pt_regs *idle_regs(struct pt_regs *);
168
Yinghai Luf5803662008-06-21 03:24:19 -0700169extern void early_cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100170extern void identify_boot_cpu(void);
171extern void identify_secondary_cpu(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100172extern void print_cpu_info(struct cpuinfo_x86 *);
173extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
174extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
175extern unsigned short num_cache_leaves;
176
Suresh Siddhabbb65d22008-08-23 17:47:10 +0200177extern void detect_extended_topology(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100178extern void detect_ht(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100179
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100180static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
Ingo Molnar4d46a892008-02-21 04:24:40 +0100181 unsigned int *ecx, unsigned int *edx)
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100182{
183 /* ecx is often an input as well as an output. */
Suresh Siddha45a94d72009-12-16 16:25:42 -0800184 asm volatile("cpuid"
Joe Perchescca2e6f2008-03-23 01:03:15 -0700185 : "=a" (*eax),
186 "=b" (*ebx),
187 "=c" (*ecx),
188 "=d" (*edx)
189 : "0" (*eax), "2" (*ecx));
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100190}
191
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +0100192static inline void load_cr3(pgd_t *pgdir)
193{
194 write_cr3(__pa(pgdir));
195}
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100196
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200197#ifdef CONFIG_X86_32
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100198/* This is the TSS defined by the hardware. */
199struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100200 unsigned short back_link, __blh;
201 unsigned long sp0;
202 unsigned short ss0, __ss0h;
203 unsigned long sp1;
204 /* ss1 caches MSR_IA32_SYSENTER_CS: */
205 unsigned short ss1, __ss1h;
206 unsigned long sp2;
207 unsigned short ss2, __ss2h;
208 unsigned long __cr3;
209 unsigned long ip;
210 unsigned long flags;
211 unsigned long ax;
212 unsigned long cx;
213 unsigned long dx;
214 unsigned long bx;
215 unsigned long sp;
216 unsigned long bp;
217 unsigned long si;
218 unsigned long di;
219 unsigned short es, __esh;
220 unsigned short cs, __csh;
221 unsigned short ss, __ssh;
222 unsigned short ds, __dsh;
223 unsigned short fs, __fsh;
224 unsigned short gs, __gsh;
225 unsigned short ldt, __ldth;
226 unsigned short trace;
227 unsigned short io_bitmap_base;
228
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100229} __attribute__((packed));
230#else
231struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100232 u32 reserved1;
233 u64 sp0;
234 u64 sp1;
235 u64 sp2;
236 u64 reserved2;
237 u64 ist[7];
238 u32 reserved3;
239 u32 reserved4;
240 u16 reserved5;
241 u16 io_bitmap_base;
242
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100243} __attribute__((packed)) ____cacheline_aligned;
244#endif
245
246/*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100247 * IO-bitmap sizes:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100248 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100249#define IO_BITMAP_BITS 65536
250#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
251#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
252#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
253#define INVALID_IO_BITMAP_OFFSET 0x8000
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100254
255struct tss_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100256 /*
257 * The hardware state:
258 */
259 struct x86_hw_tss x86_tss;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100260
261 /*
262 * The extra 1 is there because the CPU will access an
263 * additional byte beyond the end of the IO permission
264 * bitmap. The extra byte must be all 1 bits, and must
265 * be within the limit.
266 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100267 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100268
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100269 /*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100270 * .. and then another 0x100 bytes for the emergency kernel stack:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100271 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100272 unsigned long stack[64];
273
Richard Kennedy84e65b02008-07-04 13:56:16 +0100274} ____cacheline_aligned;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100275
David Howells9b8de742009-04-21 23:00:24 +0100276DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100277
Ingo Molnar4d46a892008-02-21 04:24:40 +0100278/*
279 * Save the original ist values for checking stack pointers during debugging
280 */
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100281struct orig_ist {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100282 unsigned long ist[7];
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100283};
284
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100285#define MXCSR_DEFAULT 0x1f80
286
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100287struct i387_fsave_struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100288 u32 cwd; /* FPU Control Word */
289 u32 swd; /* FPU Status Word */
290 u32 twd; /* FPU Tag Word */
291 u32 fip; /* FPU IP Offset */
292 u32 fcs; /* FPU IP Selector */
293 u32 foo; /* FPU Operand Pointer Offset */
294 u32 fos; /* FPU Operand Pointer Selector */
295
296 /* 8*10 bytes for each FP-reg = 80 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100297 u32 st_space[20];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100298
299 /* Software status information [not touched by FSAVE ]: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100300 u32 status;
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100301};
302
303struct i387_fxsave_struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100304 u16 cwd; /* Control Word */
305 u16 swd; /* Status Word */
306 u16 twd; /* Tag Word */
307 u16 fop; /* Last Instruction Opcode */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100308 union {
309 struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100310 u64 rip; /* Instruction Pointer */
311 u64 rdp; /* Data Pointer */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100312 };
313 struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100314 u32 fip; /* FPU IP Offset */
315 u32 fcs; /* FPU IP Selector */
316 u32 foo; /* FPU Operand Offset */
317 u32 fos; /* FPU Operand Selector */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100318 };
319 };
Ingo Molnarca9cda22008-03-05 15:15:42 +0100320 u32 mxcsr; /* MXCSR Register State */
321 u32 mxcsr_mask; /* MXCSR Mask */
322
323 /* 8*16 bytes for each FP-reg = 128 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100324 u32 st_space[32];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100325
326 /* 16*16 bytes for each XMM-reg = 256 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100327 u32 xmm_space[64];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100328
Suresh Siddhabdd8cab2008-07-29 10:29:24 -0700329 u32 padding[12];
330
331 union {
332 u32 padding1[12];
333 u32 sw_reserved[12];
334 };
Ingo Molnar4d46a892008-02-21 04:24:40 +0100335
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100336} __attribute__((aligned(16)));
337
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100338struct i387_soft_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100339 u32 cwd;
340 u32 swd;
341 u32 twd;
342 u32 fip;
343 u32 fcs;
344 u32 foo;
345 u32 fos;
346 /* 8*10 bytes for each FP-reg = 80 bytes: */
347 u32 st_space[20];
348 u8 ftop;
349 u8 changed;
350 u8 lookahead;
351 u8 no_update;
352 u8 rm;
353 u8 alimit;
Tejun Heoae6af412009-02-09 22:17:39 +0900354 struct math_emu_info *info;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100355 u32 entry_eip;
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100356};
357
Suresh Siddhaa30469e2009-04-10 15:21:24 -0700358struct ymmh_struct {
359 /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
360 u32 ymmh_space[64];
361};
362
Suresh Siddhadc1e35c2008-07-29 10:29:19 -0700363struct xsave_hdr_struct {
364 u64 xstate_bv;
365 u64 reserved1[2];
366 u64 reserved2[5];
367} __attribute__((packed));
368
369struct xsave_struct {
370 struct i387_fxsave_struct i387;
371 struct xsave_hdr_struct xsave_hdr;
Suresh Siddhaa30469e2009-04-10 15:21:24 -0700372 struct ymmh_struct ymmh;
Suresh Siddhadc1e35c2008-07-29 10:29:19 -0700373 /* new processor state extensions will go here */
374} __attribute__ ((packed, aligned (64)));
375
Suresh Siddha61c46282008-03-10 15:28:04 -0700376union thread_xstate {
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100377 struct i387_fsave_struct fsave;
378 struct i387_fxsave_struct fxsave;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100379 struct i387_soft_struct soft;
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700380 struct xsave_struct xsave;
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100381};
382
Avi Kivity86603282010-05-06 11:45:46 +0300383struct fpu {
384 union thread_xstate *state;
385};
386
Glauber Costafe676202008-03-03 14:12:56 -0300387#ifdef CONFIG_X86_64
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100388DECLARE_PER_CPU(struct orig_ist, orig_ist);
Brian Gerst26f80bd2009-01-19 00:38:58 +0900389
Brian Gerst947e76c2009-01-19 12:21:28 +0900390union irq_stack_union {
391 char irq_stack[IRQ_STACK_SIZE];
392 /*
393 * GCC hardcodes the stack canary as %gs:40. Since the
394 * irq_stack is the object at %gs:0, we reserve the bottom
395 * 48 bytes of the irq stack for the canary.
396 */
397 struct {
398 char gs_base[40];
399 unsigned long stack_canary;
400 };
401};
402
David Howells9b8de742009-04-21 23:00:24 +0100403DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union);
Brian Gerst2add8e22009-02-08 09:58:39 -0500404DECLARE_INIT_PER_CPU(irq_stack_union);
405
Brian Gerst26f80bd2009-01-19 00:38:58 +0900406DECLARE_PER_CPU(char *, irq_stack_ptr);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530407DECLARE_PER_CPU(unsigned int, irq_count);
408extern unsigned long kernel_eflags;
409extern asmlinkage void ignore_sysret(void);
Tejun Heo60a53172009-02-09 22:17:40 +0900410#else /* X86_64 */
411#ifdef CONFIG_CC_STACKPROTECTOR
Jeremy Fitzhardinge1ea0d142009-09-03 12:27:15 -0700412/*
413 * Make sure stack canary segment base is cached-aligned:
414 * "For Intel Atom processors, avoid non zero segment base address
415 * that is not aligned to cache line boundary at all cost."
416 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
417 */
418struct stack_canary {
419 char __pad[20]; /* canary at %gs:20 */
420 unsigned long canary;
421};
Jeremy Fitzhardinge53f82452009-09-03 14:31:44 -0700422DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200423#endif
Tejun Heo60a53172009-02-09 22:17:40 +0900424#endif /* X86_64 */
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100425
Suresh Siddha61c46282008-03-10 15:28:04 -0700426extern unsigned int xstate_size;
Suresh Siddhaaa283f42008-03-10 15:28:05 -0700427extern void free_thread_xstate(struct task_struct *);
428extern struct kmem_cache *task_xstate_cachep;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100429
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200430struct perf_event;
431
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100432struct thread_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100433 /* Cached TLS descriptors: */
434 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
435 unsigned long sp0;
436 unsigned long sp;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100437#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100438 unsigned long sysenter_cs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100439#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100440 unsigned long usersp; /* Copy from PDA */
441 unsigned short es;
442 unsigned short ds;
443 unsigned short fsindex;
444 unsigned short gsindex;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100445#endif
Alexey Dobriyan0c235902009-05-04 03:30:15 +0400446#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100447 unsigned long ip;
Alexey Dobriyan0c235902009-05-04 03:30:15 +0400448#endif
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400449#ifdef CONFIG_X86_64
Ingo Molnar4d46a892008-02-21 04:24:40 +0100450 unsigned long fs;
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400451#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100452 unsigned long gs;
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200453 /* Save middle states of ptrace breakpoints */
454 struct perf_event *ptrace_bps[HBP_NUM];
455 /* Debug status used for traps, single steps, etc... */
456 unsigned long debugreg6;
Frederic Weisbecker326264a2010-02-18 18:24:18 +0100457 /* Keep track of the exact dr7 value set by the user */
458 unsigned long ptrace_dr7;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100459 /* Fault info: */
460 unsigned long cr2;
461 unsigned long trap_no;
462 unsigned long error_code;
Suresh Siddha61c46282008-03-10 15:28:04 -0700463 /* floating point and extended processor state */
Avi Kivity86603282010-05-06 11:45:46 +0300464 struct fpu fpu;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100465#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100466 /* Virtual 86 mode info */
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100467 struct vm86_struct __user *vm86_info;
468 unsigned long screen_bitmap;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100469 unsigned long v86flags;
470 unsigned long v86mask;
471 unsigned long saved_sp0;
472 unsigned int saved_fs;
473 unsigned int saved_gs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100474#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100475 /* IO permissions: */
476 unsigned long *io_bitmap_ptr;
477 unsigned long iopl;
478 /* Max allowed port in the bitmap, in bytes: */
479 unsigned io_bitmap_max;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100480/* MSR_IA32_DEBUGCTLMSR value to switch in if TIF_DEBUGCTLMSR is set. */
481 unsigned long debugctlmsr;
Markus Metzger2311f0d2009-04-03 16:43:46 +0200482 /* Debug Store context; see asm/ds.h */
Markus Metzger93fa7632008-04-08 11:01:58 +0200483 struct ds_context *ds_ctx;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100484};
485
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100486static inline unsigned long native_get_debugreg(int regno)
487{
Ingo Molnar4d46a892008-02-21 04:24:40 +0100488 unsigned long val = 0; /* Damn you, gcc! */
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100489
490 switch (regno) {
491 case 0:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700492 asm("mov %%db0, %0" :"=r" (val));
493 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100494 case 1:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700495 asm("mov %%db1, %0" :"=r" (val));
496 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100497 case 2:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700498 asm("mov %%db2, %0" :"=r" (val));
499 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100500 case 3:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700501 asm("mov %%db3, %0" :"=r" (val));
502 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100503 case 6:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700504 asm("mov %%db6, %0" :"=r" (val));
505 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100506 case 7:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700507 asm("mov %%db7, %0" :"=r" (val));
508 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100509 default:
510 BUG();
511 }
512 return val;
513}
514
515static inline void native_set_debugreg(int regno, unsigned long value)
516{
517 switch (regno) {
518 case 0:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100519 asm("mov %0, %%db0" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100520 break;
521 case 1:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100522 asm("mov %0, %%db1" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100523 break;
524 case 2:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100525 asm("mov %0, %%db2" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100526 break;
527 case 3:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100528 asm("mov %0, %%db3" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100529 break;
530 case 6:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100531 asm("mov %0, %%db6" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100532 break;
533 case 7:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100534 asm("mov %0, %%db7" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100535 break;
536 default:
537 BUG();
538 }
539}
540
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100541/*
542 * Set IOPL bits in EFLAGS from given mask
543 */
544static inline void native_set_iopl_mask(unsigned mask)
545{
546#ifdef CONFIG_X86_32
547 unsigned int reg;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100548
Joe Perchescca2e6f2008-03-23 01:03:15 -0700549 asm volatile ("pushfl;"
550 "popl %0;"
551 "andl %1, %0;"
552 "orl %2, %0;"
553 "pushl %0;"
554 "popfl"
555 : "=&r" (reg)
556 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100557#endif
558}
559
Ingo Molnar4d46a892008-02-21 04:24:40 +0100560static inline void
561native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100562{
563 tss->x86_tss.sp0 = thread->sp0;
564#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100565 /* Only happens when SEP is enabled, no need to test "SEP"arately: */
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100566 if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
567 tss->x86_tss.ss1 = thread->sysenter_cs;
568 wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
569 }
570#endif
571}
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100572
Glauber de Oliveira Costae801f862008-01-30 13:32:08 +0100573static inline void native_swapgs(void)
574{
575#ifdef CONFIG_X86_64
576 asm volatile("swapgs" ::: "memory");
577#endif
578}
579
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100580#ifdef CONFIG_PARAVIRT
581#include <asm/paravirt.h>
582#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100583#define __cpuid native_cpuid
584#define paravirt_enabled() 0
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100585
586/*
587 * These special macros can be used to get or set a debugging register
588 */
589#define get_debugreg(var, register) \
590 (var) = native_get_debugreg(register)
591#define set_debugreg(value, register) \
592 native_set_debugreg(register, value)
593
Joe Perchescca2e6f2008-03-23 01:03:15 -0700594static inline void load_sp0(struct tss_struct *tss,
595 struct thread_struct *thread)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100596{
597 native_load_sp0(tss, thread);
598}
599
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100600#define set_iopl_mask native_set_iopl_mask
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100601#endif /* CONFIG_PARAVIRT */
602
603/*
604 * Save the cr4 feature set we're using (ie
605 * Pentium 4MB enable and PPro Global page
606 * enable), so that any CPU's that boot up
607 * after us can get the correct flags.
608 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100609extern unsigned long mmu_cr4_features;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100610
611static inline void set_in_cr4(unsigned long mask)
612{
613 unsigned cr4;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100614
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100615 mmu_cr4_features |= mask;
616 cr4 = read_cr4();
617 cr4 |= mask;
618 write_cr4(cr4);
619}
620
621static inline void clear_in_cr4(unsigned long mask)
622{
623 unsigned cr4;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100624
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100625 mmu_cr4_features &= ~mask;
626 cr4 = read_cr4();
627 cr4 &= ~mask;
628 write_cr4(cr4);
629}
630
Glauber de Oliveira Costafc87e902008-01-30 13:31:38 +0100631typedef struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100632 unsigned long seg;
Glauber de Oliveira Costafc87e902008-01-30 13:31:38 +0100633} mm_segment_t;
634
635
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100636/*
637 * create a kernel thread without removing it from tasklists
638 */
639extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
640
641/* Free all resources held by a thread. */
642extern void release_thread(struct task_struct *);
643
Ingo Molnar4d46a892008-02-21 04:24:40 +0100644/* Prepare to copy thread state - unlazy all lazy state */
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100645extern void prepare_to_copy(struct task_struct *tsk);
646
647unsigned long get_wchan(struct task_struct *p);
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100648
649/*
650 * Generic CPUID function
651 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
652 * resulting in stale register contents being returned.
653 */
654static inline void cpuid(unsigned int op,
655 unsigned int *eax, unsigned int *ebx,
656 unsigned int *ecx, unsigned int *edx)
657{
658 *eax = op;
659 *ecx = 0;
660 __cpuid(eax, ebx, ecx, edx);
661}
662
663/* Some CPUID calls want 'count' to be placed in ecx */
664static inline void cpuid_count(unsigned int op, int count,
665 unsigned int *eax, unsigned int *ebx,
666 unsigned int *ecx, unsigned int *edx)
667{
668 *eax = op;
669 *ecx = count;
670 __cpuid(eax, ebx, ecx, edx);
671}
672
673/*
674 * CPUID functions returning a single datum
675 */
676static inline unsigned int cpuid_eax(unsigned int op)
677{
678 unsigned int eax, ebx, ecx, edx;
679
680 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100681
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100682 return eax;
683}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100684
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100685static inline unsigned int cpuid_ebx(unsigned int op)
686{
687 unsigned int eax, ebx, ecx, edx;
688
689 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100690
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100691 return ebx;
692}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100693
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100694static inline unsigned int cpuid_ecx(unsigned int op)
695{
696 unsigned int eax, ebx, ecx, edx;
697
698 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100699
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100700 return ecx;
701}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100702
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100703static inline unsigned int cpuid_edx(unsigned int op)
704{
705 unsigned int eax, ebx, ecx, edx;
706
707 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100708
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100709 return edx;
710}
711
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100712/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
713static inline void rep_nop(void)
714{
Joe Perchescca2e6f2008-03-23 01:03:15 -0700715 asm volatile("rep; nop" ::: "memory");
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100716}
717
Ingo Molnar4d46a892008-02-21 04:24:40 +0100718static inline void cpu_relax(void)
719{
720 rep_nop();
721}
722
Ben Hutchings5367b6882009-09-10 02:53:50 +0100723/* Stop speculative execution and prefetching of modified code. */
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100724static inline void sync_core(void)
725{
726 int tmp;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100727
Ben Hutchings5367b6882009-09-10 02:53:50 +0100728#if defined(CONFIG_M386) || defined(CONFIG_M486)
729 if (boot_cpu_data.x86 < 5)
730 /* There is no speculative execution.
731 * jmp is a barrier to prefetching. */
732 asm volatile("jmp 1f\n1:\n" ::: "memory");
733 else
734#endif
735 /* cpuid is a barrier to speculative execution.
736 * Prefetched instructions are automatically
737 * invalidated when modified. */
738 asm volatile("cpuid" : "=a" (tmp) : "0" (1)
739 : "ebx", "ecx", "edx", "memory");
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100740}
741
Joe Perchescca2e6f2008-03-23 01:03:15 -0700742static inline void __monitor(const void *eax, unsigned long ecx,
743 unsigned long edx)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100744{
Ingo Molnar4d46a892008-02-21 04:24:40 +0100745 /* "monitor %eax, %ecx, %edx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700746 asm volatile(".byte 0x0f, 0x01, 0xc8;"
747 :: "a" (eax), "c" (ecx), "d"(edx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100748}
749
750static inline void __mwait(unsigned long eax, unsigned long ecx)
751{
Ingo Molnar4d46a892008-02-21 04:24:40 +0100752 /* "mwait %eax, %ecx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700753 asm volatile(".byte 0x0f, 0x01, 0xc9;"
754 :: "a" (eax), "c" (ecx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100755}
756
757static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
758{
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200759 trace_hardirqs_on();
Ingo Molnar4d46a892008-02-21 04:24:40 +0100760 /* "mwait %eax, %ecx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700761 asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
762 :: "a" (eax), "c" (ecx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100763}
764
765extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx);
766
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100767extern void select_idle_routine(const struct cpuinfo_x86 *c);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030768extern void init_c1e_mask(void);
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100769
Ingo Molnar4d46a892008-02-21 04:24:40 +0100770extern unsigned long boot_option_idle_override;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800771extern unsigned long idle_halt;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800772extern unsigned long idle_nomwait;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100773
Mark Langsdorf394a1502008-08-14 09:11:26 -0500774/*
775 * on systems with caches, caches must be flashed as the absolute
776 * last instruction before going into a suspended halt. Otherwise,
777 * dirty data can linger in the cache and become stale on resume,
778 * leading to strange errors.
779 *
780 * perform a variety of operations to guarantee that the compiler
781 * will not reorder instructions. wbinvd itself is serializing
782 * so the processor will not reorder.
783 *
784 * Systems without cache can just go into halt.
785 */
786static inline void wbinvd_halt(void)
787{
788 mb();
789 /* check for clflush to determine if wbinvd is legal */
790 if (cpu_has_clflush)
791 asm volatile("cli; wbinvd; 1: hlt; jmp 1b" : : : "memory");
792 else
793 while (1)
794 halt();
795}
796
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100797extern void enable_sep_cpu(void);
798extern int sysenter_setup(void);
799
800/* Defined in head.S */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100801extern struct desc_ptr early_gdt_descr;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100802
803extern void cpu_set_gdt(int);
Brian Gerst552be872009-01-30 17:47:53 +0900804extern void switch_to_new_gdt(int);
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900805extern void load_percpu_segment(int);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100806extern void cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100807
Markus Metzgerc2724772008-12-11 13:49:59 +0100808static inline unsigned long get_debugctlmsr(void)
809{
810 unsigned long debugctlmsr = 0;
811
812#ifndef CONFIG_X86_DEBUGCTLMSR
813 if (boot_cpu_data.x86 < 6)
814 return 0;
815#endif
816 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
817
818 return debugctlmsr;
819}
820
Markus Metzger35bb7602009-04-03 16:43:39 +0200821static inline unsigned long get_debugctlmsr_on_cpu(int cpu)
822{
823 u64 debugctlmsr = 0;
824 u32 val1, val2;
825
826#ifndef CONFIG_X86_DEBUGCTLMSR
827 if (boot_cpu_data.x86 < 6)
828 return 0;
829#endif
830 rdmsr_on_cpu(cpu, MSR_IA32_DEBUGCTLMSR, &val1, &val2);
831 debugctlmsr = val1 | ((u64)val2 << 32);
832
833 return debugctlmsr;
834}
835
Jan Beulich5b0e5082008-03-10 13:11:17 +0000836static inline void update_debugctlmsr(unsigned long debugctlmsr)
837{
838#ifndef CONFIG_X86_DEBUGCTLMSR
839 if (boot_cpu_data.x86 < 6)
840 return;
841#endif
842 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
843}
844
Markus Metzger35bb7602009-04-03 16:43:39 +0200845static inline void update_debugctlmsr_on_cpu(int cpu,
846 unsigned long debugctlmsr)
847{
848#ifndef CONFIG_X86_DEBUGCTLMSR
849 if (boot_cpu_data.x86 < 6)
850 return;
851#endif
852 wrmsr_on_cpu(cpu, MSR_IA32_DEBUGCTLMSR,
853 (u32)((u64)debugctlmsr),
854 (u32)((u64)debugctlmsr >> 32));
855}
856
Ingo Molnar4d46a892008-02-21 04:24:40 +0100857/*
858 * from system description table in BIOS. Mostly for MCA use, but
859 * others may find it useful:
860 */
861extern unsigned int machine_id;
862extern unsigned int machine_submodel_id;
863extern unsigned int BIOS_revision;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100864
Ingo Molnar4d46a892008-02-21 04:24:40 +0100865/* Boot loader type from the setup header: */
866extern int bootloader_type;
H. Peter Anvin50312962009-05-07 16:54:11 -0700867extern int bootloader_version;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100868
Ingo Molnar4d46a892008-02-21 04:24:40 +0100869extern char ignore_fpu_irq;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100870
871#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
872#define ARCH_HAS_PREFETCHW
873#define ARCH_HAS_SPINLOCK_PREFETCH
874
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100875#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100876# define BASE_PREFETCH ASM_NOP4
877# define ARCH_HAS_PREFETCH
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100878#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100879# define BASE_PREFETCH "prefetcht0 (%1)"
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100880#endif
881
Ingo Molnar4d46a892008-02-21 04:24:40 +0100882/*
883 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
884 *
885 * It's not worth to care about 3dnow prefetches for the K6
886 * because they are microcoded there and very slow.
887 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100888static inline void prefetch(const void *x)
889{
890 alternative_input(BASE_PREFETCH,
891 "prefetchnta (%1)",
892 X86_FEATURE_XMM,
893 "r" (x));
894}
895
Ingo Molnar4d46a892008-02-21 04:24:40 +0100896/*
897 * 3dnow prefetch to get an exclusive cache line.
898 * Useful for spinlocks to avoid one state transition in the
899 * cache coherency protocol:
900 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100901static inline void prefetchw(const void *x)
902{
903 alternative_input(BASE_PREFETCH,
904 "prefetchw (%1)",
905 X86_FEATURE_3DNOW,
906 "r" (x));
907}
908
Ingo Molnar4d46a892008-02-21 04:24:40 +0100909static inline void spin_lock_prefetch(const void *x)
910{
911 prefetchw(x);
912}
913
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100914#ifdef CONFIG_X86_32
915/*
916 * User space process size: 3GB (default).
917 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100918#define TASK_SIZE PAGE_OFFSET
Ingo Molnard9517342009-02-20 23:32:28 +0100919#define TASK_SIZE_MAX TASK_SIZE
Ingo Molnar4d46a892008-02-21 04:24:40 +0100920#define STACK_TOP TASK_SIZE
921#define STACK_TOP_MAX STACK_TOP
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100922
Ingo Molnar4d46a892008-02-21 04:24:40 +0100923#define INIT_THREAD { \
924 .sp0 = sizeof(init_stack) + (long)&init_stack, \
925 .vm86_info = NULL, \
926 .sysenter_cs = __KERNEL_CS, \
927 .io_bitmap_ptr = NULL, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100928}
929
930/*
931 * Note that the .io_bitmap member must be extra-big. This is because
932 * the CPU will access an additional byte beyond the end of the IO
933 * permission bitmap. The extra byte must be all 1 bits, and must
934 * be within the limit.
935 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100936#define INIT_TSS { \
937 .x86_tss = { \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100938 .sp0 = sizeof(init_stack) + (long)&init_stack, \
Ingo Molnar4d46a892008-02-21 04:24:40 +0100939 .ss0 = __KERNEL_DS, \
940 .ss1 = __KERNEL_CS, \
941 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
942 }, \
943 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100944}
945
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100946extern unsigned long thread_saved_pc(struct task_struct *tsk);
947
948#define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
949#define KSTK_TOP(info) \
950({ \
951 unsigned long *__ptr = (unsigned long *)(info); \
952 (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
953})
954
955/*
956 * The below -8 is to reserve 8 bytes on top of the ring0 stack.
957 * This is necessary to guarantee that the entire "struct pt_regs"
958 * is accessable even if the CPU haven't stored the SS/ESP registers
959 * on the stack (interrupt gate does not save these registers
960 * when switching to the same priv ring).
961 * Therefore beware: accessing the ss/esp fields of the
962 * "struct pt_regs" is possible, but they may contain the
963 * completely wrong values.
964 */
965#define task_pt_regs(task) \
966({ \
967 struct pt_regs *__regs__; \
968 __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
969 __regs__ - 1; \
970})
971
Ingo Molnar4d46a892008-02-21 04:24:40 +0100972#define KSTK_ESP(task) (task_pt_regs(task)->sp)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100973
974#else
975/*
976 * User space process size. 47bits minus one guard page.
977 */
Ingo Molnard9517342009-02-20 23:32:28 +0100978#define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100979
980/* This decides where the kernel will search for a free chunk of vm
981 * space during mmap's.
982 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100983#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
984 0xc0000000 : 0xFFFFe000)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100985
Ingo Molnar4d46a892008-02-21 04:24:40 +0100986#define TASK_SIZE (test_thread_flag(TIF_IA32) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100987 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
Ingo Molnar4d46a892008-02-21 04:24:40 +0100988#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100989 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100990
David Howells922a70d2008-02-08 04:19:26 -0800991#define STACK_TOP TASK_SIZE
Ingo Molnard9517342009-02-20 23:32:28 +0100992#define STACK_TOP_MAX TASK_SIZE_MAX
David Howells922a70d2008-02-08 04:19:26 -0800993
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100994#define INIT_THREAD { \
995 .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
996}
997
998#define INIT_TSS { \
999 .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
1000}
1001
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +01001002/*
1003 * Return saved PC of a blocked thread.
1004 * What is this good for? it will be always the scheduler or ret_from_fork.
1005 */
Ingo Molnar4d46a892008-02-21 04:24:40 +01001006#define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +01001007
Ingo Molnar4d46a892008-02-21 04:24:40 +01001008#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
Stefani Seibold89240ba2009-11-03 10:22:40 +01001009extern unsigned long KSTK_ESP(struct task_struct *task);
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +01001010#endif /* CONFIG_X86_64 */
1011
Ingo Molnar513ad842008-02-21 05:18:40 +01001012extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
1013 unsigned long new_sp);
1014
Ingo Molnar4d46a892008-02-21 04:24:40 +01001015/*
1016 * This decides where the kernel will search for a free chunk of vm
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +01001017 * space during mmap's.
1018 */
1019#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
1020
Ingo Molnar4d46a892008-02-21 04:24:40 +01001021#define KSTK_EIP(task) (task_pt_regs(task)->ip)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +01001022
Erik Bosman529e25f2008-04-14 00:24:18 +02001023/* Get/set a process' ability to use the timestamp counter instruction */
1024#define GET_TSC_CTL(adr) get_tsc_mode((adr))
1025#define SET_TSC_CTL(val) set_tsc_mode((val))
1026
1027extern int get_tsc_mode(unsigned long adr);
1028extern int set_tsc_mode(unsigned int val);
1029
Andreas Herrmann6a812692009-09-16 11:33:40 +02001030extern int amd_get_nb_id(int cpu);
1031
Peter Zijlstra5cbc19a2009-09-02 11:49:52 +02001032struct aperfmperf {
1033 u64 aperf, mperf;
1034};
1035
1036static inline void get_aperfmperf(struct aperfmperf *am)
1037{
1038 WARN_ON_ONCE(!boot_cpu_has(X86_FEATURE_APERFMPERF));
1039
1040 rdmsrl(MSR_IA32_APERF, am->aperf);
1041 rdmsrl(MSR_IA32_MPERF, am->mperf);
1042}
1043
1044#define APERFMPERF_SHIFT 10
1045
1046static inline
1047unsigned long calc_aperfmperf_ratio(struct aperfmperf *old,
1048 struct aperfmperf *new)
1049{
1050 u64 aperf = new->aperf - old->aperf;
1051 u64 mperf = new->mperf - old->mperf;
1052 unsigned long ratio = aperf;
1053
1054 mperf >>= APERFMPERF_SHIFT;
1055 if (mperf)
1056 ratio = div64_u64(aperf, mperf);
1057
1058 return ratio;
1059}
1060
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001061#endif /* _ASM_X86_PROCESSOR_H */