blob: 68347661adca889ae99f54c93737543a3fccd34c [file] [log] [blame]
Ben Skeggs0a0afd22013-02-18 23:17:53 -05001/*
2 * Copyright 2013 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
Ben Skeggs878da152015-01-14 15:24:57 +100024#include "dport.h"
25#include "outpdp.h"
26#include "nv50.h"
Ben Skeggs0a0afd22013-02-18 23:17:53 -050027
28#include <subdev/bios.h>
Ben Skeggs0a0afd22013-02-18 23:17:53 -050029#include <subdev/bios/init.h>
30#include <subdev/i2c.h>
31
Ben Skeggs648d4df2014-08-10 04:10:27 +100032#include <nvif/class.h>
Ben Skeggs04e7e922014-05-15 22:20:40 +100033
Ben Skeggs0a0afd22013-02-18 23:17:53 -050034/******************************************************************************
35 * link training
36 *****************************************************************************/
37struct dp_state {
Ben Skeggs3b52a1f2014-05-19 14:06:07 +100038 struct nvkm_output_dp *outp;
Ben Skeggs0a0afd22013-02-18 23:17:53 -050039 int link_nr;
40 u32 link_bw;
41 u8 stat[6];
42 u8 conf[4];
Ben Skeggs04e7e922014-05-15 22:20:40 +100043 bool pc2;
44 u8 pc2stat;
45 u8 pc2conf[2];
Ben Skeggs0a0afd22013-02-18 23:17:53 -050046};
47
48static int
49dp_set_link_config(struct dp_state *dp)
50{
Ben Skeggs3b52a1f2014-05-19 14:06:07 +100051 struct nvkm_output_dp_impl *impl = (void *)nv_oclass(dp->outp);
52 struct nvkm_output_dp *outp = dp->outp;
Ben Skeggs878da152015-01-14 15:24:57 +100053 struct nvkm_disp *disp = nvkm_disp(outp);
54 struct nvkm_bios *bios = nvkm_bios(disp);
Ben Skeggs0a0afd22013-02-18 23:17:53 -050055 struct nvbios_init init = {
Ben Skeggs3b52a1f2014-05-19 14:06:07 +100056 .subdev = nv_subdev(disp),
Ben Skeggs0a0afd22013-02-18 23:17:53 -050057 .bios = bios,
58 .offset = 0x0000,
Ben Skeggs3b52a1f2014-05-19 14:06:07 +100059 .outp = &outp->base.info,
60 .crtc = -1,
Ben Skeggs0a0afd22013-02-18 23:17:53 -050061 .execute = 1,
62 };
63 u32 lnkcmp;
64 u8 sink[2];
Ben Skeggs8df1d0c2013-11-04 13:40:36 +100065 int ret;
Ben Skeggs0a0afd22013-02-18 23:17:53 -050066
67 DBG("%d lanes at %d KB/s\n", dp->link_nr, dp->link_bw);
68
Ben Skeggs0a0afd22013-02-18 23:17:53 -050069 /* set desired link configuration on the source */
Ben Skeggs3b52a1f2014-05-19 14:06:07 +100070 if ((lnkcmp = dp->outp->info.lnkcmp)) {
71 if (outp->version < 0x30) {
Ben Skeggs0a0afd22013-02-18 23:17:53 -050072 while ((dp->link_bw / 10) < nv_ro16(bios, lnkcmp))
73 lnkcmp += 4;
74 init.offset = nv_ro16(bios, lnkcmp + 2);
75 } else {
76 while ((dp->link_bw / 27000) < nv_ro08(bios, lnkcmp))
77 lnkcmp += 3;
78 init.offset = nv_ro16(bios, lnkcmp + 1);
79 }
80
81 nvbios_exec(&init);
82 }
83
Ben Skeggs3b52a1f2014-05-19 14:06:07 +100084 ret = impl->lnk_ctl(outp, dp->link_nr, dp->link_bw / 27000,
85 outp->dpcd[DPCD_RC02] &
86 DPCD_RC02_ENHANCED_FRAME_CAP);
Ben Skeggs8df1d0c2013-11-04 13:40:36 +100087 if (ret) {
Ben Skeggs3b52a1f2014-05-19 14:06:07 +100088 if (ret < 0)
89 ERR("lnk_ctl failed with %d\n", ret);
Ben Skeggs8df1d0c2013-11-04 13:40:36 +100090 return ret;
91 }
92
Ben Skeggs1ecee1c2014-05-26 11:57:57 +100093 impl->lnk_pwr(outp, dp->link_nr);
94
Ben Skeggs8df1d0c2013-11-04 13:40:36 +100095 /* set desired link configuration on the sink */
96 sink[0] = dp->link_bw / 27000;
97 sink[1] = dp->link_nr;
Ben Skeggs3b52a1f2014-05-19 14:06:07 +100098 if (outp->dpcd[DPCD_RC02] & DPCD_RC02_ENHANCED_FRAME_CAP)
Ben Skeggs8df1d0c2013-11-04 13:40:36 +100099 sink[1] |= DPCD_LC01_ENHANCED_FRAME_EN;
100
Ben Skeggs55f083c2014-05-20 10:18:03 +1000101 return nv_wraux(outp->base.edid, DPCD_LC00_LINK_BW_SET, sink, 2);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500102}
103
104static void
105dp_set_training_pattern(struct dp_state *dp, u8 pattern)
106{
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000107 struct nvkm_output_dp_impl *impl = (void *)nv_oclass(dp->outp);
108 struct nvkm_output_dp *outp = dp->outp;
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500109 u8 sink_tp;
110
111 DBG("training pattern %d\n", pattern);
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000112 impl->pattern(outp, pattern);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500113
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000114 nv_rdaux(outp->base.edid, DPCD_LC02, &sink_tp, 1);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500115 sink_tp &= ~DPCD_LC02_TRAINING_PATTERN_SET;
116 sink_tp |= pattern;
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000117 nv_wraux(outp->base.edid, DPCD_LC02, &sink_tp, 1);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500118}
119
120static int
Ben Skeggs04e7e922014-05-15 22:20:40 +1000121dp_link_train_commit(struct dp_state *dp, bool pc)
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500122{
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000123 struct nvkm_output_dp_impl *impl = (void *)nv_oclass(dp->outp);
124 struct nvkm_output_dp *outp = dp->outp;
Ben Skeggs04e7e922014-05-15 22:20:40 +1000125 int ret, i;
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500126
127 for (i = 0; i < dp->link_nr; i++) {
128 u8 lane = (dp->stat[4 + (i >> 1)] >> ((i & 1) * 4)) & 0xf;
Ben Skeggsc33ba682014-06-03 14:48:18 +1000129 u8 lpc2 = (dp->pc2stat >> (i * 2)) & 0x3;
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500130 u8 lpre = (lane & 0x0c) >> 2;
131 u8 lvsw = (lane & 0x03) >> 0;
Ben Skeggsc33ba682014-06-03 14:48:18 +1000132 u8 hivs = 3 - lpre;
133 u8 hipe = 3;
134 u8 hipc = 3;
135
136 if (lpc2 >= hipc)
137 lpc2 = hipc | DPCD_LC0F_LANE0_MAX_POST_CURSOR2_REACHED;
138 if (lpre >= hipe) {
139 lpre = hipe | DPCD_LC03_MAX_SWING_REACHED; /* yes. */
140 lvsw = hivs = 3 - (lpre & 3);
141 } else
142 if (lvsw >= hivs) {
143 lvsw = hivs | DPCD_LC03_MAX_SWING_REACHED;
144 }
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500145
146 dp->conf[i] = (lpre << 3) | lvsw;
Ben Skeggsc33ba682014-06-03 14:48:18 +1000147 dp->pc2conf[i >> 1] |= lpc2 << ((i & 1) * 4);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500148
Ben Skeggsc33ba682014-06-03 14:48:18 +1000149 DBG("config lane %d %02x %02x\n", i, dp->conf[i], lpc2);
150 impl->drv_ctl(outp, i, lvsw & 3, lpre & 3, lpc2 & 3);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500151 }
152
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000153 ret = nv_wraux(outp->base.edid, DPCD_LC03(0), dp->conf, 4);
Ben Skeggs04e7e922014-05-15 22:20:40 +1000154 if (ret)
155 return ret;
156
157 if (pc) {
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000158 ret = nv_wraux(outp->base.edid, DPCD_LC0F, dp->pc2conf, 2);
Ben Skeggs04e7e922014-05-15 22:20:40 +1000159 if (ret)
160 return ret;
161 }
162
163 return 0;
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500164}
165
166static int
Ben Skeggs04e7e922014-05-15 22:20:40 +1000167dp_link_train_update(struct dp_state *dp, bool pc, u32 delay)
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500168{
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000169 struct nvkm_output_dp *outp = dp->outp;
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500170 int ret;
171
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000172 if (outp->dpcd[DPCD_RC0E_AUX_RD_INTERVAL])
173 mdelay(outp->dpcd[DPCD_RC0E_AUX_RD_INTERVAL] * 4);
Ben Skeggsfb7c2a72014-05-15 21:50:07 +1000174 else
175 udelay(delay);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500176
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000177 ret = nv_rdaux(outp->base.edid, DPCD_LS02, dp->stat, 6);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500178 if (ret)
179 return ret;
180
Ben Skeggs04e7e922014-05-15 22:20:40 +1000181 if (pc) {
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000182 ret = nv_rdaux(outp->base.edid, DPCD_LS0C, &dp->pc2stat, 1);
Ben Skeggs04e7e922014-05-15 22:20:40 +1000183 if (ret)
184 dp->pc2stat = 0x00;
185 DBG("status %6ph pc2 %02x\n", dp->stat, dp->pc2stat);
186 } else {
187 DBG("status %6ph\n", dp->stat);
188 }
189
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500190 return 0;
191}
192
193static int
194dp_link_train_cr(struct dp_state *dp)
195{
196 bool cr_done = false, abort = false;
197 int voltage = dp->conf[0] & DPCD_LC03_VOLTAGE_SWING_SET;
198 int tries = 0, i;
199
200 dp_set_training_pattern(dp, 1);
201
202 do {
Ben Skeggs04e7e922014-05-15 22:20:40 +1000203 if (dp_link_train_commit(dp, false) ||
204 dp_link_train_update(dp, false, 100))
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500205 break;
206
207 cr_done = true;
208 for (i = 0; i < dp->link_nr; i++) {
209 u8 lane = (dp->stat[i >> 1] >> ((i & 1) * 4)) & 0xf;
210 if (!(lane & DPCD_LS02_LANE0_CR_DONE)) {
211 cr_done = false;
212 if (dp->conf[i] & DPCD_LC03_MAX_SWING_REACHED)
213 abort = true;
214 break;
215 }
216 }
217
218 if ((dp->conf[0] & DPCD_LC03_VOLTAGE_SWING_SET) != voltage) {
219 voltage = dp->conf[0] & DPCD_LC03_VOLTAGE_SWING_SET;
220 tries = 0;
221 }
222 } while (!cr_done && !abort && ++tries < 5);
223
224 return cr_done ? 0 : -1;
225}
226
227static int
228dp_link_train_eq(struct dp_state *dp)
229{
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000230 struct nvkm_output_dp *outp = dp->outp;
Ben Skeggsc5bd0282013-04-11 10:12:48 +1000231 bool eq_done = false, cr_done = true;
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500232 int tries = 0, i;
233
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000234 if (outp->dpcd[2] & DPCD_RC02_TPS3_SUPPORTED)
Ben Skeggs6e8e2682014-05-15 22:00:06 +1000235 dp_set_training_pattern(dp, 3);
236 else
237 dp_set_training_pattern(dp, 2);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500238
239 do {
Ben Skeggscf7c5d62014-06-16 15:45:01 +1000240 if ((tries &&
241 dp_link_train_commit(dp, dp->pc2)) ||
242 dp_link_train_update(dp, dp->pc2, 400))
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500243 break;
244
245 eq_done = !!(dp->stat[2] & DPCD_LS04_INTERLANE_ALIGN_DONE);
246 for (i = 0; i < dp->link_nr && eq_done; i++) {
247 u8 lane = (dp->stat[i >> 1] >> ((i & 1) * 4)) & 0xf;
248 if (!(lane & DPCD_LS02_LANE0_CR_DONE))
249 cr_done = false;
250 if (!(lane & DPCD_LS02_LANE0_CHANNEL_EQ_DONE) ||
251 !(lane & DPCD_LS02_LANE0_SYMBOL_LOCKED))
252 eq_done = false;
253 }
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500254 } while (!eq_done && cr_done && ++tries <= 5);
255
256 return eq_done ? 0 : -1;
257}
258
259static void
260dp_link_train_init(struct dp_state *dp, bool spread)
261{
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000262 struct nvkm_output_dp *outp = dp->outp;
Ben Skeggs878da152015-01-14 15:24:57 +1000263 struct nvkm_disp *disp = nvkm_disp(outp);
264 struct nvkm_bios *bios = nvkm_bios(disp);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500265 struct nvbios_init init = {
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000266 .subdev = nv_subdev(disp),
267 .bios = bios,
268 .outp = &outp->base.info,
269 .crtc = -1,
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500270 .execute = 1,
271 };
272
273 /* set desired spread */
274 if (spread)
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000275 init.offset = outp->info.script[2];
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500276 else
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000277 init.offset = outp->info.script[3];
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500278 nvbios_exec(&init);
279
280 /* pre-train script */
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000281 init.offset = outp->info.script[0];
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500282 nvbios_exec(&init);
283}
284
285static void
286dp_link_train_fini(struct dp_state *dp)
287{
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000288 struct nvkm_output_dp *outp = dp->outp;
Ben Skeggs878da152015-01-14 15:24:57 +1000289 struct nvkm_disp *disp = nvkm_disp(outp);
290 struct nvkm_bios *bios = nvkm_bios(disp);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500291 struct nvbios_init init = {
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000292 .subdev = nv_subdev(disp),
293 .bios = bios,
294 .outp = &outp->base.info,
295 .crtc = -1,
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500296 .execute = 1,
297 };
298
299 /* post-train script */
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000300 init.offset = outp->info.script[1],
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500301 nvbios_exec(&init);
302}
303
Ben Skeggs1f86ca12014-05-16 10:49:28 +1000304static const struct dp_rates {
305 u32 rate;
306 u8 bw;
307 u8 nr;
Ben Skeggs878da152015-01-14 15:24:57 +1000308} nvkm_dp_rates[] = {
Ben Skeggs1f86ca12014-05-16 10:49:28 +1000309 { 2160000, 0x14, 4 },
310 { 1080000, 0x0a, 4 },
311 { 1080000, 0x14, 2 },
312 { 648000, 0x06, 4 },
313 { 540000, 0x0a, 2 },
314 { 540000, 0x14, 1 },
315 { 324000, 0x06, 2 },
316 { 270000, 0x0a, 1 },
317 { 162000, 0x06, 1 },
318 {}
319};
320
Ben Skeggs55f083c2014-05-20 10:18:03 +1000321void
Ben Skeggs878da152015-01-14 15:24:57 +1000322nvkm_dp_train(struct work_struct *w)
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500323{
Ben Skeggs55f083c2014-05-20 10:18:03 +1000324 struct nvkm_output_dp *outp = container_of(w, typeof(*outp), lt.work);
Ben Skeggs878da152015-01-14 15:24:57 +1000325 struct nv50_disp_priv *priv = (void *)nvkm_disp(outp);
326 const struct dp_rates *cfg = nvkm_dp_rates;
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500327 struct dp_state _dp = {
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500328 .outp = outp,
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500329 }, *dp = &_dp;
Ben Skeggs55f083c2014-05-20 10:18:03 +1000330 u32 datarate = 0;
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500331 int ret;
332
Ben Skeggsc21e6b302014-08-28 13:00:30 +1000333 if (!outp->base.info.location && priv->sor.magic)
334 priv->sor.magic(&outp->base);
335
Ben Skeggsfc243d72014-03-20 09:28:00 +1000336 /* bring capabilities within encoder limits */
Ben Skeggsc21e6b302014-08-28 13:00:30 +1000337 if (nv_mclass(priv) < GF110_DISP)
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000338 outp->dpcd[2] &= ~DPCD_RC02_TPS3_SUPPORTED;
339 if ((outp->dpcd[2] & 0x1f) > outp->base.info.dpconf.link_nr) {
340 outp->dpcd[2] &= ~DPCD_RC02_MAX_LANE_COUNT;
341 outp->dpcd[2] |= outp->base.info.dpconf.link_nr;
Ben Skeggsfc243d72014-03-20 09:28:00 +1000342 }
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000343 if (outp->dpcd[1] > outp->base.info.dpconf.link_bw)
344 outp->dpcd[1] = outp->base.info.dpconf.link_bw;
345 dp->pc2 = outp->dpcd[2] & DPCD_RC02_TPS3_SUPPORTED;
Ben Skeggsfc243d72014-03-20 09:28:00 +1000346
Ben Skeggs1f86ca12014-05-16 10:49:28 +1000347 /* restrict link config to the lowest required rate, if requested */
348 if (datarate) {
349 datarate = (datarate / 8) * 10; /* 8B/10B coding overhead */
350 while (cfg[1].rate >= datarate)
351 cfg++;
352 }
353 cfg--;
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500354
Ben Skeggs55f083c2014-05-20 10:18:03 +1000355 /* disable link interrupt handling during link training */
Ben Skeggs79ca2772014-08-10 04:10:20 +1000356 nvkm_notify_put(&outp->irq);
Ben Skeggs55f083c2014-05-20 10:18:03 +1000357
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500358 /* enable down-spreading and execute pre-train script from vbios */
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000359 dp_link_train_init(dp, outp->dpcd[3] & 0x01);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500360
Ben Skeggs1f86ca12014-05-16 10:49:28 +1000361 while (ret = -EIO, (++cfg)->rate) {
362 /* select next configuration supported by encoder and sink */
Ben Skeggs3b52a1f2014-05-19 14:06:07 +1000363 while (cfg->nr > (outp->dpcd[2] & DPCD_RC02_MAX_LANE_COUNT) ||
364 cfg->bw > (outp->dpcd[DPCD_RC01_MAX_LINK_RATE]))
Ben Skeggs1f86ca12014-05-16 10:49:28 +1000365 cfg++;
366 dp->link_bw = cfg->bw * 27000;
367 dp->link_nr = cfg->nr;
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500368
369 /* program selected link configuration */
370 ret = dp_set_link_config(dp);
371 if (ret == 0) {
372 /* attempt to train the link at this configuration */
373 memset(dp->stat, 0x00, sizeof(dp->stat));
374 if (!dp_link_train_cr(dp) &&
375 !dp_link_train_eq(dp))
376 break;
377 } else
Ben Skeggs8df1d0c2013-11-04 13:40:36 +1000378 if (ret) {
379 /* dp_set_link_config() handled training, or
380 * we failed to communicate with the sink.
381 */
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500382 break;
383 }
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500384 }
385
Ben Skeggs55f083c2014-05-20 10:18:03 +1000386 /* finish link training and execute post-train script from vbios */
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500387 dp_set_training_pattern(dp, 0);
Ben Skeggs687d8f62013-11-01 09:36:42 +1000388 if (ret < 0)
389 ERR("link training failed\n");
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500390
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500391 dp_link_train_fini(dp);
Ben Skeggs55f083c2014-05-20 10:18:03 +1000392
393 /* signal completion and enable link interrupt handling */
394 DBG("training complete\n");
395 atomic_set(&outp->lt.done, 1);
396 wake_up(&outp->lt.wait);
Ben Skeggs79ca2772014-08-10 04:10:20 +1000397 nvkm_notify_get(&outp->irq);
Ben Skeggs0a0afd22013-02-18 23:17:53 -0500398}