blob: d3b5697134e1aecc6d68f39e2a811072e076066c [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
26#ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
27#define DEBUG
28#endif
29
30#ifdef DEBUG
31extern unsigned int dss_debug;
32#ifdef DSS_SUBSYS_NAME
33#define DSSDBG(format, ...) \
34 if (dss_debug) \
35 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
36 ## __VA_ARGS__)
37#else
38#define DSSDBG(format, ...) \
39 if (dss_debug) \
40 printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
41#endif
42
43#ifdef DSS_SUBSYS_NAME
44#define DSSDBGF(format, ...) \
45 if (dss_debug) \
46 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
47 ": %s(" format ")\n", \
48 __func__, \
49 ## __VA_ARGS__)
50#else
51#define DSSDBGF(format, ...) \
52 if (dss_debug) \
53 printk(KERN_DEBUG "omapdss: " \
54 ": %s(" format ")\n", \
55 __func__, \
56 ## __VA_ARGS__)
57#endif
58
59#else /* DEBUG */
60#define DSSDBG(format, ...)
61#define DSSDBGF(format, ...)
62#endif
63
64
65#ifdef DSS_SUBSYS_NAME
66#define DSSERR(format, ...) \
67 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
68 ## __VA_ARGS__)
69#else
70#define DSSERR(format, ...) \
71 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
72#endif
73
74#ifdef DSS_SUBSYS_NAME
75#define DSSINFO(format, ...) \
76 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
77 ## __VA_ARGS__)
78#else
79#define DSSINFO(format, ...) \
80 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
81#endif
82
83#ifdef DSS_SUBSYS_NAME
84#define DSSWARN(format, ...) \
85 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
86 ## __VA_ARGS__)
87#else
88#define DSSWARN(format, ...) \
89 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
90#endif
91
92/* OMAP TRM gives bitfields as start:end, where start is the higher bit
93 number. For example 7:0 */
94#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
95#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
96#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
97#define FLD_MOD(orig, val, start, end) \
98 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
99
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200100enum omap_burst_size {
101 OMAP_DSS_BURST_4x32 = 0,
102 OMAP_DSS_BURST_8x32 = 1,
103 OMAP_DSS_BURST_16x32 = 2,
104};
105
106enum omap_parallel_interface_mode {
107 OMAP_DSS_PARALLELMODE_BYPASS, /* MIPI DPI */
108 OMAP_DSS_PARALLELMODE_RFBI, /* MIPI DBI */
109 OMAP_DSS_PARALLELMODE_DSI,
110};
111
112enum dss_clock {
Archit Taneja6af9cd12011-01-31 16:27:44 +0000113 DSS_CLK_ICK = 1 << 0, /* DSS_L3_ICLK and DSS_L4_ICLK */
114 DSS_CLK_FCK = 1 << 1, /* DSS1_ALWON_FCLK */
115 DSS_CLK_SYSCK = 1 << 2, /* DSS2_ALWON_FCLK */
116 DSS_CLK_TVFCK = 1 << 3, /* DSS_TV_FCLK */
117 DSS_CLK_VIDFCK = 1 << 4, /* DSS_96M_FCLK*/
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200118};
119
Mythri P K7ed024a2011-03-09 16:31:38 +0530120enum dss_hdmi_venc_clk_source_select {
121 DSS_VENC_TV_CLK = 0,
122 DSS_HDMI_M_PCLK = 1,
123};
124
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200125struct dss_clock_info {
126 /* rates that we get with dividers below */
127 unsigned long fck;
128
129 /* dividers */
130 u16 fck_div;
131};
132
133struct dispc_clock_info {
134 /* rates that we get with dividers below */
135 unsigned long lck;
136 unsigned long pck;
137
138 /* dividers */
139 u16 lck_div;
140 u16 pck_div;
141};
142
143struct dsi_clock_info {
144 /* rates that we get with dividers below */
145 unsigned long fint;
146 unsigned long clkin4ddr;
147 unsigned long clkin;
Taneja, Architea751592011-03-08 05:50:35 -0600148 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
149 * OMAP4: PLLx_CLK1 */
150 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
151 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200152 unsigned long lp_clk;
153
154 /* dividers */
155 u16 regn;
156 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600157 u16 regm_dispc; /* OMAP3: REGM3
158 * OMAP4: REGM4 */
159 u16 regm_dsi; /* OMAP3: REGM4
160 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200161 u16 lp_clk_div;
162
163 u8 highfreq;
Archit Taneja1bb47832011-02-24 14:17:30 +0530164 bool use_sys_clk;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200165};
166
Mythri P Kc3198a52011-03-12 12:04:27 +0530167/* HDMI PLL structure */
168struct hdmi_pll_info {
169 u16 regn;
170 u16 regm;
171 u32 regmf;
172 u16 regm2;
173 u16 regsd;
174 u16 dcofreq;
175};
176
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200177struct seq_file;
178struct platform_device;
179
180/* core */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200181struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200182struct regulator *dss_get_vdds_dsi(void);
183struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200184
185/* display */
186int dss_suspend_all_devices(void);
187int dss_resume_all_devices(void);
188void dss_disable_all_devices(void);
189
190void dss_init_device(struct platform_device *pdev,
191 struct omap_dss_device *dssdev);
192void dss_uninit_device(struct platform_device *pdev,
193 struct omap_dss_device *dssdev);
194bool dss_use_replication(struct omap_dss_device *dssdev,
195 enum omap_color_mode mode);
196void default_get_overlay_fifo_thresholds(enum omap_plane plane,
197 u32 fifo_size, enum omap_burst_size *burst_size,
198 u32 *fifo_low, u32 *fifo_high);
199
200/* manager */
201int dss_init_overlay_managers(struct platform_device *pdev);
202void dss_uninit_overlay_managers(struct platform_device *pdev);
203int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
204void dss_setup_partial_planes(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +0300205 u16 *x, u16 *y, u16 *w, u16 *h,
206 bool enlarge_update_area);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200207void dss_start_update(struct omap_dss_device *dssdev);
208
209/* overlay */
210void dss_init_overlays(struct platform_device *pdev);
211void dss_uninit_overlays(struct platform_device *pdev);
212int dss_check_overlay(struct omap_overlay *ovl, struct omap_dss_device *dssdev);
213void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
214#ifdef L4_EXAMPLE
215void dss_overlay_setup_l4_manager(struct omap_overlay_manager *mgr);
216#endif
217void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
218
219/* DSS */
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000220int dss_init_platform_driver(void);
221void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200222
Mythri P K7ed024a2011-03-09 16:31:38 +0530223void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200224void dss_save_context(void);
225void dss_restore_context(void);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000226void dss_clk_enable(enum dss_clock clks);
227void dss_clk_disable(enum dss_clock clks);
228unsigned long dss_clk_get_rate(enum dss_clock clk);
229int dss_need_ctx_restore(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530230const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000231void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200232
233void dss_dump_regs(struct seq_file *s);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000234#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
235void dss_debug_dump_clocks(struct seq_file *s);
236#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200237
238void dss_sdi_init(u8 datapairs);
239int dss_sdi_enable(void);
240void dss_sdi_disable(void);
241
Archit Taneja89a35e52011-04-12 13:52:23 +0530242void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
243void dss_select_dsi_clk_source(enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600244void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530245 enum omap_dss_clk_source clk_src);
246enum omap_dss_clk_source dss_get_dispc_clk_source(void);
247enum omap_dss_clk_source dss_get_dsi_clk_source(void);
248enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200249
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200250void dss_set_venc_output(enum omap_dss_venc_type type);
251void dss_set_dac_pwrdn_bgz(bool enable);
252
253unsigned long dss_get_dpll4_rate(void);
254int dss_calc_clock_rates(struct dss_clock_info *cinfo);
255int dss_set_clock_div(struct dss_clock_info *cinfo);
256int dss_get_clock_div(struct dss_clock_info *cinfo);
257int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
258 struct dss_clock_info *dss_cinfo,
259 struct dispc_clock_info *dispc_cinfo);
260
261/* SDI */
Jani Nikula368a1482010-05-07 11:58:41 +0200262#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200263int sdi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200264void sdi_exit(void);
265int sdi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200266#else
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200267static inline int sdi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200268{
269 return 0;
270}
271static inline void sdi_exit(void)
272{
273}
274#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200275
276/* DSI */
Jani Nikula368a1482010-05-07 11:58:41 +0200277#ifdef CONFIG_OMAP2_DSS_DSI
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000278int dsi_init_platform_driver(void);
279void dsi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200280
281void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200282void dsi_dump_irqs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200283void dsi_dump_regs(struct seq_file *s);
284
285void dsi_save_context(void);
286void dsi_restore_context(void);
287
288int dsi_init_display(struct omap_dss_device *display);
289void dsi_irq_handler(void);
Archit Taneja1bb47832011-02-24 14:17:30 +0530290unsigned long dsi_get_pll_hsdiv_dispc_rate(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200291int dsi_pll_set_clock_div(struct dsi_clock_info *cinfo);
292int dsi_pll_calc_clock_div_pck(bool is_tft, unsigned long req_pck,
293 struct dsi_clock_info *cinfo,
294 struct dispc_clock_info *dispc_cinfo);
295int dsi_pll_init(struct omap_dss_device *dssdev, bool enable_hsclk,
296 bool enable_hsdiv);
297void dsi_pll_uninit(void);
298void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
299 u32 fifo_size, enum omap_burst_size *burst_size,
300 u32 *fifo_low, u32 *fifo_high);
Archit Taneja1bb47832011-02-24 14:17:30 +0530301void dsi_wait_pll_hsdiv_dispc_active(void);
302void dsi_wait_pll_hsdiv_dsi_active(void);
Jani Nikula368a1482010-05-07 11:58:41 +0200303#else
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000304static inline int dsi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200305{
306 return 0;
307}
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000308static inline void dsi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200309{
310}
Taneja, Archit66534e82011-03-08 05:50:34 -0600311static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(void)
312{
313 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
314 return 0;
315}
Archit Taneja1bb47832011-02-24 14:17:30 +0530316static inline void dsi_wait_pll_hsdiv_dispc_active(void)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300317{
318}
Archit Taneja1bb47832011-02-24 14:17:30 +0530319static inline void dsi_wait_pll_hsdiv_dsi_active(void)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300320{
321}
Jani Nikula368a1482010-05-07 11:58:41 +0200322#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200323
324/* DPI */
Jani Nikula368a1482010-05-07 11:58:41 +0200325#ifdef CONFIG_OMAP2_DSS_DPI
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200326int dpi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200327void dpi_exit(void);
328int dpi_init_display(struct omap_dss_device *dssdev);
Jani Nikula368a1482010-05-07 11:58:41 +0200329#else
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200330static inline int dpi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200331{
332 return 0;
333}
334static inline void dpi_exit(void)
335{
336}
337#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200338
339/* DISPC */
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000340int dispc_init_platform_driver(void);
341void dispc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200342void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200343void dispc_dump_irqs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200344void dispc_dump_regs(struct seq_file *s);
345void dispc_irq_handler(void);
346void dispc_fake_vsync_irq(void);
347
348void dispc_save_context(void);
349void dispc_restore_context(void);
350
351void dispc_enable_sidle(void);
352void dispc_disable_sidle(void);
353
354void dispc_lcd_enable_signal_polarity(bool act_high);
355void dispc_lcd_enable_signal(bool enable);
356void dispc_pck_free_enable(bool enable);
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000357void dispc_enable_fifohandcheck(enum omap_channel channel, bool enable);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200358
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000359void dispc_set_lcd_size(enum omap_channel channel, u16 width, u16 height);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200360void dispc_set_digit_size(u16 width, u16 height);
361u32 dispc_get_plane_fifo_size(enum omap_plane plane);
362void dispc_setup_plane_fifo(enum omap_plane plane, u32 low, u32 high);
363void dispc_enable_fifomerge(bool enable);
364void dispc_set_burst_size(enum omap_plane plane,
365 enum omap_burst_size burst_size);
366
367void dispc_set_plane_ba0(enum omap_plane plane, u32 paddr);
368void dispc_set_plane_ba1(enum omap_plane plane, u32 paddr);
369void dispc_set_plane_pos(enum omap_plane plane, u16 x, u16 y);
370void dispc_set_plane_size(enum omap_plane plane, u16 width, u16 height);
371void dispc_set_channel_out(enum omap_plane plane,
372 enum omap_channel channel_out);
373
Mythri P Kd3862612011-03-11 18:02:49 +0530374void dispc_enable_gamma_table(bool enable);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200375int dispc_setup_plane(enum omap_plane plane,
376 u32 paddr, u16 screen_width,
377 u16 pos_x, u16 pos_y,
378 u16 width, u16 height,
379 u16 out_width, u16 out_height,
380 enum omap_color_mode color_mode,
381 bool ilace,
382 enum omap_dss_rotation_type rotation_type,
383 u8 rotation, bool mirror,
Sumit Semwal18faa1b2010-12-02 11:27:14 +0000384 u8 global_alpha, u8 pre_mult_alpha,
385 enum omap_channel channel);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200386
387bool dispc_go_busy(enum omap_channel channel);
388void dispc_go(enum omap_channel channel);
Tomi Valkeinena2faee82010-01-08 17:14:53 +0200389void dispc_enable_channel(enum omap_channel channel, bool enable);
390bool dispc_is_channel_enabled(enum omap_channel channel);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200391int dispc_enable_plane(enum omap_plane plane, bool enable);
392void dispc_enable_replication(enum omap_plane plane, bool enable);
393
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000394void dispc_set_parallel_interface_mode(enum omap_channel channel,
395 enum omap_parallel_interface_mode mode);
396void dispc_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
397void dispc_set_lcd_display_type(enum omap_channel channel,
398 enum omap_lcd_display_type type);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200399void dispc_set_loadmode(enum omap_dss_load_mode mode);
400
401void dispc_set_default_color(enum omap_channel channel, u32 color);
402u32 dispc_get_default_color(enum omap_channel channel);
403void dispc_set_trans_key(enum omap_channel ch,
404 enum omap_dss_trans_key_type type,
405 u32 trans_key);
406void dispc_get_trans_key(enum omap_channel ch,
407 enum omap_dss_trans_key_type *type,
408 u32 *trans_key);
409void dispc_enable_trans_key(enum omap_channel ch, bool enable);
410void dispc_enable_alpha_blending(enum omap_channel ch, bool enable);
411bool dispc_trans_key_enabled(enum omap_channel ch);
412bool dispc_alpha_blending_enabled(enum omap_channel ch);
413
414bool dispc_lcd_timings_ok(struct omap_video_timings *timings);
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000415void dispc_set_lcd_timings(enum omap_channel channel,
416 struct omap_video_timings *timings);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200417unsigned long dispc_fclk_rate(void);
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000418unsigned long dispc_lclk_rate(enum omap_channel channel);
419unsigned long dispc_pclk_rate(enum omap_channel channel);
420void dispc_set_pol_freq(enum omap_channel channel,
421 enum omap_panel_config config, u8 acbi, u8 acb);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200422void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
423 struct dispc_clock_info *cinfo);
424int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
425 struct dispc_clock_info *cinfo);
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000426int dispc_set_clock_div(enum omap_channel channel,
427 struct dispc_clock_info *cinfo);
428int dispc_get_clock_div(enum omap_channel channel,
429 struct dispc_clock_info *cinfo);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200430
431
432/* VENC */
Jani Nikula368a1482010-05-07 11:58:41 +0200433#ifdef CONFIG_OMAP2_DSS_VENC
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000434int venc_init_platform_driver(void);
435void venc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200436void venc_dump_regs(struct seq_file *s);
437int venc_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200438#else
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000439static inline int venc_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200440{
441 return 0;
442}
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000443static inline void venc_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200444{
445}
446#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200447
Mythri P Kc3198a52011-03-12 12:04:27 +0530448/* HDMI */
449#ifdef CONFIG_OMAP4_DSS_HDMI
450int hdmi_init_platform_driver(void);
451void hdmi_uninit_platform_driver(void);
452int hdmi_init_display(struct omap_dss_device *dssdev);
453#else
454static inline int hdmi_init_display(struct omap_dss_device *dssdev)
455{
456 return 0;
457}
458static inline int hdmi_init_platform_driver(void)
459{
460 return 0;
461}
462static inline void hdmi_uninit_platform_driver(void)
463{
464}
465#endif
466int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
467void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
468void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev);
469int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
470 struct omap_video_timings *timings);
Mythri P K70be8322011-03-10 15:48:48 +0530471int hdmi_panel_init(void);
472void hdmi_panel_exit(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530473
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200474/* RFBI */
Jani Nikula368a1482010-05-07 11:58:41 +0200475#ifdef CONFIG_OMAP2_DSS_RFBI
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000476int rfbi_init_platform_driver(void);
477void rfbi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200478void rfbi_dump_regs(struct seq_file *s);
479
480int rfbi_configure(int rfbi_module, int bpp, int lines);
481void rfbi_enable_rfbi(bool enable);
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000482void rfbi_transfer_area(struct omap_dss_device *dssdev, u16 width,
483 u16 height, void (callback)(void *data), void *data);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200484void rfbi_set_timings(int rfbi_module, struct rfbi_timings *t);
485unsigned long rfbi_get_max_tx_rate(void);
486int rfbi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200487#else
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000488static inline int rfbi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200489{
490 return 0;
491}
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000492static inline void rfbi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200493{
494}
495#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200496
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200497
498#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
499static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
500{
501 int b;
502 for (b = 0; b < 32; ++b) {
503 if (irqstatus & (1 << b))
504 irq_arr[b]++;
505 }
506}
507#endif
508
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200509#endif