blob: c65ad2d57e06fd57b672cb871e75ad152c989249 [file] [log] [blame]
Doug Thompson2bc65412009-05-04 20:11:14 +02001#include "amd64_edac.h"
Doug Thompson7d6034d2009-04-27 20:01:01 +02002#include <asm/k8.h>
Doug Thompson2bc65412009-05-04 20:11:14 +02003
4static struct edac_pci_ctl_info *amd64_ctl_pci;
5
6static int report_gart_errors;
7module_param(report_gart_errors, int, 0644);
8
9/*
10 * Set by command line parameter. If BIOS has enabled the ECC, this override is
11 * cleared to prevent re-enabling the hardware by this driver.
12 */
13static int ecc_enable_override;
14module_param(ecc_enable_override, int, 0644);
15
16/* Lookup table for all possible MC control instances */
17struct amd64_pvt;
Borislav Petkov3011b202009-09-21 13:23:34 +020018static struct mem_ctl_info *mci_lookup[EDAC_MAX_NUMNODES];
19static struct amd64_pvt *pvt_lookup[EDAC_MAX_NUMNODES];
Doug Thompson2bc65412009-05-04 20:11:14 +020020
21/*
Borislav Petkovb70ef012009-06-25 19:32:38 +020022 * See F2x80 for K8 and F2x[1,0]80 for Fam10 and later. The table below is only
23 * for DDR2 DRAM mapping.
24 */
25u32 revf_quad_ddr2_shift[] = {
26 0, /* 0000b NULL DIMM (128mb) */
27 28, /* 0001b 256mb */
28 29, /* 0010b 512mb */
29 29, /* 0011b 512mb */
30 29, /* 0100b 512mb */
31 30, /* 0101b 1gb */
32 30, /* 0110b 1gb */
33 31, /* 0111b 2gb */
34 31, /* 1000b 2gb */
35 32, /* 1001b 4gb */
36 32, /* 1010b 4gb */
37 33, /* 1011b 8gb */
38 0, /* 1100b future */
39 0, /* 1101b future */
40 0, /* 1110b future */
41 0 /* 1111b future */
42};
43
44/*
45 * Valid scrub rates for the K8 hardware memory scrubber. We map the scrubbing
46 * bandwidth to a valid bit pattern. The 'set' operation finds the 'matching-
47 * or higher value'.
48 *
49 *FIXME: Produce a better mapping/linearisation.
50 */
51
52struct scrubrate scrubrates[] = {
53 { 0x01, 1600000000UL},
54 { 0x02, 800000000UL},
55 { 0x03, 400000000UL},
56 { 0x04, 200000000UL},
57 { 0x05, 100000000UL},
58 { 0x06, 50000000UL},
59 { 0x07, 25000000UL},
60 { 0x08, 12284069UL},
61 { 0x09, 6274509UL},
62 { 0x0A, 3121951UL},
63 { 0x0B, 1560975UL},
64 { 0x0C, 781440UL},
65 { 0x0D, 390720UL},
66 { 0x0E, 195300UL},
67 { 0x0F, 97650UL},
68 { 0x10, 48854UL},
69 { 0x11, 24427UL},
70 { 0x12, 12213UL},
71 { 0x13, 6101UL},
72 { 0x14, 3051UL},
73 { 0x15, 1523UL},
74 { 0x16, 761UL},
75 { 0x00, 0UL}, /* scrubbing off */
76};
77
78/*
Doug Thompson2bc65412009-05-04 20:11:14 +020079 * Memory scrubber control interface. For K8, memory scrubbing is handled by
80 * hardware and can involve L2 cache, dcache as well as the main memory. With
81 * F10, this is extended to L3 cache scrubbing on CPU models sporting that
82 * functionality.
83 *
84 * This causes the "units" for the scrubbing speed to vary from 64 byte blocks
85 * (dram) over to cache lines. This is nasty, so we will use bandwidth in
86 * bytes/sec for the setting.
87 *
88 * Currently, we only do dram scrubbing. If the scrubbing is done in software on
89 * other archs, we might not have access to the caches directly.
90 */
91
92/*
93 * scan the scrub rate mapping table for a close or matching bandwidth value to
94 * issue. If requested is too big, then use last maximum value found.
95 */
96static int amd64_search_set_scrub_rate(struct pci_dev *ctl, u32 new_bw,
97 u32 min_scrubrate)
98{
99 u32 scrubval;
100 int i;
101
102 /*
103 * map the configured rate (new_bw) to a value specific to the AMD64
104 * memory controller and apply to register. Search for the first
105 * bandwidth entry that is greater or equal than the setting requested
106 * and program that. If at last entry, turn off DRAM scrubbing.
107 */
108 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
109 /*
110 * skip scrub rates which aren't recommended
111 * (see F10 BKDG, F3x58)
112 */
113 if (scrubrates[i].scrubval < min_scrubrate)
114 continue;
115
116 if (scrubrates[i].bandwidth <= new_bw)
117 break;
118
119 /*
120 * if no suitable bandwidth found, turn off DRAM scrubbing
121 * entirely by falling back to the last element in the
122 * scrubrates array.
123 */
124 }
125
126 scrubval = scrubrates[i].scrubval;
127 if (scrubval)
128 edac_printk(KERN_DEBUG, EDAC_MC,
129 "Setting scrub rate bandwidth: %u\n",
130 scrubrates[i].bandwidth);
131 else
132 edac_printk(KERN_DEBUG, EDAC_MC, "Turning scrubbing off.\n");
133
134 pci_write_bits32(ctl, K8_SCRCTRL, scrubval, 0x001F);
135
136 return 0;
137}
138
139static int amd64_set_scrub_rate(struct mem_ctl_info *mci, u32 *bandwidth)
140{
141 struct amd64_pvt *pvt = mci->pvt_info;
142 u32 min_scrubrate = 0x0;
143
144 switch (boot_cpu_data.x86) {
145 case 0xf:
146 min_scrubrate = K8_MIN_SCRUB_RATE_BITS;
147 break;
148 case 0x10:
149 min_scrubrate = F10_MIN_SCRUB_RATE_BITS;
150 break;
151 case 0x11:
152 min_scrubrate = F11_MIN_SCRUB_RATE_BITS;
153 break;
154
155 default:
156 amd64_printk(KERN_ERR, "Unsupported family!\n");
157 break;
158 }
159 return amd64_search_set_scrub_rate(pvt->misc_f3_ctl, *bandwidth,
160 min_scrubrate);
161}
162
163static int amd64_get_scrub_rate(struct mem_ctl_info *mci, u32 *bw)
164{
165 struct amd64_pvt *pvt = mci->pvt_info;
166 u32 scrubval = 0;
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200167 int status = -1, i;
Doug Thompson2bc65412009-05-04 20:11:14 +0200168
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200169 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_SCRCTRL, &scrubval);
Doug Thompson2bc65412009-05-04 20:11:14 +0200170
171 scrubval = scrubval & 0x001F;
172
173 edac_printk(KERN_DEBUG, EDAC_MC,
174 "pci-read, sdram scrub control value: %d \n", scrubval);
175
176 for (i = 0; ARRAY_SIZE(scrubrates); i++) {
177 if (scrubrates[i].scrubval == scrubval) {
178 *bw = scrubrates[i].bandwidth;
179 status = 0;
180 break;
181 }
182 }
183
184 return status;
185}
186
Doug Thompson67757632009-04-27 15:53:22 +0200187/* Map from a CSROW entry to the mask entry that operates on it */
188static inline u32 amd64_map_to_dcs_mask(struct amd64_pvt *pvt, int csrow)
189{
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200190 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < OPTERON_CPU_REV_F)
191 return csrow;
192 else
193 return csrow >> 1;
Doug Thompson67757632009-04-27 15:53:22 +0200194}
195
196/* return the 'base' address the i'th CS entry of the 'dct' DRAM controller */
197static u32 amd64_get_dct_base(struct amd64_pvt *pvt, int dct, int csrow)
198{
199 if (dct == 0)
200 return pvt->dcsb0[csrow];
201 else
202 return pvt->dcsb1[csrow];
203}
204
205/*
206 * Return the 'mask' address the i'th CS entry. This function is needed because
207 * there number of DCSM registers on Rev E and prior vs Rev F and later is
208 * different.
209 */
210static u32 amd64_get_dct_mask(struct amd64_pvt *pvt, int dct, int csrow)
211{
212 if (dct == 0)
213 return pvt->dcsm0[amd64_map_to_dcs_mask(pvt, csrow)];
214 else
215 return pvt->dcsm1[amd64_map_to_dcs_mask(pvt, csrow)];
216}
217
218
219/*
220 * In *base and *limit, pass back the full 40-bit base and limit physical
221 * addresses for the node given by node_id. This information is obtained from
222 * DRAM Base (section 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers. The
223 * base and limit addresses are of type SysAddr, as defined at the start of
224 * section 3.4.4 (p. 70). They are the lowest and highest physical addresses
225 * in the address range they represent.
226 */
227static void amd64_get_base_and_limit(struct amd64_pvt *pvt, int node_id,
228 u64 *base, u64 *limit)
229{
230 *base = pvt->dram_base[node_id];
231 *limit = pvt->dram_limit[node_id];
232}
233
234/*
235 * Return 1 if the SysAddr given by sys_addr matches the base/limit associated
236 * with node_id
237 */
238static int amd64_base_limit_match(struct amd64_pvt *pvt,
239 u64 sys_addr, int node_id)
240{
241 u64 base, limit, addr;
242
243 amd64_get_base_and_limit(pvt, node_id, &base, &limit);
244
245 /* The K8 treats this as a 40-bit value. However, bits 63-40 will be
246 * all ones if the most significant implemented address bit is 1.
247 * Here we discard bits 63-40. See section 3.4.2 of AMD publication
248 * 24592: AMD x86-64 Architecture Programmer's Manual Volume 1
249 * Application Programming.
250 */
251 addr = sys_addr & 0x000000ffffffffffull;
252
253 return (addr >= base) && (addr <= limit);
254}
255
256/*
257 * Attempt to map a SysAddr to a node. On success, return a pointer to the
258 * mem_ctl_info structure for the node that the SysAddr maps to.
259 *
260 * On failure, return NULL.
261 */
262static struct mem_ctl_info *find_mc_by_sys_addr(struct mem_ctl_info *mci,
263 u64 sys_addr)
264{
265 struct amd64_pvt *pvt;
266 int node_id;
267 u32 intlv_en, bits;
268
269 /*
270 * Here we use the DRAM Base (section 3.4.4.1) and DRAM Limit (section
271 * 3.4.4.2) registers to map the SysAddr to a node ID.
272 */
273 pvt = mci->pvt_info;
274
275 /*
276 * The value of this field should be the same for all DRAM Base
277 * registers. Therefore we arbitrarily choose to read it from the
278 * register for node 0.
279 */
280 intlv_en = pvt->dram_IntlvEn[0];
281
282 if (intlv_en == 0) {
Borislav Petkov8edc5442009-09-18 12:39:19 +0200283 for (node_id = 0; node_id < DRAM_REG_COUNT; node_id++) {
Doug Thompson67757632009-04-27 15:53:22 +0200284 if (amd64_base_limit_match(pvt, sys_addr, node_id))
Borislav Petkov8edc5442009-09-18 12:39:19 +0200285 goto found;
Doug Thompson67757632009-04-27 15:53:22 +0200286 }
Borislav Petkov8edc5442009-09-18 12:39:19 +0200287 goto err_no_match;
Doug Thompson67757632009-04-27 15:53:22 +0200288 }
289
Borislav Petkov72f158f2009-09-18 12:27:27 +0200290 if (unlikely((intlv_en != 0x01) &&
291 (intlv_en != 0x03) &&
292 (intlv_en != 0x07))) {
Doug Thompson67757632009-04-27 15:53:22 +0200293 amd64_printk(KERN_WARNING, "junk value of 0x%x extracted from "
294 "IntlvEn field of DRAM Base Register for node 0: "
Borislav Petkov72f158f2009-09-18 12:27:27 +0200295 "this probably indicates a BIOS bug.\n", intlv_en);
Doug Thompson67757632009-04-27 15:53:22 +0200296 return NULL;
297 }
298
299 bits = (((u32) sys_addr) >> 12) & intlv_en;
300
301 for (node_id = 0; ; ) {
Borislav Petkov8edc5442009-09-18 12:39:19 +0200302 if ((pvt->dram_IntlvSel[node_id] & intlv_en) == bits)
Doug Thompson67757632009-04-27 15:53:22 +0200303 break; /* intlv_sel field matches */
304
305 if (++node_id >= DRAM_REG_COUNT)
306 goto err_no_match;
307 }
308
309 /* sanity test for sys_addr */
310 if (unlikely(!amd64_base_limit_match(pvt, sys_addr, node_id))) {
311 amd64_printk(KERN_WARNING,
Borislav Petkov8edc5442009-09-18 12:39:19 +0200312 "%s(): sys_addr 0x%llx falls outside base/limit "
313 "address range for node %d with node interleaving "
314 "enabled.\n",
315 __func__, sys_addr, node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200316 return NULL;
317 }
318
319found:
320 return edac_mc_find(node_id);
321
322err_no_match:
323 debugf2("sys_addr 0x%lx doesn't match any node\n",
324 (unsigned long)sys_addr);
325
326 return NULL;
327}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200328
329/*
330 * Extract the DRAM CS base address from selected csrow register.
331 */
332static u64 base_from_dct_base(struct amd64_pvt *pvt, int csrow)
333{
334 return ((u64) (amd64_get_dct_base(pvt, 0, csrow) & pvt->dcsb_base)) <<
335 pvt->dcs_shift;
336}
337
338/*
339 * Extract the mask from the dcsb0[csrow] entry in a CPU revision-specific way.
340 */
341static u64 mask_from_dct_mask(struct amd64_pvt *pvt, int csrow)
342{
343 u64 dcsm_bits, other_bits;
344 u64 mask;
345
346 /* Extract bits from DRAM CS Mask. */
347 dcsm_bits = amd64_get_dct_mask(pvt, 0, csrow) & pvt->dcsm_mask;
348
349 other_bits = pvt->dcsm_mask;
350 other_bits = ~(other_bits << pvt->dcs_shift);
351
352 /*
353 * The extracted bits from DCSM belong in the spaces represented by
354 * the cleared bits in other_bits.
355 */
356 mask = (dcsm_bits << pvt->dcs_shift) | other_bits;
357
358 return mask;
359}
360
361/*
362 * @input_addr is an InputAddr associated with the node given by mci. Return the
363 * csrow that input_addr maps to, or -1 on failure (no csrow claims input_addr).
364 */
365static int input_addr_to_csrow(struct mem_ctl_info *mci, u64 input_addr)
366{
367 struct amd64_pvt *pvt;
368 int csrow;
369 u64 base, mask;
370
371 pvt = mci->pvt_info;
372
373 /*
374 * Here we use the DRAM CS Base and DRAM CS Mask registers. For each CS
375 * base/mask register pair, test the condition shown near the start of
376 * section 3.5.4 (p. 84, BKDG #26094, K8, revA-E).
377 */
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200378 for (csrow = 0; csrow < pvt->cs_count; csrow++) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200379
380 /* This DRAM chip select is disabled on this node */
381 if ((pvt->dcsb0[csrow] & K8_DCSB_CS_ENABLE) == 0)
382 continue;
383
384 base = base_from_dct_base(pvt, csrow);
385 mask = ~mask_from_dct_mask(pvt, csrow);
386
387 if ((input_addr & mask) == (base & mask)) {
388 debugf2("InputAddr 0x%lx matches csrow %d (node %d)\n",
389 (unsigned long)input_addr, csrow,
390 pvt->mc_node_id);
391
392 return csrow;
393 }
394 }
395
396 debugf2("no matching csrow for InputAddr 0x%lx (MC node %d)\n",
397 (unsigned long)input_addr, pvt->mc_node_id);
398
399 return -1;
400}
401
402/*
403 * Return the base value defined by the DRAM Base register for the node
404 * represented by mci. This function returns the full 40-bit value despite the
405 * fact that the register only stores bits 39-24 of the value. See section
406 * 3.4.4.1 (BKDG #26094, K8, revA-E)
407 */
408static inline u64 get_dram_base(struct mem_ctl_info *mci)
409{
410 struct amd64_pvt *pvt = mci->pvt_info;
411
412 return pvt->dram_base[pvt->mc_node_id];
413}
414
415/*
416 * Obtain info from the DRAM Hole Address Register (section 3.4.8, pub #26094)
417 * for the node represented by mci. Info is passed back in *hole_base,
418 * *hole_offset, and *hole_size. Function returns 0 if info is valid or 1 if
419 * info is invalid. Info may be invalid for either of the following reasons:
420 *
421 * - The revision of the node is not E or greater. In this case, the DRAM Hole
422 * Address Register does not exist.
423 *
424 * - The DramHoleValid bit is cleared in the DRAM Hole Address Register,
425 * indicating that its contents are not valid.
426 *
427 * The values passed back in *hole_base, *hole_offset, and *hole_size are
428 * complete 32-bit values despite the fact that the bitfields in the DHAR
429 * only represent bits 31-24 of the base and offset values.
430 */
431int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
432 u64 *hole_offset, u64 *hole_size)
433{
434 struct amd64_pvt *pvt = mci->pvt_info;
435 u64 base;
436
437 /* only revE and later have the DRAM Hole Address Register */
438 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < OPTERON_CPU_REV_E) {
439 debugf1(" revision %d for node %d does not support DHAR\n",
440 pvt->ext_model, pvt->mc_node_id);
441 return 1;
442 }
443
444 /* only valid for Fam10h */
445 if (boot_cpu_data.x86 == 0x10 &&
446 (pvt->dhar & F10_DRAM_MEM_HOIST_VALID) == 0) {
447 debugf1(" Dram Memory Hoisting is DISABLED on this system\n");
448 return 1;
449 }
450
451 if ((pvt->dhar & DHAR_VALID) == 0) {
452 debugf1(" Dram Memory Hoisting is DISABLED on this node %d\n",
453 pvt->mc_node_id);
454 return 1;
455 }
456
457 /* This node has Memory Hoisting */
458
459 /* +------------------+--------------------+--------------------+-----
460 * | memory | DRAM hole | relocated |
461 * | [0, (x - 1)] | [x, 0xffffffff] | addresses from |
462 * | | | DRAM hole |
463 * | | | [0x100000000, |
464 * | | | (0x100000000+ |
465 * | | | (0xffffffff-x))] |
466 * +------------------+--------------------+--------------------+-----
467 *
468 * Above is a diagram of physical memory showing the DRAM hole and the
469 * relocated addresses from the DRAM hole. As shown, the DRAM hole
470 * starts at address x (the base address) and extends through address
471 * 0xffffffff. The DRAM Hole Address Register (DHAR) relocates the
472 * addresses in the hole so that they start at 0x100000000.
473 */
474
475 base = dhar_base(pvt->dhar);
476
477 *hole_base = base;
478 *hole_size = (0x1ull << 32) - base;
479
480 if (boot_cpu_data.x86 > 0xf)
481 *hole_offset = f10_dhar_offset(pvt->dhar);
482 else
483 *hole_offset = k8_dhar_offset(pvt->dhar);
484
485 debugf1(" DHAR info for node %d base 0x%lx offset 0x%lx size 0x%lx\n",
486 pvt->mc_node_id, (unsigned long)*hole_base,
487 (unsigned long)*hole_offset, (unsigned long)*hole_size);
488
489 return 0;
490}
491EXPORT_SYMBOL_GPL(amd64_get_dram_hole_info);
492
Doug Thompson93c2df52009-05-04 20:46:50 +0200493/*
494 * Return the DramAddr that the SysAddr given by @sys_addr maps to. It is
495 * assumed that sys_addr maps to the node given by mci.
496 *
497 * The first part of section 3.4.4 (p. 70) shows how the DRAM Base (section
498 * 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers are used to translate a
499 * SysAddr to a DramAddr. If the DRAM Hole Address Register (DHAR) is enabled,
500 * then it is also involved in translating a SysAddr to a DramAddr. Sections
501 * 3.4.8 and 3.5.8.2 describe the DHAR and how it is used for memory hoisting.
502 * These parts of the documentation are unclear. I interpret them as follows:
503 *
504 * When node n receives a SysAddr, it processes the SysAddr as follows:
505 *
506 * 1. It extracts the DRAMBase and DRAMLimit values from the DRAM Base and DRAM
507 * Limit registers for node n. If the SysAddr is not within the range
508 * specified by the base and limit values, then node n ignores the Sysaddr
509 * (since it does not map to node n). Otherwise continue to step 2 below.
510 *
511 * 2. If the DramHoleValid bit of the DHAR for node n is clear, the DHAR is
512 * disabled so skip to step 3 below. Otherwise see if the SysAddr is within
513 * the range of relocated addresses (starting at 0x100000000) from the DRAM
514 * hole. If not, skip to step 3 below. Else get the value of the
515 * DramHoleOffset field from the DHAR. To obtain the DramAddr, subtract the
516 * offset defined by this value from the SysAddr.
517 *
518 * 3. Obtain the base address for node n from the DRAMBase field of the DRAM
519 * Base register for node n. To obtain the DramAddr, subtract the base
520 * address from the SysAddr, as shown near the start of section 3.4.4 (p.70).
521 */
522static u64 sys_addr_to_dram_addr(struct mem_ctl_info *mci, u64 sys_addr)
523{
524 u64 dram_base, hole_base, hole_offset, hole_size, dram_addr;
525 int ret = 0;
526
527 dram_base = get_dram_base(mci);
528
529 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
530 &hole_size);
531 if (!ret) {
532 if ((sys_addr >= (1ull << 32)) &&
533 (sys_addr < ((1ull << 32) + hole_size))) {
534 /* use DHAR to translate SysAddr to DramAddr */
535 dram_addr = sys_addr - hole_offset;
536
537 debugf2("using DHAR to translate SysAddr 0x%lx to "
538 "DramAddr 0x%lx\n",
539 (unsigned long)sys_addr,
540 (unsigned long)dram_addr);
541
542 return dram_addr;
543 }
544 }
545
546 /*
547 * Translate the SysAddr to a DramAddr as shown near the start of
548 * section 3.4.4 (p. 70). Although sys_addr is a 64-bit value, the k8
549 * only deals with 40-bit values. Therefore we discard bits 63-40 of
550 * sys_addr below. If bit 39 of sys_addr is 1 then the bits we
551 * discard are all 1s. Otherwise the bits we discard are all 0s. See
552 * section 3.4.2 of AMD publication 24592: AMD x86-64 Architecture
553 * Programmer's Manual Volume 1 Application Programming.
554 */
555 dram_addr = (sys_addr & 0xffffffffffull) - dram_base;
556
557 debugf2("using DRAM Base register to translate SysAddr 0x%lx to "
558 "DramAddr 0x%lx\n", (unsigned long)sys_addr,
559 (unsigned long)dram_addr);
560 return dram_addr;
561}
562
563/*
564 * @intlv_en is the value of the IntlvEn field from a DRAM Base register
565 * (section 3.4.4.1). Return the number of bits from a SysAddr that are used
566 * for node interleaving.
567 */
568static int num_node_interleave_bits(unsigned intlv_en)
569{
570 static const int intlv_shift_table[] = { 0, 1, 0, 2, 0, 0, 0, 3 };
571 int n;
572
573 BUG_ON(intlv_en > 7);
574 n = intlv_shift_table[intlv_en];
575 return n;
576}
577
578/* Translate the DramAddr given by @dram_addr to an InputAddr. */
579static u64 dram_addr_to_input_addr(struct mem_ctl_info *mci, u64 dram_addr)
580{
581 struct amd64_pvt *pvt;
582 int intlv_shift;
583 u64 input_addr;
584
585 pvt = mci->pvt_info;
586
587 /*
588 * See the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
589 * concerning translating a DramAddr to an InputAddr.
590 */
591 intlv_shift = num_node_interleave_bits(pvt->dram_IntlvEn[0]);
592 input_addr = ((dram_addr >> intlv_shift) & 0xffffff000ull) +
593 (dram_addr & 0xfff);
594
595 debugf2(" Intlv Shift=%d DramAddr=0x%lx maps to InputAddr=0x%lx\n",
596 intlv_shift, (unsigned long)dram_addr,
597 (unsigned long)input_addr);
598
599 return input_addr;
600}
601
602/*
603 * Translate the SysAddr represented by @sys_addr to an InputAddr. It is
604 * assumed that @sys_addr maps to the node given by mci.
605 */
606static u64 sys_addr_to_input_addr(struct mem_ctl_info *mci, u64 sys_addr)
607{
608 u64 input_addr;
609
610 input_addr =
611 dram_addr_to_input_addr(mci, sys_addr_to_dram_addr(mci, sys_addr));
612
613 debugf2("SysAdddr 0x%lx translates to InputAddr 0x%lx\n",
614 (unsigned long)sys_addr, (unsigned long)input_addr);
615
616 return input_addr;
617}
618
619
620/*
621 * @input_addr is an InputAddr associated with the node represented by mci.
622 * Translate @input_addr to a DramAddr and return the result.
623 */
624static u64 input_addr_to_dram_addr(struct mem_ctl_info *mci, u64 input_addr)
625{
626 struct amd64_pvt *pvt;
627 int node_id, intlv_shift;
628 u64 bits, dram_addr;
629 u32 intlv_sel;
630
631 /*
632 * Near the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
633 * shows how to translate a DramAddr to an InputAddr. Here we reverse
634 * this procedure. When translating from a DramAddr to an InputAddr, the
635 * bits used for node interleaving are discarded. Here we recover these
636 * bits from the IntlvSel field of the DRAM Limit register (section
637 * 3.4.4.2) for the node that input_addr is associated with.
638 */
639 pvt = mci->pvt_info;
640 node_id = pvt->mc_node_id;
641 BUG_ON((node_id < 0) || (node_id > 7));
642
643 intlv_shift = num_node_interleave_bits(pvt->dram_IntlvEn[0]);
644
645 if (intlv_shift == 0) {
646 debugf1(" InputAddr 0x%lx translates to DramAddr of "
647 "same value\n", (unsigned long)input_addr);
648
649 return input_addr;
650 }
651
652 bits = ((input_addr & 0xffffff000ull) << intlv_shift) +
653 (input_addr & 0xfff);
654
655 intlv_sel = pvt->dram_IntlvSel[node_id] & ((1 << intlv_shift) - 1);
656 dram_addr = bits + (intlv_sel << 12);
657
658 debugf1("InputAddr 0x%lx translates to DramAddr 0x%lx "
659 "(%d node interleave bits)\n", (unsigned long)input_addr,
660 (unsigned long)dram_addr, intlv_shift);
661
662 return dram_addr;
663}
664
665/*
666 * @dram_addr is a DramAddr that maps to the node represented by mci. Convert
667 * @dram_addr to a SysAddr.
668 */
669static u64 dram_addr_to_sys_addr(struct mem_ctl_info *mci, u64 dram_addr)
670{
671 struct amd64_pvt *pvt = mci->pvt_info;
672 u64 hole_base, hole_offset, hole_size, base, limit, sys_addr;
673 int ret = 0;
674
675 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
676 &hole_size);
677 if (!ret) {
678 if ((dram_addr >= hole_base) &&
679 (dram_addr < (hole_base + hole_size))) {
680 sys_addr = dram_addr + hole_offset;
681
682 debugf1("using DHAR to translate DramAddr 0x%lx to "
683 "SysAddr 0x%lx\n", (unsigned long)dram_addr,
684 (unsigned long)sys_addr);
685
686 return sys_addr;
687 }
688 }
689
690 amd64_get_base_and_limit(pvt, pvt->mc_node_id, &base, &limit);
691 sys_addr = dram_addr + base;
692
693 /*
694 * The sys_addr we have computed up to this point is a 40-bit value
695 * because the k8 deals with 40-bit values. However, the value we are
696 * supposed to return is a full 64-bit physical address. The AMD
697 * x86-64 architecture specifies that the most significant implemented
698 * address bit through bit 63 of a physical address must be either all
699 * 0s or all 1s. Therefore we sign-extend the 40-bit sys_addr to a
700 * 64-bit value below. See section 3.4.2 of AMD publication 24592:
701 * AMD x86-64 Architecture Programmer's Manual Volume 1 Application
702 * Programming.
703 */
704 sys_addr |= ~((sys_addr & (1ull << 39)) - 1);
705
706 debugf1(" Node %d, DramAddr 0x%lx to SysAddr 0x%lx\n",
707 pvt->mc_node_id, (unsigned long)dram_addr,
708 (unsigned long)sys_addr);
709
710 return sys_addr;
711}
712
713/*
714 * @input_addr is an InputAddr associated with the node given by mci. Translate
715 * @input_addr to a SysAddr.
716 */
717static inline u64 input_addr_to_sys_addr(struct mem_ctl_info *mci,
718 u64 input_addr)
719{
720 return dram_addr_to_sys_addr(mci,
721 input_addr_to_dram_addr(mci, input_addr));
722}
723
724/*
725 * Find the minimum and maximum InputAddr values that map to the given @csrow.
726 * Pass back these values in *input_addr_min and *input_addr_max.
727 */
728static void find_csrow_limits(struct mem_ctl_info *mci, int csrow,
729 u64 *input_addr_min, u64 *input_addr_max)
730{
731 struct amd64_pvt *pvt;
732 u64 base, mask;
733
734 pvt = mci->pvt_info;
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200735 BUG_ON((csrow < 0) || (csrow >= pvt->cs_count));
Doug Thompson93c2df52009-05-04 20:46:50 +0200736
737 base = base_from_dct_base(pvt, csrow);
738 mask = mask_from_dct_mask(pvt, csrow);
739
740 *input_addr_min = base & ~mask;
741 *input_addr_max = base | mask | pvt->dcs_mask_notused;
742}
743
744/*
745 * Extract error address from MCA NB Address Low (section 3.6.4.5) and MCA NB
746 * Address High (section 3.6.4.6) register values and return the result. Address
747 * is located in the info structure (nbeah and nbeal), the encoding is device
748 * specific.
749 */
750static u64 extract_error_address(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +0200751 struct err_regs *info)
Doug Thompson93c2df52009-05-04 20:46:50 +0200752{
753 struct amd64_pvt *pvt = mci->pvt_info;
754
755 return pvt->ops->get_error_address(mci, info);
756}
757
758
759/* Map the Error address to a PAGE and PAGE OFFSET. */
760static inline void error_address_to_page_and_offset(u64 error_address,
761 u32 *page, u32 *offset)
762{
763 *page = (u32) (error_address >> PAGE_SHIFT);
764 *offset = ((u32) error_address) & ~PAGE_MASK;
765}
766
767/*
768 * @sys_addr is an error address (a SysAddr) extracted from the MCA NB Address
769 * Low (section 3.6.4.5) and MCA NB Address High (section 3.6.4.6) registers
770 * of a node that detected an ECC memory error. mci represents the node that
771 * the error address maps to (possibly different from the node that detected
772 * the error). Return the number of the csrow that sys_addr maps to, or -1 on
773 * error.
774 */
775static int sys_addr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr)
776{
777 int csrow;
778
779 csrow = input_addr_to_csrow(mci, sys_addr_to_input_addr(mci, sys_addr));
780
781 if (csrow == -1)
782 amd64_mc_printk(mci, KERN_ERR,
783 "Failed to translate InputAddr to csrow for "
784 "address 0x%lx\n", (unsigned long)sys_addr);
785 return csrow;
786}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200787
Doug Thompson2da11652009-04-27 16:09:09 +0200788static int get_channel_from_ecc_syndrome(unsigned short syndrome);
789
790static void amd64_cpu_display_info(struct amd64_pvt *pvt)
791{
792 if (boot_cpu_data.x86 == 0x11)
793 edac_printk(KERN_DEBUG, EDAC_MC, "F11h CPU detected\n");
794 else if (boot_cpu_data.x86 == 0x10)
795 edac_printk(KERN_DEBUG, EDAC_MC, "F10h CPU detected\n");
796 else if (boot_cpu_data.x86 == 0xf)
797 edac_printk(KERN_DEBUG, EDAC_MC, "%s detected\n",
798 (pvt->ext_model >= OPTERON_CPU_REV_F) ?
799 "Rev F or later" : "Rev E or earlier");
800 else
801 /* we'll hardly ever ever get here */
802 edac_printk(KERN_ERR, EDAC_MC, "Unknown cpu!\n");
803}
804
805/*
806 * Determine if the DIMMs have ECC enabled. ECC is enabled ONLY if all the DIMMs
807 * are ECC capable.
808 */
809static enum edac_type amd64_determine_edac_cap(struct amd64_pvt *pvt)
810{
811 int bit;
Borislav Petkov584fcff2009-06-10 18:29:54 +0200812 enum dev_type edac_cap = EDAC_FLAG_NONE;
Doug Thompson2da11652009-04-27 16:09:09 +0200813
814 bit = (boot_cpu_data.x86 > 0xf || pvt->ext_model >= OPTERON_CPU_REV_F)
815 ? 19
816 : 17;
817
Borislav Petkov584fcff2009-06-10 18:29:54 +0200818 if (pvt->dclr0 & BIT(bit))
Doug Thompson2da11652009-04-27 16:09:09 +0200819 edac_cap = EDAC_FLAG_SECDED;
820
821 return edac_cap;
822}
823
824
825static void f10_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt,
826 int ganged);
827
Borislav Petkov68798e12009-11-03 16:18:33 +0100828static void amd64_dump_dramcfg_low(u32 dclr, int chan)
829{
830 debugf1("F2x%d90 (DRAM Cfg Low): 0x%08x\n", chan, dclr);
831
832 debugf1(" DIMM type: %sbuffered; all DIMMs support ECC: %s\n",
833 (dclr & BIT(16)) ? "un" : "",
834 (dclr & BIT(19)) ? "yes" : "no");
835
836 debugf1(" PAR/ERR parity: %s\n",
837 (dclr & BIT(8)) ? "enabled" : "disabled");
838
839 debugf1(" DCT 128bit mode width: %s\n",
840 (dclr & BIT(11)) ? "128b" : "64b");
841
842 debugf1(" x4 logical DIMMs present: L0: %s L1: %s L2: %s L3: %s\n",
843 (dclr & BIT(12)) ? "yes" : "no",
844 (dclr & BIT(13)) ? "yes" : "no",
845 (dclr & BIT(14)) ? "yes" : "no",
846 (dclr & BIT(15)) ? "yes" : "no");
847}
848
Doug Thompson2da11652009-04-27 16:09:09 +0200849/* Display and decode various NB registers for debug purposes. */
850static void amd64_dump_misc_regs(struct amd64_pvt *pvt)
851{
852 int ganged;
853
Borislav Petkov68798e12009-11-03 16:18:33 +0100854 debugf1("F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap);
Doug Thompson2da11652009-04-27 16:09:09 +0200855
Borislav Petkov68798e12009-11-03 16:18:33 +0100856 debugf1(" NB two channel DRAM capable: %s\n",
857 (pvt->nbcap & K8_NBCAP_DCT_DUAL) ? "yes" : "no");
858
859 debugf1(" ECC capable: %s, ChipKill ECC capable: %s\n",
860 (pvt->nbcap & K8_NBCAP_SECDED) ? "yes" : "no",
861 (pvt->nbcap & K8_NBCAP_CHIPKILL) ? "yes" : "no");
862
863 amd64_dump_dramcfg_low(pvt->dclr0, 0);
Doug Thompson2da11652009-04-27 16:09:09 +0200864
Borislav Petkov8de1d912009-10-16 13:39:30 +0200865 debugf1("F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare);
Doug Thompson2da11652009-04-27 16:09:09 +0200866
Borislav Petkov8de1d912009-10-16 13:39:30 +0200867 debugf1("F1xF0 (DRAM Hole Address): 0x%08x, base: 0x%08x, "
868 "offset: 0x%08x\n",
869 pvt->dhar,
870 dhar_base(pvt->dhar),
871 (boot_cpu_data.x86 == 0xf) ? k8_dhar_offset(pvt->dhar)
872 : f10_dhar_offset(pvt->dhar));
Doug Thompson2da11652009-04-27 16:09:09 +0200873
Borislav Petkov8de1d912009-10-16 13:39:30 +0200874 debugf1(" DramHoleValid: %s\n",
875 (pvt->dhar & DHAR_VALID) ? "yes" : "no");
Doug Thompson2da11652009-04-27 16:09:09 +0200876
Borislav Petkov8de1d912009-10-16 13:39:30 +0200877 /* everything below this point is Fam10h and above */
878 if (boot_cpu_data.x86 == 0xf)
Doug Thompson2da11652009-04-27 16:09:09 +0200879 return;
880
Borislav Petkov8de1d912009-10-16 13:39:30 +0200881 /* Only if NOT ganged does dclr1 have valid info */
Borislav Petkov68798e12009-11-03 16:18:33 +0100882 if (!dct_ganging_enabled(pvt))
883 amd64_dump_dramcfg_low(pvt->dclr1, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200884
885 /*
886 * Determine if ganged and then dump memory sizes for first controller,
887 * and if NOT ganged dump info for 2nd controller.
888 */
889 ganged = dct_ganging_enabled(pvt);
890
891 f10_debug_display_dimm_sizes(0, pvt, ganged);
892
893 if (!ganged)
894 f10_debug_display_dimm_sizes(1, pvt, ganged);
895}
896
897/* Read in both of DBAM registers */
898static void amd64_read_dbam_reg(struct amd64_pvt *pvt)
899{
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200900 amd64_read_pci_cfg(pvt->dram_f2_ctl, DBAM0, &pvt->dbam0);
Doug Thompson2da11652009-04-27 16:09:09 +0200901
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200902 if (boot_cpu_data.x86 >= 0x10)
903 amd64_read_pci_cfg(pvt->dram_f2_ctl, DBAM1, &pvt->dbam1);
Doug Thompson2da11652009-04-27 16:09:09 +0200904}
905
Doug Thompson94be4bf2009-04-27 16:12:00 +0200906/*
907 * NOTE: CPU Revision Dependent code: Rev E and Rev F
908 *
909 * Set the DCSB and DCSM mask values depending on the CPU revision value. Also
910 * set the shift factor for the DCSB and DCSM values.
911 *
912 * ->dcs_mask_notused, RevE:
913 *
914 * To find the max InputAddr for the csrow, start with the base address and set
915 * all bits that are "don't care" bits in the test at the start of section
916 * 3.5.4 (p. 84).
917 *
918 * The "don't care" bits are all set bits in the mask and all bits in the gaps
919 * between bit ranges [35:25] and [19:13]. The value REV_E_DCS_NOTUSED_BITS
920 * represents bits [24:20] and [12:0], which are all bits in the above-mentioned
921 * gaps.
922 *
923 * ->dcs_mask_notused, RevF and later:
924 *
925 * To find the max InputAddr for the csrow, start with the base address and set
926 * all bits that are "don't care" bits in the test at the start of NPT section
927 * 4.5.4 (p. 87).
928 *
929 * The "don't care" bits are all set bits in the mask and all bits in the gaps
930 * between bit ranges [36:27] and [21:13].
931 *
932 * The value REV_F_F1Xh_DCS_NOTUSED_BITS represents bits [26:22] and [12:0],
933 * which are all bits in the above-mentioned gaps.
934 */
935static void amd64_set_dct_base_and_mask(struct amd64_pvt *pvt)
936{
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200937
938 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < OPTERON_CPU_REV_F) {
939 pvt->dcsb_base = REV_E_DCSB_BASE_BITS;
940 pvt->dcsm_mask = REV_E_DCSM_MASK_BITS;
941 pvt->dcs_mask_notused = REV_E_DCS_NOTUSED_BITS;
942 pvt->dcs_shift = REV_E_DCS_SHIFT;
943 pvt->cs_count = 8;
944 pvt->num_dcsm = 8;
945 } else {
Doug Thompson94be4bf2009-04-27 16:12:00 +0200946 pvt->dcsb_base = REV_F_F1Xh_DCSB_BASE_BITS;
947 pvt->dcsm_mask = REV_F_F1Xh_DCSM_MASK_BITS;
948 pvt->dcs_mask_notused = REV_F_F1Xh_DCS_NOTUSED_BITS;
949 pvt->dcs_shift = REV_F_F1Xh_DCS_SHIFT;
950
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200951 if (boot_cpu_data.x86 == 0x11) {
952 pvt->cs_count = 4;
953 pvt->num_dcsm = 2;
954 } else {
955 pvt->cs_count = 8;
956 pvt->num_dcsm = 4;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200957 }
Doug Thompson94be4bf2009-04-27 16:12:00 +0200958 }
959}
960
961/*
962 * Function 2 Offset F10_DCSB0; read in the DCS Base and DCS Mask hw registers
963 */
964static void amd64_read_dct_base_mask(struct amd64_pvt *pvt)
965{
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200966 int cs, reg;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200967
968 amd64_set_dct_base_and_mask(pvt);
969
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200970 for (cs = 0; cs < pvt->cs_count; cs++) {
Doug Thompson94be4bf2009-04-27 16:12:00 +0200971 reg = K8_DCSB0 + (cs * 4);
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200972 if (!amd64_read_pci_cfg(pvt->dram_f2_ctl, reg, &pvt->dcsb0[cs]))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200973 debugf0(" DCSB0[%d]=0x%08x reg: F2x%x\n",
974 cs, pvt->dcsb0[cs], reg);
975
976 /* If DCT are NOT ganged, then read in DCT1's base */
977 if (boot_cpu_data.x86 >= 0x10 && !dct_ganging_enabled(pvt)) {
978 reg = F10_DCSB1 + (cs * 4);
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200979 if (!amd64_read_pci_cfg(pvt->dram_f2_ctl, reg,
980 &pvt->dcsb1[cs]))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200981 debugf0(" DCSB1[%d]=0x%08x reg: F2x%x\n",
982 cs, pvt->dcsb1[cs], reg);
983 } else {
984 pvt->dcsb1[cs] = 0;
985 }
986 }
987
988 for (cs = 0; cs < pvt->num_dcsm; cs++) {
Wan Wei4afcd2d2009-07-27 14:34:15 +0200989 reg = K8_DCSM0 + (cs * 4);
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200990 if (!amd64_read_pci_cfg(pvt->dram_f2_ctl, reg, &pvt->dcsm0[cs]))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200991 debugf0(" DCSM0[%d]=0x%08x reg: F2x%x\n",
992 cs, pvt->dcsm0[cs], reg);
993
994 /* If DCT are NOT ganged, then read in DCT1's mask */
995 if (boot_cpu_data.x86 >= 0x10 && !dct_ganging_enabled(pvt)) {
996 reg = F10_DCSM1 + (cs * 4);
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200997 if (!amd64_read_pci_cfg(pvt->dram_f2_ctl, reg,
998 &pvt->dcsm1[cs]))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200999 debugf0(" DCSM1[%d]=0x%08x reg: F2x%x\n",
1000 cs, pvt->dcsm1[cs], reg);
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001001 } else {
Doug Thompson94be4bf2009-04-27 16:12:00 +02001002 pvt->dcsm1[cs] = 0;
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001003 }
Doug Thompson94be4bf2009-04-27 16:12:00 +02001004 }
1005}
1006
1007static enum mem_type amd64_determine_memory_type(struct amd64_pvt *pvt)
1008{
1009 enum mem_type type;
1010
1011 if (boot_cpu_data.x86 >= 0x10 || pvt->ext_model >= OPTERON_CPU_REV_F) {
1012 /* Rev F and later */
1013 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2;
1014 } else {
1015 /* Rev E and earlier */
1016 type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR;
1017 }
1018
1019 debugf1(" Memory type is: %s\n",
1020 (type == MEM_DDR2) ? "MEM_DDR2" :
1021 (type == MEM_RDDR2) ? "MEM_RDDR2" :
1022 (type == MEM_DDR) ? "MEM_DDR" : "MEM_RDDR");
1023
1024 return type;
1025}
1026
Doug Thompsonddff8762009-04-27 16:14:52 +02001027/*
1028 * Read the DRAM Configuration Low register. It differs between CG, D & E revs
1029 * and the later RevF memory controllers (DDR vs DDR2)
1030 *
1031 * Return:
1032 * number of memory channels in operation
1033 * Pass back:
1034 * contents of the DCL0_LOW register
1035 */
1036static int k8_early_channel_count(struct amd64_pvt *pvt)
1037{
1038 int flag, err = 0;
1039
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001040 err = amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCLR_0, &pvt->dclr0);
Doug Thompsonddff8762009-04-27 16:14:52 +02001041 if (err)
1042 return err;
1043
1044 if ((boot_cpu_data.x86_model >> 4) >= OPTERON_CPU_REV_F) {
1045 /* RevF (NPT) and later */
1046 flag = pvt->dclr0 & F10_WIDTH_128;
1047 } else {
1048 /* RevE and earlier */
1049 flag = pvt->dclr0 & REVE_WIDTH_128;
1050 }
1051
1052 /* not used */
1053 pvt->dclr1 = 0;
1054
1055 return (flag) ? 2 : 1;
1056}
1057
1058/* extract the ERROR ADDRESS for the K8 CPUs */
1059static u64 k8_get_error_address(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02001060 struct err_regs *info)
Doug Thompsonddff8762009-04-27 16:14:52 +02001061{
1062 return (((u64) (info->nbeah & 0xff)) << 32) +
1063 (info->nbeal & ~0x03);
1064}
1065
1066/*
1067 * Read the Base and Limit registers for K8 based Memory controllers; extract
1068 * fields from the 'raw' reg into separate data fields
1069 *
1070 * Isolates: BASE, LIMIT, IntlvEn, IntlvSel, RW_EN
1071 */
1072static void k8_read_dram_base_limit(struct amd64_pvt *pvt, int dram)
1073{
1074 u32 low;
1075 u32 off = dram << 3; /* 8 bytes between DRAM entries */
Doug Thompsonddff8762009-04-27 16:14:52 +02001076
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001077 amd64_read_pci_cfg(pvt->addr_f1_ctl, K8_DRAM_BASE_LOW + off, &low);
Doug Thompsonddff8762009-04-27 16:14:52 +02001078
1079 /* Extract parts into separate data entries */
Borislav Petkov49978112009-10-12 17:23:03 +02001080 pvt->dram_base[dram] = ((u64) low & 0xFFFF0000) << 8;
Doug Thompsonddff8762009-04-27 16:14:52 +02001081 pvt->dram_IntlvEn[dram] = (low >> 8) & 0x7;
1082 pvt->dram_rw_en[dram] = (low & 0x3);
1083
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001084 amd64_read_pci_cfg(pvt->addr_f1_ctl, K8_DRAM_LIMIT_LOW + off, &low);
Doug Thompsonddff8762009-04-27 16:14:52 +02001085
1086 /*
1087 * Extract parts into separate data entries. Limit is the HIGHEST memory
1088 * location of the region, so lower 24 bits need to be all ones
1089 */
Borislav Petkov49978112009-10-12 17:23:03 +02001090 pvt->dram_limit[dram] = (((u64) low & 0xFFFF0000) << 8) | 0x00FFFFFF;
Doug Thompsonddff8762009-04-27 16:14:52 +02001091 pvt->dram_IntlvSel[dram] = (low >> 8) & 0x7;
1092 pvt->dram_DstNode[dram] = (low & 0x7);
1093}
1094
1095static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02001096 struct err_regs *info,
Doug Thompsonddff8762009-04-27 16:14:52 +02001097 u64 SystemAddress)
1098{
1099 struct mem_ctl_info *src_mci;
1100 unsigned short syndrome;
1101 int channel, csrow;
1102 u32 page, offset;
1103
1104 /* Extract the syndrome parts and form a 16-bit syndrome */
Borislav Petkovb70ef012009-06-25 19:32:38 +02001105 syndrome = HIGH_SYNDROME(info->nbsl) << 8;
1106 syndrome |= LOW_SYNDROME(info->nbsh);
Doug Thompsonddff8762009-04-27 16:14:52 +02001107
1108 /* CHIPKILL enabled */
1109 if (info->nbcfg & K8_NBCFG_CHIPKILL) {
1110 channel = get_channel_from_ecc_syndrome(syndrome);
1111 if (channel < 0) {
1112 /*
1113 * Syndrome didn't map, so we don't know which of the
1114 * 2 DIMMs is in error. So we need to ID 'both' of them
1115 * as suspect.
1116 */
1117 amd64_mc_printk(mci, KERN_WARNING,
1118 "unknown syndrome 0x%x - possible error "
1119 "reporting race\n", syndrome);
1120 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1121 return;
1122 }
1123 } else {
1124 /*
1125 * non-chipkill ecc mode
1126 *
1127 * The k8 documentation is unclear about how to determine the
1128 * channel number when using non-chipkill memory. This method
1129 * was obtained from email communication with someone at AMD.
1130 * (Wish the email was placed in this comment - norsk)
1131 */
1132 channel = ((SystemAddress & BIT(3)) != 0);
1133 }
1134
1135 /*
1136 * Find out which node the error address belongs to. This may be
1137 * different from the node that detected the error.
1138 */
1139 src_mci = find_mc_by_sys_addr(mci, SystemAddress);
Keith Mannthey2cff18c2009-09-18 14:35:23 +02001140 if (!src_mci) {
Doug Thompsonddff8762009-04-27 16:14:52 +02001141 amd64_mc_printk(mci, KERN_ERR,
1142 "failed to map error address 0x%lx to a node\n",
1143 (unsigned long)SystemAddress);
1144 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1145 return;
1146 }
1147
1148 /* Now map the SystemAddress to a CSROW */
1149 csrow = sys_addr_to_csrow(src_mci, SystemAddress);
1150 if (csrow < 0) {
1151 edac_mc_handle_ce_no_info(src_mci, EDAC_MOD_STR);
1152 } else {
1153 error_address_to_page_and_offset(SystemAddress, &page, &offset);
1154
1155 edac_mc_handle_ce(src_mci, page, offset, syndrome, csrow,
1156 channel, EDAC_MOD_STR);
1157 }
1158}
1159
1160/*
1161 * determrine the number of PAGES in for this DIMM's size based on its DRAM
1162 * Address Mapping.
1163 *
1164 * First step is to calc the number of bits to shift a value of 1 left to
1165 * indicate show many pages. Start with the DBAM value as the starting bits,
1166 * then proceed to adjust those shift bits, based on CPU rev and the table.
1167 * See BKDG on the DBAM
1168 */
1169static int k8_dbam_map_to_pages(struct amd64_pvt *pvt, int dram_map)
1170{
1171 int nr_pages;
1172
1173 if (pvt->ext_model >= OPTERON_CPU_REV_F) {
1174 nr_pages = 1 << (revf_quad_ddr2_shift[dram_map] - PAGE_SHIFT);
1175 } else {
1176 /*
1177 * RevE and less section; this line is tricky. It collapses the
1178 * table used by RevD and later to one that matches revisions CG
1179 * and earlier.
1180 */
1181 dram_map -= (pvt->ext_model >= OPTERON_CPU_REV_D) ?
1182 (dram_map > 8 ? 4 : (dram_map > 5 ?
1183 3 : (dram_map > 2 ? 1 : 0))) : 0;
1184
1185 /* 25 shift is 32MiB minimum DIMM size in RevE and prior */
1186 nr_pages = 1 << (dram_map + 25 - PAGE_SHIFT);
1187 }
1188
1189 return nr_pages;
1190}
1191
Doug Thompson1afd3c92009-04-27 16:16:50 +02001192/*
1193 * Get the number of DCT channels in use.
1194 *
1195 * Return:
1196 * number of Memory Channels in operation
1197 * Pass back:
1198 * contents of the DCL0_LOW register
1199 */
1200static int f10_early_channel_count(struct amd64_pvt *pvt)
1201{
Wan Wei57a30852009-08-07 17:04:49 +02001202 int dbams[] = { DBAM0, DBAM1 };
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001203 int i, j, channels = 0;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001204 u32 dbam;
Doug Thompsonddff8762009-04-27 16:14:52 +02001205
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001206 if (amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCLR_0, &pvt->dclr0))
Doug Thompson1afd3c92009-04-27 16:16:50 +02001207 goto err_reg;
1208
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001209 if (amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCLR_1, &pvt->dclr1))
Doug Thompson1afd3c92009-04-27 16:16:50 +02001210 goto err_reg;
1211
1212 /* If we are in 128 bit mode, then we are using 2 channels */
1213 if (pvt->dclr0 & F10_WIDTH_128) {
1214 debugf0("Data WIDTH is 128 bits - 2 channels\n");
1215 channels = 2;
1216 return channels;
1217 }
1218
1219 /*
1220 * Need to check if in UN-ganged mode: In such, there are 2 channels,
1221 * but they are NOT in 128 bit mode and thus the above 'dcl0' status bit
1222 * will be OFF.
1223 *
1224 * Need to check DCT0[0] and DCT1[0] to see if only one of them has
1225 * their CSEnable bit on. If so, then SINGLE DIMM case.
1226 */
1227 debugf0("Data WIDTH is NOT 128 bits - need more decoding\n");
1228
1229 /*
1230 * Check DRAM Bank Address Mapping values for each DIMM to see if there
1231 * is more than just one DIMM present in unganged mode. Need to check
1232 * both controllers since DIMMs can be placed in either one.
1233 */
Wan Wei57a30852009-08-07 17:04:49 +02001234 for (i = 0; i < ARRAY_SIZE(dbams); i++) {
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001235 if (amd64_read_pci_cfg(pvt->dram_f2_ctl, dbams[i], &dbam))
Doug Thompson1afd3c92009-04-27 16:16:50 +02001236 goto err_reg;
1237
Wan Wei57a30852009-08-07 17:04:49 +02001238 for (j = 0; j < 4; j++) {
1239 if (DBAM_DIMM(j, dbam) > 0) {
1240 channels++;
1241 break;
1242 }
1243 }
Doug Thompson1afd3c92009-04-27 16:16:50 +02001244 }
1245
Borislav Petkov37da0452009-06-10 17:36:57 +02001246 debugf0("MCT channel count: %d\n", channels);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001247
1248 return channels;
1249
1250err_reg:
1251 return -1;
1252
1253}
1254
1255static int f10_dbam_map_to_pages(struct amd64_pvt *pvt, int dram_map)
1256{
1257 return 1 << (revf_quad_ddr2_shift[dram_map] - PAGE_SHIFT);
1258}
1259
1260/* Enable extended configuration access via 0xCF8 feature */
1261static void amd64_setup(struct amd64_pvt *pvt)
1262{
1263 u32 reg;
1264
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001265 amd64_read_pci_cfg(pvt->misc_f3_ctl, F10_NB_CFG_HIGH, &reg);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001266
1267 pvt->flags.cf8_extcfg = !!(reg & F10_NB_CFG_LOW_ENABLE_EXT_CFG);
1268 reg |= F10_NB_CFG_LOW_ENABLE_EXT_CFG;
1269 pci_write_config_dword(pvt->misc_f3_ctl, F10_NB_CFG_HIGH, reg);
1270}
1271
1272/* Restore the extended configuration access via 0xCF8 feature */
1273static void amd64_teardown(struct amd64_pvt *pvt)
1274{
1275 u32 reg;
1276
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001277 amd64_read_pci_cfg(pvt->misc_f3_ctl, F10_NB_CFG_HIGH, &reg);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001278
1279 reg &= ~F10_NB_CFG_LOW_ENABLE_EXT_CFG;
1280 if (pvt->flags.cf8_extcfg)
1281 reg |= F10_NB_CFG_LOW_ENABLE_EXT_CFG;
1282 pci_write_config_dword(pvt->misc_f3_ctl, F10_NB_CFG_HIGH, reg);
1283}
1284
1285static u64 f10_get_error_address(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02001286 struct err_regs *info)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001287{
1288 return (((u64) (info->nbeah & 0xffff)) << 32) +
1289 (info->nbeal & ~0x01);
1290}
1291
1292/*
1293 * Read the Base and Limit registers for F10 based Memory controllers. Extract
1294 * fields from the 'raw' reg into separate data fields.
1295 *
1296 * Isolates: BASE, LIMIT, IntlvEn, IntlvSel, RW_EN.
1297 */
1298static void f10_read_dram_base_limit(struct amd64_pvt *pvt, int dram)
1299{
1300 u32 high_offset, low_offset, high_base, low_base, high_limit, low_limit;
1301
1302 low_offset = K8_DRAM_BASE_LOW + (dram << 3);
1303 high_offset = F10_DRAM_BASE_HIGH + (dram << 3);
1304
1305 /* read the 'raw' DRAM BASE Address register */
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001306 amd64_read_pci_cfg(pvt->addr_f1_ctl, low_offset, &low_base);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001307
1308 /* Read from the ECS data register */
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001309 amd64_read_pci_cfg(pvt->addr_f1_ctl, high_offset, &high_base);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001310
1311 /* Extract parts into separate data entries */
1312 pvt->dram_rw_en[dram] = (low_base & 0x3);
1313
1314 if (pvt->dram_rw_en[dram] == 0)
1315 return;
1316
1317 pvt->dram_IntlvEn[dram] = (low_base >> 8) & 0x7;
1318
Borislav Petkov66216a72009-09-22 16:48:37 +02001319 pvt->dram_base[dram] = (((u64)high_base & 0x000000FF) << 40) |
Borislav Petkov49978112009-10-12 17:23:03 +02001320 (((u64)low_base & 0xFFFF0000) << 8);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001321
1322 low_offset = K8_DRAM_LIMIT_LOW + (dram << 3);
1323 high_offset = F10_DRAM_LIMIT_HIGH + (dram << 3);
1324
1325 /* read the 'raw' LIMIT registers */
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001326 amd64_read_pci_cfg(pvt->addr_f1_ctl, low_offset, &low_limit);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001327
1328 /* Read from the ECS data register for the HIGH portion */
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001329 amd64_read_pci_cfg(pvt->addr_f1_ctl, high_offset, &high_limit);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001330
1331 debugf0(" HW Regs: BASE=0x%08x-%08x LIMIT= 0x%08x-%08x\n",
1332 high_base, low_base, high_limit, low_limit);
1333
1334 pvt->dram_DstNode[dram] = (low_limit & 0x7);
1335 pvt->dram_IntlvSel[dram] = (low_limit >> 8) & 0x7;
1336
1337 /*
1338 * Extract address values and form a LIMIT address. Limit is the HIGHEST
1339 * memory location of the region, so low 24 bits need to be all ones.
1340 */
Borislav Petkov66216a72009-09-22 16:48:37 +02001341 pvt->dram_limit[dram] = (((u64)high_limit & 0x000000FF) << 40) |
Borislav Petkov49978112009-10-12 17:23:03 +02001342 (((u64) low_limit & 0xFFFF0000) << 8) |
Borislav Petkov66216a72009-09-22 16:48:37 +02001343 0x00FFFFFF;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001344}
Doug Thompson6163b5d2009-04-27 16:20:17 +02001345
1346static void f10_read_dram_ctl_register(struct amd64_pvt *pvt)
1347{
Doug Thompson6163b5d2009-04-27 16:20:17 +02001348
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001349 if (!amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCTL_SEL_LOW,
1350 &pvt->dram_ctl_select_low)) {
Borislav Petkov72381bd2009-10-09 19:14:43 +02001351 debugf0("F2x110 (DCTL Sel. Low): 0x%08x, "
1352 "High range addresses at: 0x%x\n",
1353 pvt->dram_ctl_select_low,
1354 dct_sel_baseaddr(pvt));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001355
Borislav Petkov72381bd2009-10-09 19:14:43 +02001356 debugf0(" DCT mode: %s, All DCTs on: %s\n",
1357 (dct_ganging_enabled(pvt) ? "ganged" : "unganged"),
1358 (dct_dram_enabled(pvt) ? "yes" : "no"));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001359
Borislav Petkov72381bd2009-10-09 19:14:43 +02001360 if (!dct_ganging_enabled(pvt))
1361 debugf0(" Address range split per DCT: %s\n",
1362 (dct_high_range_enabled(pvt) ? "yes" : "no"));
1363
1364 debugf0(" DCT data interleave for ECC: %s, "
1365 "DRAM cleared since last warm reset: %s\n",
1366 (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"),
1367 (dct_memory_cleared(pvt) ? "yes" : "no"));
1368
1369 debugf0(" DCT channel interleave: %s, "
1370 "DCT interleave bits selector: 0x%x\n",
1371 (dct_interleave_enabled(pvt) ? "enabled" : "disabled"),
Doug Thompson6163b5d2009-04-27 16:20:17 +02001372 dct_sel_interleave_addr(pvt));
1373 }
1374
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001375 amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCTL_SEL_HIGH,
1376 &pvt->dram_ctl_select_high);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001377}
1378
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001379/*
1380 * determine channel based on the interleaving mode: F10h BKDG, 2.8.9 Memory
1381 * Interleaving Modes.
1382 */
Doug Thompson6163b5d2009-04-27 16:20:17 +02001383static u32 f10_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
1384 int hi_range_sel, u32 intlv_en)
1385{
1386 u32 cs, temp, dct_sel_high = (pvt->dram_ctl_select_low >> 1) & 1;
1387
1388 if (dct_ganging_enabled(pvt))
1389 cs = 0;
1390 else if (hi_range_sel)
1391 cs = dct_sel_high;
1392 else if (dct_interleave_enabled(pvt)) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001393 /*
1394 * see F2x110[DctSelIntLvAddr] - channel interleave mode
1395 */
Doug Thompson6163b5d2009-04-27 16:20:17 +02001396 if (dct_sel_interleave_addr(pvt) == 0)
1397 cs = sys_addr >> 6 & 1;
1398 else if ((dct_sel_interleave_addr(pvt) >> 1) & 1) {
1399 temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
1400
1401 if (dct_sel_interleave_addr(pvt) & 1)
1402 cs = (sys_addr >> 9 & 1) ^ temp;
1403 else
1404 cs = (sys_addr >> 6 & 1) ^ temp;
1405 } else if (intlv_en & 4)
1406 cs = sys_addr >> 15 & 1;
1407 else if (intlv_en & 2)
1408 cs = sys_addr >> 14 & 1;
1409 else if (intlv_en & 1)
1410 cs = sys_addr >> 13 & 1;
1411 else
1412 cs = sys_addr >> 12 & 1;
1413 } else if (dct_high_range_enabled(pvt) && !dct_ganging_enabled(pvt))
1414 cs = ~dct_sel_high & 1;
1415 else
1416 cs = 0;
1417
1418 return cs;
1419}
1420
1421static inline u32 f10_map_intlv_en_to_shift(u32 intlv_en)
1422{
1423 if (intlv_en == 1)
1424 return 1;
1425 else if (intlv_en == 3)
1426 return 2;
1427 else if (intlv_en == 7)
1428 return 3;
1429
1430 return 0;
1431}
1432
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001433/* See F10h BKDG, 2.8.10.2 DctSelBaseOffset Programming */
1434static inline u64 f10_get_base_addr_offset(u64 sys_addr, int hi_range_sel,
Doug Thompson6163b5d2009-04-27 16:20:17 +02001435 u32 dct_sel_base_addr,
1436 u64 dct_sel_base_off,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001437 u32 hole_valid, u32 hole_off,
Doug Thompson6163b5d2009-04-27 16:20:17 +02001438 u64 dram_base)
1439{
1440 u64 chan_off;
1441
1442 if (hi_range_sel) {
1443 if (!(dct_sel_base_addr & 0xFFFFF800) &&
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001444 hole_valid && (sys_addr >= 0x100000000ULL))
Doug Thompson6163b5d2009-04-27 16:20:17 +02001445 chan_off = hole_off << 16;
1446 else
1447 chan_off = dct_sel_base_off;
1448 } else {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001449 if (hole_valid && (sys_addr >= 0x100000000ULL))
Doug Thompson6163b5d2009-04-27 16:20:17 +02001450 chan_off = hole_off << 16;
1451 else
1452 chan_off = dram_base & 0xFFFFF8000000ULL;
1453 }
1454
1455 return (sys_addr & 0x0000FFFFFFFFFFC0ULL) -
1456 (chan_off & 0x0000FFFFFF800000ULL);
1457}
1458
1459/* Hack for the time being - Can we get this from BIOS?? */
1460#define CH0SPARE_RANK 0
1461#define CH1SPARE_RANK 1
1462
1463/*
1464 * checks if the csrow passed in is marked as SPARED, if so returns the new
1465 * spare row
1466 */
1467static inline int f10_process_possible_spare(int csrow,
1468 u32 cs, struct amd64_pvt *pvt)
1469{
1470 u32 swap_done;
1471 u32 bad_dram_cs;
1472
1473 /* Depending on channel, isolate respective SPARING info */
1474 if (cs) {
1475 swap_done = F10_ONLINE_SPARE_SWAPDONE1(pvt->online_spare);
1476 bad_dram_cs = F10_ONLINE_SPARE_BADDRAM_CS1(pvt->online_spare);
1477 if (swap_done && (csrow == bad_dram_cs))
1478 csrow = CH1SPARE_RANK;
1479 } else {
1480 swap_done = F10_ONLINE_SPARE_SWAPDONE0(pvt->online_spare);
1481 bad_dram_cs = F10_ONLINE_SPARE_BADDRAM_CS0(pvt->online_spare);
1482 if (swap_done && (csrow == bad_dram_cs))
1483 csrow = CH0SPARE_RANK;
1484 }
1485 return csrow;
1486}
1487
1488/*
1489 * Iterate over the DRAM DCT "base" and "mask" registers looking for a
1490 * SystemAddr match on the specified 'ChannelSelect' and 'NodeID'
1491 *
1492 * Return:
1493 * -EINVAL: NOT FOUND
1494 * 0..csrow = Chip-Select Row
1495 */
1496static int f10_lookup_addr_in_dct(u32 in_addr, u32 nid, u32 cs)
1497{
1498 struct mem_ctl_info *mci;
1499 struct amd64_pvt *pvt;
1500 u32 cs_base, cs_mask;
1501 int cs_found = -EINVAL;
1502 int csrow;
1503
1504 mci = mci_lookup[nid];
1505 if (!mci)
1506 return cs_found;
1507
1508 pvt = mci->pvt_info;
1509
1510 debugf1("InputAddr=0x%x channelselect=%d\n", in_addr, cs);
1511
Borislav Petkov9d858bb2009-09-21 14:35:51 +02001512 for (csrow = 0; csrow < pvt->cs_count; csrow++) {
Doug Thompson6163b5d2009-04-27 16:20:17 +02001513
1514 cs_base = amd64_get_dct_base(pvt, cs, csrow);
1515 if (!(cs_base & K8_DCSB_CS_ENABLE))
1516 continue;
1517
1518 /*
1519 * We have an ENABLED CSROW, Isolate just the MASK bits of the
1520 * target: [28:19] and [13:5], which map to [36:27] and [21:13]
1521 * of the actual address.
1522 */
1523 cs_base &= REV_F_F1Xh_DCSB_BASE_BITS;
1524
1525 /*
1526 * Get the DCT Mask, and ENABLE the reserved bits: [18:16] and
1527 * [4:0] to become ON. Then mask off bits [28:0] ([36:8])
1528 */
1529 cs_mask = amd64_get_dct_mask(pvt, cs, csrow);
1530
1531 debugf1(" CSROW=%d CSBase=0x%x RAW CSMask=0x%x\n",
1532 csrow, cs_base, cs_mask);
1533
1534 cs_mask = (cs_mask | 0x0007C01F) & 0x1FFFFFFF;
1535
1536 debugf1(" Final CSMask=0x%x\n", cs_mask);
1537 debugf1(" (InputAddr & ~CSMask)=0x%x "
1538 "(CSBase & ~CSMask)=0x%x\n",
1539 (in_addr & ~cs_mask), (cs_base & ~cs_mask));
1540
1541 if ((in_addr & ~cs_mask) == (cs_base & ~cs_mask)) {
1542 cs_found = f10_process_possible_spare(csrow, cs, pvt);
1543
1544 debugf1(" MATCH csrow=%d\n", cs_found);
1545 break;
1546 }
1547 }
1548 return cs_found;
1549}
1550
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001551/* For a given @dram_range, check if @sys_addr falls within it. */
1552static int f10_match_to_this_node(struct amd64_pvt *pvt, int dram_range,
1553 u64 sys_addr, int *nid, int *chan_sel)
1554{
1555 int node_id, cs_found = -EINVAL, high_range = 0;
1556 u32 intlv_en, intlv_sel, intlv_shift, hole_off;
1557 u32 hole_valid, tmp, dct_sel_base, channel;
1558 u64 dram_base, chan_addr, dct_sel_base_off;
1559
1560 dram_base = pvt->dram_base[dram_range];
1561 intlv_en = pvt->dram_IntlvEn[dram_range];
1562
1563 node_id = pvt->dram_DstNode[dram_range];
1564 intlv_sel = pvt->dram_IntlvSel[dram_range];
1565
1566 debugf1("(dram=%d) Base=0x%llx SystemAddr= 0x%llx Limit=0x%llx\n",
1567 dram_range, dram_base, sys_addr, pvt->dram_limit[dram_range]);
1568
1569 /*
1570 * This assumes that one node's DHAR is the same as all the other
1571 * nodes' DHAR.
1572 */
1573 hole_off = (pvt->dhar & 0x0000FF80);
1574 hole_valid = (pvt->dhar & 0x1);
1575 dct_sel_base_off = (pvt->dram_ctl_select_high & 0xFFFFFC00) << 16;
1576
1577 debugf1(" HoleOffset=0x%x HoleValid=0x%x IntlvSel=0x%x\n",
1578 hole_off, hole_valid, intlv_sel);
1579
1580 if (intlv_en ||
1581 (intlv_sel != ((sys_addr >> 12) & intlv_en)))
1582 return -EINVAL;
1583
1584 dct_sel_base = dct_sel_baseaddr(pvt);
1585
1586 /*
1587 * check whether addresses >= DctSelBaseAddr[47:27] are to be used to
1588 * select between DCT0 and DCT1.
1589 */
1590 if (dct_high_range_enabled(pvt) &&
1591 !dct_ganging_enabled(pvt) &&
1592 ((sys_addr >> 27) >= (dct_sel_base >> 11)))
1593 high_range = 1;
1594
1595 channel = f10_determine_channel(pvt, sys_addr, high_range, intlv_en);
1596
1597 chan_addr = f10_get_base_addr_offset(sys_addr, high_range, dct_sel_base,
1598 dct_sel_base_off, hole_valid,
1599 hole_off, dram_base);
1600
1601 intlv_shift = f10_map_intlv_en_to_shift(intlv_en);
1602
1603 /* remove Node ID (in case of memory interleaving) */
1604 tmp = chan_addr & 0xFC0;
1605
1606 chan_addr = ((chan_addr >> intlv_shift) & 0xFFFFFFFFF000ULL) | tmp;
1607
1608 /* remove channel interleave and hash */
1609 if (dct_interleave_enabled(pvt) &&
1610 !dct_high_range_enabled(pvt) &&
1611 !dct_ganging_enabled(pvt)) {
1612 if (dct_sel_interleave_addr(pvt) != 1)
1613 chan_addr = (chan_addr >> 1) & 0xFFFFFFFFFFFFFFC0ULL;
1614 else {
1615 tmp = chan_addr & 0xFC0;
1616 chan_addr = ((chan_addr & 0xFFFFFFFFFFFFC000ULL) >> 1)
1617 | tmp;
1618 }
1619 }
1620
1621 debugf1(" (ChannelAddrLong=0x%llx) >> 8 becomes InputAddr=0x%x\n",
1622 chan_addr, (u32)(chan_addr >> 8));
1623
1624 cs_found = f10_lookup_addr_in_dct(chan_addr >> 8, node_id, channel);
1625
1626 if (cs_found >= 0) {
1627 *nid = node_id;
1628 *chan_sel = channel;
1629 }
1630 return cs_found;
1631}
1632
1633static int f10_translate_sysaddr_to_cs(struct amd64_pvt *pvt, u64 sys_addr,
1634 int *node, int *chan_sel)
1635{
1636 int dram_range, cs_found = -EINVAL;
1637 u64 dram_base, dram_limit;
1638
1639 for (dram_range = 0; dram_range < DRAM_REG_COUNT; dram_range++) {
1640
1641 if (!pvt->dram_rw_en[dram_range])
1642 continue;
1643
1644 dram_base = pvt->dram_base[dram_range];
1645 dram_limit = pvt->dram_limit[dram_range];
1646
1647 if ((dram_base <= sys_addr) && (sys_addr <= dram_limit)) {
1648
1649 cs_found = f10_match_to_this_node(pvt, dram_range,
1650 sys_addr, node,
1651 chan_sel);
1652 if (cs_found >= 0)
1653 break;
1654 }
1655 }
1656 return cs_found;
1657}
1658
1659/*
1660 * This the F10h reference code from AMD to map a @sys_addr to NodeID,
1661 * CSROW, Channel.
1662 *
1663 * The @sys_addr is usually an error address received from the hardware.
1664 */
1665static void f10_map_sysaddr_to_csrow(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02001666 struct err_regs *info,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001667 u64 sys_addr)
1668{
1669 struct amd64_pvt *pvt = mci->pvt_info;
1670 u32 page, offset;
1671 unsigned short syndrome;
1672 int nid, csrow, chan = 0;
1673
1674 csrow = f10_translate_sysaddr_to_cs(pvt, sys_addr, &nid, &chan);
1675
1676 if (csrow >= 0) {
1677 error_address_to_page_and_offset(sys_addr, &page, &offset);
1678
Borislav Petkovb70ef012009-06-25 19:32:38 +02001679 syndrome = HIGH_SYNDROME(info->nbsl) << 8;
1680 syndrome |= LOW_SYNDROME(info->nbsh);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001681
1682 /*
1683 * Is CHIPKILL on? If so, then we can attempt to use the
1684 * syndrome to isolate which channel the error was on.
1685 */
1686 if (pvt->nbcfg & K8_NBCFG_CHIPKILL)
1687 chan = get_channel_from_ecc_syndrome(syndrome);
1688
1689 if (chan >= 0) {
1690 edac_mc_handle_ce(mci, page, offset, syndrome,
1691 csrow, chan, EDAC_MOD_STR);
1692 } else {
1693 /*
1694 * Channel unknown, report all channels on this
1695 * CSROW as failed.
1696 */
1697 for (chan = 0; chan < mci->csrows[csrow].nr_channels;
1698 chan++) {
1699 edac_mc_handle_ce(mci, page, offset,
1700 syndrome,
1701 csrow, chan,
1702 EDAC_MOD_STR);
1703 }
1704 }
1705
1706 } else {
1707 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1708 }
1709}
1710
1711/*
1712 * Input (@index) is the DBAM DIMM value (1 of 4) used as an index into a shift
1713 * table (revf_quad_ddr2_shift) which starts at 128MB DIMM size. Index of 0
1714 * indicates an empty DIMM slot, as reported by Hardware on empty slots.
1715 *
1716 * Normalize to 128MB by subracting 27 bit shift.
1717 */
1718static int map_dbam_to_csrow_size(int index)
1719{
1720 int mega_bytes = 0;
1721
1722 if (index > 0 && index <= DBAM_MAX_VALUE)
1723 mega_bytes = ((128 << (revf_quad_ddr2_shift[index]-27)));
1724
1725 return mega_bytes;
1726}
1727
1728/*
1729 * debug routine to display the memory sizes of a DIMM (ganged or not) and it
1730 * CSROWs as well
1731 */
1732static void f10_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt,
1733 int ganged)
1734{
1735 int dimm, size0, size1;
1736 u32 dbam;
1737 u32 *dcsb;
1738
1739 debugf1(" dbam%d: 0x%8.08x CSROW is %s\n", ctrl,
1740 ctrl ? pvt->dbam1 : pvt->dbam0,
1741 ganged ? "GANGED - dbam1 not used" : "NON-GANGED");
1742
1743 dbam = ctrl ? pvt->dbam1 : pvt->dbam0;
1744 dcsb = ctrl ? pvt->dcsb1 : pvt->dcsb0;
1745
1746 /* Dump memory sizes for DIMM and its CSROWs */
1747 for (dimm = 0; dimm < 4; dimm++) {
1748
1749 size0 = 0;
1750 if (dcsb[dimm*2] & K8_DCSB_CS_ENABLE)
1751 size0 = map_dbam_to_csrow_size(DBAM_DIMM(dimm, dbam));
1752
1753 size1 = 0;
1754 if (dcsb[dimm*2 + 1] & K8_DCSB_CS_ENABLE)
1755 size1 = map_dbam_to_csrow_size(DBAM_DIMM(dimm, dbam));
1756
1757 debugf1(" CTRL-%d DIMM-%d=%5dMB CSROW-%d=%5dMB "
1758 "CSROW-%d=%5dMB\n",
1759 ctrl,
1760 dimm,
1761 size0 + size1,
1762 dimm * 2,
1763 size0,
1764 dimm * 2 + 1,
1765 size1);
1766 }
1767}
1768
1769/*
1770 * Very early hardware probe on pci_probe thread to determine if this module
1771 * supports the hardware.
1772 *
1773 * Return:
1774 * 0 for OK
1775 * 1 for error
1776 */
1777static int f10_probe_valid_hardware(struct amd64_pvt *pvt)
1778{
1779 int ret = 0;
1780
1781 /*
1782 * If we are on a DDR3 machine, we don't know yet if
1783 * we support that properly at this time
1784 */
1785 if ((pvt->dchr0 & F10_DCHR_Ddr3Mode) ||
1786 (pvt->dchr1 & F10_DCHR_Ddr3Mode)) {
1787
1788 amd64_printk(KERN_WARNING,
1789 "%s() This machine is running with DDR3 memory. "
1790 "This is not currently supported. "
1791 "DCHR0=0x%x DCHR1=0x%x\n",
1792 __func__, pvt->dchr0, pvt->dchr1);
1793
1794 amd64_printk(KERN_WARNING,
1795 " Contact '%s' module MAINTAINER to help add"
1796 " support.\n",
1797 EDAC_MOD_STR);
1798
1799 ret = 1;
1800
1801 }
1802 return ret;
1803}
Doug Thompson6163b5d2009-04-27 16:20:17 +02001804
Doug Thompson4d376072009-04-27 16:25:05 +02001805/*
1806 * There currently are 3 types type of MC devices for AMD Athlon/Opterons
1807 * (as per PCI DEVICE_IDs):
1808 *
1809 * Family K8: That is the Athlon64 and Opteron CPUs. They all have the same PCI
1810 * DEVICE ID, even though there is differences between the different Revisions
1811 * (CG,D,E,F).
1812 *
1813 * Family F10h and F11h.
1814 *
1815 */
1816static struct amd64_family_type amd64_family_types[] = {
1817 [K8_CPUS] = {
1818 .ctl_name = "RevF",
1819 .addr_f1_ctl = PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP,
1820 .misc_f3_ctl = PCI_DEVICE_ID_AMD_K8_NB_MISC,
1821 .ops = {
1822 .early_channel_count = k8_early_channel_count,
1823 .get_error_address = k8_get_error_address,
1824 .read_dram_base_limit = k8_read_dram_base_limit,
1825 .map_sysaddr_to_csrow = k8_map_sysaddr_to_csrow,
1826 .dbam_map_to_pages = k8_dbam_map_to_pages,
1827 }
1828 },
1829 [F10_CPUS] = {
1830 .ctl_name = "Family 10h",
1831 .addr_f1_ctl = PCI_DEVICE_ID_AMD_10H_NB_MAP,
1832 .misc_f3_ctl = PCI_DEVICE_ID_AMD_10H_NB_MISC,
1833 .ops = {
1834 .probe_valid_hardware = f10_probe_valid_hardware,
1835 .early_channel_count = f10_early_channel_count,
1836 .get_error_address = f10_get_error_address,
1837 .read_dram_base_limit = f10_read_dram_base_limit,
1838 .read_dram_ctl_register = f10_read_dram_ctl_register,
1839 .map_sysaddr_to_csrow = f10_map_sysaddr_to_csrow,
1840 .dbam_map_to_pages = f10_dbam_map_to_pages,
1841 }
1842 },
1843 [F11_CPUS] = {
1844 .ctl_name = "Family 11h",
1845 .addr_f1_ctl = PCI_DEVICE_ID_AMD_11H_NB_MAP,
1846 .misc_f3_ctl = PCI_DEVICE_ID_AMD_11H_NB_MISC,
1847 .ops = {
1848 .probe_valid_hardware = f10_probe_valid_hardware,
1849 .early_channel_count = f10_early_channel_count,
1850 .get_error_address = f10_get_error_address,
1851 .read_dram_base_limit = f10_read_dram_base_limit,
1852 .read_dram_ctl_register = f10_read_dram_ctl_register,
1853 .map_sysaddr_to_csrow = f10_map_sysaddr_to_csrow,
1854 .dbam_map_to_pages = f10_dbam_map_to_pages,
1855 }
1856 },
1857};
1858
1859static struct pci_dev *pci_get_related_function(unsigned int vendor,
1860 unsigned int device,
1861 struct pci_dev *related)
1862{
1863 struct pci_dev *dev = NULL;
1864
1865 dev = pci_get_device(vendor, device, dev);
1866 while (dev) {
1867 if ((dev->bus->number == related->bus->number) &&
1868 (PCI_SLOT(dev->devfn) == PCI_SLOT(related->devfn)))
1869 break;
1870 dev = pci_get_device(vendor, device, dev);
1871 }
1872
1873 return dev;
1874}
1875
Doug Thompsonb1289d62009-04-27 16:37:05 +02001876/*
1877 * syndrome mapping table for ECC ChipKill devices
1878 *
1879 * The comment in each row is the token (nibble) number that is in error.
1880 * The least significant nibble of the syndrome is the mask for the bits
1881 * that are in error (need to be toggled) for the particular nibble.
1882 *
1883 * Each row contains 16 entries.
1884 * The first entry (0th) is the channel number for that row of syndromes.
1885 * The remaining 15 entries are the syndromes for the respective Error
1886 * bit mask index.
1887 *
1888 * 1st index entry is 0x0001 mask, indicating that the rightmost bit is the
1889 * bit in error.
1890 * The 2nd index entry is 0x0010 that the second bit is damaged.
1891 * The 3rd index entry is 0x0011 indicating that the rightmost 2 bits
1892 * are damaged.
1893 * Thus so on until index 15, 0x1111, whose entry has the syndrome
1894 * indicating that all 4 bits are damaged.
1895 *
1896 * A search is performed on this table looking for a given syndrome.
1897 *
1898 * See the AMD documentation for ECC syndromes. This ECC table is valid
1899 * across all the versions of the AMD64 processors.
1900 *
1901 * A fast lookup is to use the LAST four bits of the 16-bit syndrome as a
1902 * COLUMN index, then search all ROWS of that column, looking for a match
1903 * with the input syndrome. The ROW value will be the token number.
1904 *
1905 * The 0'th entry on that row, can be returned as the CHANNEL (0 or 1) of this
1906 * error.
1907 */
1908#define NUMBER_ECC_ROWS 36
1909static const unsigned short ecc_chipkill_syndromes[NUMBER_ECC_ROWS][16] = {
1910 /* Channel 0 syndromes */
1911 {/*0*/ 0, 0xe821, 0x7c32, 0x9413, 0xbb44, 0x5365, 0xc776, 0x2f57,
1912 0xdd88, 0x35a9, 0xa1ba, 0x499b, 0x66cc, 0x8eed, 0x1afe, 0xf2df },
1913 {/*1*/ 0, 0x5d31, 0xa612, 0xfb23, 0x9584, 0xc8b5, 0x3396, 0x6ea7,
1914 0xeac8, 0xb7f9, 0x4cda, 0x11eb, 0x7f4c, 0x227d, 0xd95e, 0x846f },
1915 {/*2*/ 0, 0x0001, 0x0002, 0x0003, 0x0004, 0x0005, 0x0006, 0x0007,
1916 0x0008, 0x0009, 0x000a, 0x000b, 0x000c, 0x000d, 0x000e, 0x000f },
1917 {/*3*/ 0, 0x2021, 0x3032, 0x1013, 0x4044, 0x6065, 0x7076, 0x5057,
1918 0x8088, 0xa0a9, 0xb0ba, 0x909b, 0xc0cc, 0xe0ed, 0xf0fe, 0xd0df },
1919 {/*4*/ 0, 0x5041, 0xa082, 0xf0c3, 0x9054, 0xc015, 0x30d6, 0x6097,
1920 0xe0a8, 0xb0e9, 0x402a, 0x106b, 0x70fc, 0x20bd, 0xd07e, 0x803f },
1921 {/*5*/ 0, 0xbe21, 0xd732, 0x6913, 0x2144, 0x9f65, 0xf676, 0x4857,
1922 0x3288, 0x8ca9, 0xe5ba, 0x5b9b, 0x13cc, 0xaded, 0xc4fe, 0x7adf },
1923 {/*6*/ 0, 0x4951, 0x8ea2, 0xc7f3, 0x5394, 0x1ac5, 0xdd36, 0x9467,
1924 0xa1e8, 0xe8b9, 0x2f4a, 0x661b, 0xf27c, 0xbb2d, 0x7cde, 0x358f },
1925 {/*7*/ 0, 0x74e1, 0x9872, 0xec93, 0xd6b4, 0xa255, 0x4ec6, 0x3a27,
1926 0x6bd8, 0x1f39, 0xf3aa, 0x874b, 0xbd6c, 0xc98d, 0x251e, 0x51ff },
1927 {/*8*/ 0, 0x15c1, 0x2a42, 0x3f83, 0xcef4, 0xdb35, 0xe4b6, 0xf177,
1928 0x4758, 0x5299, 0x6d1a, 0x78db, 0x89ac, 0x9c6d, 0xa3ee, 0xb62f },
1929 {/*9*/ 0, 0x3d01, 0x1602, 0x2b03, 0x8504, 0xb805, 0x9306, 0xae07,
1930 0xca08, 0xf709, 0xdc0a, 0xe10b, 0x4f0c, 0x720d, 0x590e, 0x640f },
1931 {/*a*/ 0, 0x9801, 0xec02, 0x7403, 0x6b04, 0xf305, 0x8706, 0x1f07,
1932 0xbd08, 0x2509, 0x510a, 0xc90b, 0xd60c, 0x4e0d, 0x3a0e, 0xa20f },
1933 {/*b*/ 0, 0xd131, 0x6212, 0xb323, 0x3884, 0xe9b5, 0x5a96, 0x8ba7,
1934 0x1cc8, 0xcdf9, 0x7eda, 0xafeb, 0x244c, 0xf57d, 0x465e, 0x976f },
1935 {/*c*/ 0, 0xe1d1, 0x7262, 0x93b3, 0xb834, 0x59e5, 0xca56, 0x2b87,
1936 0xdc18, 0x3dc9, 0xae7a, 0x4fab, 0x542c, 0x85fd, 0x164e, 0xf79f },
1937 {/*d*/ 0, 0x6051, 0xb0a2, 0xd0f3, 0x1094, 0x70c5, 0xa036, 0xc067,
1938 0x20e8, 0x40b9, 0x904a, 0x601b, 0x307c, 0x502d, 0x80de, 0xe08f },
1939 {/*e*/ 0, 0xa4c1, 0xf842, 0x5c83, 0xe6f4, 0x4235, 0x1eb6, 0xba77,
1940 0x7b58, 0xdf99, 0x831a, 0x27db, 0x9dac, 0x396d, 0x65ee, 0xc12f },
1941 {/*f*/ 0, 0x11c1, 0x2242, 0x3383, 0xc8f4, 0xd935, 0xeab6, 0xfb77,
1942 0x4c58, 0x5d99, 0x6e1a, 0x7fdb, 0x84ac, 0x956d, 0xa6ee, 0xb72f },
Doug Thompson4d376072009-04-27 16:25:05 +02001943
Doug Thompsonb1289d62009-04-27 16:37:05 +02001944 /* Channel 1 syndromes */
1945 {/*10*/ 1, 0x45d1, 0x8a62, 0xcfb3, 0x5e34, 0x1be5, 0xd456, 0x9187,
1946 0xa718, 0xe2c9, 0x2d7a, 0x68ab, 0xf92c, 0xbcfd, 0x734e, 0x369f },
1947 {/*11*/ 1, 0x63e1, 0xb172, 0xd293, 0x14b4, 0x7755, 0xa5c6, 0xc627,
1948 0x28d8, 0x4b39, 0x99aa, 0xfa4b, 0x3c6c, 0x5f8d, 0x8d1e, 0xeeff },
1949 {/*12*/ 1, 0xb741, 0xd982, 0x6ec3, 0x2254, 0x9515, 0xfbd6, 0x4c97,
1950 0x33a8, 0x84e9, 0xea2a, 0x5d6b, 0x11fc, 0xa6bd, 0xc87e, 0x7f3f },
1951 {/*13*/ 1, 0xdd41, 0x6682, 0xbbc3, 0x3554, 0xe815, 0x53d6, 0xce97,
1952 0x1aa8, 0xc7e9, 0x7c2a, 0xa1fb, 0x2ffc, 0xf2bd, 0x497e, 0x943f },
1953 {/*14*/ 1, 0x2bd1, 0x3d62, 0x16b3, 0x4f34, 0x64e5, 0x7256, 0x5987,
1954 0x8518, 0xaec9, 0xb87a, 0x93ab, 0xca2c, 0xe1fd, 0xf74e, 0xdc9f },
1955 {/*15*/ 1, 0x83c1, 0xc142, 0x4283, 0xa4f4, 0x2735, 0x65b6, 0xe677,
1956 0xf858, 0x7b99, 0x391a, 0xbadb, 0x5cac, 0xdf6d, 0x9dee, 0x1e2f },
1957 {/*16*/ 1, 0x8fd1, 0xc562, 0x4ab3, 0xa934, 0x26e5, 0x6c56, 0xe387,
1958 0xfe18, 0x71c9, 0x3b7a, 0xb4ab, 0x572c, 0xd8fd, 0x924e, 0x1d9f },
1959 {/*17*/ 1, 0x4791, 0x89e2, 0xce73, 0x5264, 0x15f5, 0xdb86, 0x9c17,
1960 0xa3b8, 0xe429, 0x2a5a, 0x6dcb, 0xf1dc, 0xb64d, 0x783e, 0x3faf },
1961 {/*18*/ 1, 0x5781, 0xa9c2, 0xfe43, 0x92a4, 0xc525, 0x3b66, 0x6ce7,
1962 0xe3f8, 0xb479, 0x4a3a, 0x1dbb, 0x715c, 0x26dd, 0xd89e, 0x8f1f },
1963 {/*19*/ 1, 0xbf41, 0xd582, 0x6ac3, 0x2954, 0x9615, 0xfcd6, 0x4397,
1964 0x3ea8, 0x81e9, 0xeb2a, 0x546b, 0x17fc, 0xa8bd, 0xc27e, 0x7d3f },
1965 {/*1a*/ 1, 0x9891, 0xe1e2, 0x7273, 0x6464, 0xf7f5, 0x8586, 0x1617,
1966 0xb8b8, 0x2b29, 0x595a, 0xcacb, 0xdcdc, 0x4f4d, 0x3d3e, 0xaeaf },
1967 {/*1b*/ 1, 0xcce1, 0x4472, 0x8893, 0xfdb4, 0x3f55, 0xb9c6, 0x7527,
1968 0x56d8, 0x9a39, 0x12aa, 0xde4b, 0xab6c, 0x678d, 0xef1e, 0x23ff },
1969 {/*1c*/ 1, 0xa761, 0xf9b2, 0x5ed3, 0xe214, 0x4575, 0x1ba6, 0xbcc7,
1970 0x7328, 0xd449, 0x8a9a, 0x2dfb, 0x913c, 0x365d, 0x688e, 0xcfef },
1971 {/*1d*/ 1, 0xff61, 0x55b2, 0xaad3, 0x7914, 0x8675, 0x2ca6, 0xd3c7,
1972 0x9e28, 0x6149, 0xcb9a, 0x34fb, 0xe73c, 0x185d, 0xb28e, 0x4def },
1973 {/*1e*/ 1, 0x5451, 0xa8a2, 0xfcf3, 0x9694, 0xc2c5, 0x3e36, 0x6a67,
1974 0xebe8, 0xbfb9, 0x434a, 0x171b, 0x7d7c, 0x292d, 0xd5de, 0x818f },
1975 {/*1f*/ 1, 0x6fc1, 0xb542, 0xda83, 0x19f4, 0x7635, 0xacb6, 0xc377,
1976 0x2e58, 0x4199, 0x9b1a, 0xf4db, 0x37ac, 0x586d, 0x82ee, 0xed2f },
1977
1978 /* ECC bits are also in the set of tokens and they too can go bad
1979 * first 2 cover channel 0, while the second 2 cover channel 1
1980 */
1981 {/*20*/ 0, 0xbe01, 0xd702, 0x6903, 0x2104, 0x9f05, 0xf606, 0x4807,
1982 0x3208, 0x8c09, 0xe50a, 0x5b0b, 0x130c, 0xad0d, 0xc40e, 0x7a0f },
1983 {/*21*/ 0, 0x4101, 0x8202, 0xc303, 0x5804, 0x1905, 0xda06, 0x9b07,
1984 0xac08, 0xed09, 0x2e0a, 0x6f0b, 0x640c, 0xb50d, 0x760e, 0x370f },
1985 {/*22*/ 1, 0xc441, 0x4882, 0x8cc3, 0xf654, 0x3215, 0xbed6, 0x7a97,
1986 0x5ba8, 0x9fe9, 0x132a, 0xd76b, 0xadfc, 0x69bd, 0xe57e, 0x213f },
1987 {/*23*/ 1, 0x7621, 0x9b32, 0xed13, 0xda44, 0xac65, 0x4176, 0x3757,
1988 0x6f88, 0x19a9, 0xf4ba, 0x829b, 0xb5cc, 0xc3ed, 0x2efe, 0x58df }
1989};
1990
1991/*
1992 * Given the syndrome argument, scan each of the channel tables for a syndrome
1993 * match. Depending on which table it is found, return the channel number.
1994 */
1995static int get_channel_from_ecc_syndrome(unsigned short syndrome)
1996{
1997 int row;
1998 int column;
1999
2000 /* Determine column to scan */
2001 column = syndrome & 0xF;
2002
2003 /* Scan all rows, looking for syndrome, or end of table */
2004 for (row = 0; row < NUMBER_ECC_ROWS; row++) {
2005 if (ecc_chipkill_syndromes[row][column] == syndrome)
2006 return ecc_chipkill_syndromes[row][0];
2007 }
2008
2009 debugf0("syndrome(%x) not found\n", syndrome);
2010 return -1;
2011}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002012
2013/*
2014 * Check for valid error in the NB Status High register. If so, proceed to read
2015 * NB Status Low, NB Address Low and NB Address High registers and store data
2016 * into error structure.
2017 *
2018 * Returns:
2019 * - 1: if hardware regs contains valid error info
2020 * - 0: if no valid error is indicated
2021 */
2022static int amd64_get_error_info_regs(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02002023 struct err_regs *regs)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002024{
2025 struct amd64_pvt *pvt;
2026 struct pci_dev *misc_f3_ctl;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002027
2028 pvt = mci->pvt_info;
2029 misc_f3_ctl = pvt->misc_f3_ctl;
2030
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002031 if (amd64_read_pci_cfg(misc_f3_ctl, K8_NBSH, &regs->nbsh))
2032 return 0;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002033
2034 if (!(regs->nbsh & K8_NBSH_VALID_BIT))
2035 return 0;
2036
2037 /* valid error, read remaining error information registers */
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002038 if (amd64_read_pci_cfg(misc_f3_ctl, K8_NBSL, &regs->nbsl) ||
2039 amd64_read_pci_cfg(misc_f3_ctl, K8_NBEAL, &regs->nbeal) ||
2040 amd64_read_pci_cfg(misc_f3_ctl, K8_NBEAH, &regs->nbeah) ||
2041 amd64_read_pci_cfg(misc_f3_ctl, K8_NBCFG, &regs->nbcfg))
2042 return 0;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002043
2044 return 1;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002045}
2046
2047/*
2048 * This function is called to retrieve the error data from hardware and store it
2049 * in the info structure.
2050 *
2051 * Returns:
2052 * - 1: if a valid error is found
2053 * - 0: if no error is found
2054 */
2055static int amd64_get_error_info(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02002056 struct err_regs *info)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002057{
2058 struct amd64_pvt *pvt;
Borislav Petkovef44cc42009-07-23 14:45:48 +02002059 struct err_regs regs;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002060
2061 pvt = mci->pvt_info;
2062
2063 if (!amd64_get_error_info_regs(mci, info))
2064 return 0;
2065
2066 /*
2067 * Here's the problem with the K8's EDAC reporting: There are four
2068 * registers which report pieces of error information. They are shared
2069 * between CEs and UEs. Furthermore, contrary to what is stated in the
2070 * BKDG, the overflow bit is never used! Every error always updates the
2071 * reporting registers.
2072 *
2073 * Can you see the race condition? All four error reporting registers
2074 * must be read before a new error updates them! There is no way to read
2075 * all four registers atomically. The best than can be done is to detect
2076 * that a race has occured and then report the error without any kind of
2077 * precision.
2078 *
2079 * What is still positive is that errors are still reported and thus
2080 * problems can still be detected - just not localized because the
2081 * syndrome and address are spread out across registers.
2082 *
2083 * Grrrrr!!!!! Here's hoping that AMD fixes this in some future K8 rev.
2084 * UEs and CEs should have separate register sets with proper overflow
2085 * bits that are used! At very least the problem can be fixed by
2086 * honoring the ErrValid bit in 'nbsh' and not updating registers - just
2087 * set the overflow bit - unless the current error is CE and the new
2088 * error is UE which would be the only situation for overwriting the
2089 * current values.
2090 */
2091
2092 regs = *info;
2093
2094 /* Use info from the second read - most current */
2095 if (unlikely(!amd64_get_error_info_regs(mci, info)))
2096 return 0;
2097
2098 /* clear the error bits in hardware */
2099 pci_write_bits32(pvt->misc_f3_ctl, K8_NBSH, 0, K8_NBSH_VALID_BIT);
2100
2101 /* Check for the possible race condition */
2102 if ((regs.nbsh != info->nbsh) ||
2103 (regs.nbsl != info->nbsl) ||
2104 (regs.nbeah != info->nbeah) ||
2105 (regs.nbeal != info->nbeal)) {
2106 amd64_mc_printk(mci, KERN_WARNING,
2107 "hardware STATUS read access race condition "
2108 "detected!\n");
2109 return 0;
2110 }
2111 return 1;
2112}
2113
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002114/*
2115 * Handle any Correctable Errors (CEs) that have occurred. Check for valid ERROR
2116 * ADDRESS and process.
2117 */
2118static void amd64_handle_ce(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02002119 struct err_regs *info)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002120{
2121 struct amd64_pvt *pvt = mci->pvt_info;
2122 u64 SystemAddress;
2123
2124 /* Ensure that the Error Address is VALID */
2125 if ((info->nbsh & K8_NBSH_VALID_ERROR_ADDR) == 0) {
2126 amd64_mc_printk(mci, KERN_ERR,
2127 "HW has no ERROR_ADDRESS available\n");
2128 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
2129 return;
2130 }
2131
2132 SystemAddress = extract_error_address(mci, info);
2133
2134 amd64_mc_printk(mci, KERN_ERR,
2135 "CE ERROR_ADDRESS= 0x%llx\n", SystemAddress);
2136
2137 pvt->ops->map_sysaddr_to_csrow(mci, info, SystemAddress);
2138}
2139
2140/* Handle any Un-correctable Errors (UEs) */
2141static void amd64_handle_ue(struct mem_ctl_info *mci,
Borislav Petkovef44cc42009-07-23 14:45:48 +02002142 struct err_regs *info)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002143{
2144 int csrow;
2145 u64 SystemAddress;
2146 u32 page, offset;
2147 struct mem_ctl_info *log_mci, *src_mci = NULL;
2148
2149 log_mci = mci;
2150
2151 if ((info->nbsh & K8_NBSH_VALID_ERROR_ADDR) == 0) {
2152 amd64_mc_printk(mci, KERN_CRIT,
2153 "HW has no ERROR_ADDRESS available\n");
2154 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
2155 return;
2156 }
2157
2158 SystemAddress = extract_error_address(mci, info);
2159
2160 /*
2161 * Find out which node the error address belongs to. This may be
2162 * different from the node that detected the error.
2163 */
2164 src_mci = find_mc_by_sys_addr(mci, SystemAddress);
2165 if (!src_mci) {
2166 amd64_mc_printk(mci, KERN_CRIT,
2167 "ERROR ADDRESS (0x%lx) value NOT mapped to a MC\n",
2168 (unsigned long)SystemAddress);
2169 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
2170 return;
2171 }
2172
2173 log_mci = src_mci;
2174
2175 csrow = sys_addr_to_csrow(log_mci, SystemAddress);
2176 if (csrow < 0) {
2177 amd64_mc_printk(mci, KERN_CRIT,
2178 "ERROR_ADDRESS (0x%lx) value NOT mapped to 'csrow'\n",
2179 (unsigned long)SystemAddress);
2180 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
2181 } else {
2182 error_address_to_page_and_offset(SystemAddress, &page, &offset);
2183 edac_mc_handle_ue(log_mci, page, offset, csrow, EDAC_MOD_STR);
2184 }
2185}
2186
Borislav Petkov549d0422009-07-24 13:51:42 +02002187static inline void __amd64_decode_bus_error(struct mem_ctl_info *mci,
Borislav Petkovb69b29d2009-07-27 16:21:14 +02002188 struct err_regs *info)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002189{
Borislav Petkovb70ef012009-06-25 19:32:38 +02002190 u32 ec = ERROR_CODE(info->nbsl);
2191 u32 xec = EXT_ERROR_CODE(info->nbsl);
Borislav Petkov17adea02009-11-04 14:04:06 +01002192 int ecc_type = (info->nbsh >> 13) & 0x3;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002193
Borislav Petkovb70ef012009-06-25 19:32:38 +02002194 /* Bail early out if this was an 'observed' error */
2195 if (PP(ec) == K8_NBSL_PP_OBS)
2196 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002197
Borislav Petkovecaf5602009-07-23 16:32:01 +02002198 /* Do only ECC errors */
2199 if (xec && xec != F10_NBSL_EXT_ERR_ECC)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002200 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002201
Borislav Petkovecaf5602009-07-23 16:32:01 +02002202 if (ecc_type == 2)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002203 amd64_handle_ce(mci, info);
Borislav Petkovecaf5602009-07-23 16:32:01 +02002204 else if (ecc_type == 1)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002205 amd64_handle_ue(mci, info);
2206
2207 /*
2208 * If main error is CE then overflow must be CE. If main error is UE
2209 * then overflow is unknown. We'll call the overflow a CE - if
2210 * panic_on_ue is set then we're already panic'ed and won't arrive
2211 * here. Else, then apparently someone doesn't think that UE's are
2212 * catastrophic.
2213 */
2214 if (info->nbsh & K8_NBSH_OVERFLOW)
Borislav Petkovecaf5602009-07-23 16:32:01 +02002215 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR "Error Overflow");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002216}
2217
Borislav Petkovb69b29d2009-07-27 16:21:14 +02002218void amd64_decode_bus_error(int node_id, struct err_regs *regs)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002219{
Borislav Petkov549d0422009-07-24 13:51:42 +02002220 struct mem_ctl_info *mci = mci_lookup[node_id];
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002221
Borislav Petkovb69b29d2009-07-27 16:21:14 +02002222 __amd64_decode_bus_error(mci, regs);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002223
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002224 /*
2225 * Check the UE bit of the NB status high register, if set generate some
2226 * logs. If NOT a GART error, then process the event as a NO-INFO event.
2227 * If it was a GART error, skip that process.
Borislav Petkov549d0422009-07-24 13:51:42 +02002228 *
2229 * FIXME: this should go somewhere else, if at all.
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002230 */
Borislav Petkov5110dbd2009-06-25 19:51:04 +02002231 if (regs->nbsh & K8_NBSH_UC_ERR && !report_gart_errors)
2232 edac_mc_handle_ue_no_info(mci, "UE bit is set");
Borislav Petkov549d0422009-07-24 13:51:42 +02002233
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002234}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002235
Doug Thompson0ec449e2009-04-27 19:41:25 +02002236/*
2237 * The main polling 'check' function, called FROM the edac core to perform the
2238 * error checking and if an error is encountered, error processing.
2239 */
2240static void amd64_check(struct mem_ctl_info *mci)
2241{
Borislav Petkovef44cc42009-07-23 14:45:48 +02002242 struct err_regs regs;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002243
Borislav Petkov549d0422009-07-24 13:51:42 +02002244 if (amd64_get_error_info(mci, &regs)) {
2245 struct amd64_pvt *pvt = mci->pvt_info;
2246 amd_decode_nb_mce(pvt->mc_node_id, &regs, 1);
2247 }
Doug Thompson0ec449e2009-04-27 19:41:25 +02002248}
2249
2250/*
2251 * Input:
2252 * 1) struct amd64_pvt which contains pvt->dram_f2_ctl pointer
2253 * 2) AMD Family index value
2254 *
2255 * Ouput:
2256 * Upon return of 0, the following filled in:
2257 *
2258 * struct pvt->addr_f1_ctl
2259 * struct pvt->misc_f3_ctl
2260 *
2261 * Filled in with related device funcitions of 'dram_f2_ctl'
2262 * These devices are "reserved" via the pci_get_device()
2263 *
2264 * Upon return of 1 (error status):
2265 *
2266 * Nothing reserved
2267 */
2268static int amd64_reserve_mc_sibling_devices(struct amd64_pvt *pvt, int mc_idx)
2269{
2270 const struct amd64_family_type *amd64_dev = &amd64_family_types[mc_idx];
2271
2272 /* Reserve the ADDRESS MAP Device */
2273 pvt->addr_f1_ctl = pci_get_related_function(pvt->dram_f2_ctl->vendor,
2274 amd64_dev->addr_f1_ctl,
2275 pvt->dram_f2_ctl);
2276
2277 if (!pvt->addr_f1_ctl) {
2278 amd64_printk(KERN_ERR, "error address map device not found: "
2279 "vendor %x device 0x%x (broken BIOS?)\n",
2280 PCI_VENDOR_ID_AMD, amd64_dev->addr_f1_ctl);
2281 return 1;
2282 }
2283
2284 /* Reserve the MISC Device */
2285 pvt->misc_f3_ctl = pci_get_related_function(pvt->dram_f2_ctl->vendor,
2286 amd64_dev->misc_f3_ctl,
2287 pvt->dram_f2_ctl);
2288
2289 if (!pvt->misc_f3_ctl) {
2290 pci_dev_put(pvt->addr_f1_ctl);
2291 pvt->addr_f1_ctl = NULL;
2292
2293 amd64_printk(KERN_ERR, "error miscellaneous device not found: "
2294 "vendor %x device 0x%x (broken BIOS?)\n",
2295 PCI_VENDOR_ID_AMD, amd64_dev->misc_f3_ctl);
2296 return 1;
2297 }
2298
2299 debugf1(" Addr Map device PCI Bus ID:\t%s\n",
2300 pci_name(pvt->addr_f1_ctl));
2301 debugf1(" DRAM MEM-CTL PCI Bus ID:\t%s\n",
2302 pci_name(pvt->dram_f2_ctl));
2303 debugf1(" Misc device PCI Bus ID:\t%s\n",
2304 pci_name(pvt->misc_f3_ctl));
2305
2306 return 0;
2307}
2308
2309static void amd64_free_mc_sibling_devices(struct amd64_pvt *pvt)
2310{
2311 pci_dev_put(pvt->addr_f1_ctl);
2312 pci_dev_put(pvt->misc_f3_ctl);
2313}
2314
2315/*
2316 * Retrieve the hardware registers of the memory controller (this includes the
2317 * 'Address Map' and 'Misc' device regs)
2318 */
2319static void amd64_read_mc_registers(struct amd64_pvt *pvt)
2320{
2321 u64 msr_val;
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002322 int dram;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002323
2324 /*
2325 * Retrieve TOP_MEM and TOP_MEM2; no masking off of reserved bits since
2326 * those are Read-As-Zero
2327 */
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002328 rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem);
2329 debugf0(" TOP_MEM: 0x%016llx\n", pvt->top_mem);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002330
2331 /* check first whether TOP_MEM2 is enabled */
2332 rdmsrl(MSR_K8_SYSCFG, msr_val);
2333 if (msr_val & (1U << 21)) {
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002334 rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2);
2335 debugf0(" TOP_MEM2: 0x%016llx\n", pvt->top_mem2);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002336 } else
2337 debugf0(" TOP_MEM2 disabled.\n");
2338
2339 amd64_cpu_display_info(pvt);
2340
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002341 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCAP, &pvt->nbcap);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002342
2343 if (pvt->ops->read_dram_ctl_register)
2344 pvt->ops->read_dram_ctl_register(pvt);
2345
2346 for (dram = 0; dram < DRAM_REG_COUNT; dram++) {
2347 /*
2348 * Call CPU specific READ function to get the DRAM Base and
2349 * Limit values from the DCT.
2350 */
2351 pvt->ops->read_dram_base_limit(pvt, dram);
2352
2353 /*
2354 * Only print out debug info on rows with both R and W Enabled.
2355 * Normal processing, compiler should optimize this whole 'if'
2356 * debug output block away.
2357 */
2358 if (pvt->dram_rw_en[dram] != 0) {
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002359 debugf1(" DRAM-BASE[%d]: 0x%016llx "
2360 "DRAM-LIMIT: 0x%016llx\n",
Doug Thompson0ec449e2009-04-27 19:41:25 +02002361 dram,
Borislav Petkove97f8bb2009-10-12 15:27:45 +02002362 pvt->dram_base[dram],
2363 pvt->dram_limit[dram]);
2364
Doug Thompson0ec449e2009-04-27 19:41:25 +02002365 debugf1(" IntlvEn=%s %s %s "
2366 "IntlvSel=%d DstNode=%d\n",
2367 pvt->dram_IntlvEn[dram] ?
2368 "Enabled" : "Disabled",
2369 (pvt->dram_rw_en[dram] & 0x2) ? "W" : "!W",
2370 (pvt->dram_rw_en[dram] & 0x1) ? "R" : "!R",
2371 pvt->dram_IntlvSel[dram],
2372 pvt->dram_DstNode[dram]);
2373 }
2374 }
2375
2376 amd64_read_dct_base_mask(pvt);
2377
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002378 amd64_read_pci_cfg(pvt->addr_f1_ctl, K8_DHAR, &pvt->dhar);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002379 amd64_read_dbam_reg(pvt);
2380
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002381 amd64_read_pci_cfg(pvt->misc_f3_ctl,
2382 F10_ONLINE_SPARE, &pvt->online_spare);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002383
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002384 amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCLR_0, &pvt->dclr0);
2385 amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCHR_0, &pvt->dchr0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002386
2387 if (!dct_ganging_enabled(pvt)) {
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002388 amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCLR_1, &pvt->dclr1);
2389 amd64_read_pci_cfg(pvt->dram_f2_ctl, F10_DCHR_1, &pvt->dchr1);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002390 }
Doug Thompson0ec449e2009-04-27 19:41:25 +02002391 amd64_dump_misc_regs(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002392}
2393
2394/*
2395 * NOTE: CPU Revision Dependent code
2396 *
2397 * Input:
Borislav Petkov9d858bb2009-09-21 14:35:51 +02002398 * @csrow_nr ChipSelect Row Number (0..pvt->cs_count-1)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002399 * k8 private pointer to -->
2400 * DRAM Bank Address mapping register
2401 * node_id
2402 * DCL register where dual_channel_active is
2403 *
2404 * The DBAM register consists of 4 sets of 4 bits each definitions:
2405 *
2406 * Bits: CSROWs
2407 * 0-3 CSROWs 0 and 1
2408 * 4-7 CSROWs 2 and 3
2409 * 8-11 CSROWs 4 and 5
2410 * 12-15 CSROWs 6 and 7
2411 *
2412 * Values range from: 0 to 15
2413 * The meaning of the values depends on CPU revision and dual-channel state,
2414 * see relevant BKDG more info.
2415 *
2416 * The memory controller provides for total of only 8 CSROWs in its current
2417 * architecture. Each "pair" of CSROWs normally represents just one DIMM in
2418 * single channel or two (2) DIMMs in dual channel mode.
2419 *
2420 * The following code logic collapses the various tables for CSROW based on CPU
2421 * revision.
2422 *
2423 * Returns:
2424 * The number of PAGE_SIZE pages on the specified CSROW number it
2425 * encompasses
2426 *
2427 */
2428static u32 amd64_csrow_nr_pages(int csrow_nr, struct amd64_pvt *pvt)
2429{
2430 u32 dram_map, nr_pages;
2431
2432 /*
2433 * The math on this doesn't look right on the surface because x/2*4 can
2434 * be simplified to x*2 but this expression makes use of the fact that
2435 * it is integral math where 1/2=0. This intermediate value becomes the
2436 * number of bits to shift the DBAM register to extract the proper CSROW
2437 * field.
2438 */
2439 dram_map = (pvt->dbam0 >> ((csrow_nr / 2) * 4)) & 0xF;
2440
2441 nr_pages = pvt->ops->dbam_map_to_pages(pvt, dram_map);
2442
2443 /*
2444 * If dual channel then double the memory size of single channel.
2445 * Channel count is 1 or 2
2446 */
2447 nr_pages <<= (pvt->channel_count - 1);
2448
2449 debugf0(" (csrow=%d) DBAM map index= %d\n", csrow_nr, dram_map);
2450 debugf0(" nr_pages= %u channel-count = %d\n",
2451 nr_pages, pvt->channel_count);
2452
2453 return nr_pages;
2454}
2455
2456/*
2457 * Initialize the array of csrow attribute instances, based on the values
2458 * from pci config hardware registers.
2459 */
2460static int amd64_init_csrows(struct mem_ctl_info *mci)
2461{
2462 struct csrow_info *csrow;
2463 struct amd64_pvt *pvt;
2464 u64 input_addr_min, input_addr_max, sys_addr;
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002465 int i, empty = 1;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002466
2467 pvt = mci->pvt_info;
2468
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002469 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCFG, &pvt->nbcfg);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002470
2471 debugf0("NBCFG= 0x%x CHIPKILL= %s DRAM ECC= %s\n", pvt->nbcfg,
2472 (pvt->nbcfg & K8_NBCFG_CHIPKILL) ? "Enabled" : "Disabled",
2473 (pvt->nbcfg & K8_NBCFG_ECC_ENABLE) ? "Enabled" : "Disabled"
2474 );
2475
Borislav Petkov9d858bb2009-09-21 14:35:51 +02002476 for (i = 0; i < pvt->cs_count; i++) {
Doug Thompson0ec449e2009-04-27 19:41:25 +02002477 csrow = &mci->csrows[i];
2478
2479 if ((pvt->dcsb0[i] & K8_DCSB_CS_ENABLE) == 0) {
2480 debugf1("----CSROW %d EMPTY for node %d\n", i,
2481 pvt->mc_node_id);
2482 continue;
2483 }
2484
2485 debugf1("----CSROW %d VALID for MC node %d\n",
2486 i, pvt->mc_node_id);
2487
2488 empty = 0;
2489 csrow->nr_pages = amd64_csrow_nr_pages(i, pvt);
2490 find_csrow_limits(mci, i, &input_addr_min, &input_addr_max);
2491 sys_addr = input_addr_to_sys_addr(mci, input_addr_min);
2492 csrow->first_page = (u32) (sys_addr >> PAGE_SHIFT);
2493 sys_addr = input_addr_to_sys_addr(mci, input_addr_max);
2494 csrow->last_page = (u32) (sys_addr >> PAGE_SHIFT);
2495 csrow->page_mask = ~mask_from_dct_mask(pvt, i);
2496 /* 8 bytes of resolution */
2497
2498 csrow->mtype = amd64_determine_memory_type(pvt);
2499
2500 debugf1(" for MC node %d csrow %d:\n", pvt->mc_node_id, i);
2501 debugf1(" input_addr_min: 0x%lx input_addr_max: 0x%lx\n",
2502 (unsigned long)input_addr_min,
2503 (unsigned long)input_addr_max);
2504 debugf1(" sys_addr: 0x%lx page_mask: 0x%lx\n",
2505 (unsigned long)sys_addr, csrow->page_mask);
2506 debugf1(" nr_pages: %u first_page: 0x%lx "
2507 "last_page: 0x%lx\n",
2508 (unsigned)csrow->nr_pages,
2509 csrow->first_page, csrow->last_page);
2510
2511 /*
2512 * determine whether CHIPKILL or JUST ECC or NO ECC is operating
2513 */
2514 if (pvt->nbcfg & K8_NBCFG_ECC_ENABLE)
2515 csrow->edac_mode =
2516 (pvt->nbcfg & K8_NBCFG_CHIPKILL) ?
2517 EDAC_S4ECD4ED : EDAC_SECDED;
2518 else
2519 csrow->edac_mode = EDAC_NONE;
2520 }
2521
2522 return empty;
2523}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002524
Borislav Petkov06724532009-09-16 13:05:46 +02002525/* get all cores on this DCT */
Rusty Russellba578cb2009-11-03 14:56:35 +10302526static void get_cpus_on_this_dct_cpumask(struct cpumask *mask, int nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002527{
Borislav Petkov06724532009-09-16 13:05:46 +02002528 int cpu;
Doug Thompsonf9431992009-04-27 19:46:08 +02002529
Borislav Petkov06724532009-09-16 13:05:46 +02002530 for_each_online_cpu(cpu)
2531 if (amd_get_nb_id(cpu) == nid)
2532 cpumask_set_cpu(cpu, mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002533}
2534
2535/* check MCG_CTL on all the cpus on this node */
Borislav Petkov06724532009-09-16 13:05:46 +02002536static bool amd64_nb_mce_bank_enabled_on_node(int nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002537{
Rusty Russellba578cb2009-11-03 14:56:35 +10302538 cpumask_var_t mask;
Borislav Petkov06724532009-09-16 13:05:46 +02002539 struct msr *msrs;
2540 int cpu, nbe, idx = 0;
2541 bool ret = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002542
Rusty Russellba578cb2009-11-03 14:56:35 +10302543 if (!zalloc_cpumask_var(&mask, GFP_KERNEL)) {
2544 amd64_printk(KERN_WARNING, "%s: error allocating mask\n",
2545 __func__);
2546 return false;
2547 }
Borislav Petkov06724532009-09-16 13:05:46 +02002548
Rusty Russellba578cb2009-11-03 14:56:35 +10302549 get_cpus_on_this_dct_cpumask(mask, nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002550
Rusty Russellba578cb2009-11-03 14:56:35 +10302551 msrs = kzalloc(sizeof(struct msr) * cpumask_weight(mask), GFP_KERNEL);
Borislav Petkov06724532009-09-16 13:05:46 +02002552 if (!msrs) {
2553 amd64_printk(KERN_WARNING, "%s: error allocating msrs\n",
2554 __func__);
Rusty Russellba578cb2009-11-03 14:56:35 +10302555 free_cpumask_var(mask);
Borislav Petkov06724532009-09-16 13:05:46 +02002556 return false;
2557 }
2558
Rusty Russellba578cb2009-11-03 14:56:35 +10302559 rdmsr_on_cpus(mask, MSR_IA32_MCG_CTL, msrs);
Borislav Petkov06724532009-09-16 13:05:46 +02002560
Rusty Russellba578cb2009-11-03 14:56:35 +10302561 for_each_cpu(cpu, mask) {
Borislav Petkov06724532009-09-16 13:05:46 +02002562 nbe = msrs[idx].l & K8_MSR_MCGCTL_NBE;
2563
2564 debugf0("core: %u, MCG_CTL: 0x%llx, NB MSR is %s\n",
2565 cpu, msrs[idx].q,
2566 (nbe ? "enabled" : "disabled"));
2567
2568 if (!nbe)
2569 goto out;
2570
2571 idx++;
2572 }
2573 ret = true;
2574
2575out:
2576 kfree(msrs);
Rusty Russellba578cb2009-11-03 14:56:35 +10302577 free_cpumask_var(mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002578 return ret;
2579}
2580
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002581static int amd64_toggle_ecc_err_reporting(struct amd64_pvt *pvt, bool on)
2582{
2583 cpumask_var_t cmask;
2584 struct msr *msrs = NULL;
2585 int cpu, idx = 0;
2586
2587 if (!zalloc_cpumask_var(&cmask, GFP_KERNEL)) {
2588 amd64_printk(KERN_WARNING, "%s: error allocating mask\n",
2589 __func__);
2590 return false;
2591 }
2592
2593 get_cpus_on_this_dct_cpumask(cmask, pvt->mc_node_id);
2594
2595 msrs = kzalloc(sizeof(struct msr) * cpumask_weight(cmask), GFP_KERNEL);
2596 if (!msrs) {
2597 amd64_printk(KERN_WARNING, "%s: error allocating msrs\n",
2598 __func__);
2599 return -ENOMEM;
2600 }
2601
2602 rdmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2603
2604 for_each_cpu(cpu, cmask) {
2605
2606 if (on) {
2607 if (msrs[idx].l & K8_MSR_MCGCTL_NBE)
2608 pvt->flags.ecc_report = 1;
2609
2610 msrs[idx].l |= K8_MSR_MCGCTL_NBE;
2611 } else {
2612 /*
2613 * Turn off ECC reporting only when it was off before
2614 */
2615 if (!pvt->flags.ecc_report)
2616 msrs[idx].l &= ~K8_MSR_MCGCTL_NBE;
2617 }
2618 idx++;
2619 }
2620 wrmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2621
2622 kfree(msrs);
2623 free_cpumask_var(cmask);
2624
2625 return 0;
2626}
2627
2628/*
2629 * Only if 'ecc_enable_override' is set AND BIOS had ECC disabled, do "we"
2630 * enable it.
2631 */
2632static void amd64_enable_ecc_error_reporting(struct mem_ctl_info *mci)
2633{
2634 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002635 u32 value, mask = K8_NBCTL_CECCEn | K8_NBCTL_UECCEn;
2636
2637 if (!ecc_enable_override)
2638 return;
2639
2640 amd64_printk(KERN_WARNING,
2641 "'ecc_enable_override' parameter is active, "
2642 "Enabling AMD ECC hardware now: CAUTION\n");
2643
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002644 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002645
2646 /* turn on UECCn and CECCEn bits */
2647 pvt->old_nbctl = value & mask;
2648 pvt->nbctl_mcgctl_saved = 1;
2649
2650 value |= mask;
2651 pci_write_config_dword(pvt->misc_f3_ctl, K8_NBCTL, value);
2652
2653 if (amd64_toggle_ecc_err_reporting(pvt, ON))
2654 amd64_printk(KERN_WARNING, "Error enabling ECC reporting over "
2655 "MCGCTL!\n");
2656
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002657 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002658
2659 debugf0("NBCFG(1)= 0x%x CHIPKILL= %s ECC_ENABLE= %s\n", value,
2660 (value & K8_NBCFG_CHIPKILL) ? "Enabled" : "Disabled",
2661 (value & K8_NBCFG_ECC_ENABLE) ? "Enabled" : "Disabled");
2662
2663 if (!(value & K8_NBCFG_ECC_ENABLE)) {
2664 amd64_printk(KERN_WARNING,
2665 "This node reports that DRAM ECC is "
2666 "currently Disabled; ENABLING now\n");
2667
2668 /* Attempt to turn on DRAM ECC Enable */
2669 value |= K8_NBCFG_ECC_ENABLE;
2670 pci_write_config_dword(pvt->misc_f3_ctl, K8_NBCFG, value);
2671
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002672 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002673
2674 if (!(value & K8_NBCFG_ECC_ENABLE)) {
2675 amd64_printk(KERN_WARNING,
2676 "Hardware rejects Enabling DRAM ECC checking\n"
2677 "Check memory DIMM configuration\n");
2678 } else {
2679 amd64_printk(KERN_DEBUG,
2680 "Hardware accepted DRAM ECC Enable\n");
2681 }
2682 }
2683 debugf0("NBCFG(2)= 0x%x CHIPKILL= %s ECC_ENABLE= %s\n", value,
2684 (value & K8_NBCFG_CHIPKILL) ? "Enabled" : "Disabled",
2685 (value & K8_NBCFG_ECC_ENABLE) ? "Enabled" : "Disabled");
2686
2687 pvt->ctl_error_info.nbcfg = value;
2688}
2689
2690static void amd64_restore_ecc_error_reporting(struct amd64_pvt *pvt)
2691{
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002692 u32 value, mask = K8_NBCTL_CECCEn | K8_NBCTL_UECCEn;
2693
2694 if (!pvt->nbctl_mcgctl_saved)
2695 return;
2696
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002697 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002698 value &= ~mask;
2699 value |= pvt->old_nbctl;
2700
2701 /* restore the NB Enable MCGCTL bit */
2702 pci_write_config_dword(pvt->misc_f3_ctl, K8_NBCTL, value);
2703
2704 if (amd64_toggle_ecc_err_reporting(pvt, OFF))
2705 amd64_printk(KERN_WARNING, "Error restoring ECC reporting over "
2706 "MCGCTL!\n");
2707}
2708
Doug Thompsonf9431992009-04-27 19:46:08 +02002709/*
2710 * EDAC requires that the BIOS have ECC enabled before taking over the
2711 * processing of ECC errors. This is because the BIOS can properly initialize
2712 * the memory system completely. A command line option allows to force-enable
2713 * hardware ECC later in amd64_enable_ecc_error_reporting().
2714 */
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002715static const char *ecc_warning =
2716 "WARNING: ECC is disabled by BIOS. Module will NOT be loaded.\n"
2717 " Either Enable ECC in the BIOS, or set 'ecc_enable_override'.\n"
2718 " Also, use of the override can cause unknown side effects.\n";
2719
Doug Thompsonf9431992009-04-27 19:46:08 +02002720static int amd64_check_ecc_enabled(struct amd64_pvt *pvt)
2721{
2722 u32 value;
Borislav Petkov06724532009-09-16 13:05:46 +02002723 u8 ecc_enabled = 0;
2724 bool nb_mce_en = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002725
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002726 amd64_read_pci_cfg(pvt->misc_f3_ctl, K8_NBCFG, &value);
Doug Thompsonf9431992009-04-27 19:46:08 +02002727
2728 ecc_enabled = !!(value & K8_NBCFG_ECC_ENABLE);
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002729 if (!ecc_enabled)
2730 amd64_printk(KERN_WARNING, "This node reports that Memory ECC "
2731 "is currently disabled, set F3x%x[22] (%s).\n",
2732 K8_NBCFG, pci_name(pvt->misc_f3_ctl));
2733 else
2734 amd64_printk(KERN_INFO, "ECC is enabled by BIOS.\n");
Doug Thompsonf9431992009-04-27 19:46:08 +02002735
Borislav Petkov06724532009-09-16 13:05:46 +02002736 nb_mce_en = amd64_nb_mce_bank_enabled_on_node(pvt->mc_node_id);
2737 if (!nb_mce_en)
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002738 amd64_printk(KERN_WARNING, "NB MCE bank disabled, set MSR "
2739 "0x%08x[4] on node %d to enable.\n",
2740 MSR_IA32_MCG_CTL, pvt->mc_node_id);
Doug Thompsonf9431992009-04-27 19:46:08 +02002741
Borislav Petkov06724532009-09-16 13:05:46 +02002742 if (!ecc_enabled || !nb_mce_en) {
Doug Thompsonf9431992009-04-27 19:46:08 +02002743 if (!ecc_enable_override) {
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002744 amd64_printk(KERN_WARNING, "%s", ecc_warning);
2745 return -ENODEV;
2746 }
2747 } else
Doug Thompsonf9431992009-04-27 19:46:08 +02002748 /* CLEAR the override, since BIOS controlled it */
2749 ecc_enable_override = 0;
Doug Thompsonf9431992009-04-27 19:46:08 +02002750
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002751 return 0;
Doug Thompsonf9431992009-04-27 19:46:08 +02002752}
2753
Doug Thompson7d6034d2009-04-27 20:01:01 +02002754struct mcidev_sysfs_attribute sysfs_attrs[ARRAY_SIZE(amd64_dbg_attrs) +
2755 ARRAY_SIZE(amd64_inj_attrs) +
2756 1];
2757
2758struct mcidev_sysfs_attribute terminator = { .attr = { .name = NULL } };
2759
2760static void amd64_set_mc_sysfs_attributes(struct mem_ctl_info *mci)
2761{
2762 unsigned int i = 0, j = 0;
2763
2764 for (; i < ARRAY_SIZE(amd64_dbg_attrs); i++)
2765 sysfs_attrs[i] = amd64_dbg_attrs[i];
2766
2767 for (j = 0; j < ARRAY_SIZE(amd64_inj_attrs); j++, i++)
2768 sysfs_attrs[i] = amd64_inj_attrs[j];
2769
2770 sysfs_attrs[i] = terminator;
2771
2772 mci->mc_driver_sysfs_attributes = sysfs_attrs;
2773}
2774
2775static void amd64_setup_mci_misc_attributes(struct mem_ctl_info *mci)
2776{
2777 struct amd64_pvt *pvt = mci->pvt_info;
2778
2779 mci->mtype_cap = MEM_FLAG_DDR2 | MEM_FLAG_RDDR2;
2780 mci->edac_ctl_cap = EDAC_FLAG_NONE;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002781
2782 if (pvt->nbcap & K8_NBCAP_SECDED)
2783 mci->edac_ctl_cap |= EDAC_FLAG_SECDED;
2784
2785 if (pvt->nbcap & K8_NBCAP_CHIPKILL)
2786 mci->edac_ctl_cap |= EDAC_FLAG_S4ECD4ED;
2787
2788 mci->edac_cap = amd64_determine_edac_cap(pvt);
2789 mci->mod_name = EDAC_MOD_STR;
2790 mci->mod_ver = EDAC_AMD64_VERSION;
2791 mci->ctl_name = get_amd_family_name(pvt->mc_type_index);
2792 mci->dev_name = pci_name(pvt->dram_f2_ctl);
2793 mci->ctl_page_to_phys = NULL;
2794
2795 /* IMPORTANT: Set the polling 'check' function in this module */
2796 mci->edac_check = amd64_check;
2797
2798 /* memory scrubber interface */
2799 mci->set_sdram_scrub_rate = amd64_set_scrub_rate;
2800 mci->get_sdram_scrub_rate = amd64_get_scrub_rate;
2801}
2802
2803/*
2804 * Init stuff for this DRAM Controller device.
2805 *
2806 * Due to a hardware feature on Fam10h CPUs, the Enable Extended Configuration
2807 * Space feature MUST be enabled on ALL Processors prior to actually reading
2808 * from the ECS registers. Since the loading of the module can occur on any
2809 * 'core', and cores don't 'see' all the other processors ECS data when the
2810 * others are NOT enabled. Our solution is to first enable ECS access in this
2811 * routine on all processors, gather some data in a amd64_pvt structure and
2812 * later come back in a finish-setup function to perform that final
2813 * initialization. See also amd64_init_2nd_stage() for that.
2814 */
2815static int amd64_probe_one_instance(struct pci_dev *dram_f2_ctl,
2816 int mc_type_index)
2817{
2818 struct amd64_pvt *pvt = NULL;
2819 int err = 0, ret;
2820
2821 ret = -ENOMEM;
2822 pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL);
2823 if (!pvt)
2824 goto err_exit;
2825
Borislav Petkov37da0452009-06-10 17:36:57 +02002826 pvt->mc_node_id = get_node_id(dram_f2_ctl);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002827
2828 pvt->dram_f2_ctl = dram_f2_ctl;
2829 pvt->ext_model = boot_cpu_data.x86_model >> 4;
2830 pvt->mc_type_index = mc_type_index;
2831 pvt->ops = family_ops(mc_type_index);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002832
2833 /*
2834 * We have the dram_f2_ctl device as an argument, now go reserve its
2835 * sibling devices from the PCI system.
2836 */
2837 ret = -ENODEV;
2838 err = amd64_reserve_mc_sibling_devices(pvt, mc_type_index);
2839 if (err)
2840 goto err_free;
2841
2842 ret = -EINVAL;
2843 err = amd64_check_ecc_enabled(pvt);
2844 if (err)
2845 goto err_put;
2846
2847 /*
2848 * Key operation here: setup of HW prior to performing ops on it. Some
2849 * setup is required to access ECS data. After this is performed, the
2850 * 'teardown' function must be called upon error and normal exit paths.
2851 */
2852 if (boot_cpu_data.x86 >= 0x10)
2853 amd64_setup(pvt);
2854
2855 /*
2856 * Save the pointer to the private data for use in 2nd initialization
2857 * stage
2858 */
2859 pvt_lookup[pvt->mc_node_id] = pvt;
2860
2861 return 0;
2862
2863err_put:
2864 amd64_free_mc_sibling_devices(pvt);
2865
2866err_free:
2867 kfree(pvt);
2868
2869err_exit:
2870 return ret;
2871}
2872
2873/*
2874 * This is the finishing stage of the init code. Needs to be performed after all
2875 * MCs' hardware have been prepped for accessing extended config space.
2876 */
2877static int amd64_init_2nd_stage(struct amd64_pvt *pvt)
2878{
2879 int node_id = pvt->mc_node_id;
2880 struct mem_ctl_info *mci;
2881 int ret, err = 0;
2882
2883 amd64_read_mc_registers(pvt);
2884
2885 ret = -ENODEV;
2886 if (pvt->ops->probe_valid_hardware) {
2887 err = pvt->ops->probe_valid_hardware(pvt);
2888 if (err)
2889 goto err_exit;
2890 }
2891
2892 /*
2893 * We need to determine how many memory channels there are. Then use
2894 * that information for calculating the size of the dynamic instance
2895 * tables in the 'mci' structure
2896 */
2897 pvt->channel_count = pvt->ops->early_channel_count(pvt);
2898 if (pvt->channel_count < 0)
2899 goto err_exit;
2900
2901 ret = -ENOMEM;
Borislav Petkov9d858bb2009-09-21 14:35:51 +02002902 mci = edac_mc_alloc(0, pvt->cs_count, pvt->channel_count, node_id);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002903 if (!mci)
2904 goto err_exit;
2905
2906 mci->pvt_info = pvt;
2907
2908 mci->dev = &pvt->dram_f2_ctl->dev;
2909 amd64_setup_mci_misc_attributes(mci);
2910
2911 if (amd64_init_csrows(mci))
2912 mci->edac_cap = EDAC_FLAG_NONE;
2913
2914 amd64_enable_ecc_error_reporting(mci);
2915 amd64_set_mc_sysfs_attributes(mci);
2916
2917 ret = -ENODEV;
2918 if (edac_mc_add_mc(mci)) {
2919 debugf1("failed edac_mc_add_mc()\n");
2920 goto err_add_mc;
2921 }
2922
2923 mci_lookup[node_id] = mci;
2924 pvt_lookup[node_id] = NULL;
Borislav Petkov549d0422009-07-24 13:51:42 +02002925
2926 /* register stuff with EDAC MCE */
2927 if (report_gart_errors)
2928 amd_report_gart_errors(true);
2929
2930 amd_register_ecc_decoder(amd64_decode_bus_error);
2931
Doug Thompson7d6034d2009-04-27 20:01:01 +02002932 return 0;
2933
2934err_add_mc:
2935 edac_mc_free(mci);
2936
2937err_exit:
2938 debugf0("failure to init 2nd stage: ret=%d\n", ret);
2939
2940 amd64_restore_ecc_error_reporting(pvt);
2941
2942 if (boot_cpu_data.x86 > 0xf)
2943 amd64_teardown(pvt);
2944
2945 amd64_free_mc_sibling_devices(pvt);
2946
2947 kfree(pvt_lookup[pvt->mc_node_id]);
2948 pvt_lookup[node_id] = NULL;
2949
2950 return ret;
2951}
2952
2953
2954static int __devinit amd64_init_one_instance(struct pci_dev *pdev,
2955 const struct pci_device_id *mc_type)
2956{
2957 int ret = 0;
2958
Borislav Petkov37da0452009-06-10 17:36:57 +02002959 debugf0("(MC node=%d,mc_type='%s')\n", get_node_id(pdev),
Doug Thompson7d6034d2009-04-27 20:01:01 +02002960 get_amd_family_name(mc_type->driver_data));
2961
2962 ret = pci_enable_device(pdev);
2963 if (ret < 0)
2964 ret = -EIO;
2965 else
2966 ret = amd64_probe_one_instance(pdev, mc_type->driver_data);
2967
2968 if (ret < 0)
2969 debugf0("ret=%d\n", ret);
2970
2971 return ret;
2972}
2973
2974static void __devexit amd64_remove_one_instance(struct pci_dev *pdev)
2975{
2976 struct mem_ctl_info *mci;
2977 struct amd64_pvt *pvt;
2978
2979 /* Remove from EDAC CORE tracking list */
2980 mci = edac_mc_del_mc(&pdev->dev);
2981 if (!mci)
2982 return;
2983
2984 pvt = mci->pvt_info;
2985
2986 amd64_restore_ecc_error_reporting(pvt);
2987
2988 if (boot_cpu_data.x86 > 0xf)
2989 amd64_teardown(pvt);
2990
2991 amd64_free_mc_sibling_devices(pvt);
2992
2993 kfree(pvt);
2994 mci->pvt_info = NULL;
2995
2996 mci_lookup[pvt->mc_node_id] = NULL;
2997
Borislav Petkov549d0422009-07-24 13:51:42 +02002998 /* unregister from EDAC MCE */
2999 amd_report_gart_errors(false);
3000 amd_unregister_ecc_decoder(amd64_decode_bus_error);
3001
Doug Thompson7d6034d2009-04-27 20:01:01 +02003002 /* Free the EDAC CORE resources */
3003 edac_mc_free(mci);
3004}
3005
3006/*
3007 * This table is part of the interface for loading drivers for PCI devices. The
3008 * PCI core identifies what devices are on a system during boot, and then
3009 * inquiry this table to see if this driver is for a given device found.
3010 */
3011static const struct pci_device_id amd64_pci_table[] __devinitdata = {
3012 {
3013 .vendor = PCI_VENDOR_ID_AMD,
3014 .device = PCI_DEVICE_ID_AMD_K8_NB_MEMCTL,
3015 .subvendor = PCI_ANY_ID,
3016 .subdevice = PCI_ANY_ID,
3017 .class = 0,
3018 .class_mask = 0,
3019 .driver_data = K8_CPUS
3020 },
3021 {
3022 .vendor = PCI_VENDOR_ID_AMD,
3023 .device = PCI_DEVICE_ID_AMD_10H_NB_DRAM,
3024 .subvendor = PCI_ANY_ID,
3025 .subdevice = PCI_ANY_ID,
3026 .class = 0,
3027 .class_mask = 0,
3028 .driver_data = F10_CPUS
3029 },
3030 {
3031 .vendor = PCI_VENDOR_ID_AMD,
3032 .device = PCI_DEVICE_ID_AMD_11H_NB_DRAM,
3033 .subvendor = PCI_ANY_ID,
3034 .subdevice = PCI_ANY_ID,
3035 .class = 0,
3036 .class_mask = 0,
3037 .driver_data = F11_CPUS
3038 },
3039 {0, }
3040};
3041MODULE_DEVICE_TABLE(pci, amd64_pci_table);
3042
3043static struct pci_driver amd64_pci_driver = {
3044 .name = EDAC_MOD_STR,
3045 .probe = amd64_init_one_instance,
3046 .remove = __devexit_p(amd64_remove_one_instance),
3047 .id_table = amd64_pci_table,
3048};
3049
3050static void amd64_setup_pci_device(void)
3051{
3052 struct mem_ctl_info *mci;
3053 struct amd64_pvt *pvt;
3054
3055 if (amd64_ctl_pci)
3056 return;
3057
3058 mci = mci_lookup[0];
3059 if (mci) {
3060
3061 pvt = mci->pvt_info;
3062 amd64_ctl_pci =
3063 edac_pci_create_generic_ctl(&pvt->dram_f2_ctl->dev,
3064 EDAC_MOD_STR);
3065
3066 if (!amd64_ctl_pci) {
3067 pr_warning("%s(): Unable to create PCI control\n",
3068 __func__);
3069
3070 pr_warning("%s(): PCI error report via EDAC not set\n",
3071 __func__);
3072 }
3073 }
3074}
3075
3076static int __init amd64_edac_init(void)
3077{
3078 int nb, err = -ENODEV;
3079
3080 edac_printk(KERN_INFO, EDAC_MOD_STR, EDAC_AMD64_VERSION "\n");
3081
3082 opstate_init();
3083
3084 if (cache_k8_northbridges() < 0)
Li Honga3c4c582009-10-19 16:33:29 +08003085 return err;
Doug Thompson7d6034d2009-04-27 20:01:01 +02003086
3087 err = pci_register_driver(&amd64_pci_driver);
3088 if (err)
3089 return err;
3090
3091 /*
3092 * At this point, the array 'pvt_lookup[]' contains pointers to alloc'd
3093 * amd64_pvt structs. These will be used in the 2nd stage init function
3094 * to finish initialization of the MC instances.
3095 */
3096 for (nb = 0; nb < num_k8_northbridges; nb++) {
3097 if (!pvt_lookup[nb])
3098 continue;
3099
3100 err = amd64_init_2nd_stage(pvt_lookup[nb]);
3101 if (err)
Borislav Petkov37da0452009-06-10 17:36:57 +02003102 goto err_2nd_stage;
Doug Thompson7d6034d2009-04-27 20:01:01 +02003103 }
3104
3105 amd64_setup_pci_device();
3106
3107 return 0;
3108
Borislav Petkov37da0452009-06-10 17:36:57 +02003109err_2nd_stage:
3110 debugf0("2nd stage failed\n");
Doug Thompson7d6034d2009-04-27 20:01:01 +02003111 pci_unregister_driver(&amd64_pci_driver);
3112
3113 return err;
3114}
3115
3116static void __exit amd64_edac_exit(void)
3117{
3118 if (amd64_ctl_pci)
3119 edac_pci_release_generic_ctl(amd64_ctl_pci);
3120
3121 pci_unregister_driver(&amd64_pci_driver);
3122}
3123
3124module_init(amd64_edac_init);
3125module_exit(amd64_edac_exit);
3126
3127MODULE_LICENSE("GPL");
3128MODULE_AUTHOR("SoftwareBitMaker: Doug Thompson, "
3129 "Dave Peterson, Thayne Harbaugh");
3130MODULE_DESCRIPTION("MC support for AMD64 memory controllers - "
3131 EDAC_AMD64_VERSION);
3132
3133module_param(edac_op_state, int, 0444);
3134MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");