blob: b1390534804888e46d4db065fcb0837814743e4c [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <linux/string.h>
29#include <linux/bitops.h>
30#include <drm/drmP.h>
31#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070032#include "i915_drv.h"
33
34/** @file i915_gem_tiling.c
35 *
36 * Support for managing tiling state of buffer objects.
37 *
38 * The idea behind tiling is to increase cache hit rates by rearranging
39 * pixel data so that a group of pixel accesses are in the same cacheline.
40 * Performance improvement from doing this on the back/depth buffer are on
41 * the order of 30%.
42 *
43 * Intel architectures make this somewhat more complicated, though, by
44 * adjustments made to addressing of data when the memory is in interleaved
45 * mode (matched pairs of DIMMS) to improve memory bandwidth.
46 * For interleaved memory, the CPU sends every sequential 64 bytes
47 * to an alternate memory channel so it can get the bandwidth from both.
48 *
49 * The GPU also rearranges its accesses for increased bandwidth to interleaved
50 * memory, and it matches what the CPU does for non-tiled. However, when tiled
51 * it does it a little differently, since one walks addresses not just in the
52 * X direction but also Y. So, along with alternating channels when bit
53 * 6 of the address flips, it also alternates when other bits flip -- Bits 9
54 * (every 512 bytes, an X tile scanline) and 10 (every two X tile scanlines)
55 * are common to both the 915 and 965-class hardware.
56 *
57 * The CPU also sometimes XORs in higher bits as well, to improve
58 * bandwidth doing strided access like we do so frequently in graphics. This
59 * is called "Channel XOR Randomization" in the MCH documentation. The result
60 * is that the CPU is XORing in either bit 11 or bit 17 to bit 6 of its address
61 * decode.
62 *
63 * All of this bit 6 XORing has an effect on our memory management,
64 * as we need to make sure that the 3d driver can correctly address object
65 * contents.
66 *
67 * If we don't have interleaved memory, all tiling is safe and no swizzling is
68 * required.
69 *
70 * When bit 17 is XORed in, we simply refuse to tile at all. Bit
71 * 17 is not just a page offset, so as we page an objet out and back in,
72 * individual pages in it will have different bit 17 addresses, resulting in
73 * each 64 bytes being swapped with its neighbor!
74 *
75 * Otherwise, if interleaved, we have to tell the 3d driver what the address
76 * swizzling it needs to do is, since it's writing with the CPU to the pages
77 * (bit 6 and potentially bit 11 XORed in), and the GPU is reading from the
78 * pages (bit 6, 9, and 10 XORed in), resulting in a cumulative bit swizzling
79 * required by the CPU of XORing in bit 6, 9, 10, and potentially 11, in order
80 * to match what the GPU expects.
81 */
82
83/**
84 * Detects bit 6 swizzling of address lookup between IGD access and CPU
85 * access through main memory.
86 */
87void
88i915_gem_detect_bit_6_swizzle(struct drm_device *dev)
89{
90 drm_i915_private_t *dev_priv = dev->dev_private;
91 uint32_t swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
92 uint32_t swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
93
Jesse Barnes7f661342012-10-02 17:43:46 -050094 if (IS_VALLEYVIEW(dev)) {
95 swizzle_x = I915_BIT_6_SWIZZLE_NONE;
96 swizzle_y = I915_BIT_6_SWIZZLE_NONE;
97 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterf691e2f2012-02-02 09:58:12 +010098 uint32_t dimm_c0, dimm_c1;
99 dimm_c0 = I915_READ(MAD_DIMM_C0);
100 dimm_c1 = I915_READ(MAD_DIMM_C1);
101 dimm_c0 &= MAD_DIMM_A_SIZE_MASK | MAD_DIMM_B_SIZE_MASK;
102 dimm_c1 &= MAD_DIMM_A_SIZE_MASK | MAD_DIMM_B_SIZE_MASK;
103 /* Enable swizzling when the channels are populated with
104 * identically sized dimms. We don't need to check the 3rd
105 * channel because no cpu with gpu attached ships in that
106 * configuration. Also, swizzling only makes sense for 2
107 * channels anyway. */
108 if (dimm_c0 == dimm_c1) {
109 swizzle_x = I915_BIT_6_SWIZZLE_9_10;
110 swizzle_y = I915_BIT_6_SWIZZLE_9;
111 } else {
112 swizzle_x = I915_BIT_6_SWIZZLE_NONE;
113 swizzle_y = I915_BIT_6_SWIZZLE_NONE;
114 }
Daniel Vetteracc83eb2011-09-12 20:49:16 +0200115 } else if (IS_GEN5(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116 /* On Ironlake whatever DRAM config, GPU always do
Zhenyu Wang553bd142009-09-02 10:57:52 +0800117 * same swizzling setup.
118 */
119 swizzle_x = I915_BIT_6_SWIZZLE_9_10;
120 swizzle_y = I915_BIT_6_SWIZZLE_9;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100121 } else if (IS_GEN2(dev)) {
Eric Anholt673a3942008-07-30 12:06:12 -0700122 /* As far as we know, the 865 doesn't have these bit 6
123 * swizzling issues.
124 */
125 swizzle_x = I915_BIT_6_SWIZZLE_NONE;
126 swizzle_y = I915_BIT_6_SWIZZLE_NONE;
Daniel Vetterc9c4b6f2011-12-14 13:57:15 +0100127 } else if (IS_MOBILE(dev) || (IS_GEN3(dev) && !IS_G33(dev))) {
Eric Anholt673a3942008-07-30 12:06:12 -0700128 uint32_t dcc;
129
Daniel Vetterc9c4b6f2011-12-14 13:57:15 +0100130 /* On 9xx chipsets, channel interleave by the CPU is
Eric Anholt568d9a82009-03-12 16:27:11 -0700131 * determined by DCC. For single-channel, neither the CPU
132 * nor the GPU do swizzling. For dual channel interleaved,
133 * the GPU's interleave is bit 9 and 10 for X tiled, and bit
134 * 9 for Y tiled. The CPU's interleave is independent, and
135 * can be based on either bit 11 (haven't seen this yet) or
136 * bit 17 (common).
Eric Anholt673a3942008-07-30 12:06:12 -0700137 */
138 dcc = I915_READ(DCC);
139 switch (dcc & DCC_ADDRESSING_MODE_MASK) {
140 case DCC_ADDRESSING_MODE_SINGLE_CHANNEL:
141 case DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC:
142 swizzle_x = I915_BIT_6_SWIZZLE_NONE;
143 swizzle_y = I915_BIT_6_SWIZZLE_NONE;
144 break;
145 case DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED:
Eric Anholt568d9a82009-03-12 16:27:11 -0700146 if (dcc & DCC_CHANNEL_XOR_DISABLE) {
147 /* This is the base swizzling by the GPU for
148 * tiled buffers.
149 */
Eric Anholt673a3942008-07-30 12:06:12 -0700150 swizzle_x = I915_BIT_6_SWIZZLE_9_10;
151 swizzle_y = I915_BIT_6_SWIZZLE_9;
Eric Anholt568d9a82009-03-12 16:27:11 -0700152 } else if ((dcc & DCC_CHANNEL_XOR_BIT_17) == 0) {
153 /* Bit 11 swizzling by the CPU in addition. */
Eric Anholt673a3942008-07-30 12:06:12 -0700154 swizzle_x = I915_BIT_6_SWIZZLE_9_10_11;
155 swizzle_y = I915_BIT_6_SWIZZLE_9_11;
156 } else {
Eric Anholt568d9a82009-03-12 16:27:11 -0700157 /* Bit 17 swizzling by the CPU in addition. */
Eric Anholt280b7132009-03-12 16:56:27 -0700158 swizzle_x = I915_BIT_6_SWIZZLE_9_10_17;
159 swizzle_y = I915_BIT_6_SWIZZLE_9_17;
Eric Anholt673a3942008-07-30 12:06:12 -0700160 }
161 break;
162 }
163 if (dcc == 0xffffffff) {
164 DRM_ERROR("Couldn't read from MCHBAR. "
165 "Disabling tiling.\n");
166 swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
167 swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
168 }
169 } else {
170 /* The 965, G33, and newer, have a very flexible memory
171 * configuration. It will enable dual-channel mode
172 * (interleaving) on as much memory as it can, and the GPU
173 * will additionally sometimes enable different bit 6
174 * swizzling for tiled objects from the CPU.
175 *
176 * Here's what I found on the G965:
177 * slot fill memory size swizzling
178 * 0A 0B 1A 1B 1-ch 2-ch
179 * 512 0 0 0 512 0 O
180 * 512 0 512 0 16 1008 X
181 * 512 0 0 512 16 1008 X
182 * 0 512 0 512 16 1008 X
183 * 1024 1024 1024 0 2048 1024 O
184 *
185 * We could probably detect this based on either the DRB
186 * matching, which was the case for the swizzling required in
187 * the table above, or from the 1-ch value being less than
188 * the minimum size of a rank.
189 */
190 if (I915_READ16(C0DRB3) != I915_READ16(C1DRB3)) {
191 swizzle_x = I915_BIT_6_SWIZZLE_NONE;
192 swizzle_y = I915_BIT_6_SWIZZLE_NONE;
193 } else {
194 swizzle_x = I915_BIT_6_SWIZZLE_9_10;
195 swizzle_y = I915_BIT_6_SWIZZLE_9;
196 }
197 }
198
199 dev_priv->mm.bit_6_swizzle_x = swizzle_x;
200 dev_priv->mm.bit_6_swizzle_y = swizzle_y;
201}
202
Jesse Barnes0f973f22009-01-26 17:10:45 -0800203/* Check pitch constriants for all chips & tiling formats */
Chris Wilsona00b10c2010-09-24 21:15:47 +0100204static bool
Jesse Barnes0f973f22009-01-26 17:10:45 -0800205i915_tiling_ok(struct drm_device *dev, int stride, int size, int tiling_mode)
206{
Chris Wilson0ee537a2011-03-06 09:03:16 +0000207 int tile_width;
Jesse Barnes0f973f22009-01-26 17:10:45 -0800208
209 /* Linear is always fine */
210 if (tiling_mode == I915_TILING_NONE)
211 return true;
212
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100213 if (IS_GEN2(dev) ||
Eric Anholte76a16d2009-05-26 17:44:56 -0700214 (tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev)))
Jesse Barnes0f973f22009-01-26 17:10:45 -0800215 tile_width = 128;
216 else
217 tile_width = 512;
218
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200219 /* check maximum stride & object size */
Ville Syrjälä3a062472013-04-09 11:45:05 +0300220 /* i965+ stores the end address of the gtt mapping in the fence
221 * reg, so dont bother to check the size */
222 if (INTEL_INFO(dev)->gen >= 7) {
223 if (stride / 128 > GEN7_FENCE_MAX_PITCH_VAL)
224 return false;
225 } else if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200226 if (stride / 128 > I965_FENCE_MAX_PITCH_VAL)
227 return false;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100228 } else {
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200229 if (stride > 8192)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200230 return false;
Eric Anholte76a16d2009-05-26 17:44:56 -0700231
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200232 if (IS_GEN3(dev)) {
233 if (size > I830_FENCE_MAX_SIZE_VAL << 20)
234 return false;
235 } else {
236 if (size > I830_FENCE_MAX_SIZE_VAL << 19)
237 return false;
238 }
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200239 }
240
Ville Syrjäläfe48d8d2013-04-09 20:09:13 +0300241 if (stride < tile_width)
242 return false;
243
Jesse Barnes0f973f22009-01-26 17:10:45 -0800244 /* 965+ just needs multiples of tile width */
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100245 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes0f973f22009-01-26 17:10:45 -0800246 if (stride & (tile_width - 1))
247 return false;
248 return true;
249 }
250
251 /* Pre-965 needs power of two tile widths */
Jesse Barnes0f973f22009-01-26 17:10:45 -0800252 if (stride & (stride - 1))
253 return false;
254
Jesse Barnes0f973f22009-01-26 17:10:45 -0800255 return true;
256}
257
Chris Wilsona00b10c2010-09-24 21:15:47 +0100258/* Is the current GTT allocation valid for the change in tiling? */
259static bool
Chris Wilson05394f32010-11-08 19:18:58 +0000260i915_gem_object_fence_ok(struct drm_i915_gem_object *obj, int tiling_mode)
Chris Wilson52dc7d32009-06-06 09:46:01 +0100261{
Chris Wilsona00b10c2010-09-24 21:15:47 +0100262 u32 size;
Chris Wilson52dc7d32009-06-06 09:46:01 +0100263
264 if (tiling_mode == I915_TILING_NONE)
265 return true;
266
Chris Wilson05394f32010-11-08 19:18:58 +0000267 if (INTEL_INFO(obj->base.dev)->gen >= 4)
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100268 return true;
269
Chris Wilson05394f32010-11-08 19:18:58 +0000270 if (INTEL_INFO(obj->base.dev)->gen == 3) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700271 if (i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK)
Chris Wilsondf153152010-11-15 05:25:58 +0000272 return false;
273 } else {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700274 if (i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK)
Chris Wilsondf153152010-11-15 05:25:58 +0000275 return false;
276 }
277
Imre Deak0fa87792013-01-07 21:47:35 +0200278 size = i915_gem_get_gtt_size(obj->base.dev, obj->base.size, tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700279 if (i915_gem_obj_ggtt_size(obj) != size)
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100280 return false;
281
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700282 if (i915_gem_obj_ggtt_offset(obj) & (size - 1))
Chris Wilsondf153152010-11-15 05:25:58 +0000283 return false;
Chris Wilson52dc7d32009-06-06 09:46:01 +0100284
285 return true;
286}
287
Eric Anholt673a3942008-07-30 12:06:12 -0700288/**
289 * Sets the tiling mode of an object, returning the required swizzling of
290 * bit 6 of addresses in the object.
291 */
292int
293i915_gem_set_tiling(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000294 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700295{
296 struct drm_i915_gem_set_tiling *args = data;
297 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000298 struct drm_i915_gem_object *obj;
Chris Wilson47ae63e2011-03-07 12:32:44 +0000299 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700300
Chris Wilson05394f32010-11-08 19:18:58 +0000301 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000302 if (&obj->base == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100303 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -0700304
Chris Wilson05394f32010-11-08 19:18:58 +0000305 if (!i915_tiling_ok(dev,
306 args->stride, obj->base.size, args->tiling_mode)) {
307 drm_gem_object_unreference_unlocked(&obj->base);
Jesse Barnes0f973f22009-01-26 17:10:45 -0800308 return -EINVAL;
Chris Wilson72daad42009-01-30 21:10:22 +0000309 }
Jesse Barnes0f973f22009-01-26 17:10:45 -0800310
Daniel Vetter80075d42013-10-09 21:23:52 +0200311 if (obj->pin_count || obj->framebuffer_references) {
Chris Wilson05394f32010-11-08 19:18:58 +0000312 drm_gem_object_unreference_unlocked(&obj->base);
Daniel Vetter31770bd2010-04-23 23:01:01 +0200313 return -EBUSY;
314 }
315
Eric Anholt673a3942008-07-30 12:06:12 -0700316 if (args->tiling_mode == I915_TILING_NONE) {
Eric Anholt673a3942008-07-30 12:06:12 -0700317 args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
Chris Wilson52dc7d32009-06-06 09:46:01 +0100318 args->stride = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700319 } else {
320 if (args->tiling_mode == I915_TILING_X)
321 args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
322 else
323 args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
Eric Anholt280b7132009-03-12 16:56:27 -0700324
325 /* Hide bit 17 swizzling from the user. This prevents old Mesa
326 * from aborting the application on sw fallbacks to bit 17,
327 * and we use the pread/pwrite bit17 paths to swizzle for it.
328 * If there was a user that was relying on the swizzle
329 * information for drm_intel_bo_map()ed reads/writes this would
330 * break it, but we don't have any of those.
331 */
332 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17)
333 args->swizzle_mode = I915_BIT_6_SWIZZLE_9;
334 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17)
335 args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10;
336
Eric Anholt673a3942008-07-30 12:06:12 -0700337 /* If we can't handle the swizzling, make it untiled. */
338 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_UNKNOWN) {
339 args->tiling_mode = I915_TILING_NONE;
340 args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
Chris Wilson52dc7d32009-06-06 09:46:01 +0100341 args->stride = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700342 }
343 }
Jesse Barnes0f973f22009-01-26 17:10:45 -0800344
Chris Wilson52dc7d32009-06-06 09:46:01 +0100345 mutex_lock(&dev->struct_mutex);
Chris Wilson05394f32010-11-08 19:18:58 +0000346 if (args->tiling_mode != obj->tiling_mode ||
347 args->stride != obj->stride) {
Chris Wilson52dc7d32009-06-06 09:46:01 +0100348 /* We need to rebind the object if its current allocation
349 * no longer meets the alignment restrictions for its new
350 * tiling mode. Otherwise we can just leave it alone, but
Chris Wilson1869b622012-04-21 16:23:24 +0100351 * need to ensure that any fence register is updated before
352 * the next fenced (either through the GTT or by the BLT unit
353 * on older GPUs) access.
Chris Wilson5d82e3e2012-04-21 16:23:23 +0100354 *
355 * After updating the tiling parameters, we then flag whether
356 * we need to update an associated fence register. Note this
357 * has to also include the unfenced register the GPU uses
358 * whilst executing a fenced command for an untiled object.
Jesse Barnes0f973f22009-01-26 17:10:45 -0800359 */
Daniel Vetterfe305192010-03-18 09:22:12 +0100360
Chris Wilsond9e86c02010-11-10 16:40:20 +0000361 obj->map_and_fenceable =
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700362 !i915_gem_obj_ggtt_bound(obj) ||
Ben Widawsky07fe0b12013-07-31 17:00:10 -0700363 (i915_gem_obj_ggtt_offset(obj) +
364 obj->base.size <= dev_priv->gtt.mappable_end &&
Chris Wilsond9e86c02010-11-10 16:40:20 +0000365 i915_gem_object_fence_ok(obj, args->tiling_mode));
Eric Anholt673a3942008-07-30 12:06:12 -0700366
Chris Wilson467cffb2011-03-07 10:42:03 +0000367 /* Rebind if we need a change of alignment */
368 if (!obj->map_and_fenceable) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -0700369 u32 unfenced_align =
Imre Deakd8651102013-01-07 21:47:33 +0200370 i915_gem_get_gtt_alignment(dev, obj->base.size,
371 args->tiling_mode,
372 false);
Ben Widawsky07fe0b12013-07-31 17:00:10 -0700373 if (i915_gem_obj_ggtt_offset(obj) & (unfenced_align - 1))
374 ret = i915_gem_object_ggtt_unbind(obj);
Chris Wilson467cffb2011-03-07 10:42:03 +0000375 }
376
377 if (ret == 0) {
Chris Wilson5d82e3e2012-04-21 16:23:23 +0100378 obj->fence_dirty =
379 obj->fenced_gpu_access ||
380 obj->fence_reg != I915_FENCE_REG_NONE;
381
Chris Wilson467cffb2011-03-07 10:42:03 +0000382 obj->tiling_mode = args->tiling_mode;
383 obj->stride = args->stride;
Chris Wilson1869b622012-04-21 16:23:24 +0100384
385 /* Force the fence to be reacquired for GTT access */
386 i915_gem_release_mmap(obj);
Chris Wilson467cffb2011-03-07 10:42:03 +0000387 }
Chris Wilson52dc7d32009-06-06 09:46:01 +0100388 }
Chris Wilson467cffb2011-03-07 10:42:03 +0000389 /* we have to maintain this existing ABI... */
390 args->stride = obj->stride;
391 args->tiling_mode = obj->tiling_mode;
Chris Wilsone9b73c62012-12-03 21:03:14 +0000392
393 /* Try to preallocate memory required to save swizzling on put-pages */
394 if (i915_gem_object_needs_bit17_swizzle(obj)) {
395 if (obj->bit_17 == NULL) {
Daniel Vettera1e22652013-09-21 00:35:38 +0200396 obj->bit_17 = kcalloc(BITS_TO_LONGS(obj->base.size >> PAGE_SHIFT),
Chris Wilsone9b73c62012-12-03 21:03:14 +0000397 sizeof(long), GFP_KERNEL);
398 }
399 } else {
400 kfree(obj->bit_17);
401 obj->bit_17 = NULL;
402 }
403
Chris Wilson05394f32010-11-08 19:18:58 +0000404 drm_gem_object_unreference(&obj->base);
Chris Wilsond6873102009-02-08 19:07:51 +0000405 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700406
Chris Wilson467cffb2011-03-07 10:42:03 +0000407 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700408}
409
410/**
411 * Returns the current tiling mode and required bit 6 swizzling for the object.
412 */
413int
414i915_gem_get_tiling(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000415 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700416{
417 struct drm_i915_gem_get_tiling *args = data;
418 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000419 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -0700420
Chris Wilson05394f32010-11-08 19:18:58 +0000421 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000422 if (&obj->base == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100423 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -0700424
425 mutex_lock(&dev->struct_mutex);
426
Chris Wilson05394f32010-11-08 19:18:58 +0000427 args->tiling_mode = obj->tiling_mode;
428 switch (obj->tiling_mode) {
Eric Anholt673a3942008-07-30 12:06:12 -0700429 case I915_TILING_X:
430 args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
431 break;
432 case I915_TILING_Y:
433 args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
434 break;
435 case I915_TILING_NONE:
436 args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
437 break;
438 default:
439 DRM_ERROR("unknown tiling mode\n");
440 }
441
Eric Anholt280b7132009-03-12 16:56:27 -0700442 /* Hide bit 17 from the user -- see comment in i915_gem_set_tiling */
443 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17)
444 args->swizzle_mode = I915_BIT_6_SWIZZLE_9;
445 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17)
446 args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10;
447
Chris Wilson05394f32010-11-08 19:18:58 +0000448 drm_gem_object_unreference(&obj->base);
Chris Wilsond6873102009-02-08 19:07:51 +0000449 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700450
451 return 0;
452}
Eric Anholt280b7132009-03-12 16:56:27 -0700453
454/**
455 * Swap every 64 bytes of this page around, to account for it having a new
456 * bit 17 of its physical address and therefore being interpreted differently
457 * by the GPU.
458 */
Chris Wilsondd2575f2010-09-04 12:59:16 +0100459static void
Eric Anholt280b7132009-03-12 16:56:27 -0700460i915_gem_swizzle_page(struct page *page)
461{
Chris Wilsondd2575f2010-09-04 12:59:16 +0100462 char temp[64];
Eric Anholt280b7132009-03-12 16:56:27 -0700463 char *vaddr;
464 int i;
Eric Anholt280b7132009-03-12 16:56:27 -0700465
466 vaddr = kmap(page);
Eric Anholt280b7132009-03-12 16:56:27 -0700467
468 for (i = 0; i < PAGE_SIZE; i += 128) {
469 memcpy(temp, &vaddr[i], 64);
470 memcpy(&vaddr[i], &vaddr[i + 64], 64);
471 memcpy(&vaddr[i + 64], temp, 64);
472 }
473
474 kunmap(page);
Eric Anholt280b7132009-03-12 16:56:27 -0700475}
476
477void
Chris Wilson05394f32010-11-08 19:18:58 +0000478i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700479{
Imre Deak67d5a502013-02-18 19:28:02 +0200480 struct sg_page_iter sg_iter;
Eric Anholt280b7132009-03-12 16:56:27 -0700481 int i;
482
Chris Wilson05394f32010-11-08 19:18:58 +0000483 if (obj->bit_17 == NULL)
Eric Anholt280b7132009-03-12 16:56:27 -0700484 return;
485
Imre Deak67d5a502013-02-18 19:28:02 +0200486 i = 0;
487 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +0200488 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100489 char new_bit_17 = page_to_phys(page) >> 17;
Eric Anholt280b7132009-03-12 16:56:27 -0700490 if ((new_bit_17 & 0x1) !=
Chris Wilson05394f32010-11-08 19:18:58 +0000491 (test_bit(i, obj->bit_17) != 0)) {
Chris Wilson9da3da62012-06-01 15:20:22 +0100492 i915_gem_swizzle_page(page);
493 set_page_dirty(page);
Eric Anholt280b7132009-03-12 16:56:27 -0700494 }
Imre Deak67d5a502013-02-18 19:28:02 +0200495 i++;
Eric Anholt280b7132009-03-12 16:56:27 -0700496 }
497}
498
499void
Chris Wilson05394f32010-11-08 19:18:58 +0000500i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700501{
Imre Deak67d5a502013-02-18 19:28:02 +0200502 struct sg_page_iter sg_iter;
Chris Wilson05394f32010-11-08 19:18:58 +0000503 int page_count = obj->base.size >> PAGE_SHIFT;
Eric Anholt280b7132009-03-12 16:56:27 -0700504 int i;
505
Chris Wilson05394f32010-11-08 19:18:58 +0000506 if (obj->bit_17 == NULL) {
Daniel Vettera1e22652013-09-21 00:35:38 +0200507 obj->bit_17 = kcalloc(BITS_TO_LONGS(page_count),
508 sizeof(long), GFP_KERNEL);
Chris Wilson05394f32010-11-08 19:18:58 +0000509 if (obj->bit_17 == NULL) {
Eric Anholt280b7132009-03-12 16:56:27 -0700510 DRM_ERROR("Failed to allocate memory for bit 17 "
511 "record\n");
512 return;
513 }
514 }
515
Imre Deak67d5a502013-02-18 19:28:02 +0200516 i = 0;
517 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +0200518 if (page_to_phys(sg_page_iter_page(&sg_iter)) & (1 << 17))
Chris Wilson05394f32010-11-08 19:18:58 +0000519 __set_bit(i, obj->bit_17);
Eric Anholt280b7132009-03-12 16:56:27 -0700520 else
Chris Wilson05394f32010-11-08 19:18:58 +0000521 __clear_bit(i, obj->bit_17);
Imre Deak67d5a502013-02-18 19:28:02 +0200522 i++;
Eric Anholt280b7132009-03-12 16:56:27 -0700523 }
524}