blob: d775729648eff1b86ecfb7d722f1038e921c69a4 [file] [log] [blame]
Lars Persson077742d2015-07-28 12:01:48 +02001/* Synopsys DWC Ethernet Quality-of-Service v4.10a linux driver
2 *
3 * This is a driver for the Synopsys DWC Ethernet QoS IP version 4.10a (GMAC).
4 * This version introduced a lot of changes which breaks backwards
5 * compatibility the non-QoS IP from Synopsys (used in the ST Micro drivers).
6 * Some fields differ between version 4.00a and 4.10a, mainly the interrupt
7 * bit fields. The driver could be made compatible with 4.00, if all relevant
8 * HW erratas are handled.
9 *
10 * The GMAC is highly configurable at synthesis time. This driver has been
11 * developed for a subset of the total available feature set. Currently
12 * it supports:
13 * - TSO
14 * - Checksum offload for RX and TX.
15 * - Energy efficient ethernet.
16 * - GMII phy interface.
17 * - The statistics module.
18 * - Single RX and TX queue.
19 *
20 * Copyright (C) 2015 Axis Communications AB.
21 *
22 * This program is free software; you can redistribute it and/or modify it
23 * under the terms and conditions of the GNU General Public License,
24 * version 2, as published by the Free Software Foundation.
25 */
26
27#include <linux/clk.h>
28#include <linux/module.h>
29#include <linux/kernel.h>
30#include <linux/init.h>
31#include <linux/io.h>
32#include <linux/ethtool.h>
33#include <linux/stat.h>
34#include <linux/types.h>
35
36#include <linux/types.h>
37#include <linux/slab.h>
38#include <linux/delay.h>
39#include <linux/mm.h>
40#include <linux/netdevice.h>
41#include <linux/etherdevice.h>
42#include <linux/platform_device.h>
43
44#include <linux/phy.h>
45#include <linux/mii.h>
46#include <linux/delay.h>
47#include <linux/dma-mapping.h>
48#include <linux/vmalloc.h>
Lars Persson077742d2015-07-28 12:01:48 +020049
50#include <linux/device.h>
51#include <linux/bitrev.h>
52#include <linux/crc32.h>
53
54#include <linux/of.h>
55#include <linux/interrupt.h>
56#include <linux/clocksource.h>
57#include <linux/net_tstamp.h>
58#include <linux/pm_runtime.h>
59#include <linux/of_net.h>
60#include <linux/of_address.h>
61#include <linux/of_mdio.h>
62#include <linux/timer.h>
63#include <linux/tcp.h>
64
65#define DRIVER_NAME "dwceqos"
66#define DRIVER_DESCRIPTION "Synopsys DWC Ethernet QoS driver"
67#define DRIVER_VERSION "0.9"
68
69#define DWCEQOS_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
70 NETIF_MSG_LINK | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP)
71
72#define DWCEQOS_TX_TIMEOUT 5 /* Seconds */
73
74#define DWCEQOS_LPI_TIMER_MIN 8
75#define DWCEQOS_LPI_TIMER_MAX ((1 << 20) - 1)
76
77#define DWCEQOS_RX_BUF_SIZE 2048
78
79#define DWCEQOS_RX_DCNT 256
80#define DWCEQOS_TX_DCNT 256
81
82#define DWCEQOS_HASH_TABLE_SIZE 64
83
84/* The size field in the DMA descriptor is 14 bits */
85#define BYTES_PER_DMA_DESC 16376
86
87/* Hardware registers */
88#define START_MAC_REG_OFFSET 0x0000
89#define MAX_MAC_REG_OFFSET 0x0bd0
90#define START_MTL_REG_OFFSET 0x0c00
91#define MAX_MTL_REG_OFFSET 0x0d7c
92#define START_DMA_REG_OFFSET 0x1000
93#define MAX_DMA_REG_OFFSET 0x117C
94
95#define REG_SPACE_SIZE 0x1800
96
97/* DMA */
98#define REG_DWCEQOS_DMA_MODE 0x1000
99#define REG_DWCEQOS_DMA_SYSBUS_MODE 0x1004
100#define REG_DWCEQOS_DMA_IS 0x1008
101#define REG_DWCEQOS_DMA_DEBUG_ST0 0x100c
102
103/* DMA channel registers */
104#define REG_DWCEQOS_DMA_CH0_CTRL 0x1100
105#define REG_DWCEQOS_DMA_CH0_TX_CTRL 0x1104
106#define REG_DWCEQOS_DMA_CH0_RX_CTRL 0x1108
107#define REG_DWCEQOS_DMA_CH0_TXDESC_LIST 0x1114
108#define REG_DWCEQOS_DMA_CH0_RXDESC_LIST 0x111c
109#define REG_DWCEQOS_DMA_CH0_TXDESC_TAIL 0x1120
110#define REG_DWCEQOS_DMA_CH0_RXDESC_TAIL 0x1128
111#define REG_DWCEQOS_DMA_CH0_TXDESC_LEN 0x112c
112#define REG_DWCEQOS_DMA_CH0_RXDESC_LEN 0x1130
113#define REG_DWCEQOS_DMA_CH0_IE 0x1134
114#define REG_DWCEQOS_DMA_CH0_CUR_TXDESC 0x1144
115#define REG_DWCEQOS_DMA_CH0_CUR_RXDESC 0x114c
116#define REG_DWCEQOS_DMA_CH0_CUR_TXBUF 0x1154
117#define REG_DWCEQOS_DMA_CH0_CUR_RXBUG 0x115c
118#define REG_DWCEQOS_DMA_CH0_STA 0x1160
119
120#define DWCEQOS_DMA_MODE_TXPR BIT(11)
121#define DWCEQOS_DMA_MODE_DA BIT(1)
122
123#define DWCEQOS_DMA_SYSBUS_MODE_EN_LPI BIT(31)
124#define DWCEQOS_DMA_SYSBUS_MODE_FB BIT(0)
125#define DWCEQOS_DMA_SYSBUS_MODE_AAL BIT(12)
126
127#define DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT(x) \
128 (((x) << 16) & 0x000F0000)
129#define DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT_DEFAULT 3
130#define DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT_MASK GENMASK(19, 16)
131
132#define DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT(x) \
133 (((x) << 24) & 0x0F000000)
134#define DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT_DEFAULT 3
135#define DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT_MASK GENMASK(27, 24)
136
137#define DWCEQOS_DMA_SYSBUS_MODE_BURST_MASK GENMASK(7, 1)
138#define DWCEQOS_DMA_SYSBUS_MODE_BURST(x) \
139 (((x) << 1) & DWCEQOS_DMA_SYSBUS_MODE_BURST_MASK)
140#define DWCEQOS_DMA_SYSBUS_MODE_BURST_DEFAULT GENMASK(3, 1)
141
142#define DWCEQOS_DMA_CH_CTRL_PBLX8 BIT(16)
143#define DWCEQOS_DMA_CH_CTRL_DSL(x) ((x) << 18)
144
145#define DWCEQOS_DMA_CH_CTRL_PBL(x) ((x) << 16)
146#define DWCEQOS_DMA_CH_CTRL_START BIT(0)
147#define DWCEQOS_DMA_CH_RX_CTRL_BUFSIZE(x) ((x) << 1)
148#define DWCEQOS_DMA_CH_TX_OSP BIT(4)
149#define DWCEQOS_DMA_CH_TX_TSE BIT(12)
150
151#define DWCEQOS_DMA_CH0_IE_NIE BIT(15)
152#define DWCEQOS_DMA_CH0_IE_AIE BIT(14)
153#define DWCEQOS_DMA_CH0_IE_RIE BIT(6)
154#define DWCEQOS_DMA_CH0_IE_TIE BIT(0)
155#define DWCEQOS_DMA_CH0_IE_FBEE BIT(12)
156#define DWCEQOS_DMA_CH0_IE_RBUE BIT(7)
157
158#define DWCEQOS_DMA_IS_DC0IS BIT(0)
159#define DWCEQOS_DMA_IS_MTLIS BIT(16)
160#define DWCEQOS_DMA_IS_MACIS BIT(17)
161
162#define DWCEQOS_DMA_CH0_IS_TI BIT(0)
163#define DWCEQOS_DMA_CH0_IS_RI BIT(6)
164#define DWCEQOS_DMA_CH0_IS_RBU BIT(7)
165#define DWCEQOS_DMA_CH0_IS_FBE BIT(12)
166#define DWCEQOS_DMA_CH0_IS_CDE BIT(13)
167#define DWCEQOS_DMA_CH0_IS_AIS BIT(14)
168
169#define DWCEQOS_DMA_CH0_IS_TEB GENMASK(18, 16)
170#define DWCEQOS_DMA_CH0_IS_TX_ERR_READ BIT(16)
171#define DWCEQOS_DMA_CH0_IS_TX_ERR_DESCR BIT(17)
172
173#define DWCEQOS_DMA_CH0_IS_REB GENMASK(21, 19)
174#define DWCEQOS_DMA_CH0_IS_RX_ERR_READ BIT(19)
175#define DWCEQOS_DMA_CH0_IS_RX_ERR_DESCR BIT(20)
176
177/* DMA descriptor bits for RX normal descriptor (read format) */
178#define DWCEQOS_DMA_RDES3_OWN BIT(31)
179#define DWCEQOS_DMA_RDES3_INTE BIT(30)
180#define DWCEQOS_DMA_RDES3_BUF2V BIT(25)
181#define DWCEQOS_DMA_RDES3_BUF1V BIT(24)
182
183/* DMA descriptor bits for RX normal descriptor (write back format) */
184#define DWCEQOS_DMA_RDES1_IPCE BIT(7)
185#define DWCEQOS_DMA_RDES3_ES BIT(15)
186#define DWCEQOS_DMA_RDES3_E_JT BIT(14)
187#define DWCEQOS_DMA_RDES3_PL(x) ((x) & 0x7fff)
188#define DWCEQOS_DMA_RDES1_PT 0x00000007
189#define DWCEQOS_DMA_RDES1_PT_UDP BIT(0)
190#define DWCEQOS_DMA_RDES1_PT_TCP BIT(1)
191#define DWCEQOS_DMA_RDES1_PT_ICMP 0x00000003
192
193/* DMA descriptor bits for TX normal descriptor (read format) */
194#define DWCEQOS_DMA_TDES2_IOC BIT(31)
195#define DWCEQOS_DMA_TDES3_OWN BIT(31)
196#define DWCEQOS_DMA_TDES3_CTXT BIT(30)
197#define DWCEQOS_DMA_TDES3_FD BIT(29)
198#define DWCEQOS_DMA_TDES3_LD BIT(28)
199#define DWCEQOS_DMA_TDES3_CIPH BIT(16)
200#define DWCEQOS_DMA_TDES3_CIPP BIT(17)
201#define DWCEQOS_DMA_TDES3_CA 0x00030000
202#define DWCEQOS_DMA_TDES3_TSE BIT(18)
203#define DWCEQOS_DMA_DES3_THL(x) ((x) << 19)
204#define DWCEQOS_DMA_DES2_B2L(x) ((x) << 16)
205
206#define DWCEQOS_DMA_TDES3_TCMSSV BIT(26)
207
208/* DMA channel states */
209#define DMA_TX_CH_STOPPED 0
210#define DMA_TX_CH_SUSPENDED 6
211
212#define DMA_GET_TX_STATE_CH0(status0) ((status0 & 0xF000) >> 12)
213
214/* MTL */
215#define REG_DWCEQOS_MTL_OPER 0x0c00
216#define REG_DWCEQOS_MTL_DEBUG_ST 0x0c0c
217#define REG_DWCEQOS_MTL_TXQ0_DEBUG_ST 0x0d08
218#define REG_DWCEQOS_MTL_RXQ0_DEBUG_ST 0x0d38
219
220#define REG_DWCEQOS_MTL_IS 0x0c20
221#define REG_DWCEQOS_MTL_TXQ0_OPER 0x0d00
222#define REG_DWCEQOS_MTL_RXQ0_OPER 0x0d30
223#define REG_DWCEQOS_MTL_RXQ0_MIS_CNT 0x0d34
224#define REG_DWCEQOS_MTL_RXQ0_CTRL 0x0d3c
225
226#define REG_DWCEQOS_MTL_Q0_ISCTRL 0x0d2c
227
228#define DWCEQOS_MTL_SCHALG_STRICT 0x00000060
229
230#define DWCEQOS_MTL_TXQ_TXQEN BIT(3)
231#define DWCEQOS_MTL_TXQ_TSF BIT(1)
232#define DWCEQOS_MTL_TXQ_FTQ BIT(0)
233#define DWCEQOS_MTL_TXQ_TTC512 0x00000070
234
235#define DWCEQOS_MTL_TXQ_SIZE(x) ((((x) - 256) & 0xff00) << 8)
236
237#define DWCEQOS_MTL_RXQ_SIZE(x) ((((x) - 256) & 0xff00) << 12)
238#define DWCEQOS_MTL_RXQ_EHFC BIT(7)
239#define DWCEQOS_MTL_RXQ_DIS_TCP_EF BIT(6)
240#define DWCEQOS_MTL_RXQ_FEP BIT(4)
241#define DWCEQOS_MTL_RXQ_FUP BIT(3)
242#define DWCEQOS_MTL_RXQ_RSF BIT(5)
243#define DWCEQOS_MTL_RXQ_RTC32 BIT(0)
244
245/* MAC */
246#define REG_DWCEQOS_MAC_CFG 0x0000
247#define REG_DWCEQOS_MAC_EXT_CFG 0x0004
248#define REG_DWCEQOS_MAC_PKT_FILT 0x0008
249#define REG_DWCEQOS_MAC_WD_TO 0x000c
250#define REG_DWCEQOS_HASTABLE_LO 0x0010
251#define REG_DWCEQOS_HASTABLE_HI 0x0014
252#define REG_DWCEQOS_MAC_IS 0x00b0
253#define REG_DWCEQOS_MAC_IE 0x00b4
254#define REG_DWCEQOS_MAC_STAT 0x00b8
255#define REG_DWCEQOS_MAC_MDIO_ADDR 0x0200
256#define REG_DWCEQOS_MAC_MDIO_DATA 0x0204
257#define REG_DWCEQOS_MAC_MAC_ADDR0_HI 0x0300
258#define REG_DWCEQOS_MAC_MAC_ADDR0_LO 0x0304
259#define REG_DWCEQOS_MAC_RXQ0_CTRL0 0x00a0
260#define REG_DWCEQOS_MAC_HW_FEATURE0 0x011c
261#define REG_DWCEQOS_MAC_HW_FEATURE1 0x0120
262#define REG_DWCEQOS_MAC_HW_FEATURE2 0x0124
263#define REG_DWCEQOS_MAC_HASHTABLE_LO 0x0010
264#define REG_DWCEQOS_MAC_HASHTABLE_HI 0x0014
265#define REG_DWCEQOS_MAC_LPI_CTRL_STATUS 0x00d0
266#define REG_DWCEQOS_MAC_LPI_TIMERS_CTRL 0x00d4
267#define REG_DWCEQOS_MAC_LPI_ENTRY_TIMER 0x00d8
268#define REG_DWCEQOS_MAC_1US_TIC_COUNTER 0x00dc
269#define REG_DWCEQOS_MAC_RX_FLOW_CTRL 0x0090
270#define REG_DWCEQOS_MAC_Q0_TX_FLOW 0x0070
271
272#define DWCEQOS_MAC_CFG_ACS BIT(20)
273#define DWCEQOS_MAC_CFG_JD BIT(17)
274#define DWCEQOS_MAC_CFG_JE BIT(16)
275#define DWCEQOS_MAC_CFG_PS BIT(15)
276#define DWCEQOS_MAC_CFG_FES BIT(14)
277#define DWCEQOS_MAC_CFG_DM BIT(13)
278#define DWCEQOS_MAC_CFG_DO BIT(10)
279#define DWCEQOS_MAC_CFG_TE BIT(1)
280#define DWCEQOS_MAC_CFG_IPC BIT(27)
281#define DWCEQOS_MAC_CFG_RE BIT(0)
282
283#define DWCEQOS_ADDR_HIGH(reg) (0x00000300 + (reg * 8))
284#define DWCEQOS_ADDR_LOW(reg) (0x00000304 + (reg * 8))
285
286#define DWCEQOS_MAC_IS_LPI_INT BIT(5)
287#define DWCEQOS_MAC_IS_MMC_INT BIT(8)
288
289#define DWCEQOS_MAC_RXQ_EN BIT(1)
290#define DWCEQOS_MAC_MAC_ADDR_HI_EN BIT(31)
291#define DWCEQOS_MAC_PKT_FILT_RA BIT(31)
292#define DWCEQOS_MAC_PKT_FILT_HPF BIT(10)
293#define DWCEQOS_MAC_PKT_FILT_SAF BIT(9)
294#define DWCEQOS_MAC_PKT_FILT_SAIF BIT(8)
295#define DWCEQOS_MAC_PKT_FILT_DBF BIT(5)
296#define DWCEQOS_MAC_PKT_FILT_PM BIT(4)
297#define DWCEQOS_MAC_PKT_FILT_DAIF BIT(3)
298#define DWCEQOS_MAC_PKT_FILT_HMC BIT(2)
299#define DWCEQOS_MAC_PKT_FILT_HUC BIT(1)
300#define DWCEQOS_MAC_PKT_FILT_PR BIT(0)
301
302#define DWCEQOS_MAC_MDIO_ADDR_CR(x) (((x & 15)) << 8)
303#define DWCEQOS_MAC_MDIO_ADDR_CR_20 2
304#define DWCEQOS_MAC_MDIO_ADDR_CR_35 3
305#define DWCEQOS_MAC_MDIO_ADDR_CR_60 0
306#define DWCEQOS_MAC_MDIO_ADDR_CR_100 1
307#define DWCEQOS_MAC_MDIO_ADDR_CR_150 4
308#define DWCEQOS_MAC_MDIO_ADDR_CR_250 5
309#define DWCEQOS_MAC_MDIO_ADDR_GOC_READ 0x0000000c
310#define DWCEQOS_MAC_MDIO_ADDR_GOC_WRITE BIT(2)
311#define DWCEQOS_MAC_MDIO_ADDR_GB BIT(0)
312
313#define DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIEN BIT(0)
314#define DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIEX BIT(1)
315#define DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIEN BIT(2)
316#define DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIEX BIT(3)
317#define DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIST BIT(8)
318#define DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIST BIT(9)
319#define DWCEQOS_MAC_LPI_CTRL_STATUS_LPIEN BIT(16)
320#define DWCEQOS_MAC_LPI_CTRL_STATUS_PLS BIT(17)
321#define DWCEQOS_MAC_LPI_CTRL_STATUS_PLSEN BIT(18)
322#define DWCEQOS_MAC_LPI_CTRL_STATUS_LIPTXA BIT(19)
323#define DWCEQOS_MAC_LPI_CTRL_STATUS_LPITE BIT(20)
324#define DWCEQOS_MAC_LPI_CTRL_STATUS_LPITCSE BIT(21)
325
326#define DWCEQOS_MAC_1US_TIC_COUNTER_VAL(x) ((x) & GENMASK(11, 0))
327
328#define DWCEQOS_LPI_CTRL_ENABLE_EEE (DWCEQOS_MAC_LPI_CTRL_STATUS_LPITE | \
329 DWCEQOS_MAC_LPI_CTRL_STATUS_LIPTXA | \
330 DWCEQOS_MAC_LPI_CTRL_STATUS_LPIEN)
331
332#define DWCEQOS_MAC_RX_FLOW_CTRL_RFE BIT(0)
333
334#define DWCEQOS_MAC_Q0_TX_FLOW_TFE BIT(1)
335#define DWCEQOS_MAC_Q0_TX_FLOW_PT(time) ((time) << 16)
336#define DWCEQOS_MAC_Q0_TX_FLOW_PLT_4_SLOTS (0 << 4)
337
338/* Features */
339#define DWCEQOS_MAC_HW_FEATURE0_RXCOESEL BIT(16)
340#define DWCEQOS_MAC_HW_FEATURE0_TXCOESEL BIT(14)
341#define DWCEQOS_MAC_HW_FEATURE0_HDSEL BIT(2)
342#define DWCEQOS_MAC_HW_FEATURE0_EEESEL BIT(13)
343#define DWCEQOS_MAC_HW_FEATURE0_GMIISEL BIT(1)
344#define DWCEQOS_MAC_HW_FEATURE0_MIISEL BIT(0)
345
346#define DWCEQOS_MAC_HW_FEATURE1_TSOEN BIT(18)
347#define DWCEQOS_MAC_HW_FEATURE1_TXFIFOSIZE(x) ((128 << ((x) & 0x7c0)) >> 6)
348#define DWCEQOS_MAC_HW_FEATURE1_RXFIFOSIZE(x) (128 << ((x) & 0x1f))
349
350#define DWCEQOS_MAX_PERFECT_ADDRESSES(feature1) \
351 (1 + (((feature1) & 0x1fc0000) >> 18))
352
353#define DWCEQOS_MDIO_PHYADDR(x) (((x) & 0x1f) << 21)
354#define DWCEQOS_MDIO_PHYREG(x) (((x) & 0x1f) << 16)
355
356#define DWCEQOS_DMA_MODE_SWR BIT(0)
357
358#define DWCEQOS_DWCEQOS_RX_BUF_SIZE 2048
359
360/* Mac Management Counters */
361#define REG_DWCEQOS_MMC_CTRL 0x0700
362#define REG_DWCEQOS_MMC_RXIRQ 0x0704
363#define REG_DWCEQOS_MMC_TXIRQ 0x0708
364#define REG_DWCEQOS_MMC_RXIRQMASK 0x070c
365#define REG_DWCEQOS_MMC_TXIRQMASK 0x0710
366
367#define DWCEQOS_MMC_CTRL_CNTRST BIT(0)
368#define DWCEQOS_MMC_CTRL_RSTONRD BIT(2)
369
370#define DWC_MMC_TXLPITRANSCNTR 0x07F0
371#define DWC_MMC_TXLPIUSCNTR 0x07EC
372#define DWC_MMC_TXOVERSIZE_G 0x0778
373#define DWC_MMC_TXVLANPACKETS_G 0x0774
374#define DWC_MMC_TXPAUSEPACKETS 0x0770
375#define DWC_MMC_TXEXCESSDEF 0x076C
376#define DWC_MMC_TXPACKETCOUNT_G 0x0768
377#define DWC_MMC_TXOCTETCOUNT_G 0x0764
378#define DWC_MMC_TXCARRIERERROR 0x0760
379#define DWC_MMC_TXEXCESSCOL 0x075C
380#define DWC_MMC_TXLATECOL 0x0758
381#define DWC_MMC_TXDEFERRED 0x0754
382#define DWC_MMC_TXMULTICOL_G 0x0750
383#define DWC_MMC_TXSINGLECOL_G 0x074C
384#define DWC_MMC_TXUNDERFLOWERROR 0x0748
385#define DWC_MMC_TXBROADCASTPACKETS_GB 0x0744
386#define DWC_MMC_TXMULTICASTPACKETS_GB 0x0740
387#define DWC_MMC_TXUNICASTPACKETS_GB 0x073C
388#define DWC_MMC_TX1024TOMAXOCTETS_GB 0x0738
389#define DWC_MMC_TX512TO1023OCTETS_GB 0x0734
390#define DWC_MMC_TX256TO511OCTETS_GB 0x0730
391#define DWC_MMC_TX128TO255OCTETS_GB 0x072C
392#define DWC_MMC_TX65TO127OCTETS_GB 0x0728
393#define DWC_MMC_TX64OCTETS_GB 0x0724
394#define DWC_MMC_TXMULTICASTPACKETS_G 0x0720
395#define DWC_MMC_TXBROADCASTPACKETS_G 0x071C
396#define DWC_MMC_TXPACKETCOUNT_GB 0x0718
397#define DWC_MMC_TXOCTETCOUNT_GB 0x0714
398
399#define DWC_MMC_RXLPITRANSCNTR 0x07F8
400#define DWC_MMC_RXLPIUSCNTR 0x07F4
401#define DWC_MMC_RXCTRLPACKETS_G 0x07E4
402#define DWC_MMC_RXRCVERROR 0x07E0
403#define DWC_MMC_RXWATCHDOG 0x07DC
404#define DWC_MMC_RXVLANPACKETS_GB 0x07D8
405#define DWC_MMC_RXFIFOOVERFLOW 0x07D4
406#define DWC_MMC_RXPAUSEPACKETS 0x07D0
407#define DWC_MMC_RXOUTOFRANGETYPE 0x07CC
408#define DWC_MMC_RXLENGTHERROR 0x07C8
409#define DWC_MMC_RXUNICASTPACKETS_G 0x07C4
410#define DWC_MMC_RX1024TOMAXOCTETS_GB 0x07C0
411#define DWC_MMC_RX512TO1023OCTETS_GB 0x07BC
412#define DWC_MMC_RX256TO511OCTETS_GB 0x07B8
413#define DWC_MMC_RX128TO255OCTETS_GB 0x07B4
414#define DWC_MMC_RX65TO127OCTETS_GB 0x07B0
415#define DWC_MMC_RX64OCTETS_GB 0x07AC
416#define DWC_MMC_RXOVERSIZE_G 0x07A8
417#define DWC_MMC_RXUNDERSIZE_G 0x07A4
418#define DWC_MMC_RXJABBERERROR 0x07A0
419#define DWC_MMC_RXRUNTERROR 0x079C
420#define DWC_MMC_RXALIGNMENTERROR 0x0798
421#define DWC_MMC_RXCRCERROR 0x0794
422#define DWC_MMC_RXMULTICASTPACKETS_G 0x0790
423#define DWC_MMC_RXBROADCASTPACKETS_G 0x078C
424#define DWC_MMC_RXOCTETCOUNT_G 0x0788
425#define DWC_MMC_RXOCTETCOUNT_GB 0x0784
426#define DWC_MMC_RXPACKETCOUNT_GB 0x0780
427
Rabin Vincent016a91c2016-02-29 16:22:33 +0100428static int debug = -1;
Lars Persson077742d2015-07-28 12:01:48 +0200429module_param(debug, int, 0);
430MODULE_PARM_DESC(debug, "DWC_eth_qos debug level (0=none,...,16=all)");
431
432/* DMA ring descriptor. These are used as support descriptors for the HW DMA */
433struct ring_desc {
434 struct sk_buff *skb;
435 dma_addr_t mapping;
436 size_t len;
437};
438
439/* DMA hardware descriptor */
440struct dwceqos_dma_desc {
441 u32 des0;
442 u32 des1;
443 u32 des2;
444 u32 des3;
445} ____cacheline_aligned;
446
447struct dwceqos_mmc_counters {
448 __u64 txlpitranscntr;
449 __u64 txpiuscntr;
450 __u64 txoversize_g;
451 __u64 txvlanpackets_g;
452 __u64 txpausepackets;
453 __u64 txexcessdef;
454 __u64 txpacketcount_g;
455 __u64 txoctetcount_g;
456 __u64 txcarriererror;
457 __u64 txexcesscol;
458 __u64 txlatecol;
459 __u64 txdeferred;
460 __u64 txmulticol_g;
461 __u64 txsinglecol_g;
462 __u64 txunderflowerror;
463 __u64 txbroadcastpackets_gb;
464 __u64 txmulticastpackets_gb;
465 __u64 txunicastpackets_gb;
466 __u64 tx1024tomaxoctets_gb;
467 __u64 tx512to1023octets_gb;
468 __u64 tx256to511octets_gb;
469 __u64 tx128to255octets_gb;
470 __u64 tx65to127octets_gb;
471 __u64 tx64octets_gb;
472 __u64 txmulticastpackets_g;
473 __u64 txbroadcastpackets_g;
474 __u64 txpacketcount_gb;
475 __u64 txoctetcount_gb;
476
477 __u64 rxlpitranscntr;
478 __u64 rxlpiuscntr;
479 __u64 rxctrlpackets_g;
480 __u64 rxrcverror;
481 __u64 rxwatchdog;
482 __u64 rxvlanpackets_gb;
483 __u64 rxfifooverflow;
484 __u64 rxpausepackets;
485 __u64 rxoutofrangetype;
486 __u64 rxlengtherror;
487 __u64 rxunicastpackets_g;
488 __u64 rx1024tomaxoctets_gb;
489 __u64 rx512to1023octets_gb;
490 __u64 rx256to511octets_gb;
491 __u64 rx128to255octets_gb;
492 __u64 rx65to127octets_gb;
493 __u64 rx64octets_gb;
494 __u64 rxoversize_g;
495 __u64 rxundersize_g;
496 __u64 rxjabbererror;
497 __u64 rxrunterror;
498 __u64 rxalignmenterror;
499 __u64 rxcrcerror;
500 __u64 rxmulticastpackets_g;
501 __u64 rxbroadcastpackets_g;
502 __u64 rxoctetcount_g;
503 __u64 rxoctetcount_gb;
504 __u64 rxpacketcount_gb;
505};
506
507/* Ethtool statistics */
508
509struct dwceqos_stat {
510 const char stat_name[ETH_GSTRING_LEN];
511 int offset;
512};
513
514#define STAT_ITEM(name, var) \
515 {\
516 name,\
517 offsetof(struct dwceqos_mmc_counters, var),\
518 }
519
520static const struct dwceqos_stat dwceqos_ethtool_stats[] = {
521 STAT_ITEM("tx_bytes", txoctetcount_gb),
522 STAT_ITEM("tx_packets", txpacketcount_gb),
523 STAT_ITEM("tx_unicst_packets", txunicastpackets_gb),
524 STAT_ITEM("tx_broadcast_packets", txbroadcastpackets_gb),
525 STAT_ITEM("tx_multicast_packets", txmulticastpackets_gb),
526 STAT_ITEM("tx_pause_packets", txpausepackets),
527 STAT_ITEM("tx_up_to_64_byte_packets", tx64octets_gb),
528 STAT_ITEM("tx_65_to_127_byte_packets", tx65to127octets_gb),
529 STAT_ITEM("tx_128_to_255_byte_packets", tx128to255octets_gb),
530 STAT_ITEM("tx_256_to_511_byte_packets", tx256to511octets_gb),
531 STAT_ITEM("tx_512_to_1023_byte_packets", tx512to1023octets_gb),
532 STAT_ITEM("tx_1024_to_maxsize_packets", tx1024tomaxoctets_gb),
533 STAT_ITEM("tx_underflow_errors", txunderflowerror),
534 STAT_ITEM("tx_lpi_count", txlpitranscntr),
535
536 STAT_ITEM("rx_bytes", rxoctetcount_gb),
537 STAT_ITEM("rx_packets", rxpacketcount_gb),
538 STAT_ITEM("rx_unicast_packets", rxunicastpackets_g),
539 STAT_ITEM("rx_broadcast_packets", rxbroadcastpackets_g),
540 STAT_ITEM("rx_multicast_packets", rxmulticastpackets_g),
541 STAT_ITEM("rx_vlan_packets", rxvlanpackets_gb),
542 STAT_ITEM("rx_pause_packets", rxpausepackets),
543 STAT_ITEM("rx_up_to_64_byte_packets", rx64octets_gb),
544 STAT_ITEM("rx_65_to_127_byte_packets", rx65to127octets_gb),
545 STAT_ITEM("rx_128_to_255_byte_packets", rx128to255octets_gb),
546 STAT_ITEM("rx_256_to_511_byte_packets", rx256to511octets_gb),
547 STAT_ITEM("rx_512_to_1023_byte_packets", rx512to1023octets_gb),
548 STAT_ITEM("rx_1024_to_maxsize_packets", rx1024tomaxoctets_gb),
549 STAT_ITEM("rx_fifo_overflow_errors", rxfifooverflow),
550 STAT_ITEM("rx_oversize_packets", rxoversize_g),
551 STAT_ITEM("rx_undersize_packets", rxundersize_g),
552 STAT_ITEM("rx_jabbers", rxjabbererror),
553 STAT_ITEM("rx_align_errors", rxalignmenterror),
554 STAT_ITEM("rx_crc_errors", rxcrcerror),
555 STAT_ITEM("rx_lpi_count", rxlpitranscntr),
556};
557
558/* Configuration of AXI bus parameters.
559 * These values depend on the parameters set on the MAC core as well
560 * as the AXI interconnect.
561 */
562struct dwceqos_bus_cfg {
563 /* Enable AXI low-power interface. */
564 bool en_lpi;
565 /* Limit on number of outstanding AXI write requests. */
566 u32 write_requests;
567 /* Limit on number of outstanding AXI read requests. */
568 u32 read_requests;
569 /* Bitmap of allowed AXI burst lengths, 4-256 beats. */
570 u32 burst_map;
571 /* DMA Programmable burst length*/
572 u32 tx_pbl;
573 u32 rx_pbl;
574};
575
576struct dwceqos_flowcontrol {
577 int autoneg;
578 int rx;
579 int rx_current;
580 int tx;
581 int tx_current;
582};
583
584struct net_local {
585 void __iomem *baseaddr;
586 struct clk *phy_ref_clk;
587 struct clk *apb_pclk;
588
589 struct device_node *phy_node;
590 struct net_device *ndev;
591 struct platform_device *pdev;
592
593 u32 msg_enable;
594
595 struct tasklet_struct tx_bdreclaim_tasklet;
596 struct workqueue_struct *txtimeout_handler_wq;
597 struct work_struct txtimeout_reinit;
598
599 phy_interface_t phy_interface;
Lars Persson077742d2015-07-28 12:01:48 +0200600 struct mii_bus *mii_bus;
601
602 unsigned int link;
603 unsigned int speed;
604 unsigned int duplex;
605
606 struct napi_struct napi;
607
608 /* DMA Descriptor Areas */
609 struct ring_desc *rx_skb;
610 struct ring_desc *tx_skb;
611
612 struct dwceqos_dma_desc *tx_descs;
613 struct dwceqos_dma_desc *rx_descs;
614
615 /* DMA Mapped Descriptor areas*/
616 dma_addr_t tx_descs_addr;
617 dma_addr_t rx_descs_addr;
618 dma_addr_t tx_descs_tail_addr;
619 dma_addr_t rx_descs_tail_addr;
620
621 size_t tx_free;
622 size_t tx_next;
623 size_t rx_cur;
624 size_t tx_cur;
625
626 /* Spinlocks for accessing DMA Descriptors */
627 spinlock_t tx_lock;
628
629 /* Spinlock for register read-modify-writes. */
630 spinlock_t hw_lock;
631
632 u32 feature0;
633 u32 feature1;
634 u32 feature2;
635
636 struct dwceqos_bus_cfg bus_cfg;
637 bool en_tx_lpi_clockgating;
638
639 int eee_enabled;
640 int eee_active;
641 int csr_val;
642 u32 gso_size;
643
644 struct dwceqos_mmc_counters mmc_counters;
645 /* Protect the mmc_counter updates. */
646 spinlock_t stats_lock;
647 u32 mmc_rx_counters_mask;
648 u32 mmc_tx_counters_mask;
649
650 struct dwceqos_flowcontrol flowcontrol;
Lars Perssoncd5e4122016-02-29 16:22:34 +0100651
652 /* Tracks the intermediate state of phy started but hardware
653 * init not finished yet.
654 */
655 bool phy_defer;
Lars Persson077742d2015-07-28 12:01:48 +0200656};
657
658static void dwceqos_read_mmc_counters(struct net_local *lp, u32 rx_mask,
659 u32 tx_mask);
660
661static void dwceqos_set_umac_addr(struct net_local *lp, unsigned char *addr,
662 unsigned int reg_n);
663static int dwceqos_stop(struct net_device *ndev);
664static int dwceqos_open(struct net_device *ndev);
665static void dwceqos_tx_poll_demand(struct net_local *lp);
666
667static void dwceqos_set_rx_flowcontrol(struct net_local *lp, bool enable);
668static void dwceqos_set_tx_flowcontrol(struct net_local *lp, bool enable);
669
670static void dwceqos_reset_state(struct net_local *lp);
671
672#define dwceqos_read(lp, reg) \
673 readl_relaxed(((void __iomem *)((lp)->baseaddr)) + (reg))
674#define dwceqos_write(lp, reg, val) \
675 writel_relaxed((val), ((void __iomem *)((lp)->baseaddr)) + (reg))
676
677static void dwceqos_reset_state(struct net_local *lp)
678{
679 lp->link = 0;
680 lp->speed = 0;
681 lp->duplex = DUPLEX_UNKNOWN;
682 lp->flowcontrol.rx_current = 0;
683 lp->flowcontrol.tx_current = 0;
684 lp->eee_active = 0;
685 lp->eee_enabled = 0;
686}
687
688static void print_descriptor(struct net_local *lp, int index, int tx)
689{
690 struct dwceqos_dma_desc *dd;
691
692 if (tx)
693 dd = (struct dwceqos_dma_desc *)&lp->tx_descs[index];
694 else
695 dd = (struct dwceqos_dma_desc *)&lp->rx_descs[index];
696
697 pr_info("%s DMA Descriptor #%d@%p Contents:\n", tx ? "TX" : "RX",
698 index, dd);
699 pr_info("0x%08x 0x%08x 0x%08x 0x%08x\n", dd->des0, dd->des1, dd->des2,
700 dd->des3);
701}
702
703static void print_status(struct net_local *lp)
704{
705 size_t desci, i;
706
707 pr_info("tx_free %zu, tx_cur %zu, tx_next %zu\n", lp->tx_free,
708 lp->tx_cur, lp->tx_next);
709
710 print_descriptor(lp, lp->rx_cur, 0);
711
712 for (desci = (lp->tx_cur - 10) % DWCEQOS_TX_DCNT, i = 0;
713 i < DWCEQOS_TX_DCNT;
714 ++i) {
715 print_descriptor(lp, desci, 1);
716 desci = (desci + 1) % DWCEQOS_TX_DCNT;
717 }
718
719 pr_info("DMA_Debug_Status0: 0x%08x\n",
720 dwceqos_read(lp, REG_DWCEQOS_DMA_DEBUG_ST0));
721 pr_info("DMA_CH0_Status: 0x%08x\n",
722 dwceqos_read(lp, REG_DWCEQOS_DMA_IS));
723 pr_info("DMA_CH0_Current_App_TxDesc: 0x%08x\n",
724 dwceqos_read(lp, 0x1144));
725 pr_info("DMA_CH0_Current_App_TxBuff: 0x%08x\n",
726 dwceqos_read(lp, 0x1154));
727 pr_info("MTL_Debug_Status: 0x%08x\n",
728 dwceqos_read(lp, REG_DWCEQOS_MTL_DEBUG_ST));
729 pr_info("MTL_TXQ0_Debug_Status: 0x%08x\n",
730 dwceqos_read(lp, REG_DWCEQOS_MTL_TXQ0_DEBUG_ST));
731 pr_info("MTL_RXQ0_Debug_Status: 0x%08x\n",
732 dwceqos_read(lp, REG_DWCEQOS_MTL_RXQ0_DEBUG_ST));
733 pr_info("Current TX DMA: 0x%08x, RX DMA: 0x%08x\n",
734 dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_CUR_TXDESC),
735 dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_CUR_RXDESC));
736}
737
738static void dwceqos_mdio_set_csr(struct net_local *lp)
739{
740 int rate = clk_get_rate(lp->apb_pclk);
741
742 if (rate <= 20000000)
743 lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_20;
744 else if (rate <= 35000000)
745 lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_35;
746 else if (rate <= 60000000)
747 lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_60;
748 else if (rate <= 100000000)
749 lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_100;
750 else if (rate <= 150000000)
751 lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_150;
752 else if (rate <= 250000000)
753 lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_250;
754}
755
756/* Simple MDIO functions implementing mii_bus */
757static int dwceqos_mdio_read(struct mii_bus *bus, int mii_id, int phyreg)
758{
759 struct net_local *lp = bus->priv;
760 u32 regval;
761 int i;
762 int data;
763
764 regval = DWCEQOS_MDIO_PHYADDR(mii_id) |
765 DWCEQOS_MDIO_PHYREG(phyreg) |
766 DWCEQOS_MAC_MDIO_ADDR_CR(lp->csr_val) |
767 DWCEQOS_MAC_MDIO_ADDR_GB |
768 DWCEQOS_MAC_MDIO_ADDR_GOC_READ;
769 dwceqos_write(lp, REG_DWCEQOS_MAC_MDIO_ADDR, regval);
770
771 for (i = 0; i < 5; ++i) {
772 usleep_range(64, 128);
773 if (!(dwceqos_read(lp, REG_DWCEQOS_MAC_MDIO_ADDR) &
774 DWCEQOS_MAC_MDIO_ADDR_GB))
775 break;
776 }
777
778 data = dwceqos_read(lp, REG_DWCEQOS_MAC_MDIO_DATA);
779 if (i == 5) {
780 netdev_warn(lp->ndev, "MDIO read timed out\n");
781 data = 0xffff;
782 }
783
784 return data & 0xffff;
785}
786
787static int dwceqos_mdio_write(struct mii_bus *bus, int mii_id, int phyreg,
788 u16 value)
789{
790 struct net_local *lp = bus->priv;
791 u32 regval;
792 int i;
793
794 dwceqos_write(lp, REG_DWCEQOS_MAC_MDIO_DATA, value);
795
796 regval = DWCEQOS_MDIO_PHYADDR(mii_id) |
797 DWCEQOS_MDIO_PHYREG(phyreg) |
798 DWCEQOS_MAC_MDIO_ADDR_CR(lp->csr_val) |
799 DWCEQOS_MAC_MDIO_ADDR_GB |
800 DWCEQOS_MAC_MDIO_ADDR_GOC_WRITE;
801 dwceqos_write(lp, REG_DWCEQOS_MAC_MDIO_ADDR, regval);
802
803 for (i = 0; i < 5; ++i) {
804 usleep_range(64, 128);
805 if (!(dwceqos_read(lp, REG_DWCEQOS_MAC_MDIO_ADDR) &
806 DWCEQOS_MAC_MDIO_ADDR_GB))
807 break;
808 }
809 if (i == 5)
810 netdev_warn(lp->ndev, "MDIO write timed out\n");
811 return 0;
812}
813
814static int dwceqos_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
815{
816 struct net_local *lp = netdev_priv(ndev);
Philippe Reynesce554d32016-06-25 23:05:15 +0200817 struct phy_device *phydev = ndev->phydev;
Lars Persson077742d2015-07-28 12:01:48 +0200818
819 if (!netif_running(ndev))
820 return -EINVAL;
821
822 if (!phydev)
823 return -ENODEV;
824
825 switch (cmd) {
826 case SIOCGMIIPHY:
827 case SIOCGMIIREG:
828 case SIOCSMIIREG:
829 return phy_mii_ioctl(phydev, rq, cmd);
830 default:
831 dev_info(&lp->pdev->dev, "ioctl %X not implemented.\n", cmd);
832 return -EOPNOTSUPP;
833 }
834}
835
836static void dwceqos_link_down(struct net_local *lp)
837{
838 u32 regval;
839 unsigned long flags;
840
841 /* Indicate link down to the LPI state machine */
842 spin_lock_irqsave(&lp->hw_lock, flags);
843 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
844 regval &= ~DWCEQOS_MAC_LPI_CTRL_STATUS_PLS;
845 dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
846 spin_unlock_irqrestore(&lp->hw_lock, flags);
847}
848
849static void dwceqos_link_up(struct net_local *lp)
850{
Philippe Reynesce554d32016-06-25 23:05:15 +0200851 struct net_device *ndev = lp->ndev;
Lars Persson077742d2015-07-28 12:01:48 +0200852 u32 regval;
853 unsigned long flags;
854
855 /* Indicate link up to the LPI state machine */
856 spin_lock_irqsave(&lp->hw_lock, flags);
857 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
858 regval |= DWCEQOS_MAC_LPI_CTRL_STATUS_PLS;
859 dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
860 spin_unlock_irqrestore(&lp->hw_lock, flags);
861
Philippe Reynesce554d32016-06-25 23:05:15 +0200862 lp->eee_active = !phy_init_eee(ndev->phydev, 0);
Lars Persson077742d2015-07-28 12:01:48 +0200863
864 /* Check for changed EEE capability */
865 if (!lp->eee_active && lp->eee_enabled) {
866 lp->eee_enabled = 0;
867
868 spin_lock_irqsave(&lp->hw_lock, flags);
869 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
870 regval &= ~DWCEQOS_LPI_CTRL_ENABLE_EEE;
871 dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
872 spin_unlock_irqrestore(&lp->hw_lock, flags);
873 }
874}
875
876static void dwceqos_set_speed(struct net_local *lp)
877{
Philippe Reynesce554d32016-06-25 23:05:15 +0200878 struct net_device *ndev = lp->ndev;
879 struct phy_device *phydev = ndev->phydev;
Lars Persson077742d2015-07-28 12:01:48 +0200880 u32 regval;
881
882 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_CFG);
883 regval &= ~(DWCEQOS_MAC_CFG_PS | DWCEQOS_MAC_CFG_FES |
884 DWCEQOS_MAC_CFG_DM);
885
886 if (phydev->duplex)
887 regval |= DWCEQOS_MAC_CFG_DM;
888 if (phydev->speed == SPEED_10) {
889 regval |= DWCEQOS_MAC_CFG_PS;
890 } else if (phydev->speed == SPEED_100) {
891 regval |= DWCEQOS_MAC_CFG_PS |
892 DWCEQOS_MAC_CFG_FES;
893 } else if (phydev->speed != SPEED_1000) {
894 netdev_err(lp->ndev,
895 "unknown PHY speed %d\n",
896 phydev->speed);
897 return;
898 }
899
900 dwceqos_write(lp, REG_DWCEQOS_MAC_CFG, regval);
901}
902
903static void dwceqos_adjust_link(struct net_device *ndev)
904{
905 struct net_local *lp = netdev_priv(ndev);
Philippe Reynesce554d32016-06-25 23:05:15 +0200906 struct phy_device *phydev = ndev->phydev;
Lars Persson077742d2015-07-28 12:01:48 +0200907 int status_change = 0;
908
Lars Perssoncd5e4122016-02-29 16:22:34 +0100909 if (lp->phy_defer)
910 return;
911
Lars Persson077742d2015-07-28 12:01:48 +0200912 if (phydev->link) {
913 if ((lp->speed != phydev->speed) ||
914 (lp->duplex != phydev->duplex)) {
915 dwceqos_set_speed(lp);
916
917 lp->speed = phydev->speed;
918 lp->duplex = phydev->duplex;
919 status_change = 1;
920 }
921
922 if (lp->flowcontrol.autoneg) {
923 lp->flowcontrol.rx = phydev->pause ||
924 phydev->asym_pause;
925 lp->flowcontrol.tx = phydev->pause ||
926 phydev->asym_pause;
927 }
928
929 if (lp->flowcontrol.rx != lp->flowcontrol.rx_current) {
930 if (netif_msg_link(lp))
931 netdev_dbg(ndev, "set rx flow to %d\n",
932 lp->flowcontrol.rx);
933 dwceqos_set_rx_flowcontrol(lp, lp->flowcontrol.rx);
934 lp->flowcontrol.rx_current = lp->flowcontrol.rx;
935 }
936 if (lp->flowcontrol.tx != lp->flowcontrol.tx_current) {
937 if (netif_msg_link(lp))
938 netdev_dbg(ndev, "set tx flow to %d\n",
939 lp->flowcontrol.tx);
940 dwceqos_set_tx_flowcontrol(lp, lp->flowcontrol.tx);
941 lp->flowcontrol.tx_current = lp->flowcontrol.tx;
942 }
943 }
944
945 if (phydev->link != lp->link) {
946 lp->link = phydev->link;
947 status_change = 1;
948 }
949
950 if (status_change) {
951 if (phydev->link) {
Florian Westphal860e9532016-05-03 16:33:13 +0200952 netif_trans_update(lp->ndev);
Lars Persson077742d2015-07-28 12:01:48 +0200953 dwceqos_link_up(lp);
954 } else {
955 dwceqos_link_down(lp);
956 }
957 phy_print_status(phydev);
958 }
959}
960
961static int dwceqos_mii_probe(struct net_device *ndev)
962{
963 struct net_local *lp = netdev_priv(ndev);
964 struct phy_device *phydev = NULL;
965
966 if (lp->phy_node) {
967 phydev = of_phy_connect(lp->ndev,
968 lp->phy_node,
969 &dwceqos_adjust_link,
970 0,
971 lp->phy_interface);
972
973 if (!phydev) {
974 netdev_err(ndev, "no PHY found\n");
975 return -1;
976 }
977 } else {
978 netdev_err(ndev, "no PHY configured\n");
979 return -ENODEV;
980 }
981
982 if (netif_msg_probe(lp))
Andrew Lunn22209432016-01-06 20:11:13 +0100983 phy_attached_info(phydev);
Lars Persson077742d2015-07-28 12:01:48 +0200984
Niklas Cassel902943c2016-10-18 09:20:33 +0200985 phydev->supported &= PHY_GBIT_FEATURES | SUPPORTED_Pause |
986 SUPPORTED_Asym_Pause;
Lars Persson077742d2015-07-28 12:01:48 +0200987
988 lp->link = 0;
989 lp->speed = 0;
990 lp->duplex = DUPLEX_UNKNOWN;
Lars Persson077742d2015-07-28 12:01:48 +0200991
Lars Persson077742d2015-07-28 12:01:48 +0200992 return 0;
993}
994
995static void dwceqos_alloc_rxring_desc(struct net_local *lp, int index)
996{
997 struct sk_buff *new_skb;
998 dma_addr_t new_skb_baddr = 0;
999
1000 new_skb = netdev_alloc_skb(lp->ndev, DWCEQOS_RX_BUF_SIZE);
1001 if (!new_skb) {
1002 netdev_err(lp->ndev, "alloc_skb error for desc %d\n", index);
1003 goto err_out;
1004 }
1005
1006 new_skb_baddr = dma_map_single(lp->ndev->dev.parent,
1007 new_skb->data, DWCEQOS_RX_BUF_SIZE,
1008 DMA_FROM_DEVICE);
1009 if (dma_mapping_error(lp->ndev->dev.parent, new_skb_baddr)) {
1010 netdev_err(lp->ndev, "DMA map error\n");
1011 dev_kfree_skb(new_skb);
1012 new_skb = NULL;
1013 goto err_out;
1014 }
1015
1016 lp->rx_descs[index].des0 = new_skb_baddr;
1017 lp->rx_descs[index].des1 = 0;
1018 lp->rx_descs[index].des2 = 0;
1019 lp->rx_descs[index].des3 = DWCEQOS_DMA_RDES3_INTE |
1020 DWCEQOS_DMA_RDES3_BUF1V |
1021 DWCEQOS_DMA_RDES3_OWN;
1022
1023 lp->rx_skb[index].mapping = new_skb_baddr;
1024 lp->rx_skb[index].len = DWCEQOS_RX_BUF_SIZE;
1025
1026err_out:
1027 lp->rx_skb[index].skb = new_skb;
1028}
1029
1030static void dwceqos_clean_rings(struct net_local *lp)
1031{
1032 int i;
1033
1034 if (lp->rx_skb) {
1035 for (i = 0; i < DWCEQOS_RX_DCNT; i++) {
1036 if (lp->rx_skb[i].skb) {
1037 dma_unmap_single(lp->ndev->dev.parent,
1038 lp->rx_skb[i].mapping,
1039 lp->rx_skb[i].len,
1040 DMA_FROM_DEVICE);
1041
1042 dev_kfree_skb(lp->rx_skb[i].skb);
1043 lp->rx_skb[i].skb = NULL;
1044 lp->rx_skb[i].mapping = 0;
1045 }
1046 }
1047 }
1048
1049 if (lp->tx_skb) {
1050 for (i = 0; i < DWCEQOS_TX_DCNT; i++) {
1051 if (lp->tx_skb[i].skb) {
1052 dev_kfree_skb(lp->tx_skb[i].skb);
1053 lp->tx_skb[i].skb = NULL;
1054 }
1055 if (lp->tx_skb[i].mapping) {
1056 dma_unmap_single(lp->ndev->dev.parent,
1057 lp->tx_skb[i].mapping,
1058 lp->tx_skb[i].len,
1059 DMA_TO_DEVICE);
1060 lp->tx_skb[i].mapping = 0;
1061 }
1062 }
1063 }
1064}
1065
1066static void dwceqos_descriptor_free(struct net_local *lp)
1067{
1068 int size;
1069
1070 dwceqos_clean_rings(lp);
1071
1072 kfree(lp->tx_skb);
1073 lp->tx_skb = NULL;
1074 kfree(lp->rx_skb);
1075 lp->rx_skb = NULL;
1076
1077 size = DWCEQOS_RX_DCNT * sizeof(struct dwceqos_dma_desc);
1078 if (lp->rx_descs) {
1079 dma_free_coherent(lp->ndev->dev.parent, size,
1080 (void *)(lp->rx_descs), lp->rx_descs_addr);
1081 lp->rx_descs = NULL;
1082 }
1083
1084 size = DWCEQOS_TX_DCNT * sizeof(struct dwceqos_dma_desc);
1085 if (lp->tx_descs) {
1086 dma_free_coherent(lp->ndev->dev.parent, size,
1087 (void *)(lp->tx_descs), lp->tx_descs_addr);
1088 lp->tx_descs = NULL;
1089 }
1090}
1091
1092static int dwceqos_descriptor_init(struct net_local *lp)
1093{
1094 int size;
1095 u32 i;
1096
1097 lp->gso_size = 0;
1098
1099 lp->tx_skb = NULL;
1100 lp->rx_skb = NULL;
1101 lp->rx_descs = NULL;
1102 lp->tx_descs = NULL;
1103
1104 /* Reset the DMA indexes */
1105 lp->rx_cur = 0;
1106 lp->tx_cur = 0;
1107 lp->tx_next = 0;
1108 lp->tx_free = DWCEQOS_TX_DCNT;
1109
1110 /* Allocate Ring descriptors */
1111 size = DWCEQOS_RX_DCNT * sizeof(struct ring_desc);
1112 lp->rx_skb = kzalloc(size, GFP_KERNEL);
1113 if (!lp->rx_skb)
1114 goto err_out;
1115
1116 size = DWCEQOS_TX_DCNT * sizeof(struct ring_desc);
1117 lp->tx_skb = kzalloc(size, GFP_KERNEL);
1118 if (!lp->tx_skb)
1119 goto err_out;
1120
1121 /* Allocate DMA descriptors */
1122 size = DWCEQOS_RX_DCNT * sizeof(struct dwceqos_dma_desc);
1123 lp->rx_descs = dma_alloc_coherent(lp->ndev->dev.parent, size,
Rabin Vincente8b0c322016-02-29 16:22:32 +01001124 &lp->rx_descs_addr, GFP_KERNEL);
Lars Persson077742d2015-07-28 12:01:48 +02001125 if (!lp->rx_descs)
1126 goto err_out;
1127 lp->rx_descs_tail_addr = lp->rx_descs_addr +
1128 sizeof(struct dwceqos_dma_desc) * DWCEQOS_RX_DCNT;
1129
1130 size = DWCEQOS_TX_DCNT * sizeof(struct dwceqos_dma_desc);
1131 lp->tx_descs = dma_alloc_coherent(lp->ndev->dev.parent, size,
Rabin Vincente8b0c322016-02-29 16:22:32 +01001132 &lp->tx_descs_addr, GFP_KERNEL);
Lars Persson077742d2015-07-28 12:01:48 +02001133 if (!lp->tx_descs)
1134 goto err_out;
1135 lp->tx_descs_tail_addr = lp->tx_descs_addr +
1136 sizeof(struct dwceqos_dma_desc) * DWCEQOS_TX_DCNT;
1137
1138 /* Initialize RX Ring Descriptors and buffers */
1139 for (i = 0; i < DWCEQOS_RX_DCNT; ++i) {
1140 dwceqos_alloc_rxring_desc(lp, i);
1141 if (!(lp->rx_skb[lp->rx_cur].skb))
1142 goto err_out;
1143 }
1144
1145 /* Initialize TX Descriptors */
1146 for (i = 0; i < DWCEQOS_TX_DCNT; ++i) {
1147 lp->tx_descs[i].des0 = 0;
1148 lp->tx_descs[i].des1 = 0;
1149 lp->tx_descs[i].des2 = 0;
1150 lp->tx_descs[i].des3 = 0;
1151 }
1152
1153 /* Make descriptor writes visible to the DMA. */
1154 wmb();
1155
1156 return 0;
1157
1158err_out:
1159 dwceqos_descriptor_free(lp);
1160 return -ENOMEM;
1161}
1162
1163static int dwceqos_packet_avail(struct net_local *lp)
1164{
1165 return !(lp->rx_descs[lp->rx_cur].des3 & DWCEQOS_DMA_RDES3_OWN);
1166}
1167
1168static void dwceqos_get_hwfeatures(struct net_local *lp)
1169{
1170 lp->feature0 = dwceqos_read(lp, REG_DWCEQOS_MAC_HW_FEATURE0);
1171 lp->feature1 = dwceqos_read(lp, REG_DWCEQOS_MAC_HW_FEATURE1);
1172 lp->feature2 = dwceqos_read(lp, REG_DWCEQOS_MAC_HW_FEATURE2);
1173}
1174
1175static void dwceqos_dma_enable_txirq(struct net_local *lp)
1176{
1177 u32 regval;
1178 unsigned long flags;
1179
1180 spin_lock_irqsave(&lp->hw_lock, flags);
1181 regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
1182 regval |= DWCEQOS_DMA_CH0_IE_TIE;
1183 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
1184 spin_unlock_irqrestore(&lp->hw_lock, flags);
1185}
1186
1187static void dwceqos_dma_disable_txirq(struct net_local *lp)
1188{
1189 u32 regval;
1190 unsigned long flags;
1191
1192 spin_lock_irqsave(&lp->hw_lock, flags);
1193 regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
1194 regval &= ~DWCEQOS_DMA_CH0_IE_TIE;
1195 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
1196 spin_unlock_irqrestore(&lp->hw_lock, flags);
1197}
1198
1199static void dwceqos_dma_enable_rxirq(struct net_local *lp)
1200{
1201 u32 regval;
1202 unsigned long flags;
1203
1204 spin_lock_irqsave(&lp->hw_lock, flags);
1205 regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
1206 regval |= DWCEQOS_DMA_CH0_IE_RIE;
1207 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
1208 spin_unlock_irqrestore(&lp->hw_lock, flags);
1209}
1210
1211static void dwceqos_dma_disable_rxirq(struct net_local *lp)
1212{
1213 u32 regval;
1214 unsigned long flags;
1215
1216 spin_lock_irqsave(&lp->hw_lock, flags);
1217 regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
1218 regval &= ~DWCEQOS_DMA_CH0_IE_RIE;
1219 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
1220 spin_unlock_irqrestore(&lp->hw_lock, flags);
1221}
1222
1223static void dwceqos_enable_mmc_interrupt(struct net_local *lp)
1224{
1225 dwceqos_write(lp, REG_DWCEQOS_MMC_RXIRQMASK, 0);
1226 dwceqos_write(lp, REG_DWCEQOS_MMC_TXIRQMASK, 0);
1227}
1228
1229static int dwceqos_mii_init(struct net_local *lp)
1230{
Andrew Lunne7f4dc32016-01-06 20:11:15 +01001231 int ret = -ENXIO;
Lars Persson077742d2015-07-28 12:01:48 +02001232 struct resource res;
1233 struct device_node *mdionode;
1234
1235 mdionode = of_get_child_by_name(lp->pdev->dev.of_node, "mdio");
1236
1237 if (!mdionode)
1238 return 0;
1239
1240 lp->mii_bus = mdiobus_alloc();
1241 if (!lp->mii_bus) {
1242 ret = -ENOMEM;
1243 goto err_out;
1244 }
1245
1246 lp->mii_bus->name = "DWCEQOS MII bus";
1247 lp->mii_bus->read = &dwceqos_mdio_read;
1248 lp->mii_bus->write = &dwceqos_mdio_write;
1249 lp->mii_bus->priv = lp;
Lars Persson47b02f72016-09-08 13:24:21 +02001250 lp->mii_bus->parent = &lp->pdev->dev;
Lars Persson077742d2015-07-28 12:01:48 +02001251
Lars Persson077742d2015-07-28 12:01:48 +02001252 of_address_to_resource(lp->pdev->dev.of_node, 0, &res);
1253 snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%.8llx",
1254 (unsigned long long)res.start);
1255 if (of_mdiobus_register(lp->mii_bus, mdionode))
Andrew Lunne7f4dc32016-01-06 20:11:15 +01001256 goto err_out_free_mdiobus;
Lars Persson077742d2015-07-28 12:01:48 +02001257
1258 return 0;
1259
Lars Persson077742d2015-07-28 12:01:48 +02001260err_out_free_mdiobus:
1261 mdiobus_free(lp->mii_bus);
1262err_out:
1263 of_node_put(mdionode);
1264 return ret;
1265}
1266
1267/* DMA reset. When issued also resets all MTL and MAC registers as well */
1268static void dwceqos_reset_hw(struct net_local *lp)
1269{
1270 /* Wait (at most) 0.5 seconds for DMA reset*/
1271 int i = 5000;
1272 u32 reg;
1273
1274 /* Force gigabit to guarantee a TX clock for GMII. */
1275 reg = dwceqos_read(lp, REG_DWCEQOS_MAC_CFG);
1276 reg &= ~(DWCEQOS_MAC_CFG_PS | DWCEQOS_MAC_CFG_FES);
1277 reg |= DWCEQOS_MAC_CFG_DM;
1278 dwceqos_write(lp, REG_DWCEQOS_MAC_CFG, reg);
1279
1280 dwceqos_write(lp, REG_DWCEQOS_DMA_MODE, DWCEQOS_DMA_MODE_SWR);
1281
1282 do {
1283 udelay(100);
1284 i--;
1285 reg = dwceqos_read(lp, REG_DWCEQOS_DMA_MODE);
1286 } while ((reg & DWCEQOS_DMA_MODE_SWR) && i);
1287 /* We might experience a timeout if the chip clock mux is broken */
1288 if (!i)
1289 netdev_err(lp->ndev, "DMA reset timed out!\n");
1290}
1291
1292static void dwceqos_fatal_bus_error(struct net_local *lp, u32 dma_status)
1293{
1294 if (dma_status & DWCEQOS_DMA_CH0_IS_TEB) {
1295 netdev_err(lp->ndev, "txdma bus error %s %s (status=%08x)\n",
1296 dma_status & DWCEQOS_DMA_CH0_IS_TX_ERR_READ ?
1297 "read" : "write",
1298 dma_status & DWCEQOS_DMA_CH0_IS_TX_ERR_DESCR ?
1299 "descr" : "data",
1300 dma_status);
1301
1302 print_status(lp);
1303 }
1304 if (dma_status & DWCEQOS_DMA_CH0_IS_REB) {
1305 netdev_err(lp->ndev, "rxdma bus error %s %s (status=%08x)\n",
1306 dma_status & DWCEQOS_DMA_CH0_IS_RX_ERR_READ ?
1307 "read" : "write",
1308 dma_status & DWCEQOS_DMA_CH0_IS_RX_ERR_DESCR ?
1309 "descr" : "data",
1310 dma_status);
1311
1312 print_status(lp);
1313 }
1314}
1315
1316static void dwceqos_mmc_interrupt(struct net_local *lp)
1317{
1318 unsigned long flags;
1319
1320 spin_lock_irqsave(&lp->stats_lock, flags);
1321
1322 /* A latched mmc interrupt can not be masked, we must read
1323 * all the counters with an interrupt pending.
1324 */
1325 dwceqos_read_mmc_counters(lp,
1326 dwceqos_read(lp, REG_DWCEQOS_MMC_RXIRQ),
1327 dwceqos_read(lp, REG_DWCEQOS_MMC_TXIRQ));
1328
1329 spin_unlock_irqrestore(&lp->stats_lock, flags);
1330}
1331
1332static void dwceqos_mac_interrupt(struct net_local *lp)
1333{
1334 u32 cause;
1335
1336 cause = dwceqos_read(lp, REG_DWCEQOS_MAC_IS);
1337
1338 if (cause & DWCEQOS_MAC_IS_MMC_INT)
1339 dwceqos_mmc_interrupt(lp);
1340}
1341
1342static irqreturn_t dwceqos_interrupt(int irq, void *dev_id)
1343{
1344 struct net_device *ndev = dev_id;
1345 struct net_local *lp = netdev_priv(ndev);
1346
1347 u32 cause;
1348 u32 dma_status;
1349 irqreturn_t ret = IRQ_NONE;
1350
1351 cause = dwceqos_read(lp, REG_DWCEQOS_DMA_IS);
1352 /* DMA Channel 0 Interrupt */
1353 if (cause & DWCEQOS_DMA_IS_DC0IS) {
1354 dma_status = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_STA);
1355
1356 /* Transmit Interrupt */
1357 if (dma_status & DWCEQOS_DMA_CH0_IS_TI) {
1358 tasklet_schedule(&lp->tx_bdreclaim_tasklet);
1359 dwceqos_dma_disable_txirq(lp);
1360 }
1361
1362 /* Receive Interrupt */
1363 if (dma_status & DWCEQOS_DMA_CH0_IS_RI) {
1364 /* Disable RX IRQs */
1365 dwceqos_dma_disable_rxirq(lp);
1366 napi_schedule(&lp->napi);
1367 }
1368
1369 /* Fatal Bus Error interrupt */
1370 if (unlikely(dma_status & DWCEQOS_DMA_CH0_IS_FBE)) {
1371 dwceqos_fatal_bus_error(lp, dma_status);
1372
1373 /* errata 9000831707 */
1374 dma_status |= DWCEQOS_DMA_CH0_IS_TEB |
1375 DWCEQOS_DMA_CH0_IS_REB;
1376 }
1377
1378 /* Ack all DMA Channel 0 IRQs */
1379 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_STA, dma_status);
1380 ret = IRQ_HANDLED;
1381 }
1382
1383 if (cause & DWCEQOS_DMA_IS_MTLIS) {
1384 u32 val = dwceqos_read(lp, REG_DWCEQOS_MTL_Q0_ISCTRL);
1385
1386 dwceqos_write(lp, REG_DWCEQOS_MTL_Q0_ISCTRL, val);
1387 ret = IRQ_HANDLED;
1388 }
1389
1390 if (cause & DWCEQOS_DMA_IS_MACIS) {
1391 dwceqos_mac_interrupt(lp);
1392 ret = IRQ_HANDLED;
1393 }
1394 return ret;
1395}
1396
1397static void dwceqos_set_rx_flowcontrol(struct net_local *lp, bool enable)
1398{
1399 u32 regval;
1400 unsigned long flags;
1401
1402 spin_lock_irqsave(&lp->hw_lock, flags);
1403
1404 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_RX_FLOW_CTRL);
1405 if (enable)
1406 regval |= DWCEQOS_MAC_RX_FLOW_CTRL_RFE;
1407 else
1408 regval &= ~DWCEQOS_MAC_RX_FLOW_CTRL_RFE;
1409 dwceqos_write(lp, REG_DWCEQOS_MAC_RX_FLOW_CTRL, regval);
1410
1411 spin_unlock_irqrestore(&lp->hw_lock, flags);
1412}
1413
1414static void dwceqos_set_tx_flowcontrol(struct net_local *lp, bool enable)
1415{
1416 u32 regval;
1417 unsigned long flags;
1418
1419 spin_lock_irqsave(&lp->hw_lock, flags);
1420
1421 /* MTL flow control */
1422 regval = dwceqos_read(lp, REG_DWCEQOS_MTL_RXQ0_OPER);
1423 if (enable)
1424 regval |= DWCEQOS_MTL_RXQ_EHFC;
1425 else
1426 regval &= ~DWCEQOS_MTL_RXQ_EHFC;
1427
1428 dwceqos_write(lp, REG_DWCEQOS_MTL_RXQ0_OPER, regval);
1429
1430 /* MAC flow control */
1431 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_Q0_TX_FLOW);
1432 if (enable)
1433 regval |= DWCEQOS_MAC_Q0_TX_FLOW_TFE;
1434 else
1435 regval &= ~DWCEQOS_MAC_Q0_TX_FLOW_TFE;
1436 dwceqos_write(lp, REG_DWCEQOS_MAC_Q0_TX_FLOW, regval);
1437
1438 spin_unlock_irqrestore(&lp->hw_lock, flags);
1439}
1440
1441static void dwceqos_configure_flow_control(struct net_local *lp)
1442{
1443 u32 regval;
1444 unsigned long flags;
1445 int RQS, RFD, RFA;
1446
1447 spin_lock_irqsave(&lp->hw_lock, flags);
1448
1449 regval = dwceqos_read(lp, REG_DWCEQOS_MTL_RXQ0_OPER);
1450
1451 /* The queue size is in units of 256 bytes. We want 512 bytes units for
1452 * the threshold fields.
1453 */
1454 RQS = ((regval >> 20) & 0x3FF) + 1;
1455 RQS /= 2;
1456
1457 /* The thresholds are relative to a full queue, with a bias
1458 * of 1 KiByte below full.
1459 */
1460 RFD = RQS / 2 - 2;
1461 RFA = RQS / 8 - 2;
1462
1463 regval = (regval & 0xFFF000FF) | (RFD << 14) | (RFA << 8);
1464
1465 if (RFD >= 0 && RFA >= 0) {
1466 dwceqos_write(lp, REG_DWCEQOS_MTL_RXQ0_OPER, regval);
1467 } else {
1468 netdev_warn(lp->ndev,
1469 "FIFO too small for flow control.");
1470 }
1471
1472 regval = DWCEQOS_MAC_Q0_TX_FLOW_PT(256) |
1473 DWCEQOS_MAC_Q0_TX_FLOW_PLT_4_SLOTS;
1474
1475 dwceqos_write(lp, REG_DWCEQOS_MAC_Q0_TX_FLOW, regval);
1476
1477 spin_unlock_irqrestore(&lp->hw_lock, flags);
1478}
1479
1480static void dwceqos_configure_clock(struct net_local *lp)
1481{
1482 unsigned long rate_mhz = clk_get_rate(lp->apb_pclk) / 1000000;
1483
1484 BUG_ON(!rate_mhz);
1485
1486 dwceqos_write(lp,
1487 REG_DWCEQOS_MAC_1US_TIC_COUNTER,
1488 DWCEQOS_MAC_1US_TIC_COUNTER_VAL(rate_mhz - 1));
1489}
1490
1491static void dwceqos_configure_bus(struct net_local *lp)
1492{
1493 u32 sysbus_reg;
1494
1495 /* N.B. We do not support the Fixed Burst mode because it
1496 * opens a race window by making HW access to DMA descriptors
1497 * non-atomic.
1498 */
1499
1500 sysbus_reg = DWCEQOS_DMA_SYSBUS_MODE_AAL;
1501
1502 if (lp->bus_cfg.en_lpi)
1503 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_EN_LPI;
1504
1505 if (lp->bus_cfg.burst_map)
1506 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_BURST(
1507 lp->bus_cfg.burst_map);
1508 else
1509 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_BURST(
1510 DWCEQOS_DMA_SYSBUS_MODE_BURST_DEFAULT);
1511
1512 if (lp->bus_cfg.read_requests)
1513 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT(
1514 lp->bus_cfg.read_requests - 1);
1515 else
1516 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT(
1517 DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT_DEFAULT);
1518
1519 if (lp->bus_cfg.write_requests)
1520 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT(
1521 lp->bus_cfg.write_requests - 1);
1522 else
1523 sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT(
1524 DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT_DEFAULT);
1525
1526 if (netif_msg_hw(lp))
1527 netdev_dbg(lp->ndev, "SysbusMode %#X\n", sysbus_reg);
1528
1529 dwceqos_write(lp, REG_DWCEQOS_DMA_SYSBUS_MODE, sysbus_reg);
1530}
1531
1532static void dwceqos_init_hw(struct net_local *lp)
1533{
Philippe Reynesce554d32016-06-25 23:05:15 +02001534 struct net_device *ndev = lp->ndev;
Lars Persson077742d2015-07-28 12:01:48 +02001535 u32 regval;
1536 u32 buswidth;
1537 u32 dma_skip;
1538
1539 /* Software reset */
1540 dwceqos_reset_hw(lp);
1541
1542 dwceqos_configure_bus(lp);
1543
1544 /* Probe data bus width, 32/64/128 bits. */
1545 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL, 0xF);
1546 regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL);
1547 buswidth = (regval ^ 0xF) + 1;
1548
1549 /* Cache-align dma descriptors. */
1550 dma_skip = (sizeof(struct dwceqos_dma_desc) - 16) / buswidth;
1551 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_CTRL,
1552 DWCEQOS_DMA_CH_CTRL_DSL(dma_skip) |
1553 DWCEQOS_DMA_CH_CTRL_PBLX8);
1554
1555 /* Initialize DMA Channel 0 */
1556 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_LEN, DWCEQOS_TX_DCNT - 1);
1557 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_LEN, DWCEQOS_RX_DCNT - 1);
1558 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_LIST,
1559 (u32)lp->tx_descs_addr);
1560 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_LIST,
1561 (u32)lp->rx_descs_addr);
1562
1563 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL,
1564 lp->tx_descs_tail_addr);
1565 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_TAIL,
1566 lp->rx_descs_tail_addr);
1567
1568 if (lp->bus_cfg.tx_pbl)
1569 regval = DWCEQOS_DMA_CH_CTRL_PBL(lp->bus_cfg.tx_pbl);
1570 else
1571 regval = DWCEQOS_DMA_CH_CTRL_PBL(2);
1572
1573 /* Enable TSO if the HW support it */
1574 if (lp->feature1 & DWCEQOS_MAC_HW_FEATURE1_TSOEN)
1575 regval |= DWCEQOS_DMA_CH_TX_TSE;
1576
1577 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TX_CTRL, regval);
1578
1579 if (lp->bus_cfg.rx_pbl)
1580 regval = DWCEQOS_DMA_CH_CTRL_PBL(lp->bus_cfg.rx_pbl);
1581 else
1582 regval = DWCEQOS_DMA_CH_CTRL_PBL(2);
1583
1584 regval |= DWCEQOS_DMA_CH_RX_CTRL_BUFSIZE(DWCEQOS_DWCEQOS_RX_BUF_SIZE);
1585 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RX_CTRL, regval);
1586
1587 regval |= DWCEQOS_DMA_CH_CTRL_START;
1588 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RX_CTRL, regval);
1589
1590 /* Initialize MTL Queues */
1591 regval = DWCEQOS_MTL_SCHALG_STRICT;
1592 dwceqos_write(lp, REG_DWCEQOS_MTL_OPER, regval);
1593
1594 regval = DWCEQOS_MTL_TXQ_SIZE(
1595 DWCEQOS_MAC_HW_FEATURE1_TXFIFOSIZE(lp->feature1)) |
1596 DWCEQOS_MTL_TXQ_TXQEN | DWCEQOS_MTL_TXQ_TSF |
1597 DWCEQOS_MTL_TXQ_TTC512;
1598 dwceqos_write(lp, REG_DWCEQOS_MTL_TXQ0_OPER, regval);
1599
1600 regval = DWCEQOS_MTL_RXQ_SIZE(
1601 DWCEQOS_MAC_HW_FEATURE1_RXFIFOSIZE(lp->feature1)) |
1602 DWCEQOS_MTL_RXQ_FUP | DWCEQOS_MTL_RXQ_FEP | DWCEQOS_MTL_RXQ_RSF;
1603 dwceqos_write(lp, REG_DWCEQOS_MTL_RXQ0_OPER, regval);
1604
1605 dwceqos_configure_flow_control(lp);
1606
1607 /* Initialize MAC */
1608 dwceqos_set_umac_addr(lp, lp->ndev->dev_addr, 0);
1609
1610 lp->eee_enabled = 0;
1611
1612 dwceqos_configure_clock(lp);
1613
1614 /* MMC counters */
1615
1616 /* probe implemented counters */
1617 dwceqos_write(lp, REG_DWCEQOS_MMC_RXIRQMASK, ~0u);
1618 dwceqos_write(lp, REG_DWCEQOS_MMC_TXIRQMASK, ~0u);
1619 lp->mmc_rx_counters_mask = dwceqos_read(lp, REG_DWCEQOS_MMC_RXIRQMASK);
1620 lp->mmc_tx_counters_mask = dwceqos_read(lp, REG_DWCEQOS_MMC_TXIRQMASK);
1621
1622 dwceqos_write(lp, REG_DWCEQOS_MMC_CTRL, DWCEQOS_MMC_CTRL_CNTRST |
1623 DWCEQOS_MMC_CTRL_RSTONRD);
1624 dwceqos_enable_mmc_interrupt(lp);
1625
Rabin Vincenta8184002016-08-23 16:31:28 +02001626 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, 0);
Lars Persson077742d2015-07-28 12:01:48 +02001627 dwceqos_write(lp, REG_DWCEQOS_MAC_IE, 0);
1628
1629 dwceqos_write(lp, REG_DWCEQOS_MAC_CFG, DWCEQOS_MAC_CFG_IPC |
1630 DWCEQOS_MAC_CFG_DM | DWCEQOS_MAC_CFG_TE | DWCEQOS_MAC_CFG_RE);
1631
1632 /* Start TX DMA */
1633 regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_TX_CTRL);
1634 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TX_CTRL,
1635 regval | DWCEQOS_DMA_CH_CTRL_START);
1636
1637 /* Enable MAC TX/RX */
1638 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_CFG);
1639 dwceqos_write(lp, REG_DWCEQOS_MAC_CFG,
1640 regval | DWCEQOS_MAC_CFG_TE | DWCEQOS_MAC_CFG_RE);
Lars Perssoncd5e4122016-02-29 16:22:34 +01001641
1642 lp->phy_defer = false;
Philippe Reynesce554d32016-06-25 23:05:15 +02001643 mutex_lock(&ndev->phydev->lock);
1644 phy_read_status(ndev->phydev);
Lars Perssoncd5e4122016-02-29 16:22:34 +01001645 dwceqos_adjust_link(lp->ndev);
Philippe Reynesce554d32016-06-25 23:05:15 +02001646 mutex_unlock(&ndev->phydev->lock);
Lars Persson077742d2015-07-28 12:01:48 +02001647}
1648
1649static void dwceqos_tx_reclaim(unsigned long data)
1650{
1651 struct net_device *ndev = (struct net_device *)data;
1652 struct net_local *lp = netdev_priv(ndev);
1653 unsigned int tx_bytes = 0;
1654 unsigned int tx_packets = 0;
1655
1656 spin_lock(&lp->tx_lock);
1657
1658 while (lp->tx_free < DWCEQOS_TX_DCNT) {
1659 struct dwceqos_dma_desc *dd = &lp->tx_descs[lp->tx_cur];
1660 struct ring_desc *rd = &lp->tx_skb[lp->tx_cur];
1661
1662 /* Descriptor still being held by DMA ? */
1663 if (dd->des3 & DWCEQOS_DMA_TDES3_OWN)
1664 break;
1665
1666 if (rd->mapping)
1667 dma_unmap_single(ndev->dev.parent, rd->mapping, rd->len,
1668 DMA_TO_DEVICE);
1669
1670 if (unlikely(rd->skb)) {
1671 ++tx_packets;
1672 tx_bytes += rd->skb->len;
1673 dev_consume_skb_any(rd->skb);
1674 }
1675
1676 rd->skb = NULL;
1677 rd->mapping = 0;
1678 lp->tx_free++;
1679 lp->tx_cur = (lp->tx_cur + 1) % DWCEQOS_TX_DCNT;
1680
1681 if ((dd->des3 & DWCEQOS_DMA_TDES3_LD) &&
1682 (dd->des3 & DWCEQOS_DMA_RDES3_ES)) {
1683 if (netif_msg_tx_err(lp))
1684 netdev_err(ndev, "TX Error, TDES3 = 0x%x\n",
1685 dd->des3);
1686 if (netif_msg_hw(lp))
1687 print_status(lp);
1688 }
1689 }
1690 spin_unlock(&lp->tx_lock);
1691
1692 netdev_completed_queue(ndev, tx_packets, tx_bytes);
1693
1694 dwceqos_dma_enable_txirq(lp);
1695 netif_wake_queue(ndev);
1696}
1697
1698static int dwceqos_rx(struct net_local *lp, int budget)
1699{
1700 struct sk_buff *skb;
1701 u32 tot_size = 0;
1702 unsigned int n_packets = 0;
1703 unsigned int n_descs = 0;
1704 u32 len;
1705
1706 struct dwceqos_dma_desc *dd;
1707 struct sk_buff *new_skb;
1708 dma_addr_t new_skb_baddr = 0;
1709
1710 while (n_descs < budget) {
1711 if (!dwceqos_packet_avail(lp))
1712 break;
1713
1714 new_skb = netdev_alloc_skb(lp->ndev, DWCEQOS_RX_BUF_SIZE);
1715 if (!new_skb) {
1716 netdev_err(lp->ndev, "no memory for new sk_buff\n");
1717 break;
1718 }
1719
1720 /* Get dma handle of skb->data */
1721 new_skb_baddr = (u32)dma_map_single(lp->ndev->dev.parent,
1722 new_skb->data,
1723 DWCEQOS_RX_BUF_SIZE,
1724 DMA_FROM_DEVICE);
1725 if (dma_mapping_error(lp->ndev->dev.parent, new_skb_baddr)) {
1726 netdev_err(lp->ndev, "DMA map error\n");
1727 dev_kfree_skb(new_skb);
1728 break;
1729 }
1730
1731 /* Read descriptor data after reading owner bit. */
1732 dma_rmb();
1733
1734 dd = &lp->rx_descs[lp->rx_cur];
1735 len = DWCEQOS_DMA_RDES3_PL(dd->des3);
1736 skb = lp->rx_skb[lp->rx_cur].skb;
1737
1738 /* Unmap old buffer */
1739 dma_unmap_single(lp->ndev->dev.parent,
1740 lp->rx_skb[lp->rx_cur].mapping,
1741 lp->rx_skb[lp->rx_cur].len, DMA_FROM_DEVICE);
1742
1743 /* Discard packet on reception error or bad checksum */
1744 if ((dd->des3 & DWCEQOS_DMA_RDES3_ES) ||
1745 (dd->des1 & DWCEQOS_DMA_RDES1_IPCE)) {
1746 dev_kfree_skb(skb);
1747 skb = NULL;
1748 } else {
1749 skb_put(skb, len);
1750 skb->protocol = eth_type_trans(skb, lp->ndev);
1751 switch (dd->des1 & DWCEQOS_DMA_RDES1_PT) {
1752 case DWCEQOS_DMA_RDES1_PT_UDP:
1753 case DWCEQOS_DMA_RDES1_PT_TCP:
1754 case DWCEQOS_DMA_RDES1_PT_ICMP:
1755 skb->ip_summed = CHECKSUM_UNNECESSARY;
1756 break;
1757 default:
1758 skb->ip_summed = CHECKSUM_NONE;
1759 break;
1760 }
1761 }
1762
1763 if (unlikely(!skb)) {
1764 if (netif_msg_rx_err(lp))
1765 netdev_dbg(lp->ndev, "rx error: des3=%X\n",
1766 lp->rx_descs[lp->rx_cur].des3);
1767 } else {
1768 tot_size += skb->len;
1769 n_packets++;
1770
1771 netif_receive_skb(skb);
1772 }
1773
1774 lp->rx_descs[lp->rx_cur].des0 = new_skb_baddr;
1775 lp->rx_descs[lp->rx_cur].des1 = 0;
1776 lp->rx_descs[lp->rx_cur].des2 = 0;
1777 /* The DMA must observe des0/1/2 written before des3. */
1778 wmb();
1779 lp->rx_descs[lp->rx_cur].des3 = DWCEQOS_DMA_RDES3_INTE |
1780 DWCEQOS_DMA_RDES3_OWN |
1781 DWCEQOS_DMA_RDES3_BUF1V;
1782
1783 lp->rx_skb[lp->rx_cur].mapping = new_skb_baddr;
1784 lp->rx_skb[lp->rx_cur].len = DWCEQOS_RX_BUF_SIZE;
1785 lp->rx_skb[lp->rx_cur].skb = new_skb;
1786
1787 n_descs++;
1788 lp->rx_cur = (lp->rx_cur + 1) % DWCEQOS_RX_DCNT;
1789 }
1790
1791 /* Make sure any ownership update is written to the descriptors before
1792 * DMA wakeup.
1793 */
1794 wmb();
1795
1796 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_STA, DWCEQOS_DMA_CH0_IS_RI);
1797 /* Wake up RX by writing tail pointer */
1798 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_TAIL,
1799 lp->rx_descs_tail_addr);
1800
1801 return n_descs;
1802}
1803
1804static int dwceqos_rx_poll(struct napi_struct *napi, int budget)
1805{
1806 struct net_local *lp = container_of(napi, struct net_local, napi);
1807 int work_done = 0;
1808
1809 work_done = dwceqos_rx(lp, budget - work_done);
1810
1811 if (!dwceqos_packet_avail(lp) && work_done < budget) {
1812 napi_complete(napi);
1813 dwceqos_dma_enable_rxirq(lp);
1814 } else {
1815 work_done = budget;
1816 }
1817
1818 return work_done;
1819}
1820
1821/* Reinitialize function if a TX timed out */
1822static void dwceqos_reinit_for_txtimeout(struct work_struct *data)
1823{
1824 struct net_local *lp = container_of(data, struct net_local,
1825 txtimeout_reinit);
1826
1827 netdev_err(lp->ndev, "transmit timeout %d s, resetting...\n",
1828 DWCEQOS_TX_TIMEOUT);
1829
1830 if (netif_msg_hw(lp))
1831 print_status(lp);
1832
1833 rtnl_lock();
1834 dwceqos_stop(lp->ndev);
1835 dwceqos_open(lp->ndev);
1836 rtnl_unlock();
1837}
1838
1839/* DT Probing function called by main probe */
1840static inline int dwceqos_probe_config_dt(struct platform_device *pdev)
1841{
1842 struct net_device *ndev;
1843 struct net_local *lp;
1844 const void *mac_address;
1845 struct dwceqos_bus_cfg *bus_cfg;
1846 struct device_node *np = pdev->dev.of_node;
1847
1848 ndev = platform_get_drvdata(pdev);
1849 lp = netdev_priv(ndev);
1850 bus_cfg = &lp->bus_cfg;
1851
1852 /* Set the MAC address. */
1853 mac_address = of_get_mac_address(pdev->dev.of_node);
1854 if (mac_address)
1855 ether_addr_copy(ndev->dev_addr, mac_address);
1856
1857 /* These are all optional parameters */
1858 lp->en_tx_lpi_clockgating = of_property_read_bool(np,
1859 "snps,en-tx-lpi-clockgating");
1860 bus_cfg->en_lpi = of_property_read_bool(np, "snps,en-lpi");
1861 of_property_read_u32(np, "snps,write-requests",
1862 &bus_cfg->write_requests);
1863 of_property_read_u32(np, "snps,read-requests", &bus_cfg->read_requests);
1864 of_property_read_u32(np, "snps,burst-map", &bus_cfg->burst_map);
1865 of_property_read_u32(np, "snps,txpbl", &bus_cfg->tx_pbl);
1866 of_property_read_u32(np, "snps,rxpbl", &bus_cfg->rx_pbl);
1867
1868 netdev_dbg(ndev, "BusCfg: lpi:%u wr:%u rr:%u bm:%X rxpbl:%u txpbl:%d\n",
1869 bus_cfg->en_lpi,
1870 bus_cfg->write_requests,
1871 bus_cfg->read_requests,
1872 bus_cfg->burst_map,
1873 bus_cfg->rx_pbl,
1874 bus_cfg->tx_pbl);
1875
1876 return 0;
1877}
1878
1879static int dwceqos_open(struct net_device *ndev)
1880{
1881 struct net_local *lp = netdev_priv(ndev);
1882 int res;
1883
1884 dwceqos_reset_state(lp);
1885 res = dwceqos_descriptor_init(lp);
1886 if (res) {
1887 netdev_err(ndev, "Unable to allocate DMA memory, rc %d\n", res);
1888 return res;
1889 }
1890 netdev_reset_queue(ndev);
1891
Lars Perssoncd5e4122016-02-29 16:22:34 +01001892 /* The dwceqos reset state machine requires all phy clocks to complete,
1893 * hence the unusual init order with phy_start first.
1894 */
1895 lp->phy_defer = true;
Philippe Reynesce554d32016-06-25 23:05:15 +02001896 phy_start(ndev->phydev);
Rabin Vincent3647bc32016-02-02 09:39:02 +01001897 dwceqos_init_hw(lp);
Lars Persson077742d2015-07-28 12:01:48 +02001898 napi_enable(&lp->napi);
Lars Persson077742d2015-07-28 12:01:48 +02001899
1900 netif_start_queue(ndev);
1901 tasklet_enable(&lp->tx_bdreclaim_tasklet);
1902
Rabin Vincenta8184002016-08-23 16:31:28 +02001903 /* Enable Interrupts -- do this only after we enable NAPI and the
1904 * tasklet.
1905 */
1906 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE,
1907 DWCEQOS_DMA_CH0_IE_NIE |
1908 DWCEQOS_DMA_CH0_IE_RIE | DWCEQOS_DMA_CH0_IE_TIE |
1909 DWCEQOS_DMA_CH0_IE_AIE |
1910 DWCEQOS_DMA_CH0_IE_FBEE);
1911
Lars Persson077742d2015-07-28 12:01:48 +02001912 return 0;
1913}
1914
1915static bool dweqos_is_tx_dma_suspended(struct net_local *lp)
1916{
1917 u32 reg;
1918
1919 reg = dwceqos_read(lp, REG_DWCEQOS_DMA_DEBUG_ST0);
1920 reg = DMA_GET_TX_STATE_CH0(reg);
1921
1922 return reg == DMA_TX_CH_SUSPENDED;
1923}
1924
1925static void dwceqos_drain_dma(struct net_local *lp)
1926{
1927 /* Wait for all pending TX buffers to be sent. Upper limit based
1928 * on max frame size on a 10 Mbit link.
1929 */
1930 size_t limit = (DWCEQOS_TX_DCNT * 1250) / 100;
1931
1932 while (!dweqos_is_tx_dma_suspended(lp) && limit--)
1933 usleep_range(100, 200);
1934}
1935
1936static int dwceqos_stop(struct net_device *ndev)
1937{
1938 struct net_local *lp = netdev_priv(ndev);
1939
Lars Persson077742d2015-07-28 12:01:48 +02001940 tasklet_disable(&lp->tx_bdreclaim_tasklet);
Lars Persson077742d2015-07-28 12:01:48 +02001941 napi_disable(&lp->napi);
1942
Lars Perssond4dc35f2016-02-29 16:22:31 +01001943 /* Stop all tx before we drain the tx dma. */
1944 netif_tx_lock_bh(lp->ndev);
1945 netif_stop_queue(ndev);
1946 netif_tx_unlock_bh(lp->ndev);
Lars Persson077742d2015-07-28 12:01:48 +02001947
Lars Perssond4dc35f2016-02-29 16:22:31 +01001948 dwceqos_drain_dma(lp);
Lars Persson077742d2015-07-28 12:01:48 +02001949 dwceqos_reset_hw(lp);
Philippe Reynesce554d32016-06-25 23:05:15 +02001950 phy_stop(ndev->phydev);
Lars Perssond4dc35f2016-02-29 16:22:31 +01001951
Lars Persson077742d2015-07-28 12:01:48 +02001952 dwceqos_descriptor_free(lp);
Lars Persson077742d2015-07-28 12:01:48 +02001953
1954 return 0;
1955}
1956
1957static void dwceqos_dmadesc_set_ctx(struct net_local *lp,
1958 unsigned short gso_size)
1959{
1960 struct dwceqos_dma_desc *dd = &lp->tx_descs[lp->tx_next];
1961
1962 dd->des0 = 0;
1963 dd->des1 = 0;
1964 dd->des2 = gso_size;
1965 dd->des3 = DWCEQOS_DMA_TDES3_CTXT | DWCEQOS_DMA_TDES3_TCMSSV;
1966
1967 lp->tx_next = (lp->tx_next + 1) % DWCEQOS_TX_DCNT;
1968}
1969
1970static void dwceqos_tx_poll_demand(struct net_local *lp)
1971{
1972 dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL,
1973 lp->tx_descs_tail_addr);
1974}
1975
1976struct dwceqos_tx {
1977 size_t nr_descriptors;
1978 size_t initial_descriptor;
1979 size_t last_descriptor;
1980 size_t prev_gso_size;
1981 size_t network_header_len;
1982};
1983
1984static void dwceqos_tx_prepare(struct sk_buff *skb, struct net_local *lp,
1985 struct dwceqos_tx *tx)
1986{
1987 size_t n = 1;
1988 size_t i;
1989
1990 if (skb_is_gso(skb) && skb_shinfo(skb)->gso_size != lp->gso_size)
1991 ++n;
1992
1993 for (i = 0; i < skb_shinfo(skb)->nr_frags; ++i) {
1994 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1995
1996 n += (skb_frag_size(frag) + BYTES_PER_DMA_DESC - 1) /
1997 BYTES_PER_DMA_DESC;
1998 }
1999
2000 tx->nr_descriptors = n;
2001 tx->initial_descriptor = lp->tx_next;
2002 tx->last_descriptor = lp->tx_next;
2003 tx->prev_gso_size = lp->gso_size;
2004
2005 tx->network_header_len = skb_transport_offset(skb);
2006 if (skb_is_gso(skb))
2007 tx->network_header_len += tcp_hdrlen(skb);
2008}
2009
2010static int dwceqos_tx_linear(struct sk_buff *skb, struct net_local *lp,
2011 struct dwceqos_tx *tx)
2012{
2013 struct ring_desc *rd;
2014 struct dwceqos_dma_desc *dd;
2015 size_t payload_len;
2016 dma_addr_t dma_handle;
2017
2018 if (skb_is_gso(skb) && skb_shinfo(skb)->gso_size != lp->gso_size) {
2019 dwceqos_dmadesc_set_ctx(lp, skb_shinfo(skb)->gso_size);
2020 lp->gso_size = skb_shinfo(skb)->gso_size;
2021 }
2022
2023 dma_handle = dma_map_single(lp->ndev->dev.parent, skb->data,
2024 skb_headlen(skb), DMA_TO_DEVICE);
2025
2026 if (dma_mapping_error(lp->ndev->dev.parent, dma_handle)) {
2027 netdev_err(lp->ndev, "TX DMA Mapping error\n");
2028 return -ENOMEM;
2029 }
2030
2031 rd = &lp->tx_skb[lp->tx_next];
2032 dd = &lp->tx_descs[lp->tx_next];
2033
2034 rd->skb = NULL;
2035 rd->len = skb_headlen(skb);
2036 rd->mapping = dma_handle;
2037
2038 /* Set up DMA Descriptor */
2039 dd->des0 = dma_handle;
2040
2041 if (skb_is_gso(skb)) {
2042 payload_len = skb_headlen(skb) - tx->network_header_len;
2043
2044 if (payload_len)
2045 dd->des1 = dma_handle + tx->network_header_len;
2046 dd->des2 = tx->network_header_len |
2047 DWCEQOS_DMA_DES2_B2L(payload_len);
2048 dd->des3 = DWCEQOS_DMA_TDES3_TSE |
2049 DWCEQOS_DMA_DES3_THL((tcp_hdrlen(skb) / 4)) |
2050 (skb->len - tx->network_header_len);
2051 } else {
2052 dd->des1 = 0;
2053 dd->des2 = skb_headlen(skb);
2054 dd->des3 = skb->len;
2055
2056 switch (skb->ip_summed) {
2057 case CHECKSUM_PARTIAL:
2058 dd->des3 |= DWCEQOS_DMA_TDES3_CA;
2059 case CHECKSUM_NONE:
2060 case CHECKSUM_UNNECESSARY:
2061 case CHECKSUM_COMPLETE:
2062 default:
2063 break;
2064 }
2065 }
2066
2067 dd->des3 |= DWCEQOS_DMA_TDES3_FD;
2068 if (lp->tx_next != tx->initial_descriptor)
2069 dd->des3 |= DWCEQOS_DMA_TDES3_OWN;
2070
2071 tx->last_descriptor = lp->tx_next;
2072 lp->tx_next = (lp->tx_next + 1) % DWCEQOS_TX_DCNT;
2073
2074 return 0;
2075}
2076
2077static int dwceqos_tx_frags(struct sk_buff *skb, struct net_local *lp,
2078 struct dwceqos_tx *tx)
2079{
2080 struct ring_desc *rd = NULL;
2081 struct dwceqos_dma_desc *dd;
2082 dma_addr_t dma_handle;
2083 size_t i;
2084
2085 /* Setup more ring and DMA descriptor if the packet is fragmented */
2086 for (i = 0; i < skb_shinfo(skb)->nr_frags; ++i) {
2087 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2088 size_t frag_size;
2089 size_t consumed_size;
2090
2091 /* Map DMA Area */
2092 dma_handle = skb_frag_dma_map(lp->ndev->dev.parent, frag, 0,
2093 skb_frag_size(frag),
2094 DMA_TO_DEVICE);
2095 if (dma_mapping_error(lp->ndev->dev.parent, dma_handle)) {
2096 netdev_err(lp->ndev, "DMA Mapping error\n");
2097 return -ENOMEM;
2098 }
2099
2100 /* order-3 fragments span more than one descriptor. */
2101 frag_size = skb_frag_size(frag);
2102 consumed_size = 0;
2103 while (consumed_size < frag_size) {
2104 size_t dma_size = min_t(size_t, 16376,
2105 frag_size - consumed_size);
2106
2107 rd = &lp->tx_skb[lp->tx_next];
2108 memset(rd, 0, sizeof(*rd));
2109
2110 dd = &lp->tx_descs[lp->tx_next];
2111
2112 /* Set DMA Descriptor fields */
Lars Perssond4618732016-01-12 15:28:13 +01002113 dd->des0 = dma_handle + consumed_size;
Lars Persson077742d2015-07-28 12:01:48 +02002114 dd->des1 = 0;
2115 dd->des2 = dma_size;
2116
2117 if (skb_is_gso(skb))
2118 dd->des3 = (skb->len - tx->network_header_len);
2119 else
2120 dd->des3 = skb->len;
2121
2122 dd->des3 |= DWCEQOS_DMA_TDES3_OWN;
2123
2124 tx->last_descriptor = lp->tx_next;
2125 lp->tx_next = (lp->tx_next + 1) % DWCEQOS_TX_DCNT;
2126 consumed_size += dma_size;
2127 }
2128
2129 rd->len = skb_frag_size(frag);
2130 rd->mapping = dma_handle;
2131 }
2132
2133 return 0;
2134}
2135
2136static void dwceqos_tx_finalize(struct sk_buff *skb, struct net_local *lp,
2137 struct dwceqos_tx *tx)
2138{
2139 lp->tx_descs[tx->last_descriptor].des3 |= DWCEQOS_DMA_TDES3_LD;
2140 lp->tx_descs[tx->last_descriptor].des2 |= DWCEQOS_DMA_TDES2_IOC;
2141
2142 lp->tx_skb[tx->last_descriptor].skb = skb;
2143
2144 /* Make all descriptor updates visible to the DMA before setting the
2145 * owner bit.
2146 */
2147 wmb();
2148
2149 lp->tx_descs[tx->initial_descriptor].des3 |= DWCEQOS_DMA_TDES3_OWN;
2150
2151 /* Make the owner bit visible before TX wakeup. */
2152 wmb();
2153
2154 dwceqos_tx_poll_demand(lp);
2155}
2156
2157static void dwceqos_tx_rollback(struct net_local *lp, struct dwceqos_tx *tx)
2158{
2159 size_t i = tx->initial_descriptor;
2160
2161 while (i != lp->tx_next) {
2162 if (lp->tx_skb[i].mapping)
2163 dma_unmap_single(lp->ndev->dev.parent,
2164 lp->tx_skb[i].mapping,
2165 lp->tx_skb[i].len,
2166 DMA_TO_DEVICE);
2167
2168 lp->tx_skb[i].mapping = 0;
2169 lp->tx_skb[i].skb = NULL;
2170
2171 memset(&lp->tx_descs[i], 0, sizeof(lp->tx_descs[i]));
2172
2173 i = (i + 1) % DWCEQOS_TX_DCNT;
2174 }
2175
2176 lp->tx_next = tx->initial_descriptor;
2177 lp->gso_size = tx->prev_gso_size;
2178}
2179
2180static int dwceqos_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2181{
2182 struct net_local *lp = netdev_priv(ndev);
2183 struct dwceqos_tx trans;
2184 int err;
2185
2186 dwceqos_tx_prepare(skb, lp, &trans);
2187 if (lp->tx_free < trans.nr_descriptors) {
2188 netif_stop_queue(ndev);
2189 return NETDEV_TX_BUSY;
2190 }
2191
2192 err = dwceqos_tx_linear(skb, lp, &trans);
2193 if (err)
2194 goto tx_error;
2195
2196 err = dwceqos_tx_frags(skb, lp, &trans);
2197 if (err)
2198 goto tx_error;
2199
2200 WARN_ON(lp->tx_next !=
2201 ((trans.initial_descriptor + trans.nr_descriptors) %
2202 DWCEQOS_TX_DCNT));
2203
Lars Persson077742d2015-07-28 12:01:48 +02002204 spin_lock_bh(&lp->tx_lock);
2205 lp->tx_free -= trans.nr_descriptors;
Rabin Vincent8afb6c42016-02-29 16:22:30 +01002206 dwceqos_tx_finalize(skb, lp, &trans);
2207 netdev_sent_queue(ndev, skb->len);
Lars Persson077742d2015-07-28 12:01:48 +02002208 spin_unlock_bh(&lp->tx_lock);
2209
Florian Westphal860e9532016-05-03 16:33:13 +02002210 netif_trans_update(ndev);
Lars Persson077742d2015-07-28 12:01:48 +02002211 return 0;
2212
2213tx_error:
2214 dwceqos_tx_rollback(lp, &trans);
2215 dev_kfree_skb(skb);
2216 return 0;
2217}
2218
2219/* Set MAC address and then update HW accordingly */
2220static int dwceqos_set_mac_address(struct net_device *ndev, void *addr)
2221{
2222 struct net_local *lp = netdev_priv(ndev);
2223 struct sockaddr *hwaddr = (struct sockaddr *)addr;
2224
2225 if (netif_running(ndev))
2226 return -EBUSY;
2227
2228 if (!is_valid_ether_addr(hwaddr->sa_data))
2229 return -EADDRNOTAVAIL;
2230
2231 memcpy(ndev->dev_addr, hwaddr->sa_data, ndev->addr_len);
2232
2233 dwceqos_set_umac_addr(lp, lp->ndev->dev_addr, 0);
2234 return 0;
2235}
2236
2237static void dwceqos_tx_timeout(struct net_device *ndev)
2238{
2239 struct net_local *lp = netdev_priv(ndev);
2240
2241 queue_work(lp->txtimeout_handler_wq, &lp->txtimeout_reinit);
2242}
2243
2244static void dwceqos_set_umac_addr(struct net_local *lp, unsigned char *addr,
2245 unsigned int reg_n)
2246{
2247 unsigned long data;
2248
2249 data = (addr[5] << 8) | addr[4];
2250 dwceqos_write(lp, DWCEQOS_ADDR_HIGH(reg_n),
2251 data | DWCEQOS_MAC_MAC_ADDR_HI_EN);
2252 data = (addr[3] << 24) | (addr[2] << 16) | (addr[1] << 8) | addr[0];
2253 dwceqos_write(lp, DWCEQOS_ADDR_LOW(reg_n), data);
2254}
2255
2256static void dwceqos_disable_umac_addr(struct net_local *lp, unsigned int reg_n)
2257{
2258 /* Do not disable MAC address 0 */
2259 if (reg_n != 0)
2260 dwceqos_write(lp, DWCEQOS_ADDR_HIGH(reg_n), 0);
2261}
2262
2263static void dwceqos_set_rx_mode(struct net_device *ndev)
2264{
2265 struct net_local *lp = netdev_priv(ndev);
2266 u32 regval = 0;
2267 u32 mc_filter[2];
2268 int reg = 1;
2269 struct netdev_hw_addr *ha;
2270 unsigned int max_mac_addr;
2271
2272 max_mac_addr = DWCEQOS_MAX_PERFECT_ADDRESSES(lp->feature1);
2273
2274 if (ndev->flags & IFF_PROMISC) {
2275 regval = DWCEQOS_MAC_PKT_FILT_PR;
2276 } else if (((netdev_mc_count(ndev) > DWCEQOS_HASH_TABLE_SIZE) ||
2277 (ndev->flags & IFF_ALLMULTI))) {
2278 regval = DWCEQOS_MAC_PKT_FILT_PM;
2279 dwceqos_write(lp, REG_DWCEQOS_HASTABLE_LO, 0xffffffff);
2280 dwceqos_write(lp, REG_DWCEQOS_HASTABLE_HI, 0xffffffff);
2281 } else if (!netdev_mc_empty(ndev)) {
2282 regval = DWCEQOS_MAC_PKT_FILT_HMC;
2283 memset(mc_filter, 0, sizeof(mc_filter));
2284 netdev_for_each_mc_addr(ha, ndev) {
2285 /* The upper 6 bits of the calculated CRC are used to
2286 * index the contens of the hash table
2287 */
2288 int bit_nr = bitrev32(~crc32_le(~0, ha->addr, 6)) >> 26;
2289 /* The most significant bit determines the register
2290 * to use (H/L) while the other 5 bits determine
2291 * the bit within the register.
2292 */
2293 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2294 }
2295 dwceqos_write(lp, REG_DWCEQOS_HASTABLE_LO, mc_filter[0]);
2296 dwceqos_write(lp, REG_DWCEQOS_HASTABLE_HI, mc_filter[1]);
2297 }
2298 if (netdev_uc_count(ndev) > max_mac_addr) {
2299 regval |= DWCEQOS_MAC_PKT_FILT_PR;
2300 } else {
2301 netdev_for_each_uc_addr(ha, ndev) {
2302 dwceqos_set_umac_addr(lp, ha->addr, reg);
2303 reg++;
2304 }
2305 for (; reg < DWCEQOS_MAX_PERFECT_ADDRESSES(lp->feature1); reg++)
2306 dwceqos_disable_umac_addr(lp, reg);
2307 }
2308 dwceqos_write(lp, REG_DWCEQOS_MAC_PKT_FILT, regval);
2309}
2310
2311#ifdef CONFIG_NET_POLL_CONTROLLER
2312static void dwceqos_poll_controller(struct net_device *ndev)
2313{
2314 disable_irq(ndev->irq);
2315 dwceqos_interrupt(ndev->irq, ndev);
2316 enable_irq(ndev->irq);
2317}
2318#endif
2319
2320static void dwceqos_read_mmc_counters(struct net_local *lp, u32 rx_mask,
2321 u32 tx_mask)
2322{
2323 if (tx_mask & BIT(27))
2324 lp->mmc_counters.txlpitranscntr +=
2325 dwceqos_read(lp, DWC_MMC_TXLPITRANSCNTR);
2326 if (tx_mask & BIT(26))
2327 lp->mmc_counters.txpiuscntr +=
2328 dwceqos_read(lp, DWC_MMC_TXLPIUSCNTR);
2329 if (tx_mask & BIT(25))
2330 lp->mmc_counters.txoversize_g +=
2331 dwceqos_read(lp, DWC_MMC_TXOVERSIZE_G);
2332 if (tx_mask & BIT(24))
2333 lp->mmc_counters.txvlanpackets_g +=
2334 dwceqos_read(lp, DWC_MMC_TXVLANPACKETS_G);
2335 if (tx_mask & BIT(23))
2336 lp->mmc_counters.txpausepackets +=
2337 dwceqos_read(lp, DWC_MMC_TXPAUSEPACKETS);
2338 if (tx_mask & BIT(22))
2339 lp->mmc_counters.txexcessdef +=
2340 dwceqos_read(lp, DWC_MMC_TXEXCESSDEF);
2341 if (tx_mask & BIT(21))
2342 lp->mmc_counters.txpacketcount_g +=
2343 dwceqos_read(lp, DWC_MMC_TXPACKETCOUNT_G);
2344 if (tx_mask & BIT(20))
2345 lp->mmc_counters.txoctetcount_g +=
2346 dwceqos_read(lp, DWC_MMC_TXOCTETCOUNT_G);
2347 if (tx_mask & BIT(19))
2348 lp->mmc_counters.txcarriererror +=
2349 dwceqos_read(lp, DWC_MMC_TXCARRIERERROR);
2350 if (tx_mask & BIT(18))
2351 lp->mmc_counters.txexcesscol +=
2352 dwceqos_read(lp, DWC_MMC_TXEXCESSCOL);
2353 if (tx_mask & BIT(17))
2354 lp->mmc_counters.txlatecol +=
2355 dwceqos_read(lp, DWC_MMC_TXLATECOL);
2356 if (tx_mask & BIT(16))
2357 lp->mmc_counters.txdeferred +=
2358 dwceqos_read(lp, DWC_MMC_TXDEFERRED);
2359 if (tx_mask & BIT(15))
2360 lp->mmc_counters.txmulticol_g +=
2361 dwceqos_read(lp, DWC_MMC_TXMULTICOL_G);
2362 if (tx_mask & BIT(14))
2363 lp->mmc_counters.txsinglecol_g +=
2364 dwceqos_read(lp, DWC_MMC_TXSINGLECOL_G);
2365 if (tx_mask & BIT(13))
2366 lp->mmc_counters.txunderflowerror +=
2367 dwceqos_read(lp, DWC_MMC_TXUNDERFLOWERROR);
2368 if (tx_mask & BIT(12))
2369 lp->mmc_counters.txbroadcastpackets_gb +=
2370 dwceqos_read(lp, DWC_MMC_TXBROADCASTPACKETS_GB);
2371 if (tx_mask & BIT(11))
2372 lp->mmc_counters.txmulticastpackets_gb +=
2373 dwceqos_read(lp, DWC_MMC_TXMULTICASTPACKETS_GB);
2374 if (tx_mask & BIT(10))
2375 lp->mmc_counters.txunicastpackets_gb +=
2376 dwceqos_read(lp, DWC_MMC_TXUNICASTPACKETS_GB);
2377 if (tx_mask & BIT(9))
2378 lp->mmc_counters.tx1024tomaxoctets_gb +=
2379 dwceqos_read(lp, DWC_MMC_TX1024TOMAXOCTETS_GB);
2380 if (tx_mask & BIT(8))
2381 lp->mmc_counters.tx512to1023octets_gb +=
2382 dwceqos_read(lp, DWC_MMC_TX512TO1023OCTETS_GB);
2383 if (tx_mask & BIT(7))
2384 lp->mmc_counters.tx256to511octets_gb +=
2385 dwceqos_read(lp, DWC_MMC_TX256TO511OCTETS_GB);
2386 if (tx_mask & BIT(6))
2387 lp->mmc_counters.tx128to255octets_gb +=
2388 dwceqos_read(lp, DWC_MMC_TX128TO255OCTETS_GB);
2389 if (tx_mask & BIT(5))
2390 lp->mmc_counters.tx65to127octets_gb +=
2391 dwceqos_read(lp, DWC_MMC_TX65TO127OCTETS_GB);
2392 if (tx_mask & BIT(4))
2393 lp->mmc_counters.tx64octets_gb +=
2394 dwceqos_read(lp, DWC_MMC_TX64OCTETS_GB);
2395 if (tx_mask & BIT(3))
2396 lp->mmc_counters.txmulticastpackets_g +=
2397 dwceqos_read(lp, DWC_MMC_TXMULTICASTPACKETS_G);
2398 if (tx_mask & BIT(2))
2399 lp->mmc_counters.txbroadcastpackets_g +=
2400 dwceqos_read(lp, DWC_MMC_TXBROADCASTPACKETS_G);
2401 if (tx_mask & BIT(1))
2402 lp->mmc_counters.txpacketcount_gb +=
2403 dwceqos_read(lp, DWC_MMC_TXPACKETCOUNT_GB);
2404 if (tx_mask & BIT(0))
2405 lp->mmc_counters.txoctetcount_gb +=
2406 dwceqos_read(lp, DWC_MMC_TXOCTETCOUNT_GB);
2407
2408 if (rx_mask & BIT(27))
2409 lp->mmc_counters.rxlpitranscntr +=
2410 dwceqos_read(lp, DWC_MMC_RXLPITRANSCNTR);
2411 if (rx_mask & BIT(26))
2412 lp->mmc_counters.rxlpiuscntr +=
2413 dwceqos_read(lp, DWC_MMC_RXLPIUSCNTR);
2414 if (rx_mask & BIT(25))
2415 lp->mmc_counters.rxctrlpackets_g +=
2416 dwceqos_read(lp, DWC_MMC_RXCTRLPACKETS_G);
2417 if (rx_mask & BIT(24))
2418 lp->mmc_counters.rxrcverror +=
2419 dwceqos_read(lp, DWC_MMC_RXRCVERROR);
2420 if (rx_mask & BIT(23))
2421 lp->mmc_counters.rxwatchdog +=
2422 dwceqos_read(lp, DWC_MMC_RXWATCHDOG);
2423 if (rx_mask & BIT(22))
2424 lp->mmc_counters.rxvlanpackets_gb +=
2425 dwceqos_read(lp, DWC_MMC_RXVLANPACKETS_GB);
2426 if (rx_mask & BIT(21))
2427 lp->mmc_counters.rxfifooverflow +=
2428 dwceqos_read(lp, DWC_MMC_RXFIFOOVERFLOW);
2429 if (rx_mask & BIT(20))
2430 lp->mmc_counters.rxpausepackets +=
2431 dwceqos_read(lp, DWC_MMC_RXPAUSEPACKETS);
2432 if (rx_mask & BIT(19))
2433 lp->mmc_counters.rxoutofrangetype +=
2434 dwceqos_read(lp, DWC_MMC_RXOUTOFRANGETYPE);
2435 if (rx_mask & BIT(18))
2436 lp->mmc_counters.rxlengtherror +=
2437 dwceqos_read(lp, DWC_MMC_RXLENGTHERROR);
2438 if (rx_mask & BIT(17))
2439 lp->mmc_counters.rxunicastpackets_g +=
2440 dwceqos_read(lp, DWC_MMC_RXUNICASTPACKETS_G);
2441 if (rx_mask & BIT(16))
2442 lp->mmc_counters.rx1024tomaxoctets_gb +=
2443 dwceqos_read(lp, DWC_MMC_RX1024TOMAXOCTETS_GB);
2444 if (rx_mask & BIT(15))
2445 lp->mmc_counters.rx512to1023octets_gb +=
2446 dwceqos_read(lp, DWC_MMC_RX512TO1023OCTETS_GB);
2447 if (rx_mask & BIT(14))
2448 lp->mmc_counters.rx256to511octets_gb +=
2449 dwceqos_read(lp, DWC_MMC_RX256TO511OCTETS_GB);
2450 if (rx_mask & BIT(13))
2451 lp->mmc_counters.rx128to255octets_gb +=
2452 dwceqos_read(lp, DWC_MMC_RX128TO255OCTETS_GB);
2453 if (rx_mask & BIT(12))
2454 lp->mmc_counters.rx65to127octets_gb +=
2455 dwceqos_read(lp, DWC_MMC_RX65TO127OCTETS_GB);
2456 if (rx_mask & BIT(11))
2457 lp->mmc_counters.rx64octets_gb +=
2458 dwceqos_read(lp, DWC_MMC_RX64OCTETS_GB);
2459 if (rx_mask & BIT(10))
2460 lp->mmc_counters.rxoversize_g +=
2461 dwceqos_read(lp, DWC_MMC_RXOVERSIZE_G);
2462 if (rx_mask & BIT(9))
2463 lp->mmc_counters.rxundersize_g +=
2464 dwceqos_read(lp, DWC_MMC_RXUNDERSIZE_G);
2465 if (rx_mask & BIT(8))
2466 lp->mmc_counters.rxjabbererror +=
2467 dwceqos_read(lp, DWC_MMC_RXJABBERERROR);
2468 if (rx_mask & BIT(7))
2469 lp->mmc_counters.rxrunterror +=
2470 dwceqos_read(lp, DWC_MMC_RXRUNTERROR);
2471 if (rx_mask & BIT(6))
2472 lp->mmc_counters.rxalignmenterror +=
2473 dwceqos_read(lp, DWC_MMC_RXALIGNMENTERROR);
2474 if (rx_mask & BIT(5))
2475 lp->mmc_counters.rxcrcerror +=
2476 dwceqos_read(lp, DWC_MMC_RXCRCERROR);
2477 if (rx_mask & BIT(4))
2478 lp->mmc_counters.rxmulticastpackets_g +=
2479 dwceqos_read(lp, DWC_MMC_RXMULTICASTPACKETS_G);
2480 if (rx_mask & BIT(3))
2481 lp->mmc_counters.rxbroadcastpackets_g +=
2482 dwceqos_read(lp, DWC_MMC_RXBROADCASTPACKETS_G);
2483 if (rx_mask & BIT(2))
2484 lp->mmc_counters.rxoctetcount_g +=
2485 dwceqos_read(lp, DWC_MMC_RXOCTETCOUNT_G);
2486 if (rx_mask & BIT(1))
2487 lp->mmc_counters.rxoctetcount_gb +=
2488 dwceqos_read(lp, DWC_MMC_RXOCTETCOUNT_GB);
2489 if (rx_mask & BIT(0))
2490 lp->mmc_counters.rxpacketcount_gb +=
2491 dwceqos_read(lp, DWC_MMC_RXPACKETCOUNT_GB);
2492}
2493
2494static struct rtnl_link_stats64*
2495dwceqos_get_stats64(struct net_device *ndev, struct rtnl_link_stats64 *s)
2496{
2497 unsigned long flags;
2498 struct net_local *lp = netdev_priv(ndev);
2499 struct dwceqos_mmc_counters *hwstats = &lp->mmc_counters;
2500
2501 spin_lock_irqsave(&lp->stats_lock, flags);
2502 dwceqos_read_mmc_counters(lp, lp->mmc_rx_counters_mask,
2503 lp->mmc_tx_counters_mask);
2504 spin_unlock_irqrestore(&lp->stats_lock, flags);
2505
2506 s->rx_packets = hwstats->rxpacketcount_gb;
2507 s->rx_bytes = hwstats->rxoctetcount_gb;
2508 s->rx_errors = hwstats->rxpacketcount_gb -
2509 hwstats->rxbroadcastpackets_g -
2510 hwstats->rxmulticastpackets_g -
2511 hwstats->rxunicastpackets_g;
2512 s->multicast = hwstats->rxmulticastpackets_g;
2513 s->rx_length_errors = hwstats->rxlengtherror;
2514 s->rx_crc_errors = hwstats->rxcrcerror;
2515 s->rx_fifo_errors = hwstats->rxfifooverflow;
2516
2517 s->tx_packets = hwstats->txpacketcount_gb;
2518 s->tx_bytes = hwstats->txoctetcount_gb;
2519
2520 if (lp->mmc_tx_counters_mask & BIT(21))
2521 s->tx_errors = hwstats->txpacketcount_gb -
2522 hwstats->txpacketcount_g;
2523 else
2524 s->tx_errors = hwstats->txunderflowerror +
2525 hwstats->txcarriererror;
2526
2527 return s;
2528}
2529
Lars Persson077742d2015-07-28 12:01:48 +02002530static void
2531dwceqos_get_drvinfo(struct net_device *ndev, struct ethtool_drvinfo *ed)
2532{
2533 const struct net_local *lp = netdev_priv(ndev);
2534
2535 strcpy(ed->driver, lp->pdev->dev.driver->name);
2536 strcpy(ed->version, DRIVER_VERSION);
2537}
2538
2539static void dwceqos_get_pauseparam(struct net_device *ndev,
2540 struct ethtool_pauseparam *pp)
2541{
2542 const struct net_local *lp = netdev_priv(ndev);
2543
2544 pp->autoneg = lp->flowcontrol.autoneg;
2545 pp->tx_pause = lp->flowcontrol.tx;
2546 pp->rx_pause = lp->flowcontrol.rx;
2547}
2548
2549static int dwceqos_set_pauseparam(struct net_device *ndev,
2550 struct ethtool_pauseparam *pp)
2551{
2552 struct net_local *lp = netdev_priv(ndev);
2553 int ret = 0;
2554
2555 lp->flowcontrol.autoneg = pp->autoneg;
2556 if (pp->autoneg) {
Philippe Reynesce554d32016-06-25 23:05:15 +02002557 ndev->phydev->advertising |= ADVERTISED_Pause;
2558 ndev->phydev->advertising |= ADVERTISED_Asym_Pause;
Lars Persson077742d2015-07-28 12:01:48 +02002559 } else {
Philippe Reynesce554d32016-06-25 23:05:15 +02002560 ndev->phydev->advertising &= ~ADVERTISED_Pause;
2561 ndev->phydev->advertising &= ~ADVERTISED_Asym_Pause;
Lars Persson077742d2015-07-28 12:01:48 +02002562 lp->flowcontrol.rx = pp->rx_pause;
2563 lp->flowcontrol.tx = pp->tx_pause;
2564 }
2565
2566 if (netif_running(ndev))
Philippe Reynesce554d32016-06-25 23:05:15 +02002567 ret = phy_start_aneg(ndev->phydev);
Lars Persson077742d2015-07-28 12:01:48 +02002568
2569 return ret;
2570}
2571
2572static void dwceqos_get_strings(struct net_device *ndev, u32 stringset,
2573 u8 *data)
2574{
2575 size_t i;
2576
2577 if (stringset != ETH_SS_STATS)
2578 return;
2579
2580 for (i = 0; i < ARRAY_SIZE(dwceqos_ethtool_stats); ++i) {
2581 memcpy(data, dwceqos_ethtool_stats[i].stat_name,
2582 ETH_GSTRING_LEN);
2583 data += ETH_GSTRING_LEN;
2584 }
2585}
2586
2587static void dwceqos_get_ethtool_stats(struct net_device *ndev,
2588 struct ethtool_stats *stats, u64 *data)
2589{
2590 struct net_local *lp = netdev_priv(ndev);
2591 unsigned long flags;
2592 size_t i;
2593 u8 *mmcstat = (u8 *)&lp->mmc_counters;
2594
2595 spin_lock_irqsave(&lp->stats_lock, flags);
2596 dwceqos_read_mmc_counters(lp, lp->mmc_rx_counters_mask,
2597 lp->mmc_tx_counters_mask);
2598 spin_unlock_irqrestore(&lp->stats_lock, flags);
2599
2600 for (i = 0; i < ARRAY_SIZE(dwceqos_ethtool_stats); ++i) {
2601 memcpy(data,
2602 mmcstat + dwceqos_ethtool_stats[i].offset,
2603 sizeof(u64));
2604 data++;
2605 }
2606}
2607
2608static int dwceqos_get_sset_count(struct net_device *ndev, int sset)
2609{
2610 if (sset == ETH_SS_STATS)
2611 return ARRAY_SIZE(dwceqos_ethtool_stats);
2612
2613 return -EOPNOTSUPP;
2614}
2615
2616static void dwceqos_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2617 void *space)
2618{
2619 const struct net_local *lp = netdev_priv(dev);
2620 u32 *reg_space = (u32 *)space;
2621 int reg_offset;
2622 int reg_ix = 0;
2623
2624 /* MAC registers */
2625 for (reg_offset = START_MAC_REG_OFFSET;
2626 reg_offset <= MAX_DMA_REG_OFFSET; reg_offset += 4) {
2627 reg_space[reg_ix] = dwceqos_read(lp, reg_offset);
2628 reg_ix++;
2629 }
2630 /* MTL registers */
2631 for (reg_offset = START_MTL_REG_OFFSET;
2632 reg_offset <= MAX_MTL_REG_OFFSET; reg_offset += 4) {
2633 reg_space[reg_ix] = dwceqos_read(lp, reg_offset);
2634 reg_ix++;
2635 }
2636
2637 /* DMA registers */
2638 for (reg_offset = START_DMA_REG_OFFSET;
2639 reg_offset <= MAX_DMA_REG_OFFSET; reg_offset += 4) {
2640 reg_space[reg_ix] = dwceqos_read(lp, reg_offset);
2641 reg_ix++;
2642 }
2643
2644 BUG_ON(4 * reg_ix > REG_SPACE_SIZE);
2645}
2646
2647static int dwceqos_get_regs_len(struct net_device *dev)
2648{
2649 return REG_SPACE_SIZE;
2650}
2651
2652static inline const char *dwceqos_get_rx_lpi_state(u32 lpi_ctrl)
2653{
2654 return (lpi_ctrl & DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIST) ? "on" : "off";
2655}
2656
2657static inline const char *dwceqos_get_tx_lpi_state(u32 lpi_ctrl)
2658{
2659 return (lpi_ctrl & DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIST) ? "on" : "off";
2660}
2661
2662static int dwceqos_get_eee(struct net_device *ndev, struct ethtool_eee *edata)
2663{
2664 struct net_local *lp = netdev_priv(ndev);
2665 u32 lpi_status;
2666 u32 lpi_enabled;
2667
2668 if (!(lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_EEESEL))
2669 return -EOPNOTSUPP;
2670
2671 edata->eee_active = lp->eee_active;
2672 edata->eee_enabled = lp->eee_enabled;
2673 edata->tx_lpi_timer = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_ENTRY_TIMER);
2674 lpi_status = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
2675 lpi_enabled = !!(lpi_status & DWCEQOS_MAC_LPI_CTRL_STATUS_LIPTXA);
2676 edata->tx_lpi_enabled = lpi_enabled;
2677
2678 if (netif_msg_hw(lp)) {
2679 u32 regval;
2680
2681 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
2682
2683 netdev_info(lp->ndev, "MAC LPI State: RX:%s TX:%s\n",
2684 dwceqos_get_rx_lpi_state(regval),
2685 dwceqos_get_tx_lpi_state(regval));
2686 }
2687
Philippe Reynesce554d32016-06-25 23:05:15 +02002688 return phy_ethtool_get_eee(ndev->phydev, edata);
Lars Persson077742d2015-07-28 12:01:48 +02002689}
2690
2691static int dwceqos_set_eee(struct net_device *ndev, struct ethtool_eee *edata)
2692{
2693 struct net_local *lp = netdev_priv(ndev);
2694 u32 regval;
2695 unsigned long flags;
2696
2697 if (!(lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_EEESEL))
2698 return -EOPNOTSUPP;
2699
2700 if (edata->eee_enabled && !lp->eee_active)
2701 return -EOPNOTSUPP;
2702
2703 if (edata->tx_lpi_enabled) {
2704 if (edata->tx_lpi_timer < DWCEQOS_LPI_TIMER_MIN ||
2705 edata->tx_lpi_timer > DWCEQOS_LPI_TIMER_MAX)
2706 return -EINVAL;
2707 }
2708
2709 lp->eee_enabled = edata->eee_enabled;
2710
2711 if (edata->eee_enabled && edata->tx_lpi_enabled) {
2712 dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_ENTRY_TIMER,
2713 edata->tx_lpi_timer);
2714
2715 spin_lock_irqsave(&lp->hw_lock, flags);
2716 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
2717 regval |= DWCEQOS_LPI_CTRL_ENABLE_EEE;
2718 if (lp->en_tx_lpi_clockgating)
2719 regval |= DWCEQOS_MAC_LPI_CTRL_STATUS_LPITCSE;
2720 dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
2721 spin_unlock_irqrestore(&lp->hw_lock, flags);
2722 } else {
2723 spin_lock_irqsave(&lp->hw_lock, flags);
2724 regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
2725 regval &= ~DWCEQOS_LPI_CTRL_ENABLE_EEE;
2726 dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
2727 spin_unlock_irqrestore(&lp->hw_lock, flags);
2728 }
2729
Philippe Reynesce554d32016-06-25 23:05:15 +02002730 return phy_ethtool_set_eee(ndev->phydev, edata);
Lars Persson077742d2015-07-28 12:01:48 +02002731}
2732
2733static u32 dwceqos_get_msglevel(struct net_device *ndev)
2734{
2735 const struct net_local *lp = netdev_priv(ndev);
2736
2737 return lp->msg_enable;
2738}
2739
2740static void dwceqos_set_msglevel(struct net_device *ndev, u32 msglevel)
2741{
2742 struct net_local *lp = netdev_priv(ndev);
2743
2744 lp->msg_enable = msglevel;
2745}
2746
Julia Lawall777065e2016-08-31 09:30:47 +02002747static const struct ethtool_ops dwceqos_ethtool_ops = {
Lars Persson077742d2015-07-28 12:01:48 +02002748 .get_drvinfo = dwceqos_get_drvinfo,
2749 .get_link = ethtool_op_get_link,
2750 .get_pauseparam = dwceqos_get_pauseparam,
2751 .set_pauseparam = dwceqos_set_pauseparam,
2752 .get_strings = dwceqos_get_strings,
2753 .get_ethtool_stats = dwceqos_get_ethtool_stats,
2754 .get_sset_count = dwceqos_get_sset_count,
2755 .get_regs = dwceqos_get_regs,
2756 .get_regs_len = dwceqos_get_regs_len,
2757 .get_eee = dwceqos_get_eee,
2758 .set_eee = dwceqos_set_eee,
2759 .get_msglevel = dwceqos_get_msglevel,
2760 .set_msglevel = dwceqos_set_msglevel,
Philippe Reynes8a798132016-06-25 23:05:16 +02002761 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2762 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Lars Persson077742d2015-07-28 12:01:48 +02002763};
2764
Julia Lawall37307502016-09-15 22:23:25 +02002765static const struct net_device_ops netdev_ops = {
Lars Persson077742d2015-07-28 12:01:48 +02002766 .ndo_open = dwceqos_open,
2767 .ndo_stop = dwceqos_stop,
2768 .ndo_start_xmit = dwceqos_start_xmit,
2769 .ndo_set_rx_mode = dwceqos_set_rx_mode,
2770 .ndo_set_mac_address = dwceqos_set_mac_address,
2771#ifdef CONFIG_NET_POLL_CONTROLLER
2772 .ndo_poll_controller = dwceqos_poll_controller,
2773#endif
2774 .ndo_do_ioctl = dwceqos_ioctl,
2775 .ndo_tx_timeout = dwceqos_tx_timeout,
2776 .ndo_get_stats64 = dwceqos_get_stats64,
2777};
2778
2779static const struct of_device_id dwceq_of_match[] = {
2780 { .compatible = "snps,dwc-qos-ethernet-4.10", },
2781 {}
2782};
2783MODULE_DEVICE_TABLE(of, dwceq_of_match);
2784
2785static int dwceqos_probe(struct platform_device *pdev)
2786{
2787 struct resource *r_mem = NULL;
2788 struct net_device *ndev;
2789 struct net_local *lp;
2790 int ret = -ENXIO;
2791
2792 r_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2793 if (!r_mem) {
2794 dev_err(&pdev->dev, "no IO resource defined.\n");
2795 return -ENXIO;
2796 }
2797
2798 ndev = alloc_etherdev(sizeof(*lp));
2799 if (!ndev) {
2800 dev_err(&pdev->dev, "etherdev allocation failed.\n");
2801 return -ENOMEM;
2802 }
2803
2804 SET_NETDEV_DEV(ndev, &pdev->dev);
2805
2806 lp = netdev_priv(ndev);
2807 lp->ndev = ndev;
2808 lp->pdev = pdev;
2809 lp->msg_enable = netif_msg_init(debug, DWCEQOS_MSG_DEFAULT);
2810
2811 spin_lock_init(&lp->tx_lock);
2812 spin_lock_init(&lp->hw_lock);
2813 spin_lock_init(&lp->stats_lock);
2814
2815 lp->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk");
2816 if (IS_ERR(lp->apb_pclk)) {
2817 dev_err(&pdev->dev, "apb_pclk clock not found.\n");
2818 ret = PTR_ERR(lp->apb_pclk);
2819 goto err_out_free_netdev;
2820 }
2821
2822 ret = clk_prepare_enable(lp->apb_pclk);
2823 if (ret) {
2824 dev_err(&pdev->dev, "Unable to enable APER clock.\n");
2825 goto err_out_free_netdev;
2826 }
2827
2828 lp->baseaddr = devm_ioremap_resource(&pdev->dev, r_mem);
2829 if (IS_ERR(lp->baseaddr)) {
2830 dev_err(&pdev->dev, "failed to map baseaddress.\n");
2831 ret = PTR_ERR(lp->baseaddr);
2832 goto err_out_clk_dis_aper;
2833 }
2834
2835 ndev->irq = platform_get_irq(pdev, 0);
2836 ndev->watchdog_timeo = DWCEQOS_TX_TIMEOUT * HZ;
2837 ndev->netdev_ops = &netdev_ops;
2838 ndev->ethtool_ops = &dwceqos_ethtool_ops;
2839 ndev->base_addr = r_mem->start;
2840
2841 dwceqos_get_hwfeatures(lp);
2842 dwceqos_mdio_set_csr(lp);
2843
2844 ndev->hw_features = NETIF_F_SG;
2845
2846 if (lp->feature1 & DWCEQOS_MAC_HW_FEATURE1_TSOEN)
2847 ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
2848
2849 if (lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_TXCOESEL)
2850 ndev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
2851
2852 if (lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_RXCOESEL)
2853 ndev->hw_features |= NETIF_F_RXCSUM;
2854
2855 ndev->features = ndev->hw_features;
2856
Lars Persson077742d2015-07-28 12:01:48 +02002857 lp->phy_ref_clk = devm_clk_get(&pdev->dev, "phy_ref_clk");
2858 if (IS_ERR(lp->phy_ref_clk)) {
2859 dev_err(&pdev->dev, "phy_ref_clk clock not found.\n");
2860 ret = PTR_ERR(lp->phy_ref_clk);
Lars Persson47b02f72016-09-08 13:24:21 +02002861 goto err_out_clk_dis_aper;
Lars Persson077742d2015-07-28 12:01:48 +02002862 }
2863
2864 ret = clk_prepare_enable(lp->phy_ref_clk);
2865 if (ret) {
2866 dev_err(&pdev->dev, "Unable to enable device clock.\n");
Lars Persson47b02f72016-09-08 13:24:21 +02002867 goto err_out_clk_dis_aper;
Lars Persson077742d2015-07-28 12:01:48 +02002868 }
2869
2870 lp->phy_node = of_parse_phandle(lp->pdev->dev.of_node,
2871 "phy-handle", 0);
2872 if (!lp->phy_node && of_phy_is_fixed_link(lp->pdev->dev.of_node)) {
2873 ret = of_phy_register_fixed_link(lp->pdev->dev.of_node);
2874 if (ret < 0) {
2875 dev_err(&pdev->dev, "invalid fixed-link");
Lars Persson47b02f72016-09-08 13:24:21 +02002876 goto err_out_clk_dis_phy;
Lars Persson077742d2015-07-28 12:01:48 +02002877 }
2878
2879 lp->phy_node = of_node_get(lp->pdev->dev.of_node);
2880 }
2881
2882 ret = of_get_phy_mode(lp->pdev->dev.of_node);
2883 if (ret < 0) {
2884 dev_err(&lp->pdev->dev, "error in getting phy i/f\n");
Lars Persson47b02f72016-09-08 13:24:21 +02002885 goto err_out_clk_dis_phy;
Lars Persson077742d2015-07-28 12:01:48 +02002886 }
2887
2888 lp->phy_interface = ret;
2889
2890 ret = dwceqos_mii_init(lp);
2891 if (ret) {
2892 dev_err(&lp->pdev->dev, "error in dwceqos_mii_init\n");
Lars Persson47b02f72016-09-08 13:24:21 +02002893 goto err_out_clk_dis_phy;
Lars Persson077742d2015-07-28 12:01:48 +02002894 }
2895
2896 ret = dwceqos_mii_probe(ndev);
2897 if (ret != 0) {
2898 netdev_err(ndev, "mii_probe fail.\n");
2899 ret = -ENXIO;
Lars Persson47b02f72016-09-08 13:24:21 +02002900 goto err_out_clk_dis_phy;
Lars Persson077742d2015-07-28 12:01:48 +02002901 }
2902
2903 dwceqos_set_umac_addr(lp, lp->ndev->dev_addr, 0);
2904
2905 tasklet_init(&lp->tx_bdreclaim_tasklet, dwceqos_tx_reclaim,
2906 (unsigned long)ndev);
2907 tasklet_disable(&lp->tx_bdreclaim_tasklet);
2908
Bhaktipriya Shridharbd259972016-07-16 13:53:28 +05302909 lp->txtimeout_handler_wq = alloc_workqueue(DRIVER_NAME,
2910 WQ_MEM_RECLAIM, 0);
Lars Persson077742d2015-07-28 12:01:48 +02002911 INIT_WORK(&lp->txtimeout_reinit, dwceqos_reinit_for_txtimeout);
2912
2913 platform_set_drvdata(pdev, ndev);
2914 ret = dwceqos_probe_config_dt(pdev);
2915 if (ret) {
2916 dev_err(&lp->pdev->dev, "Unable to retrieve DT, error %d\n",
2917 ret);
Lars Persson47b02f72016-09-08 13:24:21 +02002918 goto err_out_clk_dis_phy;
Lars Persson077742d2015-07-28 12:01:48 +02002919 }
2920 dev_info(&lp->pdev->dev, "pdev->id %d, baseaddr 0x%08lx, irq %d\n",
2921 pdev->id, ndev->base_addr, ndev->irq);
2922
2923 ret = devm_request_irq(&pdev->dev, ndev->irq, &dwceqos_interrupt, 0,
2924 ndev->name, ndev);
2925 if (ret) {
2926 dev_err(&lp->pdev->dev, "Unable to request IRQ %d, error %d\n",
2927 ndev->irq, ret);
Lars Persson47b02f72016-09-08 13:24:21 +02002928 goto err_out_clk_dis_phy;
Lars Persson077742d2015-07-28 12:01:48 +02002929 }
2930
2931 if (netif_msg_probe(lp))
2932 netdev_dbg(ndev, "net_local@%p\n", lp);
2933
Lars Persson47b02f72016-09-08 13:24:21 +02002934 netif_napi_add(ndev, &lp->napi, dwceqos_rx_poll, NAPI_POLL_WEIGHT);
2935
2936 ret = register_netdev(ndev);
2937 if (ret) {
2938 dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
2939 goto err_out_clk_dis_phy;
2940 }
2941
Lars Persson077742d2015-07-28 12:01:48 +02002942 return 0;
2943
Lars Persson47b02f72016-09-08 13:24:21 +02002944err_out_clk_dis_phy:
Lars Persson077742d2015-07-28 12:01:48 +02002945 clk_disable_unprepare(lp->phy_ref_clk);
Lars Persson077742d2015-07-28 12:01:48 +02002946err_out_clk_dis_aper:
2947 clk_disable_unprepare(lp->apb_pclk);
2948err_out_free_netdev:
Markus Elfring3694bfb2015-11-07 16:30:34 +01002949 of_node_put(lp->phy_node);
Lars Persson077742d2015-07-28 12:01:48 +02002950 free_netdev(ndev);
2951 platform_set_drvdata(pdev, NULL);
2952 return ret;
2953}
2954
2955static int dwceqos_remove(struct platform_device *pdev)
2956{
2957 struct net_device *ndev = platform_get_drvdata(pdev);
2958 struct net_local *lp;
2959
2960 if (ndev) {
2961 lp = netdev_priv(ndev);
2962
Philippe Reynesce554d32016-06-25 23:05:15 +02002963 if (ndev->phydev)
2964 phy_disconnect(ndev->phydev);
Lars Persson077742d2015-07-28 12:01:48 +02002965 mdiobus_unregister(lp->mii_bus);
Lars Persson077742d2015-07-28 12:01:48 +02002966 mdiobus_free(lp->mii_bus);
2967
2968 unregister_netdev(ndev);
2969
2970 clk_disable_unprepare(lp->phy_ref_clk);
2971 clk_disable_unprepare(lp->apb_pclk);
2972
2973 free_netdev(ndev);
2974 }
2975
2976 return 0;
2977}
2978
2979static struct platform_driver dwceqos_driver = {
2980 .probe = dwceqos_probe,
2981 .remove = dwceqos_remove,
2982 .driver = {
2983 .name = DRIVER_NAME,
2984 .of_match_table = dwceq_of_match,
2985 },
2986};
2987
2988module_platform_driver(dwceqos_driver);
2989
2990MODULE_DESCRIPTION("DWC Ethernet QoS v4.10a driver");
2991MODULE_LICENSE("GPL v2");
2992MODULE_AUTHOR("Andreas Irestaal <andreas.irestal@axis.com>");
2993MODULE_AUTHOR("Lars Persson <lars.persson@axis.com>");