blob: 40aa3c29dc1d20e12922c43e5918c4d94c6dbb8c [file] [log] [blame]
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Shannon Nelson8c47eaa2010-01-13 01:49:34 +00004 Copyright(c) 1999 - 2010 Intel Corporation.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/pci.h>
29#include <linux/delay.h>
30#include <linux/sched.h>
31
32#include "ixgbe.h"
33#include "ixgbe_phy.h"
Greg Rose096a58f2010-01-09 02:26:26 +000034#include "ixgbe_mbx.h"
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000035
36#define IXGBE_82599_MAX_TX_QUEUES 128
37#define IXGBE_82599_MAX_RX_QUEUES 128
38#define IXGBE_82599_RAR_ENTRIES 128
39#define IXGBE_82599_MC_TBL_SIZE 128
40#define IXGBE_82599_VFT_TBL_SIZE 128
41
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000042static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
43static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
44static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
45static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
46 ixgbe_link_speed speed,
47 bool autoneg,
48 bool autoneg_wait_to_complete);
Don Skidmorecd7e1f02009-10-08 15:36:22 +000049static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
50 ixgbe_link_speed speed,
51 bool autoneg,
52 bool autoneg_wait_to_complete);
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000053static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
54 bool autoneg_wait_to_complete);
55static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000056 ixgbe_link_speed speed,
57 bool autoneg,
58 bool autoneg_wait_to_complete);
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000059static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
60 ixgbe_link_speed speed,
61 bool autoneg,
62 bool autoneg_wait_to_complete);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +000063static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000064
Don Skidmore7b25cdb2009-08-25 04:47:32 +000065static void ixgbe_init_mac_link_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000066{
67 struct ixgbe_mac_info *mac = &hw->mac;
Don Skidmorec6ecf392010-12-03 03:31:51 +000068
69 /* enable the laser control functions for SFP+ fiber */
70 if (mac->ops.get_media_type(hw) == ixgbe_media_type_fiber) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +000071 mac->ops.disable_tx_laser =
72 &ixgbe_disable_tx_laser_multispeed_fiber;
73 mac->ops.enable_tx_laser =
74 &ixgbe_enable_tx_laser_multispeed_fiber;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +000075 mac->ops.flap_tx_laser = &ixgbe_flap_tx_laser_multispeed_fiber;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000076 } else {
Peter Waskiewicz61fac742010-04-27 00:38:15 +000077 mac->ops.disable_tx_laser = NULL;
78 mac->ops.enable_tx_laser = NULL;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +000079 mac->ops.flap_tx_laser = NULL;
Don Skidmorec6ecf392010-12-03 03:31:51 +000080 }
81
82 if (hw->phy.multispeed_fiber) {
83 /* Set up dual speed SFP+ support */
84 mac->ops.setup_link = &ixgbe_setup_mac_link_multispeed_fiber;
85 } else {
Don Skidmorecd7e1f02009-10-08 15:36:22 +000086 if ((mac->ops.get_media_type(hw) ==
87 ixgbe_media_type_backplane) &&
88 (hw->phy.smart_speed == ixgbe_smart_speed_auto ||
89 hw->phy.smart_speed == ixgbe_smart_speed_on))
90 mac->ops.setup_link = &ixgbe_setup_mac_link_smartspeed;
91 else
92 mac->ops.setup_link = &ixgbe_setup_mac_link_82599;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000093 }
94}
95
Don Skidmore7b25cdb2009-08-25 04:47:32 +000096static s32 ixgbe_setup_sfp_modules_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000097{
98 s32 ret_val = 0;
Don Skidmorea7f5a5f2010-12-03 13:23:30 +000099 u32 reg_anlp1 = 0;
100 u32 i = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000101 u16 list_offset, data_offset, data_value;
102
103 if (hw->phy.sfp_type != ixgbe_sfp_type_unknown) {
104 ixgbe_init_mac_link_ops_82599(hw);
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000105
106 hw->phy.ops.reset = NULL;
107
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000108 ret_val = ixgbe_get_sfp_init_sequence_offsets(hw, &list_offset,
109 &data_offset);
110
111 if (ret_val != 0)
112 goto setup_sfp_out;
113
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000114 /* PHY config will finish before releasing the semaphore */
115 ret_val = ixgbe_acquire_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
116 if (ret_val != 0) {
117 ret_val = IXGBE_ERR_SWFW_SYNC;
118 goto setup_sfp_out;
119 }
120
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000121 hw->eeprom.ops.read(hw, ++data_offset, &data_value);
122 while (data_value != 0xffff) {
123 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, data_value);
124 IXGBE_WRITE_FLUSH(hw);
125 hw->eeprom.ops.read(hw, ++data_offset, &data_value);
126 }
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000127
128 /* Release the semaphore */
129 ixgbe_release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
130 /* Delay obtaining semaphore again to allow FW access */
131 msleep(hw->eeprom.semaphore_delay);
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000132
133 /* Now restart DSP by setting Restart_AN and clearing LMS */
134 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, ((IXGBE_READ_REG(hw,
135 IXGBE_AUTOC) & ~IXGBE_AUTOC_LMS_MASK) |
136 IXGBE_AUTOC_AN_RESTART));
137
138 /* Wait for AN to leave state 0 */
139 for (i = 0; i < 10; i++) {
140 msleep(4);
141 reg_anlp1 = IXGBE_READ_REG(hw, IXGBE_ANLP1);
142 if (reg_anlp1 & IXGBE_ANLP1_AN_STATE_MASK)
143 break;
144 }
145 if (!(reg_anlp1 & IXGBE_ANLP1_AN_STATE_MASK)) {
146 hw_dbg(hw, "sfp module setup not complete\n");
147 ret_val = IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
148 goto setup_sfp_out;
149 }
150
151 /* Restart DSP by setting Restart_AN and return to SFI mode */
152 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, (IXGBE_READ_REG(hw,
153 IXGBE_AUTOC) | IXGBE_AUTOC_LMS_10G_SERIAL |
154 IXGBE_AUTOC_AN_RESTART));
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000155 }
156
157setup_sfp_out:
158 return ret_val;
159}
160
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000161static s32 ixgbe_get_invariants_82599(struct ixgbe_hw *hw)
162{
163 struct ixgbe_mac_info *mac = &hw->mac;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000164
165 ixgbe_init_mac_link_ops_82599(hw);
166
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000167 mac->mcft_size = IXGBE_82599_MC_TBL_SIZE;
168 mac->vft_size = IXGBE_82599_VFT_TBL_SIZE;
169 mac->num_rar_entries = IXGBE_82599_RAR_ENTRIES;
170 mac->max_rx_queues = IXGBE_82599_MAX_RX_QUEUES;
171 mac->max_tx_queues = IXGBE_82599_MAX_TX_QUEUES;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +0000172 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000173
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000174 return 0;
175}
176
177/**
178 * ixgbe_init_phy_ops_82599 - PHY/SFP specific init
179 * @hw: pointer to hardware structure
180 *
181 * Initialize any function pointers that were not able to be
182 * set during get_invariants because the PHY/SFP type was
183 * not known. Perform the SFP init if necessary.
184 *
185 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000186static s32 ixgbe_init_phy_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000187{
188 struct ixgbe_mac_info *mac = &hw->mac;
189 struct ixgbe_phy_info *phy = &hw->phy;
190 s32 ret_val = 0;
191
192 /* Identify the PHY or SFP module */
193 ret_val = phy->ops.identify(hw);
194
195 /* Setup function pointers based on detected SFP module and speeds */
196 ixgbe_init_mac_link_ops_82599(hw);
197
198 /* If copper media, overwrite with copper function pointers */
199 if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
200 mac->ops.setup_link = &ixgbe_setup_copper_link_82599;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000201 mac->ops.get_link_capabilities =
Don Skidmorea391f1d2010-11-16 19:27:15 -0800202 &ixgbe_get_copper_link_capabilities_generic;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000203 }
204
205 /* Set necessary function pointers based on phy type */
206 switch (hw->phy.type) {
207 case ixgbe_phy_tn:
208 phy->ops.check_link = &ixgbe_check_phy_link_tnx;
209 phy->ops.get_firmware_version =
210 &ixgbe_get_phy_firmware_version_tnx;
211 break;
Don Skidmorefe15e8e2010-11-16 19:27:16 -0800212 case ixgbe_phy_aq:
213 phy->ops.get_firmware_version =
214 &ixgbe_get_phy_firmware_version_generic;
215 break;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000216 default:
217 break;
218 }
219
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000220 return ret_val;
221}
222
223/**
224 * ixgbe_get_link_capabilities_82599 - Determines link capabilities
225 * @hw: pointer to hardware structure
226 * @speed: pointer to link speed
227 * @negotiation: true when autoneg or autotry is enabled
228 *
229 * Determines the link capabilities by reading the AUTOC register.
230 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000231static s32 ixgbe_get_link_capabilities_82599(struct ixgbe_hw *hw,
232 ixgbe_link_speed *speed,
233 bool *negotiation)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000234{
235 s32 status = 0;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000236 u32 autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000237
Don Skidmorecb836a92010-06-29 18:30:59 +0000238 /* Determine 1G link capabilities off of SFP+ type */
239 if (hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core0 ||
240 hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core1) {
241 *speed = IXGBE_LINK_SPEED_1GB_FULL;
242 *negotiation = true;
243 goto out;
244 }
245
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000246 /*
247 * Determine link capabilities based on the stored value of AUTOC,
248 * which represents EEPROM defaults. If AUTOC value has not been
249 * stored, use the current register value.
250 */
251 if (hw->mac.orig_link_settings_stored)
252 autoc = hw->mac.orig_autoc;
253 else
254 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
255
256 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000257 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
258 *speed = IXGBE_LINK_SPEED_1GB_FULL;
259 *negotiation = false;
260 break;
261
262 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
263 *speed = IXGBE_LINK_SPEED_10GB_FULL;
264 *negotiation = false;
265 break;
266
267 case IXGBE_AUTOC_LMS_1G_AN:
268 *speed = IXGBE_LINK_SPEED_1GB_FULL;
269 *negotiation = true;
270 break;
271
272 case IXGBE_AUTOC_LMS_10G_SERIAL:
273 *speed = IXGBE_LINK_SPEED_10GB_FULL;
274 *negotiation = false;
275 break;
276
277 case IXGBE_AUTOC_LMS_KX4_KX_KR:
278 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
279 *speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000280 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000281 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000282 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000283 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000284 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000285 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
286 *negotiation = true;
287 break;
288
289 case IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII:
290 *speed = IXGBE_LINK_SPEED_100_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000291 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000292 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000293 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000294 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000295 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000296 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
297 *negotiation = true;
298 break;
299
300 case IXGBE_AUTOC_LMS_SGMII_1G_100M:
301 *speed = IXGBE_LINK_SPEED_1GB_FULL | IXGBE_LINK_SPEED_100_FULL;
302 *negotiation = false;
303 break;
304
305 default:
306 status = IXGBE_ERR_LINK_SETUP;
307 goto out;
308 break;
309 }
310
311 if (hw->phy.multispeed_fiber) {
312 *speed |= IXGBE_LINK_SPEED_10GB_FULL |
313 IXGBE_LINK_SPEED_1GB_FULL;
314 *negotiation = true;
315 }
316
317out:
318 return status;
319}
320
321/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000322 * ixgbe_get_media_type_82599 - Get media type
323 * @hw: pointer to hardware structure
324 *
325 * Returns the media type (fiber, copper, backplane)
326 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000327static enum ixgbe_media_type ixgbe_get_media_type_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000328{
329 enum ixgbe_media_type media_type;
330
331 /* Detect if there is a copper PHY attached. */
332 if (hw->phy.type == ixgbe_phy_cu_unknown ||
Don Skidmorefe15e8e2010-11-16 19:27:16 -0800333 hw->phy.type == ixgbe_phy_tn ||
334 hw->phy.type == ixgbe_phy_aq) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000335 media_type = ixgbe_media_type_copper;
336 goto out;
337 }
338
339 switch (hw->device_id) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000340 case IXGBE_DEV_ID_82599_KX4:
Don Skidmoredbfec662009-10-02 08:58:25 +0000341 case IXGBE_DEV_ID_82599_KX4_MEZZ:
Don Skidmore312eb932009-10-02 08:58:04 +0000342 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
Don Skidmore74757d42009-12-08 07:22:23 +0000343 case IXGBE_DEV_ID_82599_KR:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000344 case IXGBE_DEV_ID_82599_BACKPLANE_FCOE:
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +0000345 case IXGBE_DEV_ID_82599_XAUI_LOM:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000346 /* Default device ID is mezzanine card KX/KX4 */
347 media_type = ixgbe_media_type_backplane;
348 break;
349 case IXGBE_DEV_ID_82599_SFP:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000350 case IXGBE_DEV_ID_82599_SFP_FCOE:
Don Skidmore38ad1c82009-10-08 15:35:58 +0000351 case IXGBE_DEV_ID_82599_SFP_EM:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000352 media_type = ixgbe_media_type_fiber;
353 break;
Peter P Waskiewicz Jr89111842009-09-14 07:47:49 +0000354 case IXGBE_DEV_ID_82599_CX4:
Peter P Waskiewicz Jr6b1be192009-09-14 07:48:10 +0000355 media_type = ixgbe_media_type_cx4;
Peter P Waskiewicz Jr89111842009-09-14 07:47:49 +0000356 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000357 default:
358 media_type = ixgbe_media_type_unknown;
359 break;
360 }
361out:
362 return media_type;
363}
364
365/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000366 * ixgbe_start_mac_link_82599 - Setup MAC link settings
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000367 * @hw: pointer to hardware structure
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000368 * @autoneg_wait_to_complete: true when waiting for completion is needed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000369 *
370 * Configures link settings based on values in the ixgbe_hw struct.
371 * Restarts the link. Performs autonegotiation if needed.
372 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000373static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000374 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000375{
376 u32 autoc_reg;
377 u32 links_reg;
378 u32 i;
379 s32 status = 0;
380
381 /* Restart link */
382 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
383 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
384 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
385
386 /* Only poll for autoneg to complete if specified to do so */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000387 if (autoneg_wait_to_complete) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000388 if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
389 IXGBE_AUTOC_LMS_KX4_KX_KR ||
390 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
391 IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
392 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
393 IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
394 links_reg = 0; /* Just in case Autoneg time = 0 */
395 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
396 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
397 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
398 break;
399 msleep(100);
400 }
401 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
402 status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
403 hw_dbg(hw, "Autoneg did not complete.\n");
404 }
405 }
406 }
407
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000408 /* Add delay to filter out noises during initial link setup */
409 msleep(50);
410
411 return status;
412}
413
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000414 /**
415 * ixgbe_disable_tx_laser_multispeed_fiber - Disable Tx laser
416 * @hw: pointer to hardware structure
417 *
418 * The base drivers may require better control over SFP+ module
419 * PHY states. This includes selectively shutting down the Tx
420 * laser on the PHY, effectively halting physical link.
421 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000422static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000423{
424 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
425
426 /* Disable tx laser; allow 100us to go dark per spec */
427 esdp_reg |= IXGBE_ESDP_SDP3;
428 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
429 IXGBE_WRITE_FLUSH(hw);
430 udelay(100);
431}
432
433/**
434 * ixgbe_enable_tx_laser_multispeed_fiber - Enable Tx laser
435 * @hw: pointer to hardware structure
436 *
437 * The base drivers may require better control over SFP+ module
438 * PHY states. This includes selectively turning on the Tx
439 * laser on the PHY, effectively starting physical link.
440 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000441static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000442{
443 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
444
445 /* Enable tx laser; allow 100ms to light up */
446 esdp_reg &= ~IXGBE_ESDP_SDP3;
447 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
448 IXGBE_WRITE_FLUSH(hw);
449 msleep(100);
450}
451
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000452/**
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000453 * ixgbe_flap_tx_laser_multispeed_fiber - Flap Tx laser
454 * @hw: pointer to hardware structure
455 *
456 * When the driver changes the link speeds that it can support,
457 * it sets autotry_restart to true to indicate that we need to
458 * initiate a new autotry session with the link partner. To do
459 * so, we set the speed then disable and re-enable the tx laser, to
460 * alert the link partner that it also needs to restart autotry on its
461 * end. This is consistent with true clause 37 autoneg, which also
462 * involves a loss of signal.
463 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000464static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000465{
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000466 hw_dbg(hw, "ixgbe_flap_tx_laser_multispeed_fiber\n");
467
468 if (hw->mac.autotry_restart) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000469 ixgbe_disable_tx_laser_multispeed_fiber(hw);
470 ixgbe_enable_tx_laser_multispeed_fiber(hw);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000471 hw->mac.autotry_restart = false;
472 }
473}
474
475/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000476 * ixgbe_setup_mac_link_multispeed_fiber - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000477 * @hw: pointer to hardware structure
478 * @speed: new link speed
479 * @autoneg: true if autonegotiation enabled
480 * @autoneg_wait_to_complete: true when waiting for completion is needed
481 *
482 * Set the link speed in the AUTOC register and restarts link.
483 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000484s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
485 ixgbe_link_speed speed,
486 bool autoneg,
487 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000488{
489 s32 status = 0;
490 ixgbe_link_speed phy_link_speed;
491 ixgbe_link_speed highest_link_speed = IXGBE_LINK_SPEED_UNKNOWN;
492 u32 speedcnt = 0;
493 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
494 bool link_up = false;
495 bool negotiation;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000496 int i;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000497
498 /* Mask off requested but non-supported speeds */
499 hw->mac.ops.get_link_capabilities(hw, &phy_link_speed, &negotiation);
500 speed &= phy_link_speed;
501
502 /*
503 * Try each speed one by one, highest priority first. We do this in
504 * software because 10gb fiber doesn't support speed autonegotiation.
505 */
506 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
507 speedcnt++;
508 highest_link_speed = IXGBE_LINK_SPEED_10GB_FULL;
509
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000510 /* If we already have link at this speed, just jump out */
511 hw->mac.ops.check_link(hw, &phy_link_speed, &link_up, false);
512
513 if ((phy_link_speed == IXGBE_LINK_SPEED_10GB_FULL) && link_up)
514 goto out;
515
516 /* Set the module link speed */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000517 esdp_reg |= (IXGBE_ESDP_SDP5_DIR | IXGBE_ESDP_SDP5);
518 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000519 IXGBE_WRITE_FLUSH(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000520
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000521 /* Allow module to change analog characteristics (1G->10G) */
522 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000523
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000524 status = ixgbe_setup_mac_link_82599(hw,
525 IXGBE_LINK_SPEED_10GB_FULL,
526 autoneg,
527 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000528 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000529 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000530
531 /* Flap the tx laser if it has not already been done */
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000532 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000533
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000534 /*
535 * Wait for the controller to acquire link. Per IEEE 802.3ap,
536 * Section 73.10.2, we may have to wait up to 500ms if KR is
537 * attempted. 82599 uses the same timing for 10g SFI.
538 */
539
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000540 for (i = 0; i < 5; i++) {
541 /* Wait for the link partner to also set speed */
542 msleep(100);
543
544 /* If we have link, just jump out */
545 hw->mac.ops.check_link(hw, &phy_link_speed,
546 &link_up, false);
547 if (link_up)
548 goto out;
549 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000550 }
551
552 if (speed & IXGBE_LINK_SPEED_1GB_FULL) {
553 speedcnt++;
554 if (highest_link_speed == IXGBE_LINK_SPEED_UNKNOWN)
555 highest_link_speed = IXGBE_LINK_SPEED_1GB_FULL;
556
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000557 /* If we already have link at this speed, just jump out */
558 hw->mac.ops.check_link(hw, &phy_link_speed, &link_up, false);
559
560 if ((phy_link_speed == IXGBE_LINK_SPEED_1GB_FULL) && link_up)
561 goto out;
562
563 /* Set the module link speed */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000564 esdp_reg &= ~IXGBE_ESDP_SDP5;
565 esdp_reg |= IXGBE_ESDP_SDP5_DIR;
566 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000567 IXGBE_WRITE_FLUSH(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000568
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000569 /* Allow module to change analog characteristics (10G->1G) */
570 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000571
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000572 status = ixgbe_setup_mac_link_82599(hw,
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000573 IXGBE_LINK_SPEED_1GB_FULL,
574 autoneg,
575 autoneg_wait_to_complete);
576 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000577 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000578
579 /* Flap the tx laser if it has not already been done */
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000580 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000581
582 /* Wait for the link partner to also set speed */
583 msleep(100);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000584
585 /* If we have link, just jump out */
586 hw->mac.ops.check_link(hw, &phy_link_speed, &link_up, false);
587 if (link_up)
588 goto out;
589 }
590
591 /*
592 * We didn't get link. Configure back to the highest speed we tried,
593 * (if there was more than one). We call ourselves back with just the
594 * single highest speed that the user requested.
595 */
596 if (speedcnt > 1)
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000597 status = ixgbe_setup_mac_link_multispeed_fiber(hw,
598 highest_link_speed,
599 autoneg,
600 autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000601
602out:
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000603 /* Set autoneg_advertised value based on input link speed */
604 hw->phy.autoneg_advertised = 0;
605
606 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
607 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
608
609 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
610 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
611
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000612 return status;
613}
614
615/**
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000616 * ixgbe_setup_mac_link_smartspeed - Set MAC link speed using SmartSpeed
617 * @hw: pointer to hardware structure
618 * @speed: new link speed
619 * @autoneg: true if autonegotiation enabled
620 * @autoneg_wait_to_complete: true when waiting for completion is needed
621 *
622 * Implements the Intel SmartSpeed algorithm.
623 **/
624static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
625 ixgbe_link_speed speed, bool autoneg,
626 bool autoneg_wait_to_complete)
627{
628 s32 status = 0;
629 ixgbe_link_speed link_speed;
630 s32 i, j;
631 bool link_up = false;
632 u32 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Anjali Singhaic4ee6a52010-04-27 11:31:25 +0000633 struct ixgbe_adapter *adapter = hw->back;
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000634
635 hw_dbg(hw, "ixgbe_setup_mac_link_smartspeed.\n");
636
637 /* Set autoneg_advertised value based on input link speed */
638 hw->phy.autoneg_advertised = 0;
639
640 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
641 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
642
643 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
644 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
645
646 if (speed & IXGBE_LINK_SPEED_100_FULL)
647 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_100_FULL;
648
649 /*
650 * Implement Intel SmartSpeed algorithm. SmartSpeed will reduce the
651 * autoneg advertisement if link is unable to be established at the
652 * highest negotiated rate. This can sometimes happen due to integrity
653 * issues with the physical media connection.
654 */
655
656 /* First, try to get link with full advertisement */
657 hw->phy.smart_speed_active = false;
658 for (j = 0; j < IXGBE_SMARTSPEED_MAX_RETRIES; j++) {
659 status = ixgbe_setup_mac_link_82599(hw, speed, autoneg,
660 autoneg_wait_to_complete);
661 if (status)
662 goto out;
663
664 /*
665 * Wait for the controller to acquire link. Per IEEE 802.3ap,
666 * Section 73.10.2, we may have to wait up to 500ms if KR is
667 * attempted, or 200ms if KX/KX4/BX/BX4 is attempted, per
668 * Table 9 in the AN MAS.
669 */
670 for (i = 0; i < 5; i++) {
671 mdelay(100);
672
673 /* If we have link, just jump out */
674 hw->mac.ops.check_link(hw, &link_speed,
675 &link_up, false);
676 if (link_up)
677 goto out;
678 }
679 }
680
681 /*
682 * We didn't get link. If we advertised KR plus one of KX4/KX
683 * (or BX4/BX), then disable KR and try again.
684 */
685 if (((autoc_reg & IXGBE_AUTOC_KR_SUPP) == 0) ||
686 ((autoc_reg & IXGBE_AUTOC_KX4_KX_SUPP_MASK) == 0))
687 goto out;
688
689 /* Turn SmartSpeed on to disable KR support */
690 hw->phy.smart_speed_active = true;
691 status = ixgbe_setup_mac_link_82599(hw, speed, autoneg,
692 autoneg_wait_to_complete);
693 if (status)
694 goto out;
695
696 /*
697 * Wait for the controller to acquire link. 600ms will allow for
698 * the AN link_fail_inhibit_timer as well for multiple cycles of
699 * parallel detect, both 10g and 1g. This allows for the maximum
700 * connect attempts as defined in the AN MAS table 73-7.
701 */
702 for (i = 0; i < 6; i++) {
703 mdelay(100);
704
705 /* If we have link, just jump out */
706 hw->mac.ops.check_link(hw, &link_speed,
707 &link_up, false);
708 if (link_up)
709 goto out;
710 }
711
712 /* We didn't get link. Turn SmartSpeed back off. */
713 hw->phy.smart_speed_active = false;
714 status = ixgbe_setup_mac_link_82599(hw, speed, autoneg,
715 autoneg_wait_to_complete);
716
717out:
Anjali Singhaic4ee6a52010-04-27 11:31:25 +0000718 if (link_up && (link_speed == IXGBE_LINK_SPEED_1GB_FULL))
Emil Tantilov396e7992010-07-01 20:05:12 +0000719 e_info(hw, "Smartspeed has downgraded the link speed from "
Emil Tantilov849c4542010-06-03 16:53:41 +0000720 "the maximum advertised\n");
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000721 return status;
722}
723
724/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000725 * ixgbe_setup_mac_link_82599 - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000726 * @hw: pointer to hardware structure
727 * @speed: new link speed
728 * @autoneg: true if autonegotiation enabled
729 * @autoneg_wait_to_complete: true when waiting for completion is needed
730 *
731 * Set the link speed in the AUTOC register and restarts link.
732 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000733static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000734 ixgbe_link_speed speed, bool autoneg,
735 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000736{
737 s32 status = 0;
738 u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
739 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000740 u32 start_autoc = autoc;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000741 u32 orig_autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000742 u32 link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
743 u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
744 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
745 u32 links_reg;
746 u32 i;
747 ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
748
749 /* Check to see if speed passed in is supported. */
750 hw->mac.ops.get_link_capabilities(hw, &link_capabilities, &autoneg);
751 speed &= link_capabilities;
752
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000753 if (speed == IXGBE_LINK_SPEED_UNKNOWN) {
754 status = IXGBE_ERR_LINK_SETUP;
755 goto out;
756 }
757
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000758 /* Use stored value (EEPROM defaults) of AUTOC to find KR/KX4 support*/
759 if (hw->mac.orig_link_settings_stored)
760 orig_autoc = hw->mac.orig_autoc;
761 else
762 orig_autoc = autoc;
763
764
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000765 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
766 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
767 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000768 /* Set KX4/KX/KR support according to speed requested */
769 autoc &= ~(IXGBE_AUTOC_KX4_KX_SUPP_MASK | IXGBE_AUTOC_KR_SUPP);
770 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000771 if (orig_autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000772 autoc |= IXGBE_AUTOC_KX4_SUPP;
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000773 if ((orig_autoc & IXGBE_AUTOC_KR_SUPP) &&
774 (hw->phy.smart_speed_active == false))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000775 autoc |= IXGBE_AUTOC_KR_SUPP;
776 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
777 autoc |= IXGBE_AUTOC_KX_SUPP;
778 } else if ((pma_pmd_1g == IXGBE_AUTOC_1G_SFI) &&
779 (link_mode == IXGBE_AUTOC_LMS_1G_LINK_NO_AN ||
780 link_mode == IXGBE_AUTOC_LMS_1G_AN)) {
781 /* Switch from 1G SFI to 10G SFI if requested */
782 if ((speed == IXGBE_LINK_SPEED_10GB_FULL) &&
783 (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)) {
784 autoc &= ~IXGBE_AUTOC_LMS_MASK;
785 autoc |= IXGBE_AUTOC_LMS_10G_SERIAL;
786 }
787 } else if ((pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI) &&
788 (link_mode == IXGBE_AUTOC_LMS_10G_SERIAL)) {
789 /* Switch from 10G SFI to 1G SFI if requested */
790 if ((speed == IXGBE_LINK_SPEED_1GB_FULL) &&
791 (pma_pmd_1g == IXGBE_AUTOC_1G_SFI)) {
792 autoc &= ~IXGBE_AUTOC_LMS_MASK;
793 if (autoneg)
794 autoc |= IXGBE_AUTOC_LMS_1G_AN;
795 else
796 autoc |= IXGBE_AUTOC_LMS_1G_LINK_NO_AN;
797 }
798 }
799
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000800 if (autoc != start_autoc) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000801 /* Restart link */
802 autoc |= IXGBE_AUTOC_AN_RESTART;
803 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
804
805 /* Only poll for autoneg to complete if specified to do so */
806 if (autoneg_wait_to_complete) {
807 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
808 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
809 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
810 links_reg = 0; /*Just in case Autoneg time=0*/
811 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
812 links_reg =
813 IXGBE_READ_REG(hw, IXGBE_LINKS);
814 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
815 break;
816 msleep(100);
817 }
818 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
819 status =
820 IXGBE_ERR_AUTONEG_NOT_COMPLETE;
821 hw_dbg(hw, "Autoneg did not "
822 "complete.\n");
823 }
824 }
825 }
826
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000827 /* Add delay to filter out noises during initial link setup */
828 msleep(50);
829 }
830
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000831out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000832 return status;
833}
834
835/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000836 * ixgbe_setup_copper_link_82599 - Set the PHY autoneg advertised field
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000837 * @hw: pointer to hardware structure
838 * @speed: new link speed
839 * @autoneg: true if autonegotiation enabled
840 * @autoneg_wait_to_complete: true if waiting is needed to complete
841 *
842 * Restarts link on PHY and MAC based on settings passed in.
843 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000844static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
845 ixgbe_link_speed speed,
846 bool autoneg,
847 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000848{
849 s32 status;
850
851 /* Setup the PHY according to input speed */
852 status = hw->phy.ops.setup_link_speed(hw, speed, autoneg,
853 autoneg_wait_to_complete);
854 /* Set up MAC */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000855 ixgbe_start_mac_link_82599(hw, autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000856
857 return status;
858}
859
860/**
861 * ixgbe_reset_hw_82599 - Perform hardware reset
862 * @hw: pointer to hardware structure
863 *
864 * Resets the hardware by resetting the transmit and receive units, masks
865 * and clears all interrupts, perform a PHY reset, and perform a link (MAC)
866 * reset.
867 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000868static s32 ixgbe_reset_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000869{
870 s32 status = 0;
Greg Rosec9205692010-01-22 22:46:22 +0000871 u32 ctrl;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000872 u32 i;
873 u32 autoc;
874 u32 autoc2;
875
876 /* Call adapter stop to disable tx/rx and clear interrupts */
877 hw->mac.ops.stop_adapter(hw);
878
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000879 /* PHY ops must be identified and initialized prior to reset */
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000880
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000881 /* Init PHY and function pointers, perform SFP setup */
882 status = hw->phy.ops.init(hw);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000883
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000884 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
885 goto reset_hw_out;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000886
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000887 /* Setup SFP module if there is one present. */
888 if (hw->phy.sfp_setup_needed) {
889 status = hw->mac.ops.setup_sfp(hw);
890 hw->phy.sfp_setup_needed = false;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000891 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000892
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000893 /* Reset PHY */
894 if (hw->phy.reset_disable == false && hw->phy.ops.reset != NULL)
895 hw->phy.ops.reset(hw);
896
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000897 /*
898 * Prevent the PCI-E bus from from hanging by disabling PCI-E master
899 * access and verify no pending requests before reset
900 */
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000901 status = ixgbe_disable_pcie_master(hw);
902 if (status != 0) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000903 status = IXGBE_ERR_MASTER_REQUESTS_PENDING;
904 hw_dbg(hw, "PCI-E Master disable polling has failed.\n");
905 }
906
907 /*
908 * Issue global reset to the MAC. This needs to be a SW reset.
909 * If link reset is used, it might reset the MAC when mng is using it
910 */
911 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
912 IXGBE_WRITE_REG(hw, IXGBE_CTRL, (ctrl | IXGBE_CTRL_RST));
913 IXGBE_WRITE_FLUSH(hw);
914
915 /* Poll for reset bit to self-clear indicating reset is complete */
916 for (i = 0; i < 10; i++) {
917 udelay(1);
918 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
919 if (!(ctrl & IXGBE_CTRL_RST))
920 break;
921 }
922 if (ctrl & IXGBE_CTRL_RST) {
923 status = IXGBE_ERR_RESET_FAILED;
924 hw_dbg(hw, "Reset polling failed to complete.\n");
925 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000926
927 msleep(50);
928
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000929 /*
930 * Store the original AUTOC/AUTOC2 values if they have not been
931 * stored off yet. Otherwise restore the stored original
932 * values since the reset operation sets back to defaults.
933 */
934 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
935 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
936 if (hw->mac.orig_link_settings_stored == false) {
937 hw->mac.orig_autoc = autoc;
938 hw->mac.orig_autoc2 = autoc2;
939 hw->mac.orig_link_settings_stored = true;
Jesse Brandeburg4df10462009-03-13 22:15:31 +0000940 } else {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000941 if (autoc != hw->mac.orig_autoc)
942 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, (hw->mac.orig_autoc |
943 IXGBE_AUTOC_AN_RESTART));
944
945 if ((autoc2 & IXGBE_AUTOC2_UPPER_MASK) !=
946 (hw->mac.orig_autoc2 & IXGBE_AUTOC2_UPPER_MASK)) {
947 autoc2 &= ~IXGBE_AUTOC2_UPPER_MASK;
948 autoc2 |= (hw->mac.orig_autoc2 &
949 IXGBE_AUTOC2_UPPER_MASK);
950 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
951 }
952 }
953
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +0000954 /*
955 * Store MAC address from RAR0, clear receive address registers, and
956 * clear the multicast table. Also reset num_rar_entries to 128,
957 * since we modify this value when programming the SAN MAC address.
958 */
959 hw->mac.num_rar_entries = 128;
960 hw->mac.ops.init_rx_addrs(hw);
961
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000962 /* Store the permanent mac address */
963 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
964
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +0000965 /* Store the permanent SAN mac address */
966 hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
967
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +0000968 /* Add the SAN MAC address to the RAR only if it's a valid address */
969 if (ixgbe_validate_mac_addr(hw->mac.san_addr) == 0) {
970 hw->mac.ops.set_rar(hw, hw->mac.num_rar_entries - 1,
971 hw->mac.san_addr, 0, IXGBE_RAH_AV);
972
973 /* Reserve the last RAR for the SAN MAC address */
974 hw->mac.num_rar_entries--;
975 }
976
Yi Zou383ff342009-10-28 18:23:57 +0000977 /* Store the alternative WWNN/WWPN prefix */
978 hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
979 &hw->mac.wwpn_prefix);
980
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000981reset_hw_out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000982 return status;
983}
984
985/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +0000986 * ixgbe_reinit_fdir_tables_82599 - Reinitialize Flow Director tables.
987 * @hw: pointer to hardware structure
988 **/
989s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw)
990{
991 int i;
992 u32 fdirctrl = IXGBE_READ_REG(hw, IXGBE_FDIRCTRL);
993 fdirctrl &= ~IXGBE_FDIRCTRL_INIT_DONE;
994
995 /*
996 * Before starting reinitialization process,
997 * FDIRCMD.CMD must be zero.
998 */
999 for (i = 0; i < IXGBE_FDIRCMD_CMD_POLL; i++) {
1000 if (!(IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1001 IXGBE_FDIRCMD_CMD_MASK))
1002 break;
1003 udelay(10);
1004 }
1005 if (i >= IXGBE_FDIRCMD_CMD_POLL) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001006 hw_dbg(hw, "Flow Director previous command isn't complete, "
Frans Popd6dbee82010-03-24 07:57:35 +00001007 "aborting table re-initialization.\n");
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001008 return IXGBE_ERR_FDIR_REINIT_FAILED;
1009 }
1010
1011 IXGBE_WRITE_REG(hw, IXGBE_FDIRFREE, 0);
1012 IXGBE_WRITE_FLUSH(hw);
1013 /*
1014 * 82599 adapters flow director init flow cannot be restarted,
1015 * Workaround 82599 silicon errata by performing the following steps
1016 * before re-writing the FDIRCTRL control register with the same value.
1017 * - write 1 to bit 8 of FDIRCMD register &
1018 * - write 0 to bit 8 of FDIRCMD register
1019 */
1020 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1021 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) |
1022 IXGBE_FDIRCMD_CLEARHT));
1023 IXGBE_WRITE_FLUSH(hw);
1024 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1025 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1026 ~IXGBE_FDIRCMD_CLEARHT));
1027 IXGBE_WRITE_FLUSH(hw);
1028 /*
1029 * Clear FDIR Hash register to clear any leftover hashes
1030 * waiting to be programmed.
1031 */
1032 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, 0x00);
1033 IXGBE_WRITE_FLUSH(hw);
1034
1035 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1036 IXGBE_WRITE_FLUSH(hw);
1037
1038 /* Poll init-done after we write FDIRCTRL register */
1039 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1040 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1041 IXGBE_FDIRCTRL_INIT_DONE)
1042 break;
1043 udelay(10);
1044 }
1045 if (i >= IXGBE_FDIR_INIT_DONE_POLL) {
1046 hw_dbg(hw, "Flow Director Signature poll time exceeded!\n");
1047 return IXGBE_ERR_FDIR_REINIT_FAILED;
1048 }
1049
1050 /* Clear FDIR statistics registers (read to clear) */
1051 IXGBE_READ_REG(hw, IXGBE_FDIRUSTAT);
1052 IXGBE_READ_REG(hw, IXGBE_FDIRFSTAT);
1053 IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
1054 IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
1055 IXGBE_READ_REG(hw, IXGBE_FDIRLEN);
1056
1057 return 0;
1058}
1059
1060/**
1061 * ixgbe_init_fdir_signature_82599 - Initialize Flow Director signature filters
1062 * @hw: pointer to hardware structure
1063 * @pballoc: which mode to allocate filters with
1064 **/
1065s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 pballoc)
1066{
1067 u32 fdirctrl = 0;
1068 u32 pbsize;
1069 int i;
1070
1071 /*
1072 * Before enabling Flow Director, the Rx Packet Buffer size
1073 * must be reduced. The new value is the current size minus
1074 * flow director memory usage size.
1075 */
1076 pbsize = (1 << (IXGBE_FDIR_PBALLOC_SIZE_SHIFT + pballoc));
1077 IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(0),
1078 (IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(0)) - pbsize));
1079
1080 /*
1081 * The defaults in the HW for RX PB 1-7 are not zero and so should be
1082 * intialized to zero for non DCB mode otherwise actual total RX PB
1083 * would be bigger than programmed and filter space would run into
1084 * the PB 0 region.
1085 */
1086 for (i = 1; i < 8; i++)
1087 IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), 0);
1088
1089 /* Send interrupt when 64 filters are left */
1090 fdirctrl |= 4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT;
1091
1092 /* Set the maximum length per hash bucket to 0xA filters */
1093 fdirctrl |= 0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT;
1094
1095 switch (pballoc) {
1096 case IXGBE_FDIR_PBALLOC_64K:
1097 /* 8k - 1 signature filters */
1098 fdirctrl |= IXGBE_FDIRCTRL_PBALLOC_64K;
1099 break;
1100 case IXGBE_FDIR_PBALLOC_128K:
1101 /* 16k - 1 signature filters */
1102 fdirctrl |= IXGBE_FDIRCTRL_PBALLOC_128K;
1103 break;
1104 case IXGBE_FDIR_PBALLOC_256K:
1105 /* 32k - 1 signature filters */
1106 fdirctrl |= IXGBE_FDIRCTRL_PBALLOC_256K;
1107 break;
1108 default:
1109 /* bad value */
1110 return IXGBE_ERR_CONFIG;
1111 };
1112
1113 /* Move the flexible bytes to use the ethertype - shift 6 words */
1114 fdirctrl |= (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT);
1115
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001116
1117 /* Prime the keys for hashing */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001118 IXGBE_WRITE_REG(hw, IXGBE_FDIRHKEY, IXGBE_ATR_BUCKET_HASH_KEY);
1119 IXGBE_WRITE_REG(hw, IXGBE_FDIRSKEY, IXGBE_ATR_SIGNATURE_HASH_KEY);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001120
1121 /*
1122 * Poll init-done after we write the register. Estimated times:
1123 * 10G: PBALLOC = 11b, timing is 60us
1124 * 1G: PBALLOC = 11b, timing is 600us
1125 * 100M: PBALLOC = 11b, timing is 6ms
1126 *
1127 * Multiple these timings by 4 if under full Rx load
1128 *
1129 * So we'll poll for IXGBE_FDIR_INIT_DONE_POLL times, sleeping for
1130 * 1 msec per poll time. If we're at line rate and drop to 100M, then
1131 * this might not finish in our poll time, but we can live with that
1132 * for now.
1133 */
1134 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1135 IXGBE_WRITE_FLUSH(hw);
1136 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1137 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1138 IXGBE_FDIRCTRL_INIT_DONE)
1139 break;
1140 msleep(1);
1141 }
1142 if (i >= IXGBE_FDIR_INIT_DONE_POLL)
1143 hw_dbg(hw, "Flow Director Signature poll time exceeded!\n");
1144
1145 return 0;
1146}
1147
1148/**
1149 * ixgbe_init_fdir_perfect_82599 - Initialize Flow Director perfect filters
1150 * @hw: pointer to hardware structure
1151 * @pballoc: which mode to allocate filters with
1152 **/
1153s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 pballoc)
1154{
1155 u32 fdirctrl = 0;
1156 u32 pbsize;
1157 int i;
1158
1159 /*
1160 * Before enabling Flow Director, the Rx Packet Buffer size
1161 * must be reduced. The new value is the current size minus
1162 * flow director memory usage size.
1163 */
1164 pbsize = (1 << (IXGBE_FDIR_PBALLOC_SIZE_SHIFT + pballoc));
1165 IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(0),
1166 (IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(0)) - pbsize));
1167
1168 /*
1169 * The defaults in the HW for RX PB 1-7 are not zero and so should be
1170 * intialized to zero for non DCB mode otherwise actual total RX PB
1171 * would be bigger than programmed and filter space would run into
1172 * the PB 0 region.
1173 */
1174 for (i = 1; i < 8; i++)
1175 IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(i), 0);
1176
1177 /* Send interrupt when 64 filters are left */
1178 fdirctrl |= 4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT;
1179
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001180 /* Initialize the drop queue to Rx queue 127 */
1181 fdirctrl |= (127 << IXGBE_FDIRCTRL_DROP_Q_SHIFT);
1182
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001183 switch (pballoc) {
1184 case IXGBE_FDIR_PBALLOC_64K:
1185 /* 2k - 1 perfect filters */
1186 fdirctrl |= IXGBE_FDIRCTRL_PBALLOC_64K;
1187 break;
1188 case IXGBE_FDIR_PBALLOC_128K:
1189 /* 4k - 1 perfect filters */
1190 fdirctrl |= IXGBE_FDIRCTRL_PBALLOC_128K;
1191 break;
1192 case IXGBE_FDIR_PBALLOC_256K:
1193 /* 8k - 1 perfect filters */
1194 fdirctrl |= IXGBE_FDIRCTRL_PBALLOC_256K;
1195 break;
1196 default:
1197 /* bad value */
1198 return IXGBE_ERR_CONFIG;
1199 };
1200
1201 /* Turn perfect match filtering on */
1202 fdirctrl |= IXGBE_FDIRCTRL_PERFECT_MATCH;
1203 fdirctrl |= IXGBE_FDIRCTRL_REPORT_STATUS;
1204
1205 /* Move the flexible bytes to use the ethertype - shift 6 words */
1206 fdirctrl |= (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT);
1207
1208 /* Prime the keys for hashing */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001209 IXGBE_WRITE_REG(hw, IXGBE_FDIRHKEY, IXGBE_ATR_BUCKET_HASH_KEY);
1210 IXGBE_WRITE_REG(hw, IXGBE_FDIRSKEY, IXGBE_ATR_SIGNATURE_HASH_KEY);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001211
1212 /*
1213 * Poll init-done after we write the register. Estimated times:
1214 * 10G: PBALLOC = 11b, timing is 60us
1215 * 1G: PBALLOC = 11b, timing is 600us
1216 * 100M: PBALLOC = 11b, timing is 6ms
1217 *
1218 * Multiple these timings by 4 if under full Rx load
1219 *
1220 * So we'll poll for IXGBE_FDIR_INIT_DONE_POLL times, sleeping for
1221 * 1 msec per poll time. If we're at line rate and drop to 100M, then
1222 * this might not finish in our poll time, but we can live with that
1223 * for now.
1224 */
1225
1226 /* Set the maximum length per hash bucket to 0xA filters */
1227 fdirctrl |= (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT);
1228
1229 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1230 IXGBE_WRITE_FLUSH(hw);
1231 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1232 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1233 IXGBE_FDIRCTRL_INIT_DONE)
1234 break;
1235 msleep(1);
1236 }
1237 if (i >= IXGBE_FDIR_INIT_DONE_POLL)
1238 hw_dbg(hw, "Flow Director Perfect poll time exceeded!\n");
1239
1240 return 0;
1241}
1242
1243
1244/**
1245 * ixgbe_atr_compute_hash_82599 - Compute the hashes for SW ATR
1246 * @stream: input bitstream to compute the hash on
1247 * @key: 32-bit hash key
1248 **/
Alexander Duyck905e4a42011-01-06 14:29:57 +00001249static u32 ixgbe_atr_compute_hash_82599(union ixgbe_atr_input *atr_input,
1250 u32 key)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001251{
1252 /*
1253 * The algorithm is as follows:
1254 * Hash[15:0] = Sum { S[n] x K[n+16] }, n = 0...350
1255 * where Sum {A[n]}, n = 0...n is bitwise XOR of A[0], A[1]...A[n]
1256 * and A[n] x B[n] is bitwise AND between same length strings
1257 *
1258 * K[n] is 16 bits, defined as:
1259 * for n modulo 32 >= 15, K[n] = K[n % 32 : (n % 32) - 15]
1260 * for n modulo 32 < 15, K[n] =
1261 * K[(n % 32:0) | (31:31 - (14 - (n % 32)))]
1262 *
1263 * S[n] is 16 bits, defined as:
1264 * for n >= 15, S[n] = S[n:n - 15]
1265 * for n < 15, S[n] = S[(n:0) | (350:350 - (14 - n))]
1266 *
1267 * To simplify for programming, the algorithm is implemented
1268 * in software this way:
1269 *
Alexander Duyck905e4a42011-01-06 14:29:57 +00001270 * key[31:0], hi_hash_dword[31:0], lo_hash_dword[31:0], hash[15:0]
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001271 *
Alexander Duyck905e4a42011-01-06 14:29:57 +00001272 * for (i = 0; i < 352; i+=32)
1273 * hi_hash_dword[31:0] ^= Stream[(i+31):i];
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001274 *
Alexander Duyck905e4a42011-01-06 14:29:57 +00001275 * lo_hash_dword[15:0] ^= Stream[15:0];
1276 * lo_hash_dword[15:0] ^= hi_hash_dword[31:16];
1277 * lo_hash_dword[31:16] ^= hi_hash_dword[15:0];
1278 *
1279 * hi_hash_dword[31:0] ^= Stream[351:320];
1280 *
1281 * if(key[0])
1282 * hash[15:0] ^= Stream[15:0];
1283 *
1284 * for (i = 0; i < 16; i++) {
1285 * if (key[i])
1286 * hash[15:0] ^= lo_hash_dword[(i+15):i];
1287 * if (key[i + 16])
1288 * hash[15:0] ^= hi_hash_dword[(i+15):i];
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001289 * }
Alexander Duyck905e4a42011-01-06 14:29:57 +00001290 *
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001291 */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001292 __be32 common_hash_dword = 0;
1293 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1294 u32 hash_result = 0;
1295 u8 i;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001296
Alexander Duyck905e4a42011-01-06 14:29:57 +00001297 /* record the flow_vm_vlan bits as they are a key part to the hash */
1298 flow_vm_vlan = ntohl(atr_input->dword_stream[0]);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001299
Alexander Duyck905e4a42011-01-06 14:29:57 +00001300 /* generate common hash dword */
1301 for (i = 10; i; i -= 2)
1302 common_hash_dword ^= atr_input->dword_stream[i] ^
1303 atr_input->dword_stream[i - 1];
1304
1305 hi_hash_dword = ntohl(common_hash_dword);
1306
1307 /* low dword is word swapped version of common */
1308 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1309
1310 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1311 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1312
1313 /* Process bits 0 and 16 */
1314 if (key & 0x0001) hash_result ^= lo_hash_dword;
1315 if (key & 0x00010000) hash_result ^= hi_hash_dword;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001316
1317 /*
Alexander Duyck905e4a42011-01-06 14:29:57 +00001318 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1319 * delay this because bit 0 of the stream should not be processed
1320 * so we do not add the vlan until after bit 0 was processed
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001321 */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001322 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001323
Alexander Duyck905e4a42011-01-06 14:29:57 +00001324
1325 /* process the remaining 30 bits in the key 2 bits at a time */
1326 for (i = 15; i; i-- ) {
1327 if (key & (0x0001 << i)) hash_result ^= lo_hash_dword >> i;
1328 if (key & (0x00010000 << i)) hash_result ^= hi_hash_dword >> i;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001329 }
1330
Alexander Duyck905e4a42011-01-06 14:29:57 +00001331 return hash_result & IXGBE_ATR_HASH_MASK;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001332}
1333
1334/**
1335 * ixgbe_atr_set_vlan_id_82599 - Sets the VLAN id in the ATR input stream
1336 * @input: input stream to modify
1337 * @vlan: the VLAN id to load
1338 **/
Alexander Duyck905e4a42011-01-06 14:29:57 +00001339s32 ixgbe_atr_set_vlan_id_82599(union ixgbe_atr_input *input, __be16 vlan)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001340{
Alexander Duyck905e4a42011-01-06 14:29:57 +00001341 input->formatted.vlan_id = vlan;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001342
1343 return 0;
1344}
1345
1346/**
1347 * ixgbe_atr_set_src_ipv4_82599 - Sets the source IPv4 address
1348 * @input: input stream to modify
1349 * @src_addr: the IP address to load
1350 **/
Alexander Duyck905e4a42011-01-06 14:29:57 +00001351s32 ixgbe_atr_set_src_ipv4_82599(union ixgbe_atr_input *input, __be32 src_addr)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001352{
Alexander Duyck905e4a42011-01-06 14:29:57 +00001353 input->formatted.src_ip[0] = src_addr;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001354
1355 return 0;
1356}
1357
1358/**
1359 * ixgbe_atr_set_dst_ipv4_82599 - Sets the destination IPv4 address
1360 * @input: input stream to modify
1361 * @dst_addr: the IP address to load
1362 **/
Alexander Duyck905e4a42011-01-06 14:29:57 +00001363s32 ixgbe_atr_set_dst_ipv4_82599(union ixgbe_atr_input *input, __be32 dst_addr)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001364{
Alexander Duyck905e4a42011-01-06 14:29:57 +00001365 input->formatted.dst_ip[0] = dst_addr;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001366
1367 return 0;
1368}
1369
1370/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001371 * ixgbe_atr_set_src_port_82599 - Sets the source port
1372 * @input: input stream to modify
1373 * @src_port: the source port to load
1374 **/
Alexander Duyck905e4a42011-01-06 14:29:57 +00001375s32 ixgbe_atr_set_src_port_82599(union ixgbe_atr_input *input, __be16 src_port)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001376{
Alexander Duyck905e4a42011-01-06 14:29:57 +00001377 input->formatted.src_port = src_port;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001378
1379 return 0;
1380}
1381
1382/**
1383 * ixgbe_atr_set_dst_port_82599 - Sets the destination port
1384 * @input: input stream to modify
1385 * @dst_port: the destination port to load
1386 **/
Alexander Duyck905e4a42011-01-06 14:29:57 +00001387s32 ixgbe_atr_set_dst_port_82599(union ixgbe_atr_input *input, __be16 dst_port)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001388{
Alexander Duyck905e4a42011-01-06 14:29:57 +00001389 input->formatted.dst_port = dst_port;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001390
1391 return 0;
1392}
1393
1394/**
1395 * ixgbe_atr_set_flex_byte_82599 - Sets the flexible bytes
1396 * @input: input stream to modify
1397 * @flex_bytes: the flexible bytes to load
1398 **/
Alexander Duyck905e4a42011-01-06 14:29:57 +00001399s32 ixgbe_atr_set_flex_byte_82599(union ixgbe_atr_input *input,
1400 __be16 flex_bytes)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001401{
Alexander Duyck905e4a42011-01-06 14:29:57 +00001402 input->formatted.flex_bytes = flex_bytes;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001403
1404 return 0;
1405}
1406
1407/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001408 * ixgbe_atr_set_l4type_82599 - Sets the layer 4 packet type
1409 * @input: input stream to modify
1410 * @l4type: the layer 4 type value to load
1411 **/
Alexander Duyck905e4a42011-01-06 14:29:57 +00001412s32 ixgbe_atr_set_l4type_82599(union ixgbe_atr_input *input, u8 l4type)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001413{
Alexander Duyck905e4a42011-01-06 14:29:57 +00001414 input->formatted.flow_type = l4type;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001415
1416 return 0;
1417}
1418
1419/**
1420 * ixgbe_atr_get_vlan_id_82599 - Gets the VLAN id from the ATR input stream
1421 * @input: input stream to search
1422 * @vlan: the VLAN id to load
1423 **/
Alexander Duyck905e4a42011-01-06 14:29:57 +00001424static s32 ixgbe_atr_get_vlan_id_82599(union ixgbe_atr_input *input, __be16 *vlan)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001425{
Alexander Duyck905e4a42011-01-06 14:29:57 +00001426 *vlan = input->formatted.vlan_id;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001427
1428 return 0;
1429}
1430
1431/**
1432 * ixgbe_atr_get_src_ipv4_82599 - Gets the source IPv4 address
1433 * @input: input stream to search
1434 * @src_addr: the IP address to load
1435 **/
Alexander Duyck905e4a42011-01-06 14:29:57 +00001436static s32 ixgbe_atr_get_src_ipv4_82599(union ixgbe_atr_input *input,
1437 __be32 *src_addr)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001438{
Alexander Duyck905e4a42011-01-06 14:29:57 +00001439 *src_addr = input->formatted.src_ip[0];
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001440
1441 return 0;
1442}
1443
1444/**
1445 * ixgbe_atr_get_dst_ipv4_82599 - Gets the destination IPv4 address
1446 * @input: input stream to search
1447 * @dst_addr: the IP address to load
1448 **/
Alexander Duyck905e4a42011-01-06 14:29:57 +00001449static s32 ixgbe_atr_get_dst_ipv4_82599(union ixgbe_atr_input *input,
1450 __be32 *dst_addr)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001451{
Alexander Duyck905e4a42011-01-06 14:29:57 +00001452 *dst_addr = input->formatted.dst_ip[0];
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001453
1454 return 0;
1455}
1456
1457/**
1458 * ixgbe_atr_get_src_ipv6_82599 - Gets the source IPv6 address
1459 * @input: input stream to search
1460 * @src_addr_1: the first 4 bytes of the IP address to load
1461 * @src_addr_2: the second 4 bytes of the IP address to load
1462 * @src_addr_3: the third 4 bytes of the IP address to load
1463 * @src_addr_4: the fourth 4 bytes of the IP address to load
1464 **/
Alexander Duyck905e4a42011-01-06 14:29:57 +00001465static s32 ixgbe_atr_get_src_ipv6_82599(union ixgbe_atr_input *input,
1466 __be32 *src_addr_0, __be32 *src_addr_1,
1467 __be32 *src_addr_2, __be32 *src_addr_3)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001468{
Alexander Duyck905e4a42011-01-06 14:29:57 +00001469 *src_addr_0 = input->formatted.src_ip[0];
1470 *src_addr_1 = input->formatted.src_ip[1];
1471 *src_addr_2 = input->formatted.src_ip[2];
1472 *src_addr_3 = input->formatted.src_ip[3];
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001473
1474 return 0;
1475}
1476
1477/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001478 * ixgbe_atr_get_src_port_82599 - Gets the source port
1479 * @input: input stream to modify
1480 * @src_port: the source port to load
1481 *
1482 * Even though the input is given in big-endian, the FDIRPORT registers
1483 * expect the ports to be programmed in little-endian. Hence the need to swap
1484 * endianness when retrieving the data. This can be confusing since the
1485 * internal hash engine expects it to be big-endian.
1486 **/
Alexander Duyck905e4a42011-01-06 14:29:57 +00001487static s32 ixgbe_atr_get_src_port_82599(union ixgbe_atr_input *input,
1488 __be16 *src_port)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001489{
Alexander Duyck905e4a42011-01-06 14:29:57 +00001490 *src_port = input->formatted.src_port;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001491
1492 return 0;
1493}
1494
1495/**
1496 * ixgbe_atr_get_dst_port_82599 - Gets the destination port
1497 * @input: input stream to modify
1498 * @dst_port: the destination port to load
1499 *
1500 * Even though the input is given in big-endian, the FDIRPORT registers
1501 * expect the ports to be programmed in little-endian. Hence the need to swap
1502 * endianness when retrieving the data. This can be confusing since the
1503 * internal hash engine expects it to be big-endian.
1504 **/
Alexander Duyck905e4a42011-01-06 14:29:57 +00001505static s32 ixgbe_atr_get_dst_port_82599(union ixgbe_atr_input *input,
1506 __be16 *dst_port)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001507{
Alexander Duyck905e4a42011-01-06 14:29:57 +00001508 *dst_port = input->formatted.dst_port;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001509
1510 return 0;
1511}
1512
1513/**
1514 * ixgbe_atr_get_flex_byte_82599 - Gets the flexible bytes
1515 * @input: input stream to modify
1516 * @flex_bytes: the flexible bytes to load
1517 **/
Alexander Duyck905e4a42011-01-06 14:29:57 +00001518static s32 ixgbe_atr_get_flex_byte_82599(union ixgbe_atr_input *input,
1519 __be16 *flex_bytes)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001520{
Alexander Duyck905e4a42011-01-06 14:29:57 +00001521 *flex_bytes = input->formatted.flex_bytes;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001522
1523 return 0;
1524}
1525
1526/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001527 * ixgbe_atr_get_l4type_82599 - Gets the layer 4 packet type
1528 * @input: input stream to modify
1529 * @l4type: the layer 4 type value to load
1530 **/
Alexander Duyck905e4a42011-01-06 14:29:57 +00001531static s32 ixgbe_atr_get_l4type_82599(union ixgbe_atr_input *input,
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001532 u8 *l4type)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001533{
Alexander Duyck905e4a42011-01-06 14:29:57 +00001534 *l4type = input->formatted.flow_type;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001535
1536 return 0;
1537}
1538
1539/**
1540 * ixgbe_atr_add_signature_filter_82599 - Adds a signature hash filter
1541 * @hw: pointer to hardware structure
1542 * @stream: input bitstream
1543 * @queue: queue index to direct traffic to
1544 **/
1545s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Alexander Duyck905e4a42011-01-06 14:29:57 +00001546 union ixgbe_atr_input *input,
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001547 u8 queue)
1548{
1549 u64 fdirhashcmd;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001550 u32 fdircmd;
1551 u32 bucket_hash, sig_hash;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001552
Alexander Duyck905e4a42011-01-06 14:29:57 +00001553 /*
1554 * Get the flow_type in order to program FDIRCMD properly
1555 * lowest 2 bits are FDIRCMD.L4TYPE, third lowest bit is FDIRCMD.IPV6
1556 */
1557 switch (input->formatted.flow_type) {
1558 case IXGBE_ATR_FLOW_TYPE_TCPV4:
1559 case IXGBE_ATR_FLOW_TYPE_UDPV4:
1560 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
1561 case IXGBE_ATR_FLOW_TYPE_TCPV6:
1562 case IXGBE_ATR_FLOW_TYPE_UDPV6:
1563 case IXGBE_ATR_FLOW_TYPE_SCTPV6:
1564 break;
1565 default:
1566 hw_dbg(hw, " Error on flow type input\n");
1567 return IXGBE_ERR_CONFIG;
1568 }
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001569
Alexander Duyck905e4a42011-01-06 14:29:57 +00001570 /* configure FDIRCMD register */
1571 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1572 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
1573 fdircmd |= input->formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
1574 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001575
1576 /*
1577 * The lower 32-bits of fdirhashcmd is for FDIRHASH, the upper 32-bits
1578 * is for FDIRCMD. Then do a 64-bit register write from FDIRHASH.
1579 */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001580 fdirhashcmd = (u64)fdircmd << 32;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001581
Alexander Duyck905e4a42011-01-06 14:29:57 +00001582 sig_hash = ixgbe_atr_compute_hash_82599(input,
1583 IXGBE_ATR_SIGNATURE_HASH_KEY);
1584 fdirhashcmd |= sig_hash << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001585
Alexander Duyck905e4a42011-01-06 14:29:57 +00001586 bucket_hash = ixgbe_atr_compute_hash_82599(input,
1587 IXGBE_ATR_BUCKET_HASH_KEY);
1588 fdirhashcmd |= bucket_hash;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001589
1590 IXGBE_WRITE_REG64(hw, IXGBE_FDIRHASH, fdirhashcmd);
1591
1592 return 0;
1593}
1594
1595/**
1596 * ixgbe_fdir_add_perfect_filter_82599 - Adds a perfect filter
1597 * @hw: pointer to hardware structure
1598 * @input: input bitstream
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001599 * @input_masks: bitwise masks for relevant fields
1600 * @soft_id: software index into the silicon hash tables for filter storage
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001601 * @queue: queue index to direct traffic to
1602 *
1603 * Note that the caller to this function must lock before calling, since the
1604 * hardware writes must be protected from one another.
1605 **/
1606s32 ixgbe_fdir_add_perfect_filter_82599(struct ixgbe_hw *hw,
Alexander Duyck905e4a42011-01-06 14:29:57 +00001607 union ixgbe_atr_input *input,
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001608 struct ixgbe_atr_input_masks *input_masks,
1609 u16 soft_id, u8 queue)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001610{
1611 u32 fdircmd = 0;
1612 u32 fdirhash;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001613 u32 src_ipv4 = 0, dst_ipv4 = 0;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001614 u32 src_ipv6_1, src_ipv6_2, src_ipv6_3, src_ipv6_4;
1615 u16 src_port, dst_port, vlan_id, flex_bytes;
1616 u16 bucket_hash;
1617 u8 l4type;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001618 u8 fdirm = 0;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001619
1620 /* Get our input values */
1621 ixgbe_atr_get_l4type_82599(input, &l4type);
1622
1623 /*
1624 * Check l4type formatting, and bail out before we touch the hardware
1625 * if there's a configuration issue
1626 */
1627 switch (l4type & IXGBE_ATR_L4TYPE_MASK) {
1628 case IXGBE_ATR_L4TYPE_TCP:
1629 fdircmd |= IXGBE_FDIRCMD_L4TYPE_TCP;
1630 break;
1631 case IXGBE_ATR_L4TYPE_UDP:
1632 fdircmd |= IXGBE_FDIRCMD_L4TYPE_UDP;
1633 break;
1634 case IXGBE_ATR_L4TYPE_SCTP:
1635 fdircmd |= IXGBE_FDIRCMD_L4TYPE_SCTP;
1636 break;
1637 default:
1638 hw_dbg(hw, "Error on l4type input\n");
1639 return IXGBE_ERR_CONFIG;
1640 }
1641
1642 bucket_hash = ixgbe_atr_compute_hash_82599(input,
1643 IXGBE_ATR_BUCKET_HASH_KEY);
1644
1645 /* bucket_hash is only 15 bits */
1646 bucket_hash &= IXGBE_ATR_HASH_MASK;
1647
1648 ixgbe_atr_get_vlan_id_82599(input, &vlan_id);
1649 ixgbe_atr_get_src_port_82599(input, &src_port);
1650 ixgbe_atr_get_dst_port_82599(input, &dst_port);
1651 ixgbe_atr_get_flex_byte_82599(input, &flex_bytes);
1652
1653 fdirhash = soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT | bucket_hash;
1654
1655 /* Now figure out if we're IPv4 or IPv6 */
1656 if (l4type & IXGBE_ATR_L4TYPE_IPV6_MASK) {
1657 /* IPv6 */
1658 ixgbe_atr_get_src_ipv6_82599(input, &src_ipv6_1, &src_ipv6_2,
1659 &src_ipv6_3, &src_ipv6_4);
1660
1661 IXGBE_WRITE_REG(hw, IXGBE_FDIRSIPv6(0), src_ipv6_1);
1662 IXGBE_WRITE_REG(hw, IXGBE_FDIRSIPv6(1), src_ipv6_2);
1663 IXGBE_WRITE_REG(hw, IXGBE_FDIRSIPv6(2), src_ipv6_3);
1664 /* The last 4 bytes is the same register as IPv4 */
1665 IXGBE_WRITE_REG(hw, IXGBE_FDIRIPSA, src_ipv6_4);
1666
1667 fdircmd |= IXGBE_FDIRCMD_IPV6;
1668 fdircmd |= IXGBE_FDIRCMD_IPv6DMATCH;
1669 } else {
1670 /* IPv4 */
1671 ixgbe_atr_get_src_ipv4_82599(input, &src_ipv4);
1672 IXGBE_WRITE_REG(hw, IXGBE_FDIRIPSA, src_ipv4);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001673 }
1674
1675 ixgbe_atr_get_dst_ipv4_82599(input, &dst_ipv4);
1676 IXGBE_WRITE_REG(hw, IXGBE_FDIRIPDA, dst_ipv4);
1677
1678 IXGBE_WRITE_REG(hw, IXGBE_FDIRVLAN, (vlan_id |
1679 (flex_bytes << IXGBE_FDIRVLAN_FLEX_SHIFT)));
1680 IXGBE_WRITE_REG(hw, IXGBE_FDIRPORT, (src_port |
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001681 (dst_port << IXGBE_FDIRPORT_DESTINATION_SHIFT)));
1682
1683 /*
Ben Hutchingsbe2902d2010-09-16 11:28:07 +00001684 * Program the relevant mask registers. L4type cannot be
1685 * masked out in this implementation.
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001686 *
1687 * This also assumes IPv4 only. IPv6 masking isn't supported at this
1688 * point in time.
1689 */
Ben Hutchingsbe2902d2010-09-16 11:28:07 +00001690 IXGBE_WRITE_REG(hw, IXGBE_FDIRSIP4M, input_masks->src_ip_mask);
1691 IXGBE_WRITE_REG(hw, IXGBE_FDIRDIP4M, input_masks->dst_ip_mask);
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001692
1693 switch (l4type & IXGBE_ATR_L4TYPE_MASK) {
1694 case IXGBE_ATR_L4TYPE_TCP:
Ben Hutchingsbe2902d2010-09-16 11:28:07 +00001695 IXGBE_WRITE_REG(hw, IXGBE_FDIRTCPM, input_masks->src_port_mask);
1696 IXGBE_WRITE_REG(hw, IXGBE_FDIRTCPM,
1697 (IXGBE_READ_REG(hw, IXGBE_FDIRTCPM) |
1698 (input_masks->dst_port_mask << 16)));
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001699 break;
1700 case IXGBE_ATR_L4TYPE_UDP:
Ben Hutchingsbe2902d2010-09-16 11:28:07 +00001701 IXGBE_WRITE_REG(hw, IXGBE_FDIRUDPM, input_masks->src_port_mask);
1702 IXGBE_WRITE_REG(hw, IXGBE_FDIRUDPM,
1703 (IXGBE_READ_REG(hw, IXGBE_FDIRUDPM) |
1704 (input_masks->src_port_mask << 16)));
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001705 break;
1706 default:
1707 /* this already would have failed above */
1708 break;
1709 }
1710
1711 /* Program the last mask register, FDIRM */
Ben Hutchingsbe2902d2010-09-16 11:28:07 +00001712 if (input_masks->vlan_id_mask)
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001713 /* Mask both VLAN and VLANP - bits 0 and 1 */
1714 fdirm |= 0x3;
1715
Ben Hutchingsbe2902d2010-09-16 11:28:07 +00001716 if (input_masks->data_mask)
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001717 /* Flex bytes need masking, so mask the whole thing - bit 4 */
1718 fdirm |= 0x10;
1719
1720 /* Now mask VM pool and destination IPv6 - bits 5 and 2 */
1721 fdirm |= 0x24;
1722
1723 IXGBE_WRITE_REG(hw, IXGBE_FDIRM, fdirm);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001724
1725 fdircmd |= IXGBE_FDIRCMD_CMD_ADD_FLOW;
1726 fdircmd |= IXGBE_FDIRCMD_FILTER_UPDATE;
1727 fdircmd |= IXGBE_FDIRCMD_LAST;
1728 fdircmd |= IXGBE_FDIRCMD_QUEUE_EN;
1729 fdircmd |= queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
1730
1731 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1732 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, fdircmd);
1733
1734 return 0;
1735}
1736/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001737 * ixgbe_read_analog_reg8_82599 - Reads 8 bit Omer analog register
1738 * @hw: pointer to hardware structure
1739 * @reg: analog register to read
1740 * @val: read value
1741 *
1742 * Performs read operation to Omer analog register specified.
1743 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001744static s32 ixgbe_read_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 *val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001745{
1746 u32 core_ctl;
1747
1748 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, IXGBE_CORECTL_WRITE_CMD |
1749 (reg << 8));
1750 IXGBE_WRITE_FLUSH(hw);
1751 udelay(10);
1752 core_ctl = IXGBE_READ_REG(hw, IXGBE_CORECTL);
1753 *val = (u8)core_ctl;
1754
1755 return 0;
1756}
1757
1758/**
1759 * ixgbe_write_analog_reg8_82599 - Writes 8 bit Omer analog register
1760 * @hw: pointer to hardware structure
1761 * @reg: atlas register to write
1762 * @val: value to write
1763 *
1764 * Performs write operation to Omer analog register specified.
1765 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001766static s32 ixgbe_write_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001767{
1768 u32 core_ctl;
1769
1770 core_ctl = (reg << 8) | val;
1771 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, core_ctl);
1772 IXGBE_WRITE_FLUSH(hw);
1773 udelay(10);
1774
1775 return 0;
1776}
1777
1778/**
1779 * ixgbe_start_hw_82599 - Prepare hardware for Tx/Rx
1780 * @hw: pointer to hardware structure
1781 *
1782 * Starts the hardware using the generic start_hw function.
1783 * Then performs device-specific:
1784 * Clears the rate limiter registers.
1785 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001786static s32 ixgbe_start_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001787{
1788 u32 q_num;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001789 s32 ret_val;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001790
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001791 ret_val = ixgbe_start_hw_generic(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001792
1793 /* Clear the rate limiters */
1794 for (q_num = 0; q_num < hw->mac.max_tx_queues; q_num++) {
1795 IXGBE_WRITE_REG(hw, IXGBE_RTTDQSEL, q_num);
1796 IXGBE_WRITE_REG(hw, IXGBE_RTTBCNRC, 0);
1797 }
1798 IXGBE_WRITE_FLUSH(hw);
1799
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001800 /* We need to run link autotry after the driver loads */
1801 hw->mac.autotry_restart = true;
1802
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00001803 if (ret_val == 0)
1804 ret_val = ixgbe_verify_fw_version_82599(hw);
1805
1806 return ret_val;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001807}
1808
1809/**
1810 * ixgbe_identify_phy_82599 - Get physical layer module
1811 * @hw: pointer to hardware structure
1812 *
1813 * Determines the physical layer module found on the current adapter.
1814 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001815static s32 ixgbe_identify_phy_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001816{
1817 s32 status = IXGBE_ERR_PHY_ADDR_INVALID;
1818 status = ixgbe_identify_phy_generic(hw);
1819 if (status != 0)
1820 status = ixgbe_identify_sfp_module_generic(hw);
1821 return status;
1822}
1823
1824/**
1825 * ixgbe_get_supported_physical_layer_82599 - Returns physical layer type
1826 * @hw: pointer to hardware structure
1827 *
1828 * Determines physical layer capabilities of the current configuration.
1829 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001830static u32 ixgbe_get_supported_physical_layer_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001831{
1832 u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001833 u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
1834 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
1835 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
1836 u32 pma_pmd_10g_parallel = autoc & IXGBE_AUTOC_10G_PMA_PMD_MASK;
1837 u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
1838 u16 ext_ability = 0;
PJ Waskiewicz1339b9e2009-03-13 22:12:29 +00001839 u8 comp_codes_10g = 0;
Don Skidmorecb836a92010-06-29 18:30:59 +00001840 u8 comp_codes_1g = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001841
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001842 hw->phy.ops.identify(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001843
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001844 if (hw->phy.type == ixgbe_phy_tn ||
Don Skidmorefe15e8e2010-11-16 19:27:16 -08001845 hw->phy.type == ixgbe_phy_aq ||
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001846 hw->phy.type == ixgbe_phy_cu_unknown) {
Ben Hutchings6b73e102009-04-29 08:08:58 +00001847 hw->phy.ops.read_reg(hw, MDIO_PMA_EXTABLE, MDIO_MMD_PMAPMD,
1848 &ext_ability);
1849 if (ext_ability & MDIO_PMA_EXTABLE_10GBT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001850 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00001851 if (ext_ability & MDIO_PMA_EXTABLE_1000BT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001852 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00001853 if (ext_ability & MDIO_PMA_EXTABLE_100BTX)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001854 physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
1855 goto out;
1856 }
1857
1858 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
1859 case IXGBE_AUTOC_LMS_1G_AN:
1860 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
1861 if (pma_pmd_1g == IXGBE_AUTOC_1G_KX_BX) {
1862 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX |
1863 IXGBE_PHYSICAL_LAYER_1000BASE_BX;
1864 goto out;
1865 } else
1866 /* SFI mode so read SFP module */
1867 goto sfp_check;
1868 break;
1869 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
1870 if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_CX4)
1871 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_CX4;
1872 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_KX4)
1873 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +00001874 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_XAUI)
1875 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_XAUI;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001876 goto out;
1877 break;
1878 case IXGBE_AUTOC_LMS_10G_SERIAL:
1879 if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_KR) {
1880 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KR;
1881 goto out;
1882 } else if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)
1883 goto sfp_check;
1884 break;
1885 case IXGBE_AUTOC_LMS_KX4_KX_KR:
1886 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
1887 if (autoc & IXGBE_AUTOC_KX_SUPP)
1888 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_KX;
1889 if (autoc & IXGBE_AUTOC_KX4_SUPP)
1890 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
1891 if (autoc & IXGBE_AUTOC_KR_SUPP)
1892 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KR;
1893 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001894 break;
1895 default:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001896 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001897 break;
1898 }
1899
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001900sfp_check:
1901 /* SFP check must be done last since DA modules are sometimes used to
1902 * test KR mode - we need to id KR mode correctly before SFP module.
1903 * Call identify_sfp because the pluggable module may have changed */
1904 hw->phy.ops.identify_sfp(hw);
1905 if (hw->phy.sfp_type == ixgbe_sfp_type_not_present)
1906 goto out;
1907
1908 switch (hw->phy.type) {
Don Skidmoreea0a04d2010-05-18 16:00:13 +00001909 case ixgbe_phy_sfp_passive_tyco:
1910 case ixgbe_phy_sfp_passive_unknown:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001911 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
1912 break;
Don Skidmoreea0a04d2010-05-18 16:00:13 +00001913 case ixgbe_phy_sfp_ftl_active:
1914 case ixgbe_phy_sfp_active_unknown:
1915 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_ACTIVE_DA;
1916 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001917 case ixgbe_phy_sfp_avago:
1918 case ixgbe_phy_sfp_ftl:
1919 case ixgbe_phy_sfp_intel:
1920 case ixgbe_phy_sfp_unknown:
1921 hw->phy.ops.read_i2c_eeprom(hw,
Don Skidmorecb836a92010-06-29 18:30:59 +00001922 IXGBE_SFF_1GBE_COMP_CODES, &comp_codes_1g);
1923 hw->phy.ops.read_i2c_eeprom(hw,
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001924 IXGBE_SFF_10GBE_COMP_CODES, &comp_codes_10g);
1925 if (comp_codes_10g & IXGBE_SFF_10GBASESR_CAPABLE)
1926 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
1927 else if (comp_codes_10g & IXGBE_SFF_10GBASELR_CAPABLE)
1928 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
Don Skidmorecb836a92010-06-29 18:30:59 +00001929 else if (comp_codes_1g & IXGBE_SFF_1GBASET_CAPABLE)
1930 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_T;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001931 break;
1932 default:
1933 break;
1934 }
1935
1936out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001937 return physical_layer;
1938}
1939
1940/**
1941 * ixgbe_enable_rx_dma_82599 - Enable the Rx DMA unit on 82599
1942 * @hw: pointer to hardware structure
1943 * @regval: register value to write to RXCTRL
1944 *
1945 * Enables the Rx DMA unit for 82599
1946 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001947static s32 ixgbe_enable_rx_dma_82599(struct ixgbe_hw *hw, u32 regval)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001948{
1949#define IXGBE_MAX_SECRX_POLL 30
1950 int i;
1951 int secrxreg;
1952
1953 /*
1954 * Workaround for 82599 silicon errata when enabling the Rx datapath.
1955 * If traffic is incoming before we enable the Rx unit, it could hang
1956 * the Rx DMA unit. Therefore, make sure the security engine is
1957 * completely disabled prior to enabling the Rx unit.
1958 */
1959 secrxreg = IXGBE_READ_REG(hw, IXGBE_SECRXCTRL);
1960 secrxreg |= IXGBE_SECRXCTRL_RX_DIS;
1961 IXGBE_WRITE_REG(hw, IXGBE_SECRXCTRL, secrxreg);
1962 for (i = 0; i < IXGBE_MAX_SECRX_POLL; i++) {
1963 secrxreg = IXGBE_READ_REG(hw, IXGBE_SECRXSTAT);
1964 if (secrxreg & IXGBE_SECRXSTAT_SECRX_RDY)
1965 break;
1966 else
1967 udelay(10);
1968 }
1969
1970 /* For informational purposes only */
1971 if (i >= IXGBE_MAX_SECRX_POLL)
1972 hw_dbg(hw, "Rx unit being enabled before security "
1973 "path fully disabled. Continuing with init.\n");
1974
1975 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, regval);
1976 secrxreg = IXGBE_READ_REG(hw, IXGBE_SECRXCTRL);
1977 secrxreg &= ~IXGBE_SECRXCTRL_RX_DIS;
1978 IXGBE_WRITE_REG(hw, IXGBE_SECRXCTRL, secrxreg);
1979 IXGBE_WRITE_FLUSH(hw);
1980
1981 return 0;
1982}
1983
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001984/**
1985 * ixgbe_get_device_caps_82599 - Get additional device capabilities
1986 * @hw: pointer to hardware structure
1987 * @device_caps: the EEPROM word with the extra device capabilities
1988 *
1989 * This function will read the EEPROM location for the device capabilities,
1990 * and return the word through device_caps.
1991 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001992static s32 ixgbe_get_device_caps_82599(struct ixgbe_hw *hw, u16 *device_caps)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00001993{
1994 hw->eeprom.ops.read(hw, IXGBE_DEVICE_CAPS, device_caps);
1995
1996 return 0;
1997}
1998
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00001999/**
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002000 * ixgbe_verify_fw_version_82599 - verify fw version for 82599
2001 * @hw: pointer to hardware structure
2002 *
2003 * Verifies that installed the firmware version is 0.6 or higher
2004 * for SFI devices. All 82599 SFI devices should have version 0.6 or higher.
2005 *
2006 * Returns IXGBE_ERR_EEPROM_VERSION if the FW is not present or
2007 * if the FW version is not supported.
2008 **/
2009static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw)
2010{
2011 s32 status = IXGBE_ERR_EEPROM_VERSION;
2012 u16 fw_offset, fw_ptp_cfg_offset;
2013 u16 fw_version = 0;
2014
2015 /* firmware check is only necessary for SFI devices */
2016 if (hw->phy.media_type != ixgbe_media_type_fiber) {
2017 status = 0;
2018 goto fw_version_out;
2019 }
2020
2021 /* get the offset to the Firmware Module block */
2022 hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset);
2023
2024 if ((fw_offset == 0) || (fw_offset == 0xFFFF))
2025 goto fw_version_out;
2026
2027 /* get the offset to the Pass Through Patch Configuration block */
2028 hw->eeprom.ops.read(hw, (fw_offset +
2029 IXGBE_FW_PASSTHROUGH_PATCH_CONFIG_PTR),
2030 &fw_ptp_cfg_offset);
2031
2032 if ((fw_ptp_cfg_offset == 0) || (fw_ptp_cfg_offset == 0xFFFF))
2033 goto fw_version_out;
2034
2035 /* get the firmware version */
2036 hw->eeprom.ops.read(hw, (fw_ptp_cfg_offset +
2037 IXGBE_FW_PATCH_VERSION_4),
2038 &fw_version);
2039
2040 if (fw_version > 0x5)
2041 status = 0;
2042
2043fw_version_out:
2044 return status;
2045}
2046
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002047static struct ixgbe_mac_operations mac_ops_82599 = {
2048 .init_hw = &ixgbe_init_hw_generic,
2049 .reset_hw = &ixgbe_reset_hw_82599,
2050 .start_hw = &ixgbe_start_hw_82599,
2051 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
2052 .get_media_type = &ixgbe_get_media_type_82599,
2053 .get_supported_physical_layer = &ixgbe_get_supported_physical_layer_82599,
2054 .enable_rx_dma = &ixgbe_enable_rx_dma_82599,
2055 .get_mac_addr = &ixgbe_get_mac_addr_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002056 .get_san_mac_addr = &ixgbe_get_san_mac_addr_generic,
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002057 .get_device_caps = &ixgbe_get_device_caps_82599,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002058 .get_wwn_prefix = &ixgbe_get_wwn_prefix_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002059 .stop_adapter = &ixgbe_stop_adapter_generic,
2060 .get_bus_info = &ixgbe_get_bus_info_generic,
2061 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie,
2062 .read_analog_reg8 = &ixgbe_read_analog_reg8_82599,
2063 .write_analog_reg8 = &ixgbe_write_analog_reg8_82599,
2064 .setup_link = &ixgbe_setup_mac_link_82599,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002065 .check_link = &ixgbe_check_mac_link_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002066 .get_link_capabilities = &ixgbe_get_link_capabilities_82599,
2067 .led_on = &ixgbe_led_on_generic,
2068 .led_off = &ixgbe_led_off_generic,
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002069 .blink_led_start = &ixgbe_blink_led_start_generic,
2070 .blink_led_stop = &ixgbe_blink_led_stop_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002071 .set_rar = &ixgbe_set_rar_generic,
2072 .clear_rar = &ixgbe_clear_rar_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002073 .set_vmdq = &ixgbe_set_vmdq_generic,
2074 .clear_vmdq = &ixgbe_clear_vmdq_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002075 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
2076 .update_uc_addr_list = &ixgbe_update_uc_addr_list_generic,
2077 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
2078 .enable_mc = &ixgbe_enable_mc_generic,
2079 .disable_mc = &ixgbe_disable_mc_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002080 .clear_vfta = &ixgbe_clear_vfta_generic,
2081 .set_vfta = &ixgbe_set_vfta_generic,
2082 .fc_enable = &ixgbe_fc_enable_generic,
2083 .init_uta_tables = &ixgbe_init_uta_tables_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002084 .setup_sfp = &ixgbe_setup_sfp_modules_82599,
Greg Rosea985b6c32010-11-18 03:02:52 +00002085 .set_mac_anti_spoofing = &ixgbe_set_mac_anti_spoofing,
2086 .set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002087};
2088
2089static struct ixgbe_eeprom_operations eeprom_ops_82599 = {
2090 .init_params = &ixgbe_init_eeprom_params_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002091 .read = &ixgbe_read_eerd_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002092 .write = &ixgbe_write_eeprom_generic,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002093 .calc_checksum = &ixgbe_calc_eeprom_checksum_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002094 .validate_checksum = &ixgbe_validate_eeprom_checksum_generic,
2095 .update_checksum = &ixgbe_update_eeprom_checksum_generic,
2096};
2097
2098static struct ixgbe_phy_operations phy_ops_82599 = {
2099 .identify = &ixgbe_identify_phy_82599,
2100 .identify_sfp = &ixgbe_identify_sfp_module_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002101 .init = &ixgbe_init_phy_ops_82599,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002102 .reset = &ixgbe_reset_phy_generic,
2103 .read_reg = &ixgbe_read_phy_reg_generic,
2104 .write_reg = &ixgbe_write_phy_reg_generic,
2105 .setup_link = &ixgbe_setup_phy_link_generic,
2106 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
2107 .read_i2c_byte = &ixgbe_read_i2c_byte_generic,
2108 .write_i2c_byte = &ixgbe_write_i2c_byte_generic,
2109 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_generic,
2110 .write_i2c_eeprom = &ixgbe_write_i2c_eeprom_generic,
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002111 .check_overtemp = &ixgbe_tn_check_overtemp,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002112};
2113
2114struct ixgbe_info ixgbe_82599_info = {
2115 .mac = ixgbe_mac_82599EB,
2116 .get_invariants = &ixgbe_get_invariants_82599,
2117 .mac_ops = &mac_ops_82599,
2118 .eeprom_ops = &eeprom_ops_82599,
2119 .phy_ops = &phy_ops_82599,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002120 .mbx_ops = &mbx_ops_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002121};