blob: 0bf683dd512c65c4bb3f7cf57bdd1597d5639c72 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080032#include "drmP.h"
33#include "intel_drv.h"
34#include "i915_drm.h"
35#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070036#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100037#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038
39#include "drm_crtc_helper.h"
40
Zhenyu Wang32f9d652009-07-24 01:00:32 +080041#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
42
Jesse Barnes79e53942008-11-07 14:24:08 -080043bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080044static void intel_update_watermarks(struct drm_device *dev);
Jesse Barnes652c3932009-08-17 13:31:43 -070045static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
49 /* given values */
50 int n;
51 int m1, m2;
52 int p1, p2;
53 /* derived values */
54 int dot;
55 int vco;
56 int m;
57 int p;
58} intel_clock_t;
59
60typedef struct {
61 int min, max;
62} intel_range_t;
63
64typedef struct {
65 int dot_limit;
66 int p2_slow, p2_fast;
67} intel_p2_t;
68
69#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080070typedef struct intel_limit intel_limit_t;
71struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080072 intel_range_t dot, vco, n, m, m1, m2, p, p1;
73 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080074 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
75 int, int, intel_clock_t *);
76};
Jesse Barnes79e53942008-11-07 14:24:08 -080077
78#define I8XX_DOT_MIN 25000
79#define I8XX_DOT_MAX 350000
80#define I8XX_VCO_MIN 930000
81#define I8XX_VCO_MAX 1400000
82#define I8XX_N_MIN 3
83#define I8XX_N_MAX 16
84#define I8XX_M_MIN 96
85#define I8XX_M_MAX 140
86#define I8XX_M1_MIN 18
87#define I8XX_M1_MAX 26
88#define I8XX_M2_MIN 6
89#define I8XX_M2_MAX 16
90#define I8XX_P_MIN 4
91#define I8XX_P_MAX 128
92#define I8XX_P1_MIN 2
93#define I8XX_P1_MAX 33
94#define I8XX_P1_LVDS_MIN 1
95#define I8XX_P1_LVDS_MAX 6
96#define I8XX_P2_SLOW 4
97#define I8XX_P2_FAST 2
98#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e3952009-07-17 11:44:30 +080099#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800100#define I8XX_P2_SLOW_LIMIT 165000
101
102#define I9XX_DOT_MIN 20000
103#define I9XX_DOT_MAX 400000
104#define I9XX_VCO_MIN 1400000
105#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500106#define PINEVIEW_VCO_MIN 1700000
107#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500108#define I9XX_N_MIN 1
109#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500110/* Pineview's Ncounter is a ring counter */
111#define PINEVIEW_N_MIN 3
112#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800113#define I9XX_M_MIN 70
114#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500115#define PINEVIEW_M_MIN 2
116#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800117#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500118#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800119#define I9XX_M2_MIN 5
120#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500121/* Pineview M1 is reserved, and must be 0 */
122#define PINEVIEW_M1_MIN 0
123#define PINEVIEW_M1_MAX 0
124#define PINEVIEW_M2_MIN 0
125#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800126#define I9XX_P_SDVO_DAC_MIN 5
127#define I9XX_P_SDVO_DAC_MAX 80
128#define I9XX_P_LVDS_MIN 7
129#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500130#define PINEVIEW_P_LVDS_MIN 7
131#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800132#define I9XX_P1_MIN 1
133#define I9XX_P1_MAX 8
134#define I9XX_P2_SDVO_DAC_SLOW 10
135#define I9XX_P2_SDVO_DAC_FAST 5
136#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
137#define I9XX_P2_LVDS_SLOW 14
138#define I9XX_P2_LVDS_FAST 7
139#define I9XX_P2_LVDS_SLOW_LIMIT 112000
140
Ma Ling044c7c42009-03-18 20:13:23 +0800141/*The parameter is for SDVO on G4x platform*/
142#define G4X_DOT_SDVO_MIN 25000
143#define G4X_DOT_SDVO_MAX 270000
144#define G4X_VCO_MIN 1750000
145#define G4X_VCO_MAX 3500000
146#define G4X_N_SDVO_MIN 1
147#define G4X_N_SDVO_MAX 4
148#define G4X_M_SDVO_MIN 104
149#define G4X_M_SDVO_MAX 138
150#define G4X_M1_SDVO_MIN 17
151#define G4X_M1_SDVO_MAX 23
152#define G4X_M2_SDVO_MIN 5
153#define G4X_M2_SDVO_MAX 11
154#define G4X_P_SDVO_MIN 10
155#define G4X_P_SDVO_MAX 30
156#define G4X_P1_SDVO_MIN 1
157#define G4X_P1_SDVO_MAX 3
158#define G4X_P2_SDVO_SLOW 10
159#define G4X_P2_SDVO_FAST 10
160#define G4X_P2_SDVO_LIMIT 270000
161
162/*The parameter is for HDMI_DAC on G4x platform*/
163#define G4X_DOT_HDMI_DAC_MIN 22000
164#define G4X_DOT_HDMI_DAC_MAX 400000
165#define G4X_N_HDMI_DAC_MIN 1
166#define G4X_N_HDMI_DAC_MAX 4
167#define G4X_M_HDMI_DAC_MIN 104
168#define G4X_M_HDMI_DAC_MAX 138
169#define G4X_M1_HDMI_DAC_MIN 16
170#define G4X_M1_HDMI_DAC_MAX 23
171#define G4X_M2_HDMI_DAC_MIN 5
172#define G4X_M2_HDMI_DAC_MAX 11
173#define G4X_P_HDMI_DAC_MIN 5
174#define G4X_P_HDMI_DAC_MAX 80
175#define G4X_P1_HDMI_DAC_MIN 1
176#define G4X_P1_HDMI_DAC_MAX 8
177#define G4X_P2_HDMI_DAC_SLOW 10
178#define G4X_P2_HDMI_DAC_FAST 5
179#define G4X_P2_HDMI_DAC_LIMIT 165000
180
181/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
182#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
184#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
185#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
186#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
187#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
188#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
190#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
192#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
193#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
194#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
196#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
197#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
199
200/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
201#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
203#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
204#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
205#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
206#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
207#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
208#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
209#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
210#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
211#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
212#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
213#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
214#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
215#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
216#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
218
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700219/*The parameter is for DISPLAY PORT on G4x platform*/
220#define G4X_DOT_DISPLAY_PORT_MIN 161670
221#define G4X_DOT_DISPLAY_PORT_MAX 227000
222#define G4X_N_DISPLAY_PORT_MIN 1
223#define G4X_N_DISPLAY_PORT_MAX 2
224#define G4X_M_DISPLAY_PORT_MIN 97
225#define G4X_M_DISPLAY_PORT_MAX 108
226#define G4X_M1_DISPLAY_PORT_MIN 0x10
227#define G4X_M1_DISPLAY_PORT_MAX 0x12
228#define G4X_M2_DISPLAY_PORT_MIN 0x05
229#define G4X_M2_DISPLAY_PORT_MAX 0x06
230#define G4X_P_DISPLAY_PORT_MIN 10
231#define G4X_P_DISPLAY_PORT_MAX 20
232#define G4X_P1_DISPLAY_PORT_MIN 1
233#define G4X_P1_DISPLAY_PORT_MAX 2
234#define G4X_P2_DISPLAY_PORT_SLOW 10
235#define G4X_P2_DISPLAY_PORT_FAST 10
236#define G4X_P2_DISPLAY_PORT_LIMIT 0
237
Eric Anholtbad720f2009-10-22 16:11:14 -0700238/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800239/* as we calculate clock using (register_value + 2) for
240 N/M1/M2, so here the range value for them is (actual_value-2).
241 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500242#define IRONLAKE_DOT_MIN 25000
243#define IRONLAKE_DOT_MAX 350000
244#define IRONLAKE_VCO_MIN 1760000
245#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500246#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800247#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500248#define IRONLAKE_M2_MIN 5
249#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500250#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800251
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800252/* We have parameter ranges for different type of outputs. */
253
254/* DAC & HDMI Refclk 120Mhz */
255#define IRONLAKE_DAC_N_MIN 1
256#define IRONLAKE_DAC_N_MAX 5
257#define IRONLAKE_DAC_M_MIN 79
258#define IRONLAKE_DAC_M_MAX 127
259#define IRONLAKE_DAC_P_MIN 5
260#define IRONLAKE_DAC_P_MAX 80
261#define IRONLAKE_DAC_P1_MIN 1
262#define IRONLAKE_DAC_P1_MAX 8
263#define IRONLAKE_DAC_P2_SLOW 10
264#define IRONLAKE_DAC_P2_FAST 5
265
266/* LVDS single-channel 120Mhz refclk */
267#define IRONLAKE_LVDS_S_N_MIN 1
268#define IRONLAKE_LVDS_S_N_MAX 3
269#define IRONLAKE_LVDS_S_M_MIN 79
270#define IRONLAKE_LVDS_S_M_MAX 118
271#define IRONLAKE_LVDS_S_P_MIN 28
272#define IRONLAKE_LVDS_S_P_MAX 112
273#define IRONLAKE_LVDS_S_P1_MIN 2
274#define IRONLAKE_LVDS_S_P1_MAX 8
275#define IRONLAKE_LVDS_S_P2_SLOW 14
276#define IRONLAKE_LVDS_S_P2_FAST 14
277
278/* LVDS dual-channel 120Mhz refclk */
279#define IRONLAKE_LVDS_D_N_MIN 1
280#define IRONLAKE_LVDS_D_N_MAX 3
281#define IRONLAKE_LVDS_D_M_MIN 79
282#define IRONLAKE_LVDS_D_M_MAX 127
283#define IRONLAKE_LVDS_D_P_MIN 14
284#define IRONLAKE_LVDS_D_P_MAX 56
285#define IRONLAKE_LVDS_D_P1_MIN 2
286#define IRONLAKE_LVDS_D_P1_MAX 8
287#define IRONLAKE_LVDS_D_P2_SLOW 7
288#define IRONLAKE_LVDS_D_P2_FAST 7
289
290/* LVDS single-channel 100Mhz refclk */
291#define IRONLAKE_LVDS_S_SSC_N_MIN 1
292#define IRONLAKE_LVDS_S_SSC_N_MAX 2
293#define IRONLAKE_LVDS_S_SSC_M_MIN 79
294#define IRONLAKE_LVDS_S_SSC_M_MAX 126
295#define IRONLAKE_LVDS_S_SSC_P_MIN 28
296#define IRONLAKE_LVDS_S_SSC_P_MAX 112
297#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
298#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
299#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
300#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
301
302/* LVDS dual-channel 100Mhz refclk */
303#define IRONLAKE_LVDS_D_SSC_N_MIN 1
304#define IRONLAKE_LVDS_D_SSC_N_MAX 3
305#define IRONLAKE_LVDS_D_SSC_M_MIN 79
306#define IRONLAKE_LVDS_D_SSC_M_MAX 126
307#define IRONLAKE_LVDS_D_SSC_P_MIN 14
308#define IRONLAKE_LVDS_D_SSC_P_MAX 42
309#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
310#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
311#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
312#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
313
314/* DisplayPort */
315#define IRONLAKE_DP_N_MIN 1
316#define IRONLAKE_DP_N_MAX 2
317#define IRONLAKE_DP_M_MIN 81
318#define IRONLAKE_DP_M_MAX 90
319#define IRONLAKE_DP_P_MIN 10
320#define IRONLAKE_DP_P_MAX 20
321#define IRONLAKE_DP_P2_FAST 10
322#define IRONLAKE_DP_P2_SLOW 10
323#define IRONLAKE_DP_P2_LIMIT 0
324#define IRONLAKE_DP_P1_MIN 1
325#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800326
Jesse Barnes2377b742010-07-07 14:06:43 -0700327/* FDI */
328#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
329
Ma Lingd4906092009-03-18 20:13:27 +0800330static bool
331intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
332 int target, int refclk, intel_clock_t *best_clock);
333static bool
334intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
335 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800336
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700337static bool
338intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
339 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800340static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500341intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
342 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700343
Keith Packarde4b36692009-06-05 19:22:17 -0700344static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800345 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
346 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
347 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
348 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
349 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
350 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
351 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
352 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
353 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
354 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800355 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700356};
357
358static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800359 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
360 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
361 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
362 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
363 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
364 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
365 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
366 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
367 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
368 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800369 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700370};
371
372static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800373 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
374 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
375 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
376 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
377 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
378 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
379 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
380 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
381 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
382 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800383 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700384};
385
386static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800387 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
388 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
389 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
390 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
391 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
392 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
393 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
394 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
395 /* The single-channel range is 25-112Mhz, and dual-channel
396 * is 80-224Mhz. Prefer single channel as much as possible.
397 */
398 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
399 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800400 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700401};
402
Ma Ling044c7c42009-03-18 20:13:23 +0800403 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700404static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800405 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
406 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
407 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
408 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
409 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
410 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
411 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
412 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
413 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
414 .p2_slow = G4X_P2_SDVO_SLOW,
415 .p2_fast = G4X_P2_SDVO_FAST
416 },
Ma Lingd4906092009-03-18 20:13:27 +0800417 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700418};
419
420static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800421 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
422 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
423 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
424 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
425 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
426 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
427 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
428 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
429 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
430 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
431 .p2_fast = G4X_P2_HDMI_DAC_FAST
432 },
Ma Lingd4906092009-03-18 20:13:27 +0800433 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700434};
435
436static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800437 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
438 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
439 .vco = { .min = G4X_VCO_MIN,
440 .max = G4X_VCO_MAX },
441 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
442 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
443 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
444 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
445 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
446 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
447 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
448 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
449 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
450 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
451 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
452 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
453 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
454 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
455 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
456 },
Ma Lingd4906092009-03-18 20:13:27 +0800457 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700458};
459
460static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800461 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
462 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
463 .vco = { .min = G4X_VCO_MIN,
464 .max = G4X_VCO_MAX },
465 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
466 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
467 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
468 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
469 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
470 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
471 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
472 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
473 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
474 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
475 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
476 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
477 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
478 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
479 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
480 },
Ma Lingd4906092009-03-18 20:13:27 +0800481 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700482};
483
484static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700485 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
486 .max = G4X_DOT_DISPLAY_PORT_MAX },
487 .vco = { .min = G4X_VCO_MIN,
488 .max = G4X_VCO_MAX},
489 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
490 .max = G4X_N_DISPLAY_PORT_MAX },
491 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
492 .max = G4X_M_DISPLAY_PORT_MAX },
493 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
494 .max = G4X_M1_DISPLAY_PORT_MAX },
495 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
496 .max = G4X_M2_DISPLAY_PORT_MAX },
497 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
498 .max = G4X_P_DISPLAY_PORT_MAX },
499 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
500 .max = G4X_P1_DISPLAY_PORT_MAX},
501 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
502 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
503 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
504 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700505};
506
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500507static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800508 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500509 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
510 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
511 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
512 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
513 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800514 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
515 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
516 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
517 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800518 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700519};
520
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500521static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800522 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500523 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
524 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
525 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
526 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
527 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
528 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800529 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500530 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800531 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
532 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800533 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700534};
535
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800536static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500537 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
538 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800539 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
540 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500541 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
542 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800543 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
544 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500545 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800546 .p2_slow = IRONLAKE_DAC_P2_SLOW,
547 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800548 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700549};
550
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800551static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500552 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
553 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800554 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
555 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500556 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
557 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800558 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
559 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500560 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800561 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
562 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
563 .find_pll = intel_g4x_find_best_PLL,
564};
565
566static const intel_limit_t intel_limits_ironlake_dual_lvds = {
567 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
568 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
569 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
570 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
571 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
572 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
573 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
574 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
575 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
576 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
577 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
578 .find_pll = intel_g4x_find_best_PLL,
579};
580
581static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
582 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
583 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
584 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
585 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
586 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
587 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
588 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
589 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
590 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
591 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
592 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
593 .find_pll = intel_g4x_find_best_PLL,
594};
595
596static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
597 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
598 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
599 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
600 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
601 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
602 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
603 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
604 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
605 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
606 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
607 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800608 .find_pll = intel_g4x_find_best_PLL,
609};
610
611static const intel_limit_t intel_limits_ironlake_display_port = {
612 .dot = { .min = IRONLAKE_DOT_MIN,
613 .max = IRONLAKE_DOT_MAX },
614 .vco = { .min = IRONLAKE_VCO_MIN,
615 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800616 .n = { .min = IRONLAKE_DP_N_MIN,
617 .max = IRONLAKE_DP_N_MAX },
618 .m = { .min = IRONLAKE_DP_M_MIN,
619 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800620 .m1 = { .min = IRONLAKE_M1_MIN,
621 .max = IRONLAKE_M1_MAX },
622 .m2 = { .min = IRONLAKE_M2_MIN,
623 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800624 .p = { .min = IRONLAKE_DP_P_MIN,
625 .max = IRONLAKE_DP_P_MAX },
626 .p1 = { .min = IRONLAKE_DP_P1_MIN,
627 .max = IRONLAKE_DP_P1_MAX},
628 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
629 .p2_slow = IRONLAKE_DP_P2_SLOW,
630 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800631 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800632};
633
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500634static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800635{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800636 struct drm_device *dev = crtc->dev;
637 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800638 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800639 int refclk = 120;
640
641 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
642 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
643 refclk = 100;
644
645 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
646 LVDS_CLKB_POWER_UP) {
647 /* LVDS dual channel */
648 if (refclk == 100)
649 limit = &intel_limits_ironlake_dual_lvds_100m;
650 else
651 limit = &intel_limits_ironlake_dual_lvds;
652 } else {
653 if (refclk == 100)
654 limit = &intel_limits_ironlake_single_lvds_100m;
655 else
656 limit = &intel_limits_ironlake_single_lvds;
657 }
658 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800659 HAS_eDP)
660 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800661 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800662 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800663
664 return limit;
665}
666
Ma Ling044c7c42009-03-18 20:13:23 +0800667static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
668{
669 struct drm_device *dev = crtc->dev;
670 struct drm_i915_private *dev_priv = dev->dev_private;
671 const intel_limit_t *limit;
672
673 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
674 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
675 LVDS_CLKB_POWER_UP)
676 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700677 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800678 else
679 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700680 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800681 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
682 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700683 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800684 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700685 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700686 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700687 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800688 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700689 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800690
691 return limit;
692}
693
Jesse Barnes79e53942008-11-07 14:24:08 -0800694static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
695{
696 struct drm_device *dev = crtc->dev;
697 const intel_limit_t *limit;
698
Eric Anholtbad720f2009-10-22 16:11:14 -0700699 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500700 limit = intel_ironlake_limit(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800701 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800702 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500703 } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800704 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700705 limit = &intel_limits_i9xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800706 else
Keith Packarde4b36692009-06-05 19:22:17 -0700707 limit = &intel_limits_i9xx_sdvo;
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500708 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800709 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500710 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800711 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500712 limit = &intel_limits_pineview_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800713 } else {
714 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700715 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800716 else
Keith Packarde4b36692009-06-05 19:22:17 -0700717 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800718 }
719 return limit;
720}
721
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500722/* m1 is reserved as 0 in Pineview, n is a ring counter */
723static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800724{
Shaohua Li21778322009-02-23 15:19:16 +0800725 clock->m = clock->m2 + 2;
726 clock->p = clock->p1 * clock->p2;
727 clock->vco = refclk * clock->m / clock->n;
728 clock->dot = clock->vco / clock->p;
729}
730
731static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
732{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500733 if (IS_PINEVIEW(dev)) {
734 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800735 return;
736 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800737 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
738 clock->p = clock->p1 * clock->p2;
739 clock->vco = refclk * clock->m / (clock->n + 2);
740 clock->dot = clock->vco / clock->p;
741}
742
Jesse Barnes79e53942008-11-07 14:24:08 -0800743/**
744 * Returns whether any output on the specified pipe is of the specified type
745 */
746bool intel_pipe_has_type (struct drm_crtc *crtc, int type)
747{
748 struct drm_device *dev = crtc->dev;
749 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +0800750 struct drm_encoder *l_entry;
Jesse Barnes79e53942008-11-07 14:24:08 -0800751
Zhenyu Wangc5e4df32010-03-30 14:39:27 +0800752 list_for_each_entry(l_entry, &mode_config->encoder_list, head) {
753 if (l_entry && l_entry->crtc == crtc) {
754 struct intel_encoder *intel_encoder = enc_to_intel_encoder(l_entry);
Eric Anholt21d40d32010-03-25 11:11:14 -0700755 if (intel_encoder->type == type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 return true;
757 }
758 }
759 return false;
760}
761
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800762#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800763/**
764 * Returns whether the given set of divisors are valid for a given refclk with
765 * the given connectors.
766 */
767
768static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
769{
770 const intel_limit_t *limit = intel_limit (crtc);
Shaohua Li21778322009-02-23 15:19:16 +0800771 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800772
773 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
774 INTELPllInvalid ("p1 out of range\n");
775 if (clock->p < limit->p.min || limit->p.max < clock->p)
776 INTELPllInvalid ("p out of range\n");
777 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
778 INTELPllInvalid ("m2 out of range\n");
779 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
780 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500781 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800782 INTELPllInvalid ("m1 <= m2\n");
783 if (clock->m < limit->m.min || limit->m.max < clock->m)
784 INTELPllInvalid ("m out of range\n");
785 if (clock->n < limit->n.min || limit->n.max < clock->n)
786 INTELPllInvalid ("n out of range\n");
787 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
788 INTELPllInvalid ("vco out of range\n");
789 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
790 * connector, etc., rather than just a single range.
791 */
792 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
793 INTELPllInvalid ("dot out of range\n");
794
795 return true;
796}
797
Ma Lingd4906092009-03-18 20:13:27 +0800798static bool
799intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
800 int target, int refclk, intel_clock_t *best_clock)
801
Jesse Barnes79e53942008-11-07 14:24:08 -0800802{
803 struct drm_device *dev = crtc->dev;
804 struct drm_i915_private *dev_priv = dev->dev_private;
805 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800806 int err = target;
807
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200808 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800809 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800810 /*
811 * For LVDS, if the panel is on, just rely on its current
812 * settings for dual-channel. We haven't figured out how to
813 * reliably set up different single/dual channel state, if we
814 * even can.
815 */
816 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
817 LVDS_CLKB_POWER_UP)
818 clock.p2 = limit->p2.p2_fast;
819 else
820 clock.p2 = limit->p2.p2_slow;
821 } else {
822 if (target < limit->p2.dot_limit)
823 clock.p2 = limit->p2.p2_slow;
824 else
825 clock.p2 = limit->p2.p2_fast;
826 }
827
828 memset (best_clock, 0, sizeof (*best_clock));
829
Zhao Yakui42158662009-11-20 11:24:18 +0800830 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
831 clock.m1++) {
832 for (clock.m2 = limit->m2.min;
833 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500834 /* m1 is always 0 in Pineview */
835 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800836 break;
837 for (clock.n = limit->n.min;
838 clock.n <= limit->n.max; clock.n++) {
839 for (clock.p1 = limit->p1.min;
840 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800841 int this_err;
842
Shaohua Li21778322009-02-23 15:19:16 +0800843 intel_clock(dev, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800844
845 if (!intel_PLL_is_valid(crtc, &clock))
846 continue;
847
848 this_err = abs(clock.dot - target);
849 if (this_err < err) {
850 *best_clock = clock;
851 err = this_err;
852 }
853 }
854 }
855 }
856 }
857
858 return (err != target);
859}
860
Ma Lingd4906092009-03-18 20:13:27 +0800861static bool
862intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
863 int target, int refclk, intel_clock_t *best_clock)
864{
865 struct drm_device *dev = crtc->dev;
866 struct drm_i915_private *dev_priv = dev->dev_private;
867 intel_clock_t clock;
868 int max_n;
869 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400870 /* approximately equals target * 0.00585 */
871 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800872 found = false;
873
874 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800875 int lvds_reg;
876
Eric Anholtc619eed2010-01-28 16:45:52 -0800877 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800878 lvds_reg = PCH_LVDS;
879 else
880 lvds_reg = LVDS;
881 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800882 LVDS_CLKB_POWER_UP)
883 clock.p2 = limit->p2.p2_fast;
884 else
885 clock.p2 = limit->p2.p2_slow;
886 } else {
887 if (target < limit->p2.dot_limit)
888 clock.p2 = limit->p2.p2_slow;
889 else
890 clock.p2 = limit->p2.p2_fast;
891 }
892
893 memset(best_clock, 0, sizeof(*best_clock));
894 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200895 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800896 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200897 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800898 for (clock.m1 = limit->m1.max;
899 clock.m1 >= limit->m1.min; clock.m1--) {
900 for (clock.m2 = limit->m2.max;
901 clock.m2 >= limit->m2.min; clock.m2--) {
902 for (clock.p1 = limit->p1.max;
903 clock.p1 >= limit->p1.min; clock.p1--) {
904 int this_err;
905
Shaohua Li21778322009-02-23 15:19:16 +0800906 intel_clock(dev, refclk, &clock);
Ma Lingd4906092009-03-18 20:13:27 +0800907 if (!intel_PLL_is_valid(crtc, &clock))
908 continue;
909 this_err = abs(clock.dot - target) ;
910 if (this_err < err_most) {
911 *best_clock = clock;
912 err_most = this_err;
913 max_n = clock.n;
914 found = true;
915 }
916 }
917 }
918 }
919 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800920 return found;
921}
Ma Lingd4906092009-03-18 20:13:27 +0800922
Zhenyu Wang2c072452009-06-05 15:38:42 +0800923static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500924intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
925 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800926{
927 struct drm_device *dev = crtc->dev;
928 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800929
930 /* return directly when it is eDP */
931 if (HAS_eDP)
932 return true;
933
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800934 if (target < 200000) {
935 clock.n = 1;
936 clock.p1 = 2;
937 clock.p2 = 10;
938 clock.m1 = 12;
939 clock.m2 = 9;
940 } else {
941 clock.n = 2;
942 clock.p1 = 1;
943 clock.p2 = 10;
944 clock.m1 = 14;
945 clock.m2 = 8;
946 }
947 intel_clock(dev, refclk, &clock);
948 memcpy(best_clock, &clock, sizeof(intel_clock_t));
949 return true;
950}
951
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700952/* DisplayPort has only two frequencies, 162MHz and 270MHz */
953static bool
954intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
955 int target, int refclk, intel_clock_t *best_clock)
956{
957 intel_clock_t clock;
958 if (target < 200000) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700959 clock.p1 = 2;
960 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700961 clock.n = 2;
962 clock.m1 = 23;
963 clock.m2 = 8;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964 } else {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965 clock.p1 = 1;
966 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700967 clock.n = 1;
968 clock.m1 = 14;
969 clock.m2 = 2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700970 }
Keith Packardb3d25492009-06-24 23:09:15 -0700971 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
972 clock.p = (clock.p1 * clock.p2);
973 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
Jesse Barnesfe798b92009-10-20 07:55:28 +0900974 clock.vco = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700975 memcpy(best_clock, &clock, sizeof(intel_clock_t));
976 return true;
977}
978
Jesse Barnes79e53942008-11-07 14:24:08 -0800979void
980intel_wait_for_vblank(struct drm_device *dev)
981{
982 /* Wait for 20ms, i.e. one cycle at 50hz. */
Jesse Barnes81255562010-08-02 12:07:50 -0700983 if (in_dbg_master())
984 mdelay(20); /* The kernel debugger cannot call msleep() */
985 else
986 msleep(20);
Jesse Barnes79e53942008-11-07 14:24:08 -0800987}
988
Jesse Barnes80824002009-09-10 15:28:06 -0700989/* Parameters have changed, update FBC info */
990static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
991{
992 struct drm_device *dev = crtc->dev;
993 struct drm_i915_private *dev_priv = dev->dev_private;
994 struct drm_framebuffer *fb = crtc->fb;
995 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +0100996 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -0700997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
998 int plane, i;
999 u32 fbc_ctl, fbc_ctl2;
1000
1001 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1002
1003 if (fb->pitch < dev_priv->cfb_pitch)
1004 dev_priv->cfb_pitch = fb->pitch;
1005
1006 /* FBC_CTL wants 64B units */
1007 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1008 dev_priv->cfb_fence = obj_priv->fence_reg;
1009 dev_priv->cfb_plane = intel_crtc->plane;
1010 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1011
1012 /* Clear old tags */
1013 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1014 I915_WRITE(FBC_TAG + (i * 4), 0);
1015
1016 /* Set it up... */
1017 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1018 if (obj_priv->tiling_mode != I915_TILING_NONE)
1019 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1020 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1021 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1022
1023 /* enable it... */
1024 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001025 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001026 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001027 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1028 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1029 if (obj_priv->tiling_mode != I915_TILING_NONE)
1030 fbc_ctl |= dev_priv->cfb_fence;
1031 I915_WRITE(FBC_CONTROL, fbc_ctl);
1032
Zhao Yakui28c97732009-10-09 11:39:41 +08001033 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Jesse Barnes80824002009-09-10 15:28:06 -07001034 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
1035}
1036
1037void i8xx_disable_fbc(struct drm_device *dev)
1038{
1039 struct drm_i915_private *dev_priv = dev->dev_private;
1040 u32 fbc_ctl;
1041
Jesse Barnesc1a1cdc2009-09-16 15:05:00 -07001042 if (!I915_HAS_FBC(dev))
1043 return;
1044
Jesse Barnes9517a922010-05-21 09:40:45 -07001045 if (!(I915_READ(FBC_CONTROL) & FBC_CTL_EN))
1046 return; /* Already off, just return */
1047
Jesse Barnes80824002009-09-10 15:28:06 -07001048 /* Disable compression */
1049 fbc_ctl = I915_READ(FBC_CONTROL);
1050 fbc_ctl &= ~FBC_CTL_EN;
1051 I915_WRITE(FBC_CONTROL, fbc_ctl);
1052
1053 /* Wait for compressing bit to clear */
Chris Wilson913d8d12010-08-07 11:01:35 +01001054 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10, 0)) {
1055 DRM_DEBUG_KMS("FBC idle timed out\n");
1056 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001057 }
Jesse Barnes80824002009-09-10 15:28:06 -07001058
1059 intel_wait_for_vblank(dev);
1060
Zhao Yakui28c97732009-10-09 11:39:41 +08001061 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001062}
1063
Adam Jacksonee5382a2010-04-23 11:17:39 -04001064static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001065{
Jesse Barnes80824002009-09-10 15:28:06 -07001066 struct drm_i915_private *dev_priv = dev->dev_private;
1067
1068 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1069}
1070
Jesse Barnes74dff282009-09-14 15:39:40 -07001071static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1072{
1073 struct drm_device *dev = crtc->dev;
1074 struct drm_i915_private *dev_priv = dev->dev_private;
1075 struct drm_framebuffer *fb = crtc->fb;
1076 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001077 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes74dff282009-09-14 15:39:40 -07001078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1079 int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
1080 DPFC_CTL_PLANEB);
1081 unsigned long stall_watermark = 200;
1082 u32 dpfc_ctl;
1083
1084 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1085 dev_priv->cfb_fence = obj_priv->fence_reg;
1086 dev_priv->cfb_plane = intel_crtc->plane;
1087
1088 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1089 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1090 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1091 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1092 } else {
1093 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1094 }
1095
1096 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1097 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1098 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1099 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1100 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1101
1102 /* enable it... */
1103 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1104
Zhao Yakui28c97732009-10-09 11:39:41 +08001105 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001106}
1107
1108void g4x_disable_fbc(struct drm_device *dev)
1109{
1110 struct drm_i915_private *dev_priv = dev->dev_private;
1111 u32 dpfc_ctl;
1112
1113 /* Disable compression */
1114 dpfc_ctl = I915_READ(DPFC_CONTROL);
1115 dpfc_ctl &= ~DPFC_CTL_EN;
1116 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1117 intel_wait_for_vblank(dev);
1118
Zhao Yakui28c97732009-10-09 11:39:41 +08001119 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes74dff282009-09-14 15:39:40 -07001120}
1121
Adam Jacksonee5382a2010-04-23 11:17:39 -04001122static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001123{
Jesse Barnes74dff282009-09-14 15:39:40 -07001124 struct drm_i915_private *dev_priv = dev->dev_private;
1125
1126 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1127}
1128
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001129static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1130{
1131 struct drm_device *dev = crtc->dev;
1132 struct drm_i915_private *dev_priv = dev->dev_private;
1133 struct drm_framebuffer *fb = crtc->fb;
1134 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1135 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1137 int plane = (intel_crtc->plane == 0) ? DPFC_CTL_PLANEA :
1138 DPFC_CTL_PLANEB;
1139 unsigned long stall_watermark = 200;
1140 u32 dpfc_ctl;
1141
1142 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1143 dev_priv->cfb_fence = obj_priv->fence_reg;
1144 dev_priv->cfb_plane = intel_crtc->plane;
1145
1146 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1147 dpfc_ctl &= DPFC_RESERVED;
1148 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1149 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1150 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1151 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1152 } else {
1153 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1154 }
1155
1156 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
1157 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1158 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1159 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1160 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1161 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1162 /* enable it... */
1163 I915_WRITE(ILK_DPFC_CONTROL, I915_READ(ILK_DPFC_CONTROL) |
1164 DPFC_CTL_EN);
1165
1166 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1167}
1168
1169void ironlake_disable_fbc(struct drm_device *dev)
1170{
1171 struct drm_i915_private *dev_priv = dev->dev_private;
1172 u32 dpfc_ctl;
1173
1174 /* Disable compression */
1175 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1176 dpfc_ctl &= ~DPFC_CTL_EN;
1177 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
1178 intel_wait_for_vblank(dev);
1179
1180 DRM_DEBUG_KMS("disabled FBC\n");
1181}
1182
1183static bool ironlake_fbc_enabled(struct drm_device *dev)
1184{
1185 struct drm_i915_private *dev_priv = dev->dev_private;
1186
1187 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1188}
1189
Adam Jacksonee5382a2010-04-23 11:17:39 -04001190bool intel_fbc_enabled(struct drm_device *dev)
1191{
1192 struct drm_i915_private *dev_priv = dev->dev_private;
1193
1194 if (!dev_priv->display.fbc_enabled)
1195 return false;
1196
1197 return dev_priv->display.fbc_enabled(dev);
1198}
1199
1200void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1201{
1202 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1203
1204 if (!dev_priv->display.enable_fbc)
1205 return;
1206
1207 dev_priv->display.enable_fbc(crtc, interval);
1208}
1209
1210void intel_disable_fbc(struct drm_device *dev)
1211{
1212 struct drm_i915_private *dev_priv = dev->dev_private;
1213
1214 if (!dev_priv->display.disable_fbc)
1215 return;
1216
1217 dev_priv->display.disable_fbc(dev);
1218}
1219
Jesse Barnes80824002009-09-10 15:28:06 -07001220/**
1221 * intel_update_fbc - enable/disable FBC as needed
1222 * @crtc: CRTC to point the compressor at
1223 * @mode: mode in use
1224 *
1225 * Set up the framebuffer compression hardware at mode set time. We
1226 * enable it if possible:
1227 * - plane A only (on pre-965)
1228 * - no pixel mulitply/line duplication
1229 * - no alpha buffer discard
1230 * - no dual wide
1231 * - framebuffer <= 2048 in width, 1536 in height
1232 *
1233 * We can't assume that any compression will take place (worst case),
1234 * so the compressed buffer has to be the same size as the uncompressed
1235 * one. It also must reside (along with the line length buffer) in
1236 * stolen memory.
1237 *
1238 * We need to enable/disable FBC on a global basis.
1239 */
1240static void intel_update_fbc(struct drm_crtc *crtc,
1241 struct drm_display_mode *mode)
1242{
1243 struct drm_device *dev = crtc->dev;
1244 struct drm_i915_private *dev_priv = dev->dev_private;
1245 struct drm_framebuffer *fb = crtc->fb;
1246 struct intel_framebuffer *intel_fb;
1247 struct drm_i915_gem_object *obj_priv;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001248 struct drm_crtc *tmp_crtc;
Jesse Barnes80824002009-09-10 15:28:06 -07001249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1250 int plane = intel_crtc->plane;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001251 int crtcs_enabled = 0;
1252
1253 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001254
1255 if (!i915_powersave)
1256 return;
1257
Adam Jacksonee5382a2010-04-23 11:17:39 -04001258 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001259 return;
1260
Jesse Barnes80824002009-09-10 15:28:06 -07001261 if (!crtc->fb)
1262 return;
1263
1264 intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001265 obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001266
1267 /*
1268 * If FBC is already on, we just have to verify that we can
1269 * keep it that way...
1270 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001271 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001272 * - changing FBC params (stride, fence, mode)
1273 * - new fb is too large to fit in compressed buffer
1274 * - going to an unsupported config (interlace, pixel multiply, etc.)
1275 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001276 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
1277 if (tmp_crtc->enabled)
1278 crtcs_enabled++;
1279 }
1280 DRM_DEBUG_KMS("%d pipes active\n", crtcs_enabled);
1281 if (crtcs_enabled > 1) {
1282 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1283 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1284 goto out_disable;
1285 }
Jesse Barnes80824002009-09-10 15:28:06 -07001286 if (intel_fb->obj->size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001287 DRM_DEBUG_KMS("framebuffer too large, disabling "
1288 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001289 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001290 goto out_disable;
1291 }
1292 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
1293 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001294 DRM_DEBUG_KMS("mode incompatible with compression, "
1295 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001296 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001297 goto out_disable;
1298 }
1299 if ((mode->hdisplay > 2048) ||
1300 (mode->vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001301 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001302 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001303 goto out_disable;
1304 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001305 if ((IS_I915GM(dev) || IS_I945GM(dev)) && plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001306 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001307 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001308 goto out_disable;
1309 }
1310 if (obj_priv->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001311 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001312 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001313 goto out_disable;
1314 }
1315
Jason Wesselc924b932010-08-05 09:22:32 -05001316 /* If the kernel debugger is active, always disable compression */
1317 if (in_dbg_master())
1318 goto out_disable;
1319
Adam Jacksonee5382a2010-04-23 11:17:39 -04001320 if (intel_fbc_enabled(dev)) {
Jesse Barnes80824002009-09-10 15:28:06 -07001321 /* We can re-enable it in this case, but need to update pitch */
Adam Jacksonee5382a2010-04-23 11:17:39 -04001322 if ((fb->pitch > dev_priv->cfb_pitch) ||
1323 (obj_priv->fence_reg != dev_priv->cfb_fence) ||
1324 (plane != dev_priv->cfb_plane))
1325 intel_disable_fbc(dev);
Jesse Barnes80824002009-09-10 15:28:06 -07001326 }
1327
Adam Jacksonee5382a2010-04-23 11:17:39 -04001328 /* Now try to turn it back on if possible */
1329 if (!intel_fbc_enabled(dev))
1330 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001331
1332 return;
1333
1334out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001335 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001336 if (intel_fbc_enabled(dev)) {
1337 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001338 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001339 }
Jesse Barnes80824002009-09-10 15:28:06 -07001340}
1341
Chris Wilson127bd2a2010-07-23 23:32:05 +01001342int
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001343intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
1344{
Daniel Vetter23010e42010-03-08 13:35:02 +01001345 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001346 u32 alignment;
1347 int ret;
1348
1349 switch (obj_priv->tiling_mode) {
1350 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001351 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1352 alignment = 128 * 1024;
1353 else if (IS_I965G(dev))
1354 alignment = 4 * 1024;
1355 else
1356 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001357 break;
1358 case I915_TILING_X:
1359 /* pin() will align the object as required by fence */
1360 alignment = 0;
1361 break;
1362 case I915_TILING_Y:
1363 /* FIXME: Is this true? */
1364 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1365 return -EINVAL;
1366 default:
1367 BUG();
1368 }
1369
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001370 ret = i915_gem_object_pin(obj, alignment);
1371 if (ret != 0)
1372 return ret;
1373
1374 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1375 * fence, whereas 965+ only requires a fence if using
1376 * framebuffer compression. For simplicity, we always install
1377 * a fence as the cost is not that onerous.
1378 */
1379 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1380 obj_priv->tiling_mode != I915_TILING_NONE) {
1381 ret = i915_gem_object_get_fence_reg(obj);
1382 if (ret != 0) {
1383 i915_gem_object_unpin(obj);
1384 return ret;
1385 }
1386 }
1387
1388 return 0;
1389}
1390
Jesse Barnes81255562010-08-02 12:07:50 -07001391/* Assume fb object is pinned & idle & fenced and just update base pointers */
1392static int
1393intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1394 int x, int y)
1395{
1396 struct drm_device *dev = crtc->dev;
1397 struct drm_i915_private *dev_priv = dev->dev_private;
1398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1399 struct intel_framebuffer *intel_fb;
1400 struct drm_i915_gem_object *obj_priv;
1401 struct drm_gem_object *obj;
1402 int plane = intel_crtc->plane;
1403 unsigned long Start, Offset;
1404 int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
1405 int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
1406 int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
1407 int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
1408 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1409 u32 dspcntr;
1410
1411 switch (plane) {
1412 case 0:
1413 case 1:
1414 break;
1415 default:
1416 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1417 return -EINVAL;
1418 }
1419
1420 intel_fb = to_intel_framebuffer(fb);
1421 obj = intel_fb->obj;
1422 obj_priv = to_intel_bo(obj);
1423
1424 dspcntr = I915_READ(dspcntr_reg);
1425 /* Mask out pixel format bits in case we change it */
1426 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1427 switch (fb->bits_per_pixel) {
1428 case 8:
1429 dspcntr |= DISPPLANE_8BPP;
1430 break;
1431 case 16:
1432 if (fb->depth == 15)
1433 dspcntr |= DISPPLANE_15_16BPP;
1434 else
1435 dspcntr |= DISPPLANE_16BPP;
1436 break;
1437 case 24:
1438 case 32:
1439 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1440 break;
1441 default:
1442 DRM_ERROR("Unknown color depth\n");
1443 return -EINVAL;
1444 }
1445 if (IS_I965G(dev)) {
1446 if (obj_priv->tiling_mode != I915_TILING_NONE)
1447 dspcntr |= DISPPLANE_TILED;
1448 else
1449 dspcntr &= ~DISPPLANE_TILED;
1450 }
1451
1452 if (IS_IRONLAKE(dev))
1453 /* must disable */
1454 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1455
1456 I915_WRITE(dspcntr_reg, dspcntr);
1457
1458 Start = obj_priv->gtt_offset;
1459 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1460
1461 DRM_DEBUG("Writing base %08lX %08lX %d %d\n", Start, Offset, x, y);
1462 I915_WRITE(dspstride, fb->pitch);
1463 if (IS_I965G(dev)) {
1464 I915_WRITE(dspbase, Offset);
1465 I915_READ(dspbase);
1466 I915_WRITE(dspsurf, Start);
1467 I915_READ(dspsurf);
1468 I915_WRITE(dsptileoff, (y << 16) | x);
1469 } else {
1470 I915_WRITE(dspbase, Start + Offset);
1471 I915_READ(dspbase);
1472 }
1473
1474 if ((IS_I965G(dev) || plane == 0))
1475 intel_update_fbc(crtc, &crtc->mode);
1476
1477 intel_wait_for_vblank(dev);
1478 intel_increase_pllclock(crtc, true);
1479
1480 return 0;
1481}
1482
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001483static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001484intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1485 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001486{
1487 struct drm_device *dev = crtc->dev;
1488 struct drm_i915_private *dev_priv = dev->dev_private;
1489 struct drm_i915_master_private *master_priv;
1490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1491 struct intel_framebuffer *intel_fb;
1492 struct drm_i915_gem_object *obj_priv;
1493 struct drm_gem_object *obj;
1494 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07001495 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08001496 unsigned long Start, Offset;
Jesse Barnes80824002009-09-10 15:28:06 -07001497 int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
1498 int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
1499 int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
1500 int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
1501 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001502 u32 dspcntr;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001503 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001504
1505 /* no fb bound */
1506 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001507 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001508 return 0;
1509 }
1510
Jesse Barnes80824002009-09-10 15:28:06 -07001511 switch (plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001512 case 0:
1513 case 1:
1514 break;
1515 default:
Jesse Barnes80824002009-09-10 15:28:06 -07001516 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001517 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001518 }
1519
1520 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08001521 obj = intel_fb->obj;
Daniel Vetter23010e42010-03-08 13:35:02 +01001522 obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08001523
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001524 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001525 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001526 if (ret != 0) {
1527 mutex_unlock(&dev->struct_mutex);
1528 return ret;
1529 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001530
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08001531 ret = i915_gem_object_set_to_display_plane(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001532 if (ret != 0) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001533 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001534 mutex_unlock(&dev->struct_mutex);
1535 return ret;
1536 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001537
1538 dspcntr = I915_READ(dspcntr_reg);
Jesse Barnes712531b2009-01-09 13:56:14 -08001539 /* Mask out pixel format bits in case we change it */
1540 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Jesse Barnes79e53942008-11-07 14:24:08 -08001541 switch (crtc->fb->bits_per_pixel) {
1542 case 8:
1543 dspcntr |= DISPPLANE_8BPP;
1544 break;
1545 case 16:
1546 if (crtc->fb->depth == 15)
1547 dspcntr |= DISPPLANE_15_16BPP;
1548 else
1549 dspcntr |= DISPPLANE_16BPP;
1550 break;
1551 case 24:
1552 case 32:
Kristian Høgsberga4f45cf2009-10-19 14:35:30 -04001553 if (crtc->fb->depth == 30)
1554 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
1555 else
1556 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
Jesse Barnes79e53942008-11-07 14:24:08 -08001557 break;
1558 default:
1559 DRM_ERROR("Unknown color depth\n");
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001560 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001561 mutex_unlock(&dev->struct_mutex);
1562 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001563 }
Jesse Barnesf5448472009-04-14 14:17:47 -07001564 if (IS_I965G(dev)) {
1565 if (obj_priv->tiling_mode != I915_TILING_NONE)
1566 dspcntr |= DISPPLANE_TILED;
1567 else
1568 dspcntr &= ~DISPPLANE_TILED;
1569 }
1570
Eric Anholtbad720f2009-10-22 16:11:14 -07001571 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang553bd142009-09-02 10:57:52 +08001572 /* must disable */
1573 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1574
Jesse Barnes79e53942008-11-07 14:24:08 -08001575 I915_WRITE(dspcntr_reg, dspcntr);
1576
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001577 Start = obj_priv->gtt_offset;
1578 Offset = y * crtc->fb->pitch + x * (crtc->fb->bits_per_pixel / 8);
1579
Chris Wilsona7faf322010-05-27 13:18:17 +01001580 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1581 Start, Offset, x, y, crtc->fb->pitch);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001582 I915_WRITE(dspstride, crtc->fb->pitch);
Jesse Barnes79e53942008-11-07 14:24:08 -08001583 if (IS_I965G(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001584 I915_WRITE(dspsurf, Start);
Jesse Barnesf5448472009-04-14 14:17:47 -07001585 I915_WRITE(dsptileoff, (y << 16) | x);
Chris Wilson20a09452010-08-07 11:01:29 +01001586 I915_WRITE(dspbase, Offset);
Jesse Barnes79e53942008-11-07 14:24:08 -08001587 } else {
1588 I915_WRITE(dspbase, Start + Offset);
Jesse Barnes79e53942008-11-07 14:24:08 -08001589 }
Chris Wilson20a09452010-08-07 11:01:29 +01001590 POSTING_READ(dspbase);
Jesse Barnes79e53942008-11-07 14:24:08 -08001591
Jesse Barnes74dff282009-09-14 15:39:40 -07001592 if ((IS_I965G(dev) || plane == 0))
Jesse Barnesedb81952009-09-17 17:06:47 -07001593 intel_update_fbc(crtc, &crtc->mode);
1594
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001595 intel_wait_for_vblank(dev);
1596
1597 if (old_fb) {
1598 intel_fb = to_intel_framebuffer(old_fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001599 obj_priv = to_intel_bo(intel_fb->obj);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001600 i915_gem_object_unpin(intel_fb->obj);
1601 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001602 intel_increase_pllclock(crtc, true);
1603
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001604 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001605
1606 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001607 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001608
1609 master_priv = dev->primary->master->driver_priv;
1610 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001611 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001612
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001613 if (pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001614 master_priv->sarea_priv->pipeB_x = x;
1615 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001616 } else {
1617 master_priv->sarea_priv->pipeA_x = x;
1618 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08001619 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001620
1621 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001622}
1623
Zhenyu Wang24f119c2009-07-24 01:00:28 +08001624/* Disable the VGA plane that we never use */
1625static void i915_disable_vga (struct drm_device *dev)
1626{
1627 struct drm_i915_private *dev_priv = dev->dev_private;
1628 u8 sr1;
1629 u32 vga_reg;
1630
Eric Anholtbad720f2009-10-22 16:11:14 -07001631 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang24f119c2009-07-24 01:00:28 +08001632 vga_reg = CPU_VGACNTRL;
1633 else
1634 vga_reg = VGACNTRL;
1635
1636 if (I915_READ(vga_reg) & VGA_DISP_DISABLE)
1637 return;
1638
1639 I915_WRITE8(VGA_SR_INDEX, 1);
1640 sr1 = I915_READ8(VGA_SR_DATA);
1641 I915_WRITE8(VGA_SR_DATA, sr1 | (1 << 5));
1642 udelay(100);
1643
1644 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
1645}
1646
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001647static void ironlake_disable_pll_edp (struct drm_crtc *crtc)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001648{
1649 struct drm_device *dev = crtc->dev;
1650 struct drm_i915_private *dev_priv = dev->dev_private;
1651 u32 dpa_ctl;
1652
Zhao Yakui28c97732009-10-09 11:39:41 +08001653 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001654 dpa_ctl = I915_READ(DP_A);
1655 dpa_ctl &= ~DP_PLL_ENABLE;
1656 I915_WRITE(DP_A, dpa_ctl);
1657}
1658
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001659static void ironlake_enable_pll_edp (struct drm_crtc *crtc)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001660{
1661 struct drm_device *dev = crtc->dev;
1662 struct drm_i915_private *dev_priv = dev->dev_private;
1663 u32 dpa_ctl;
1664
1665 dpa_ctl = I915_READ(DP_A);
1666 dpa_ctl |= DP_PLL_ENABLE;
1667 I915_WRITE(DP_A, dpa_ctl);
1668 udelay(200);
1669}
1670
1671
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001672static void ironlake_set_pll_edp (struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001673{
1674 struct drm_device *dev = crtc->dev;
1675 struct drm_i915_private *dev_priv = dev->dev_private;
1676 u32 dpa_ctl;
1677
Zhao Yakui28c97732009-10-09 11:39:41 +08001678 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001679 dpa_ctl = I915_READ(DP_A);
1680 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1681
1682 if (clock < 200000) {
1683 u32 temp;
1684 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1685 /* workaround for 160Mhz:
1686 1) program 0x4600c bits 15:0 = 0x8124
1687 2) program 0x46010 bit 0 = 1
1688 3) program 0x46034 bit 24 = 1
1689 4) program 0x64000 bit 14 = 1
1690 */
1691 temp = I915_READ(0x4600c);
1692 temp &= 0xffff0000;
1693 I915_WRITE(0x4600c, temp | 0x8124);
1694
1695 temp = I915_READ(0x46010);
1696 I915_WRITE(0x46010, temp | 1);
1697
1698 temp = I915_READ(0x46034);
1699 I915_WRITE(0x46034, temp | (1 << 24));
1700 } else {
1701 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1702 }
1703 I915_WRITE(DP_A, dpa_ctl);
1704
1705 udelay(500);
1706}
1707
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001708/* The FDI link training functions for ILK/Ibexpeak. */
1709static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1710{
1711 struct drm_device *dev = crtc->dev;
1712 struct drm_i915_private *dev_priv = dev->dev_private;
1713 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1714 int pipe = intel_crtc->pipe;
1715 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1716 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1717 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1718 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1719 u32 temp, tries = 0;
1720
Adam Jacksone1a44742010-06-25 15:32:14 -04001721 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1722 for train result */
1723 temp = I915_READ(fdi_rx_imr_reg);
1724 temp &= ~FDI_RX_SYMBOL_LOCK;
1725 temp &= ~FDI_RX_BIT_LOCK;
1726 I915_WRITE(fdi_rx_imr_reg, temp);
1727 I915_READ(fdi_rx_imr_reg);
1728 udelay(150);
1729
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001730 /* enable CPU FDI TX and PCH FDI RX */
1731 temp = I915_READ(fdi_tx_reg);
1732 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001733 temp &= ~(7 << 19);
1734 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001735 temp &= ~FDI_LINK_TRAIN_NONE;
1736 temp |= FDI_LINK_TRAIN_PATTERN_1;
1737 I915_WRITE(fdi_tx_reg, temp);
1738 I915_READ(fdi_tx_reg);
1739
1740 temp = I915_READ(fdi_rx_reg);
1741 temp &= ~FDI_LINK_TRAIN_NONE;
1742 temp |= FDI_LINK_TRAIN_PATTERN_1;
1743 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1744 I915_READ(fdi_rx_reg);
1745 udelay(150);
1746
Adam Jacksone1a44742010-06-25 15:32:14 -04001747 for (tries = 0; tries < 5; tries++) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001748 temp = I915_READ(fdi_rx_iir_reg);
1749 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1750
1751 if ((temp & FDI_RX_BIT_LOCK)) {
1752 DRM_DEBUG_KMS("FDI train 1 done.\n");
1753 I915_WRITE(fdi_rx_iir_reg,
1754 temp | FDI_RX_BIT_LOCK);
1755 break;
1756 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001757 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001758 if (tries == 5)
1759 DRM_DEBUG_KMS("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001760
1761 /* Train 2 */
1762 temp = I915_READ(fdi_tx_reg);
1763 temp &= ~FDI_LINK_TRAIN_NONE;
1764 temp |= FDI_LINK_TRAIN_PATTERN_2;
1765 I915_WRITE(fdi_tx_reg, temp);
1766
1767 temp = I915_READ(fdi_rx_reg);
1768 temp &= ~FDI_LINK_TRAIN_NONE;
1769 temp |= FDI_LINK_TRAIN_PATTERN_2;
1770 I915_WRITE(fdi_rx_reg, temp);
1771 udelay(150);
1772
1773 tries = 0;
1774
Adam Jacksone1a44742010-06-25 15:32:14 -04001775 for (tries = 0; tries < 5; tries++) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001776 temp = I915_READ(fdi_rx_iir_reg);
1777 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1778
1779 if (temp & FDI_RX_SYMBOL_LOCK) {
1780 I915_WRITE(fdi_rx_iir_reg,
1781 temp | FDI_RX_SYMBOL_LOCK);
1782 DRM_DEBUG_KMS("FDI train 2 done.\n");
1783 break;
1784 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001785 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001786 if (tries == 5)
1787 DRM_DEBUG_KMS("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001788
1789 DRM_DEBUG_KMS("FDI train done\n");
1790}
1791
1792static int snb_b_fdi_train_param [] = {
1793 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1794 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1795 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1796 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1797};
1798
1799/* The FDI link training functions for SNB/Cougarpoint. */
1800static void gen6_fdi_link_train(struct drm_crtc *crtc)
1801{
1802 struct drm_device *dev = crtc->dev;
1803 struct drm_i915_private *dev_priv = dev->dev_private;
1804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1805 int pipe = intel_crtc->pipe;
1806 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1807 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1808 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1809 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1810 u32 temp, i;
1811
Adam Jacksone1a44742010-06-25 15:32:14 -04001812 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1813 for train result */
1814 temp = I915_READ(fdi_rx_imr_reg);
1815 temp &= ~FDI_RX_SYMBOL_LOCK;
1816 temp &= ~FDI_RX_BIT_LOCK;
1817 I915_WRITE(fdi_rx_imr_reg, temp);
1818 I915_READ(fdi_rx_imr_reg);
1819 udelay(150);
1820
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001821 /* enable CPU FDI TX and PCH FDI RX */
1822 temp = I915_READ(fdi_tx_reg);
1823 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001824 temp &= ~(7 << 19);
1825 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001826 temp &= ~FDI_LINK_TRAIN_NONE;
1827 temp |= FDI_LINK_TRAIN_PATTERN_1;
1828 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1829 /* SNB-B */
1830 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1831 I915_WRITE(fdi_tx_reg, temp);
1832 I915_READ(fdi_tx_reg);
1833
1834 temp = I915_READ(fdi_rx_reg);
1835 if (HAS_PCH_CPT(dev)) {
1836 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1837 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1838 } else {
1839 temp &= ~FDI_LINK_TRAIN_NONE;
1840 temp |= FDI_LINK_TRAIN_PATTERN_1;
1841 }
1842 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1843 I915_READ(fdi_rx_reg);
1844 udelay(150);
1845
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001846 for (i = 0; i < 4; i++ ) {
1847 temp = I915_READ(fdi_tx_reg);
1848 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1849 temp |= snb_b_fdi_train_param[i];
1850 I915_WRITE(fdi_tx_reg, temp);
1851 udelay(500);
1852
1853 temp = I915_READ(fdi_rx_iir_reg);
1854 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1855
1856 if (temp & FDI_RX_BIT_LOCK) {
1857 I915_WRITE(fdi_rx_iir_reg,
1858 temp | FDI_RX_BIT_LOCK);
1859 DRM_DEBUG_KMS("FDI train 1 done.\n");
1860 break;
1861 }
1862 }
1863 if (i == 4)
1864 DRM_DEBUG_KMS("FDI train 1 fail!\n");
1865
1866 /* Train 2 */
1867 temp = I915_READ(fdi_tx_reg);
1868 temp &= ~FDI_LINK_TRAIN_NONE;
1869 temp |= FDI_LINK_TRAIN_PATTERN_2;
1870 if (IS_GEN6(dev)) {
1871 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1872 /* SNB-B */
1873 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1874 }
1875 I915_WRITE(fdi_tx_reg, temp);
1876
1877 temp = I915_READ(fdi_rx_reg);
1878 if (HAS_PCH_CPT(dev)) {
1879 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1880 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1881 } else {
1882 temp &= ~FDI_LINK_TRAIN_NONE;
1883 temp |= FDI_LINK_TRAIN_PATTERN_2;
1884 }
1885 I915_WRITE(fdi_rx_reg, temp);
1886 udelay(150);
1887
1888 for (i = 0; i < 4; i++ ) {
1889 temp = I915_READ(fdi_tx_reg);
1890 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1891 temp |= snb_b_fdi_train_param[i];
1892 I915_WRITE(fdi_tx_reg, temp);
1893 udelay(500);
1894
1895 temp = I915_READ(fdi_rx_iir_reg);
1896 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1897
1898 if (temp & FDI_RX_SYMBOL_LOCK) {
1899 I915_WRITE(fdi_rx_iir_reg,
1900 temp | FDI_RX_SYMBOL_LOCK);
1901 DRM_DEBUG_KMS("FDI train 2 done.\n");
1902 break;
1903 }
1904 }
1905 if (i == 4)
1906 DRM_DEBUG_KMS("FDI train 2 fail!\n");
1907
1908 DRM_DEBUG_KMS("FDI train done.\n");
1909}
1910
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001911static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001912{
1913 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001914 struct drm_i915_private *dev_priv = dev->dev_private;
1915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1916 int pipe = intel_crtc->pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08001917 int plane = intel_crtc->plane;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001918 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
1919 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1920 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1921 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
1922 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1923 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001924 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
1925 int pf_ctl_reg = (pipe == 0) ? PFA_CTL_1 : PFB_CTL_1;
Zhenyu Wang249c0e62009-07-24 01:00:29 +08001926 int pf_win_size = (pipe == 0) ? PFA_WIN_SZ : PFB_WIN_SZ;
Zhenyu Wang8dd81a32009-09-19 14:54:09 +08001927 int pf_win_pos = (pipe == 0) ? PFA_WIN_POS : PFB_WIN_POS;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001928 int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
1929 int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
1930 int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
1931 int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
1932 int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
1933 int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
1934 int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
1935 int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
1936 int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
1937 int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
1938 int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
1939 int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001940 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001941 u32 temp;
Zhao Yakui8faf3b32010-01-04 16:29:31 +08001942 u32 pipe_bpc;
1943
1944 temp = I915_READ(pipeconf_reg);
1945 pipe_bpc = temp & PIPE_BPC_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001946
1947 /* XXX: When our outputs are all unaware of DPMS modes other than off
1948 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
1949 */
1950 switch (mode) {
1951 case DRM_MODE_DPMS_ON:
1952 case DRM_MODE_DPMS_STANDBY:
1953 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01001954 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08001955
1956 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1957 temp = I915_READ(PCH_LVDS);
1958 if ((temp & LVDS_PORT_EN) == 0) {
1959 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
1960 POSTING_READ(PCH_LVDS);
1961 }
1962 }
1963
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001964 if (HAS_eDP) {
1965 /* enable eDP PLL */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001966 ironlake_enable_pll_edp(crtc);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001967 } else {
Zhenyu Wang2c072452009-06-05 15:38:42 +08001968
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001969 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
1970 temp = I915_READ(fdi_rx_reg);
Zhao Yakui8faf3b32010-01-04 16:29:31 +08001971 /*
1972 * make the BPC in FDI Rx be consistent with that in
1973 * pipeconf reg.
1974 */
1975 temp &= ~(0x7 << 16);
1976 temp |= (pipe_bpc << 11);
Adam Jackson77ffb592010-04-12 11:38:44 -04001977 temp &= ~(7 << 19);
1978 temp |= (intel_crtc->fdi_lanes - 1) << 19;
1979 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001980 I915_READ(fdi_rx_reg);
1981 udelay(200);
Zhenyu Wang2c072452009-06-05 15:38:42 +08001982
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001983 /* Switch from Rawclk to PCDclk */
1984 temp = I915_READ(fdi_rx_reg);
1985 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
Zhenyu Wang2c072452009-06-05 15:38:42 +08001986 I915_READ(fdi_rx_reg);
1987 udelay(200);
1988
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001989 /* Enable CPU FDI TX PLL, always on for Ironlake */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001990 temp = I915_READ(fdi_tx_reg);
1991 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
1992 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
1993 I915_READ(fdi_tx_reg);
1994 udelay(100);
1995 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08001996 }
1997
Zhenyu Wang8dd81a32009-09-19 14:54:09 +08001998 /* Enable panel fitting for LVDS */
Zhao Yakui1fc79472010-07-19 09:43:12 +01001999 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)
2000 || HAS_eDP || intel_pch_has_edp(crtc)) {
Chris Wilson1d8e1c72010-08-07 11:01:28 +01002001 if (dev_priv->pch_pf_size) {
2002 temp = I915_READ(pf_ctl_reg);
2003 I915_WRITE(pf_ctl_reg, temp | PF_ENABLE | PF_FILTER_MED_3x3);
2004 I915_WRITE(pf_win_pos, dev_priv->pch_pf_pos);
2005 I915_WRITE(pf_win_size, dev_priv->pch_pf_size);
2006 } else
2007 I915_WRITE(pf_ctl_reg, temp & ~PF_ENABLE);
Zhenyu Wang8dd81a32009-09-19 14:54:09 +08002008 }
2009
Zhenyu Wang2c072452009-06-05 15:38:42 +08002010 /* Enable CPU pipe */
2011 temp = I915_READ(pipeconf_reg);
2012 if ((temp & PIPEACONF_ENABLE) == 0) {
2013 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
2014 I915_READ(pipeconf_reg);
2015 udelay(100);
2016 }
2017
2018 /* configure and enable CPU plane */
2019 temp = I915_READ(dspcntr_reg);
2020 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2021 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
2022 /* Flush the plane changes */
2023 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2024 }
2025
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002026 if (!HAS_eDP) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002027 /* For PCH output, training FDI link */
2028 if (IS_GEN6(dev))
2029 gen6_fdi_link_train(crtc);
2030 else
2031 ironlake_fdi_link_train(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002032
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002033 /* enable PCH DPLL */
2034 temp = I915_READ(pch_dpll_reg);
2035 if ((temp & DPLL_VCO_ENABLE) == 0) {
2036 I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
2037 I915_READ(pch_dpll_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002038 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002039 udelay(200);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002040
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002041 if (HAS_PCH_CPT(dev)) {
2042 /* Be sure PCH DPLL SEL is set */
2043 temp = I915_READ(PCH_DPLL_SEL);
2044 if (trans_dpll_sel == 0 &&
2045 (temp & TRANSA_DPLL_ENABLE) == 0)
2046 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2047 else if (trans_dpll_sel == 1 &&
2048 (temp & TRANSB_DPLL_ENABLE) == 0)
2049 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2050 I915_WRITE(PCH_DPLL_SEL, temp);
2051 I915_READ(PCH_DPLL_SEL);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002052 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002053
2054 /* set transcoder timing */
2055 I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
2056 I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
2057 I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
2058
2059 I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
2060 I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
2061 I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
2062
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002063 /* enable normal train */
2064 temp = I915_READ(fdi_tx_reg);
2065 temp &= ~FDI_LINK_TRAIN_NONE;
2066 I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
2067 FDI_TX_ENHANCE_FRAME_ENABLE);
2068 I915_READ(fdi_tx_reg);
2069
2070 temp = I915_READ(fdi_rx_reg);
2071 if (HAS_PCH_CPT(dev)) {
2072 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2073 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2074 } else {
2075 temp &= ~FDI_LINK_TRAIN_NONE;
2076 temp |= FDI_LINK_TRAIN_NONE;
2077 }
2078 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2079 I915_READ(fdi_rx_reg);
2080
2081 /* wait one idle pattern time */
2082 udelay(100);
2083
Zhenyu Wange3421a12010-04-08 09:43:27 +08002084 /* For PCH DP, enable TRANS_DP_CTL */
2085 if (HAS_PCH_CPT(dev) &&
2086 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
2087 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2088 int reg;
2089
2090 reg = I915_READ(trans_dp_ctl);
Chris Wilson94113ce2010-08-04 11:25:21 +01002091 reg &= ~(TRANS_DP_PORT_SEL_MASK |
2092 TRANS_DP_SYNC_MASK);
2093 reg |= (TRANS_DP_OUTPUT_ENABLE |
2094 TRANS_DP_ENH_FRAMING);
Adam Jacksond6d95262010-07-16 14:46:30 -04002095
2096 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
2097 reg |= TRANS_DP_HSYNC_ACTIVE_HIGH;
2098 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
2099 reg |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002100
2101 switch (intel_trans_dp_port_sel(crtc)) {
2102 case PCH_DP_B:
2103 reg |= TRANS_DP_PORT_SEL_B;
2104 break;
2105 case PCH_DP_C:
2106 reg |= TRANS_DP_PORT_SEL_C;
2107 break;
2108 case PCH_DP_D:
2109 reg |= TRANS_DP_PORT_SEL_D;
2110 break;
2111 default:
2112 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
2113 reg |= TRANS_DP_PORT_SEL_B;
2114 break;
2115 }
2116
2117 I915_WRITE(trans_dp_ctl, reg);
2118 POSTING_READ(trans_dp_ctl);
2119 }
2120
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002121 /* enable PCH transcoder */
2122 temp = I915_READ(transconf_reg);
Zhao Yakui8faf3b32010-01-04 16:29:31 +08002123 /*
2124 * make the BPC in transcoder be consistent with
2125 * that in pipeconf reg.
2126 */
2127 temp &= ~PIPE_BPC_MASK;
2128 temp |= pipe_bpc;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002129 I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
2130 I915_READ(transconf_reg);
2131
Chris Wilson913d8d12010-08-07 11:01:35 +01002132 if (wait_for(I915_READ(transconf_reg) & TRANS_STATE_ENABLE, 10, 0))
2133 DRM_ERROR("failed to enable transcoder\n");
Zhenyu Wang2c072452009-06-05 15:38:42 +08002134 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002135
2136 intel_crtc_load_lut(crtc);
2137
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002138 intel_update_fbc(crtc, &crtc->mode);
Chris Wilson868dc582010-08-07 11:01:31 +01002139 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002140
Zhenyu Wang2c072452009-06-05 15:38:42 +08002141 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002142 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002143
Li Pengc062df62010-01-23 00:12:58 +08002144 drm_vblank_off(dev, pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002145 /* Disable display plane */
2146 temp = I915_READ(dspcntr_reg);
2147 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2148 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2149 /* Flush the plane changes */
2150 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2151 I915_READ(dspbase_reg);
2152 }
2153
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002154 if (dev_priv->cfb_plane == plane &&
2155 dev_priv->display.disable_fbc)
2156 dev_priv->display.disable_fbc(dev);
2157
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002158 i915_disable_vga(dev);
2159
Zhenyu Wang2c072452009-06-05 15:38:42 +08002160 /* disable cpu pipe, disable after all planes disabled */
2161 temp = I915_READ(pipeconf_reg);
2162 if ((temp & PIPEACONF_ENABLE) != 0) {
2163 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
Chris Wilson913d8d12010-08-07 11:01:35 +01002164
Zhenyu Wang2c072452009-06-05 15:38:42 +08002165 /* wait for cpu pipe off, pipe state */
Chris Wilson913d8d12010-08-07 11:01:35 +01002166 if (wait_for((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) == 0, 50, 1))
2167 DRM_ERROR("failed to turn off cpu pipe\n");
Zhenyu Wang2c072452009-06-05 15:38:42 +08002168 } else
Zhao Yakui28c97732009-10-09 11:39:41 +08002169 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002170
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002171 udelay(100);
2172
2173 /* Disable PF */
2174 temp = I915_READ(pf_ctl_reg);
2175 if ((temp & PF_ENABLE) != 0) {
2176 I915_WRITE(pf_ctl_reg, temp & ~PF_ENABLE);
2177 I915_READ(pf_ctl_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002178 }
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002179 I915_WRITE(pf_win_size, 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002180 POSTING_READ(pf_win_size);
2181
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002182
Zhenyu Wang2c072452009-06-05 15:38:42 +08002183 /* disable CPU FDI tx and PCH FDI rx */
2184 temp = I915_READ(fdi_tx_reg);
2185 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
2186 I915_READ(fdi_tx_reg);
2187
2188 temp = I915_READ(fdi_rx_reg);
Zhao Yakui8faf3b32010-01-04 16:29:31 +08002189 /* BPC in FDI rx is consistent with that in pipeconf */
2190 temp &= ~(0x07 << 16);
2191 temp |= (pipe_bpc << 11);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002192 I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
2193 I915_READ(fdi_rx_reg);
2194
Zhenyu Wang249c0e62009-07-24 01:00:29 +08002195 udelay(100);
2196
Zhenyu Wang2c072452009-06-05 15:38:42 +08002197 /* still set train pattern 1 */
2198 temp = I915_READ(fdi_tx_reg);
2199 temp &= ~FDI_LINK_TRAIN_NONE;
2200 temp |= FDI_LINK_TRAIN_PATTERN_1;
2201 I915_WRITE(fdi_tx_reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002202 POSTING_READ(fdi_tx_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002203
2204 temp = I915_READ(fdi_rx_reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002205 if (HAS_PCH_CPT(dev)) {
2206 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2207 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2208 } else {
2209 temp &= ~FDI_LINK_TRAIN_NONE;
2210 temp |= FDI_LINK_TRAIN_PATTERN_1;
2211 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002212 I915_WRITE(fdi_rx_reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002213 POSTING_READ(fdi_rx_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002214
Zhenyu Wang249c0e62009-07-24 01:00:29 +08002215 udelay(100);
2216
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002217 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2218 temp = I915_READ(PCH_LVDS);
2219 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2220 I915_READ(PCH_LVDS);
2221 udelay(100);
2222 }
2223
Zhenyu Wang2c072452009-06-05 15:38:42 +08002224 /* disable PCH transcoder */
2225 temp = I915_READ(transconf_reg);
2226 if ((temp & TRANS_ENABLE) != 0) {
2227 I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
Chris Wilson913d8d12010-08-07 11:01:35 +01002228
Zhenyu Wang2c072452009-06-05 15:38:42 +08002229 /* wait for PCH transcoder off, transcoder state */
Chris Wilson913d8d12010-08-07 11:01:35 +01002230 if (wait_for((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0, 50, 1))
2231 DRM_ERROR("failed to disable transcoder\n");
Zhenyu Wang2c072452009-06-05 15:38:42 +08002232 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002233
Zhao Yakui8faf3b32010-01-04 16:29:31 +08002234 temp = I915_READ(transconf_reg);
2235 /* BPC in transcoder is consistent with that in pipeconf */
2236 temp &= ~PIPE_BPC_MASK;
2237 temp |= pipe_bpc;
2238 I915_WRITE(transconf_reg, temp);
2239 I915_READ(transconf_reg);
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002240 udelay(100);
2241
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002242 if (HAS_PCH_CPT(dev)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002243 /* disable TRANS_DP_CTL */
2244 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2245 int reg;
2246
2247 reg = I915_READ(trans_dp_ctl);
2248 reg &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2249 I915_WRITE(trans_dp_ctl, reg);
2250 POSTING_READ(trans_dp_ctl);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002251
2252 /* disable DPLL_SEL */
2253 temp = I915_READ(PCH_DPLL_SEL);
2254 if (trans_dpll_sel == 0)
2255 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2256 else
2257 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2258 I915_WRITE(PCH_DPLL_SEL, temp);
2259 I915_READ(PCH_DPLL_SEL);
2260
2261 }
2262
Zhenyu Wang2c072452009-06-05 15:38:42 +08002263 /* disable PCH DPLL */
2264 temp = I915_READ(pch_dpll_reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002265 I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
2266 I915_READ(pch_dpll_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002267
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002268 if (HAS_eDP) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002269 ironlake_disable_pll_edp(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002270 }
2271
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002272 /* Switch from PCDclk to Rawclk */
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002273 temp = I915_READ(fdi_rx_reg);
2274 temp &= ~FDI_SEL_PCDCLK;
2275 I915_WRITE(fdi_rx_reg, temp);
2276 I915_READ(fdi_rx_reg);
2277
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002278 /* Disable CPU FDI TX PLL */
2279 temp = I915_READ(fdi_tx_reg);
2280 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
2281 I915_READ(fdi_tx_reg);
2282 udelay(100);
2283
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002284 temp = I915_READ(fdi_rx_reg);
2285 temp &= ~FDI_RX_PLL_ENABLE;
2286 I915_WRITE(fdi_rx_reg, temp);
2287 I915_READ(fdi_rx_reg);
2288
Zhenyu Wang2c072452009-06-05 15:38:42 +08002289 /* Wait for the clocks to turn off. */
Zhenyu Wang1b3c7a42009-11-25 13:09:38 +08002290 udelay(100);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002291 break;
2292 }
2293}
2294
Daniel Vetter02e792f2009-09-15 22:57:34 +02002295static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2296{
2297 struct intel_overlay *overlay;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002298 int ret;
Daniel Vetter02e792f2009-09-15 22:57:34 +02002299
2300 if (!enable && intel_crtc->overlay) {
2301 overlay = intel_crtc->overlay;
2302 mutex_lock(&overlay->dev->struct_mutex);
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002303 for (;;) {
2304 ret = intel_overlay_switch_off(overlay);
2305 if (ret == 0)
2306 break;
2307
2308 ret = intel_overlay_recover_from_interrupt(overlay, 0);
2309 if (ret != 0) {
2310 /* overlay doesn't react anymore. Usually
2311 * results in a black screen and an unkillable
2312 * X server. */
2313 BUG();
2314 overlay->hw_wedged = HW_WEDGED;
2315 break;
2316 }
2317 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002318 mutex_unlock(&overlay->dev->struct_mutex);
2319 }
2320 /* Let userspace switch the overlay on again. In most cases userspace
2321 * has to recompute where to put it anyway. */
2322
2323 return;
2324}
2325
Zhenyu Wang2c072452009-06-05 15:38:42 +08002326static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2327{
2328 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002329 struct drm_i915_private *dev_priv = dev->dev_private;
2330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2331 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002332 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002333 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
Jesse Barnes80824002009-09-10 15:28:06 -07002334 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2335 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
Jesse Barnes79e53942008-11-07 14:24:08 -08002336 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2337 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08002338
2339 /* XXX: When our outputs are all unaware of DPMS modes other than off
2340 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2341 */
2342 switch (mode) {
2343 case DRM_MODE_DPMS_ON:
2344 case DRM_MODE_DPMS_STANDBY:
2345 case DRM_MODE_DPMS_SUSPEND:
2346 /* Enable the DPLL */
2347 temp = I915_READ(dpll_reg);
2348 if ((temp & DPLL_VCO_ENABLE) == 0) {
2349 I915_WRITE(dpll_reg, temp);
2350 I915_READ(dpll_reg);
2351 /* Wait for the clocks to stabilize. */
2352 udelay(150);
2353 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2354 I915_READ(dpll_reg);
2355 /* Wait for the clocks to stabilize. */
2356 udelay(150);
2357 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2358 I915_READ(dpll_reg);
2359 /* Wait for the clocks to stabilize. */
2360 udelay(150);
2361 }
2362
2363 /* Enable the pipe */
2364 temp = I915_READ(pipeconf_reg);
2365 if ((temp & PIPEACONF_ENABLE) == 0)
2366 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
2367
2368 /* Enable the plane */
2369 temp = I915_READ(dspcntr_reg);
2370 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2371 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
2372 /* Flush the plane changes */
2373 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2374 }
2375
2376 intel_crtc_load_lut(crtc);
2377
Jesse Barnes74dff282009-09-14 15:39:40 -07002378 if ((IS_I965G(dev) || plane == 0))
2379 intel_update_fbc(crtc, &crtc->mode);
Jesse Barnes80824002009-09-10 15:28:06 -07002380
Jesse Barnes79e53942008-11-07 14:24:08 -08002381 /* Give the overlay scaler a chance to enable if it's on this pipe */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002382 intel_crtc_dpms_overlay(intel_crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08002383 break;
2384 case DRM_MODE_DPMS_OFF:
2385 /* Give the overlay scaler a chance to disable if it's on this pipe */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002386 intel_crtc_dpms_overlay(intel_crtc, false);
Li Peng778c9022009-11-09 12:51:22 +08002387 drm_vblank_off(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08002388
Jesse Barnese70236a2009-09-21 10:42:27 -07002389 if (dev_priv->cfb_plane == plane &&
2390 dev_priv->display.disable_fbc)
2391 dev_priv->display.disable_fbc(dev);
Jesse Barnes80824002009-09-10 15:28:06 -07002392
Jesse Barnes79e53942008-11-07 14:24:08 -08002393 /* Disable the VGA plane that we never use */
Zhenyu Wang24f119c2009-07-24 01:00:28 +08002394 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002395
2396 /* Disable display plane */
2397 temp = I915_READ(dspcntr_reg);
2398 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2399 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2400 /* Flush the plane changes */
2401 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2402 I915_READ(dspbase_reg);
2403 }
2404
2405 if (!IS_I9XX(dev)) {
2406 /* Wait for vblank for the disable to take effect */
2407 intel_wait_for_vblank(dev);
2408 }
2409
Jesse Barnesb690e962010-07-19 13:53:12 -07002410 /* Don't disable pipe A or pipe A PLLs if needed */
2411 if (pipeconf_reg == PIPEACONF &&
2412 (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2413 goto skip_pipe_off;
2414
Jesse Barnes79e53942008-11-07 14:24:08 -08002415 /* Next, disable display pipes */
2416 temp = I915_READ(pipeconf_reg);
2417 if ((temp & PIPEACONF_ENABLE) != 0) {
2418 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2419 I915_READ(pipeconf_reg);
2420 }
2421
2422 /* Wait for vblank for the disable to take effect. */
2423 intel_wait_for_vblank(dev);
2424
2425 temp = I915_READ(dpll_reg);
2426 if ((temp & DPLL_VCO_ENABLE) != 0) {
2427 I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
2428 I915_READ(dpll_reg);
2429 }
Jesse Barnesb690e962010-07-19 13:53:12 -07002430 skip_pipe_off:
Jesse Barnes79e53942008-11-07 14:24:08 -08002431 /* Wait for the clocks to turn off. */
2432 udelay(150);
2433 break;
2434 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002435}
2436
2437/**
2438 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002439 */
2440static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2441{
2442 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002443 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002444 struct drm_i915_master_private *master_priv;
2445 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2446 int pipe = intel_crtc->pipe;
2447 bool enabled;
2448
Chris Wilsondebcadd2010-08-07 11:01:33 +01002449 intel_crtc->dpms_mode = mode;
2450 intel_crtc->cursor_on = mode == DRM_MODE_DPMS_ON;
2451
2452 /* When switching on the display, ensure that SR is disabled
2453 * with multiple pipes prior to enabling to new pipe.
2454 *
2455 * When switching off the display, make sure the cursor is
2456 * properly hidden prior to disabling the pipe.
2457 */
2458 if (mode == DRM_MODE_DPMS_ON)
2459 intel_update_watermarks(dev);
2460 else
2461 intel_crtc_update_cursor(crtc);
2462
Jesse Barnese70236a2009-09-21 10:42:27 -07002463 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002464
Chris Wilsondebcadd2010-08-07 11:01:33 +01002465 if (mode == DRM_MODE_DPMS_ON)
2466 intel_crtc_update_cursor(crtc);
2467 else
2468 intel_update_watermarks(dev);
Chris Wilson87f8ebf2010-08-04 12:24:42 +01002469
Jesse Barnes79e53942008-11-07 14:24:08 -08002470 if (!dev->primary->master)
2471 return;
2472
2473 master_priv = dev->primary->master->driver_priv;
2474 if (!master_priv->sarea_priv)
2475 return;
2476
2477 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2478
2479 switch (pipe) {
2480 case 0:
2481 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2482 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2483 break;
2484 case 1:
2485 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2486 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2487 break;
2488 default:
2489 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2490 break;
2491 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002492}
2493
2494static void intel_crtc_prepare (struct drm_crtc *crtc)
2495{
2496 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2497 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2498}
2499
2500static void intel_crtc_commit (struct drm_crtc *crtc)
2501{
2502 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2503 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
2504}
2505
2506void intel_encoder_prepare (struct drm_encoder *encoder)
2507{
2508 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2509 /* lvds has its own version of prepare see intel_lvds_prepare */
2510 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2511}
2512
2513void intel_encoder_commit (struct drm_encoder *encoder)
2514{
2515 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2516 /* lvds has its own version of commit see intel_lvds_commit */
2517 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2518}
2519
Chris Wilsonea5b2132010-08-04 13:50:23 +01002520void intel_encoder_destroy(struct drm_encoder *encoder)
2521{
2522 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
2523
2524 if (intel_encoder->ddc_bus)
2525 intel_i2c_destroy(intel_encoder->ddc_bus);
2526
2527 if (intel_encoder->i2c_bus)
2528 intel_i2c_destroy(intel_encoder->i2c_bus);
2529
2530 drm_encoder_cleanup(encoder);
2531 kfree(intel_encoder);
2532}
2533
Jesse Barnes79e53942008-11-07 14:24:08 -08002534static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2535 struct drm_display_mode *mode,
2536 struct drm_display_mode *adjusted_mode)
2537{
Zhenyu Wang2c072452009-06-05 15:38:42 +08002538 struct drm_device *dev = crtc->dev;
Eric Anholtbad720f2009-10-22 16:11:14 -07002539 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08002540 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07002541 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2542 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002543 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002544 return true;
2545}
2546
Jesse Barnese70236a2009-09-21 10:42:27 -07002547static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002548{
Jesse Barnese70236a2009-09-21 10:42:27 -07002549 return 400000;
2550}
Jesse Barnes79e53942008-11-07 14:24:08 -08002551
Jesse Barnese70236a2009-09-21 10:42:27 -07002552static int i915_get_display_clock_speed(struct drm_device *dev)
2553{
2554 return 333000;
2555}
Jesse Barnes79e53942008-11-07 14:24:08 -08002556
Jesse Barnese70236a2009-09-21 10:42:27 -07002557static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2558{
2559 return 200000;
2560}
Jesse Barnes79e53942008-11-07 14:24:08 -08002561
Jesse Barnese70236a2009-09-21 10:42:27 -07002562static int i915gm_get_display_clock_speed(struct drm_device *dev)
2563{
2564 u16 gcfgc = 0;
2565
2566 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2567
2568 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08002569 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07002570 else {
2571 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2572 case GC_DISPLAY_CLOCK_333_MHZ:
2573 return 333000;
2574 default:
2575 case GC_DISPLAY_CLOCK_190_200_MHZ:
2576 return 190000;
2577 }
2578 }
2579}
Jesse Barnes79e53942008-11-07 14:24:08 -08002580
Jesse Barnese70236a2009-09-21 10:42:27 -07002581static int i865_get_display_clock_speed(struct drm_device *dev)
2582{
2583 return 266000;
2584}
2585
2586static int i855_get_display_clock_speed(struct drm_device *dev)
2587{
2588 u16 hpllcc = 0;
2589 /* Assume that the hardware is in the high speed state. This
2590 * should be the default.
2591 */
2592 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2593 case GC_CLOCK_133_200:
2594 case GC_CLOCK_100_200:
2595 return 200000;
2596 case GC_CLOCK_166_250:
2597 return 250000;
2598 case GC_CLOCK_100_133:
2599 return 133000;
2600 }
2601
2602 /* Shouldn't happen */
2603 return 0;
2604}
2605
2606static int i830_get_display_clock_speed(struct drm_device *dev)
2607{
2608 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08002609}
2610
Jesse Barnes79e53942008-11-07 14:24:08 -08002611/**
2612 * Return the pipe currently connected to the panel fitter,
2613 * or -1 if the panel fitter is not present or not in use
2614 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002615int intel_panel_fitter_pipe (struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002616{
2617 struct drm_i915_private *dev_priv = dev->dev_private;
2618 u32 pfit_control;
2619
2620 /* i830 doesn't have a panel fitter */
2621 if (IS_I830(dev))
2622 return -1;
2623
2624 pfit_control = I915_READ(PFIT_CONTROL);
2625
2626 /* See if the panel fitter is in use */
2627 if ((pfit_control & PFIT_ENABLE) == 0)
2628 return -1;
2629
2630 /* 965 can place panel fitter on either pipe */
2631 if (IS_I965G(dev))
2632 return (pfit_control >> 29) & 0x3;
2633
2634 /* older chips can only use pipe 1 */
2635 return 1;
2636}
2637
Zhenyu Wang2c072452009-06-05 15:38:42 +08002638struct fdi_m_n {
2639 u32 tu;
2640 u32 gmch_m;
2641 u32 gmch_n;
2642 u32 link_m;
2643 u32 link_n;
2644};
2645
2646static void
2647fdi_reduce_ratio(u32 *num, u32 *den)
2648{
2649 while (*num > 0xffffff || *den > 0xffffff) {
2650 *num >>= 1;
2651 *den >>= 1;
2652 }
2653}
2654
2655#define DATA_N 0x800000
2656#define LINK_N 0x80000
2657
2658static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002659ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2660 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002661{
2662 u64 temp;
2663
2664 m_n->tu = 64; /* default size */
2665
2666 temp = (u64) DATA_N * pixel_clock;
2667 temp = div_u64(temp, link_clock);
Zhenyu Wang58a27472009-09-25 08:01:28 +00002668 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2669 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
Zhenyu Wang2c072452009-06-05 15:38:42 +08002670 m_n->gmch_n = DATA_N;
2671 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2672
2673 temp = (u64) LINK_N * pixel_clock;
2674 m_n->link_m = div_u64(temp, link_clock);
2675 m_n->link_n = LINK_N;
2676 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2677}
2678
2679
Shaohua Li7662c8b2009-06-26 11:23:55 +08002680struct intel_watermark_params {
2681 unsigned long fifo_size;
2682 unsigned long max_wm;
2683 unsigned long default_wm;
2684 unsigned long guard_size;
2685 unsigned long cacheline_size;
2686};
2687
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002688/* Pineview has different values for various configs */
2689static struct intel_watermark_params pineview_display_wm = {
2690 PINEVIEW_DISPLAY_FIFO,
2691 PINEVIEW_MAX_WM,
2692 PINEVIEW_DFT_WM,
2693 PINEVIEW_GUARD_WM,
2694 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002695};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002696static struct intel_watermark_params pineview_display_hplloff_wm = {
2697 PINEVIEW_DISPLAY_FIFO,
2698 PINEVIEW_MAX_WM,
2699 PINEVIEW_DFT_HPLLOFF_WM,
2700 PINEVIEW_GUARD_WM,
2701 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002702};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002703static struct intel_watermark_params pineview_cursor_wm = {
2704 PINEVIEW_CURSOR_FIFO,
2705 PINEVIEW_CURSOR_MAX_WM,
2706 PINEVIEW_CURSOR_DFT_WM,
2707 PINEVIEW_CURSOR_GUARD_WM,
2708 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002709};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002710static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2711 PINEVIEW_CURSOR_FIFO,
2712 PINEVIEW_CURSOR_MAX_WM,
2713 PINEVIEW_CURSOR_DFT_WM,
2714 PINEVIEW_CURSOR_GUARD_WM,
2715 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002716};
Jesse Barnes0e442c62009-10-19 10:09:33 +09002717static struct intel_watermark_params g4x_wm_info = {
2718 G4X_FIFO_SIZE,
2719 G4X_MAX_WM,
2720 G4X_MAX_WM,
2721 2,
2722 G4X_FIFO_LINE_SIZE,
2723};
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002724static struct intel_watermark_params g4x_cursor_wm_info = {
2725 I965_CURSOR_FIFO,
2726 I965_CURSOR_MAX_WM,
2727 I965_CURSOR_DFT_WM,
2728 2,
2729 G4X_FIFO_LINE_SIZE,
2730};
2731static struct intel_watermark_params i965_cursor_wm_info = {
2732 I965_CURSOR_FIFO,
2733 I965_CURSOR_MAX_WM,
2734 I965_CURSOR_DFT_WM,
2735 2,
2736 I915_FIFO_LINE_SIZE,
2737};
Shaohua Li7662c8b2009-06-26 11:23:55 +08002738static struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002739 I945_FIFO_SIZE,
2740 I915_MAX_WM,
2741 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002742 2,
2743 I915_FIFO_LINE_SIZE
2744};
2745static struct intel_watermark_params i915_wm_info = {
2746 I915_FIFO_SIZE,
2747 I915_MAX_WM,
2748 1,
2749 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002750 I915_FIFO_LINE_SIZE
2751};
2752static struct intel_watermark_params i855_wm_info = {
2753 I855GM_FIFO_SIZE,
2754 I915_MAX_WM,
2755 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002756 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002757 I830_FIFO_LINE_SIZE
2758};
2759static struct intel_watermark_params i830_wm_info = {
2760 I830_FIFO_SIZE,
2761 I915_MAX_WM,
2762 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002763 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002764 I830_FIFO_LINE_SIZE
2765};
2766
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002767static struct intel_watermark_params ironlake_display_wm_info = {
2768 ILK_DISPLAY_FIFO,
2769 ILK_DISPLAY_MAXWM,
2770 ILK_DISPLAY_DFTWM,
2771 2,
2772 ILK_FIFO_LINE_SIZE
2773};
2774
Zhao Yakuic936f442010-06-12 14:32:26 +08002775static struct intel_watermark_params ironlake_cursor_wm_info = {
2776 ILK_CURSOR_FIFO,
2777 ILK_CURSOR_MAXWM,
2778 ILK_CURSOR_DFTWM,
2779 2,
2780 ILK_FIFO_LINE_SIZE
2781};
2782
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002783static struct intel_watermark_params ironlake_display_srwm_info = {
2784 ILK_DISPLAY_SR_FIFO,
2785 ILK_DISPLAY_MAX_SRWM,
2786 ILK_DISPLAY_DFT_SRWM,
2787 2,
2788 ILK_FIFO_LINE_SIZE
2789};
2790
2791static struct intel_watermark_params ironlake_cursor_srwm_info = {
2792 ILK_CURSOR_SR_FIFO,
2793 ILK_CURSOR_MAX_SRWM,
2794 ILK_CURSOR_DFT_SRWM,
2795 2,
2796 ILK_FIFO_LINE_SIZE
2797};
2798
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002799/**
2800 * intel_calculate_wm - calculate watermark level
2801 * @clock_in_khz: pixel clock
2802 * @wm: chip FIFO params
2803 * @pixel_size: display pixel size
2804 * @latency_ns: memory latency for the platform
2805 *
2806 * Calculate the watermark level (the level at which the display plane will
2807 * start fetching from memory again). Each chip has a different display
2808 * FIFO size and allocation, so the caller needs to figure that out and pass
2809 * in the correct intel_watermark_params structure.
2810 *
2811 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2812 * on the pixel size. When it reaches the watermark level, it'll start
2813 * fetching FIFO line sized based chunks from memory until the FIFO fills
2814 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2815 * will occur, and a display engine hang could result.
2816 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002817static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2818 struct intel_watermark_params *wm,
2819 int pixel_size,
2820 unsigned long latency_ns)
2821{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002822 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002823
Jesse Barnesd6604672009-09-11 12:25:56 -07002824 /*
2825 * Note: we need to make sure we don't overflow for various clock &
2826 * latency values.
2827 * clocks go from a few thousand to several hundred thousand.
2828 * latency is usually a few thousand
2829 */
2830 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2831 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01002832 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002833
Zhao Yakui28c97732009-10-09 11:39:41 +08002834 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002835
2836 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2837
Zhao Yakui28c97732009-10-09 11:39:41 +08002838 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002839
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002840 /* Don't promote wm_size to unsigned... */
2841 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002842 wm_size = wm->max_wm;
Chris Wilsonb9421ae2010-07-19 21:46:08 +01002843 if (wm_size <= 0) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002844 wm_size = wm->default_wm;
Chris Wilsonb9421ae2010-07-19 21:46:08 +01002845 DRM_ERROR("Insufficient FIFO for plane, expect flickering:"
2846 " entries required = %ld, available = %lu.\n",
2847 entries_required + wm->guard_size,
2848 wm->fifo_size);
2849 }
2850
Shaohua Li7662c8b2009-06-26 11:23:55 +08002851 return wm_size;
2852}
2853
2854struct cxsr_latency {
2855 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08002856 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002857 unsigned long fsb_freq;
2858 unsigned long mem_freq;
2859 unsigned long display_sr;
2860 unsigned long display_hpll_disable;
2861 unsigned long cursor_sr;
2862 unsigned long cursor_hpll_disable;
2863};
2864
Chris Wilson403c89f2010-08-04 15:25:31 +01002865static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08002866 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2867 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2868 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2869 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2870 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002871
Li Peng95534262010-05-18 18:58:44 +08002872 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2873 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2874 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2875 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2876 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002877
Li Peng95534262010-05-18 18:58:44 +08002878 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2879 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2880 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2881 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2882 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002883
Li Peng95534262010-05-18 18:58:44 +08002884 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2885 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2886 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2887 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2888 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002889
Li Peng95534262010-05-18 18:58:44 +08002890 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2891 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2892 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2893 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2894 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002895
Li Peng95534262010-05-18 18:58:44 +08002896 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2897 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2898 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2899 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2900 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002901};
2902
Chris Wilson403c89f2010-08-04 15:25:31 +01002903static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2904 int is_ddr3,
2905 int fsb,
2906 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002907{
Chris Wilson403c89f2010-08-04 15:25:31 +01002908 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002909 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002910
2911 if (fsb == 0 || mem == 0)
2912 return NULL;
2913
2914 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2915 latency = &cxsr_latency_table[i];
2916 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08002917 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302918 fsb == latency->fsb_freq && mem == latency->mem_freq)
2919 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002920 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302921
Zhao Yakui28c97732009-10-09 11:39:41 +08002922 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302923
2924 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002925}
2926
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002927static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002928{
2929 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002930
2931 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01002932 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002933}
2934
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07002935/*
2936 * Latency for FIFO fetches is dependent on several factors:
2937 * - memory configuration (speed, channels)
2938 * - chipset
2939 * - current MCH state
2940 * It can be fairly high in some situations, so here we assume a fairly
2941 * pessimal value. It's a tradeoff between extra memory fetches (if we
2942 * set this value too high, the FIFO will fetch frequently to stay full)
2943 * and power consumption (set it too low to save power and we might see
2944 * FIFO underruns and display "flicker").
2945 *
2946 * A value of 5us seems to be a good balance; safe for very low end
2947 * platforms but not overly aggressive on lower latency configs.
2948 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01002949static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002950
Jesse Barnese70236a2009-09-21 10:42:27 -07002951static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002952{
2953 struct drm_i915_private *dev_priv = dev->dev_private;
2954 uint32_t dsparb = I915_READ(DSPARB);
2955 int size;
2956
Chris Wilson8de9b312010-07-19 19:59:52 +01002957 size = dsparb & 0x7f;
2958 if (plane)
2959 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002960
Zhao Yakui28c97732009-10-09 11:39:41 +08002961 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2962 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002963
2964 return size;
2965}
Shaohua Li7662c8b2009-06-26 11:23:55 +08002966
Jesse Barnese70236a2009-09-21 10:42:27 -07002967static int i85x_get_fifo_size(struct drm_device *dev, int plane)
2968{
2969 struct drm_i915_private *dev_priv = dev->dev_private;
2970 uint32_t dsparb = I915_READ(DSPARB);
2971 int size;
2972
Chris Wilson8de9b312010-07-19 19:59:52 +01002973 size = dsparb & 0x1ff;
2974 if (plane)
2975 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07002976 size >>= 1; /* Convert to cachelines */
2977
Zhao Yakui28c97732009-10-09 11:39:41 +08002978 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2979 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07002980
2981 return size;
2982}
2983
2984static int i845_get_fifo_size(struct drm_device *dev, int plane)
2985{
2986 struct drm_i915_private *dev_priv = dev->dev_private;
2987 uint32_t dsparb = I915_READ(DSPARB);
2988 int size;
2989
2990 size = dsparb & 0x7f;
2991 size >>= 2; /* Convert to cachelines */
2992
Zhao Yakui28c97732009-10-09 11:39:41 +08002993 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2994 plane ? "B" : "A",
Jesse Barnese70236a2009-09-21 10:42:27 -07002995 size);
2996
2997 return size;
2998}
2999
3000static int i830_get_fifo_size(struct drm_device *dev, int plane)
3001{
3002 struct drm_i915_private *dev_priv = dev->dev_private;
3003 uint32_t dsparb = I915_READ(DSPARB);
3004 int size;
3005
3006 size = dsparb & 0x7f;
3007 size >>= 1; /* Convert to cachelines */
3008
Zhao Yakui28c97732009-10-09 11:39:41 +08003009 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3010 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003011
3012 return size;
3013}
3014
Zhao Yakuid4294342010-03-22 22:45:36 +08003015static void pineview_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003016 int planeb_clock, int sr_hdisplay, int unused,
3017 int pixel_size)
Zhao Yakuid4294342010-03-22 22:45:36 +08003018{
3019 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson403c89f2010-08-04 15:25:31 +01003020 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003021 u32 reg;
3022 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003023 int sr_clock;
3024
Chris Wilson403c89f2010-08-04 15:25:31 +01003025 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003026 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003027 if (!latency) {
3028 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3029 pineview_disable_cxsr(dev);
3030 return;
3031 }
3032
3033 if (!planea_clock || !planeb_clock) {
3034 sr_clock = planea_clock ? planea_clock : planeb_clock;
3035
3036 /* Display SR */
3037 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3038 pixel_size, latency->display_sr);
3039 reg = I915_READ(DSPFW1);
3040 reg &= ~DSPFW_SR_MASK;
3041 reg |= wm << DSPFW_SR_SHIFT;
3042 I915_WRITE(DSPFW1, reg);
3043 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3044
3045 /* cursor SR */
3046 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3047 pixel_size, latency->cursor_sr);
3048 reg = I915_READ(DSPFW3);
3049 reg &= ~DSPFW_CURSOR_SR_MASK;
3050 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3051 I915_WRITE(DSPFW3, reg);
3052
3053 /* Display HPLL off SR */
3054 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3055 pixel_size, latency->display_hpll_disable);
3056 reg = I915_READ(DSPFW3);
3057 reg &= ~DSPFW_HPLL_SR_MASK;
3058 reg |= wm & DSPFW_HPLL_SR_MASK;
3059 I915_WRITE(DSPFW3, reg);
3060
3061 /* cursor HPLL off SR */
3062 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3063 pixel_size, latency->cursor_hpll_disable);
3064 reg = I915_READ(DSPFW3);
3065 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3066 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3067 I915_WRITE(DSPFW3, reg);
3068 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3069
3070 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003071 I915_WRITE(DSPFW3,
3072 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003073 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3074 } else {
3075 pineview_disable_cxsr(dev);
3076 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3077 }
3078}
3079
Jesse Barnes0e442c62009-10-19 10:09:33 +09003080static void g4x_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003081 int planeb_clock, int sr_hdisplay, int sr_htotal,
3082 int pixel_size)
Jesse Barnes652c3932009-08-17 13:31:43 -07003083{
3084 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003085 int total_size, cacheline_size;
3086 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3087 struct intel_watermark_params planea_params, planeb_params;
3088 unsigned long line_time_us;
3089 int sr_clock, sr_entries = 0, entries_required;
Jesse Barnes652c3932009-08-17 13:31:43 -07003090
Jesse Barnes0e442c62009-10-19 10:09:33 +09003091 /* Create copies of the base settings for each pipe */
3092 planea_params = planeb_params = g4x_wm_info;
3093
3094 /* Grab a couple of global values before we overwrite them */
3095 total_size = planea_params.fifo_size;
3096 cacheline_size = planea_params.cacheline_size;
3097
3098 /*
3099 * Note: we need to make sure we don't overflow for various clock &
3100 * latency values.
3101 * clocks go from a few thousand to several hundred thousand.
3102 * latency is usually a few thousand
3103 */
3104 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3105 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003106 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003107 planea_wm = entries_required + planea_params.guard_size;
3108
3109 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3110 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003111 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003112 planeb_wm = entries_required + planeb_params.guard_size;
3113
3114 cursora_wm = cursorb_wm = 16;
3115 cursor_sr = 32;
3116
3117 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3118
3119 /* Calc sr entries for one plane configs */
3120 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3121 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003122 static const int sr_latency_ns = 12000;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003123
3124 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003125 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003126
3127 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003128 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3129 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003130 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003131
3132 entries_required = (((sr_latency_ns / line_time_us) +
3133 1000) / 1000) * pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003134 entries_required = DIV_ROUND_UP(entries_required,
3135 g4x_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003136 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3137
3138 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3139 cursor_sr = g4x_cursor_wm_info.max_wm;
3140 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3141 "cursor %d\n", sr_entries, cursor_sr);
3142
Jesse Barnes0e442c62009-10-19 10:09:33 +09003143 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303144 } else {
3145 /* Turn off self refresh if both pipes are enabled */
3146 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3147 & ~FW_BLC_SELF_EN);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003148 }
3149
3150 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3151 planea_wm, planeb_wm, sr_entries);
3152
3153 planea_wm &= 0x3f;
3154 planeb_wm &= 0x3f;
3155
3156 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3157 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3158 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3159 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3160 (cursora_wm << DSPFW_CURSORA_SHIFT));
3161 /* HPLL off in SR has some issues on G4x... disable it */
3162 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3163 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003164}
3165
Jesse Barnes1dc75462009-10-19 10:08:17 +09003166static void i965_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003167 int planeb_clock, int sr_hdisplay, int sr_htotal,
3168 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003169{
3170 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003171 unsigned long line_time_us;
3172 int sr_clock, sr_entries, srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003173 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003174
Jesse Barnes1dc75462009-10-19 10:08:17 +09003175 /* Calc sr entries for one plane configs */
3176 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3177 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003178 static const int sr_latency_ns = 12000;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003179
3180 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003181 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003182
3183 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003184 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3185 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003186 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003187 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
Zhao Yakui1b07e042010-06-12 14:32:24 +08003188 srwm = I965_FIFO_SIZE - sr_entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003189 if (srwm < 0)
3190 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003191 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003192
3193 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3194 pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003195 sr_entries = DIV_ROUND_UP(sr_entries,
3196 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003197 cursor_sr = i965_cursor_wm_info.fifo_size -
3198 (sr_entries + i965_cursor_wm_info.guard_size);
3199
3200 if (cursor_sr > i965_cursor_wm_info.max_wm)
3201 cursor_sr = i965_cursor_wm_info.max_wm;
3202
3203 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3204 "cursor %d\n", srwm, cursor_sr);
3205
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003206 if (IS_I965GM(dev))
3207 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303208 } else {
3209 /* Turn off self refresh if both pipes are enabled */
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003210 if (IS_I965GM(dev))
3211 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3212 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003213 }
3214
3215 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3216 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003217
3218 /* 965 has limitations... */
Jesse Barnes1dc75462009-10-19 10:08:17 +09003219 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3220 (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003221 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003222 /* update cursor SR watermark */
3223 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003224}
3225
3226static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003227 int planeb_clock, int sr_hdisplay, int sr_htotal,
3228 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003229{
3230 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003231 uint32_t fwater_lo;
3232 uint32_t fwater_hi;
3233 int total_size, cacheline_size, cwm, srwm = 1;
3234 int planea_wm, planeb_wm;
3235 struct intel_watermark_params planea_params, planeb_params;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003236 unsigned long line_time_us;
3237 int sr_clock, sr_entries = 0;
3238
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003239 /* Create copies of the base settings for each pipe */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003240 if (IS_I965GM(dev) || IS_I945GM(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003241 planea_params = planeb_params = i945_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003242 else if (IS_I9XX(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003243 planea_params = planeb_params = i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003244 else
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003245 planea_params = planeb_params = i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003246
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003247 /* Grab a couple of global values before we overwrite them */
3248 total_size = planea_params.fifo_size;
3249 cacheline_size = planea_params.cacheline_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003250
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003251 /* Update per-plane FIFO sizes */
Jesse Barnese70236a2009-09-21 10:42:27 -07003252 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3253 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003254
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003255 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3256 pixel_size, latency_ns);
3257 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3258 pixel_size, latency_ns);
Zhao Yakui28c97732009-10-09 11:39:41 +08003259 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003260
3261 /*
3262 * Overlay gets an aggressive default since video jitter is bad.
3263 */
3264 cwm = 2;
3265
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003266 /* Calc sr entries for one plane configs */
Jesse Barnes652c3932009-08-17 13:31:43 -07003267 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3268 (!planea_clock || !planeb_clock)) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003269 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003270 static const int sr_latency_ns = 6000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003271
Shaohua Li7662c8b2009-06-26 11:23:55 +08003272 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003273 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003274
3275 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003276 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3277 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003278 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui28c97732009-10-09 11:39:41 +08003279 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003280 srwm = total_size - sr_entries;
3281 if (srwm < 0)
3282 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003283
3284 if (IS_I945G(dev) || IS_I945GM(dev))
3285 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3286 else if (IS_I915GM(dev)) {
3287 /* 915M has a smaller SRWM field */
3288 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3289 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3290 }
David John33c5fd12010-01-27 15:19:08 +05303291 } else {
3292 /* Turn off self refresh if both pipes are enabled */
Li Pengee980b82010-01-27 19:01:11 +08003293 if (IS_I945G(dev) || IS_I945GM(dev)) {
3294 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3295 & ~FW_BLC_SELF_EN);
3296 } else if (IS_I915GM(dev)) {
3297 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3298 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003299 }
3300
Zhao Yakui28c97732009-10-09 11:39:41 +08003301 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003302 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003303
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003304 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3305 fwater_hi = (cwm & 0x1f);
3306
3307 /* Set request length to 8 cachelines per fetch */
3308 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3309 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003310
3311 I915_WRITE(FW_BLC, fwater_lo);
3312 I915_WRITE(FW_BLC2, fwater_hi);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003313}
3314
Jesse Barnese70236a2009-09-21 10:42:27 -07003315static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
Zhao Yakuifa143212010-06-12 14:32:23 +08003316 int unused2, int unused3, int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003317{
3318 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf3601322009-07-22 12:54:59 -07003319 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003320 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003321
Jesse Barnese70236a2009-09-21 10:42:27 -07003322 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003323
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003324 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3325 pixel_size, latency_ns);
Jesse Barnesf3601322009-07-22 12:54:59 -07003326 fwater_lo |= (3<<8) | planea_wm;
3327
Zhao Yakui28c97732009-10-09 11:39:41 +08003328 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003329
3330 I915_WRITE(FW_BLC, fwater_lo);
3331}
3332
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003333#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003334#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003335
3336static void ironlake_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003337 int planeb_clock, int sr_hdisplay, int sr_htotal,
3338 int pixel_size)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003339{
3340 struct drm_i915_private *dev_priv = dev->dev_private;
3341 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
3342 int sr_wm, cursor_wm;
3343 unsigned long line_time_us;
3344 int sr_clock, entries_required;
3345 u32 reg_value;
Zhao Yakuic936f442010-06-12 14:32:26 +08003346 int line_count;
3347 int planea_htotal = 0, planeb_htotal = 0;
3348 struct drm_crtc *crtc;
Zhao Yakuic936f442010-06-12 14:32:26 +08003349
3350 /* Need htotal for all active display plane */
3351 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3353 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003354 if (intel_crtc->plane == 0)
3355 planea_htotal = crtc->mode.htotal;
3356 else
3357 planeb_htotal = crtc->mode.htotal;
3358 }
3359 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003360
3361 /* Calculate and update the watermark for plane A */
3362 if (planea_clock) {
3363 entries_required = ((planea_clock / 1000) * pixel_size *
3364 ILK_LP0_PLANE_LATENCY) / 1000;
3365 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003366 ironlake_display_wm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003367 planea_wm = entries_required +
3368 ironlake_display_wm_info.guard_size;
3369
3370 if (planea_wm > (int)ironlake_display_wm_info.max_wm)
3371 planea_wm = ironlake_display_wm_info.max_wm;
3372
Zhao Yakuic936f442010-06-12 14:32:26 +08003373 /* Use the large buffer method to calculate cursor watermark */
3374 line_time_us = (planea_htotal * 1000) / planea_clock;
3375
3376 /* Use ns/us then divide to preserve precision */
3377 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3378
3379 /* calculate the cursor watermark for cursor A */
3380 entries_required = line_count * 64 * pixel_size;
3381 entries_required = DIV_ROUND_UP(entries_required,
3382 ironlake_cursor_wm_info.cacheline_size);
3383 cursora_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3384 if (cursora_wm > ironlake_cursor_wm_info.max_wm)
3385 cursora_wm = ironlake_cursor_wm_info.max_wm;
3386
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003387 reg_value = I915_READ(WM0_PIPEA_ILK);
3388 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3389 reg_value |= (planea_wm << WM0_PIPE_PLANE_SHIFT) |
3390 (cursora_wm & WM0_PIPE_CURSOR_MASK);
3391 I915_WRITE(WM0_PIPEA_ILK, reg_value);
3392 DRM_DEBUG_KMS("FIFO watermarks For pipe A - plane %d, "
3393 "cursor: %d\n", planea_wm, cursora_wm);
3394 }
3395 /* Calculate and update the watermark for plane B */
3396 if (planeb_clock) {
3397 entries_required = ((planeb_clock / 1000) * pixel_size *
3398 ILK_LP0_PLANE_LATENCY) / 1000;
3399 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003400 ironlake_display_wm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003401 planeb_wm = entries_required +
3402 ironlake_display_wm_info.guard_size;
3403
3404 if (planeb_wm > (int)ironlake_display_wm_info.max_wm)
3405 planeb_wm = ironlake_display_wm_info.max_wm;
3406
Zhao Yakuic936f442010-06-12 14:32:26 +08003407 /* Use the large buffer method to calculate cursor watermark */
3408 line_time_us = (planeb_htotal * 1000) / planeb_clock;
3409
3410 /* Use ns/us then divide to preserve precision */
3411 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3412
3413 /* calculate the cursor watermark for cursor B */
3414 entries_required = line_count * 64 * pixel_size;
3415 entries_required = DIV_ROUND_UP(entries_required,
3416 ironlake_cursor_wm_info.cacheline_size);
3417 cursorb_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3418 if (cursorb_wm > ironlake_cursor_wm_info.max_wm)
3419 cursorb_wm = ironlake_cursor_wm_info.max_wm;
3420
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003421 reg_value = I915_READ(WM0_PIPEB_ILK);
3422 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3423 reg_value |= (planeb_wm << WM0_PIPE_PLANE_SHIFT) |
3424 (cursorb_wm & WM0_PIPE_CURSOR_MASK);
3425 I915_WRITE(WM0_PIPEB_ILK, reg_value);
3426 DRM_DEBUG_KMS("FIFO watermarks For pipe B - plane %d, "
3427 "cursor: %d\n", planeb_wm, cursorb_wm);
3428 }
3429
3430 /*
3431 * Calculate and update the self-refresh watermark only when one
3432 * display plane is used.
3433 */
3434 if (!planea_clock || !planeb_clock) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003435
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003436 /* Read the self-refresh latency. The unit is 0.5us */
3437 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3438
3439 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003440 line_time_us = ((sr_htotal * 1000) / sr_clock);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003441
3442 /* Use ns/us then divide to preserve precision */
3443 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
3444 / 1000;
3445
3446 /* calculate the self-refresh watermark for display plane */
3447 entries_required = line_count * sr_hdisplay * pixel_size;
3448 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003449 ironlake_display_srwm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003450 sr_wm = entries_required +
3451 ironlake_display_srwm_info.guard_size;
3452
3453 /* calculate the self-refresh watermark for display cursor */
3454 entries_required = line_count * pixel_size * 64;
3455 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003456 ironlake_cursor_srwm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003457 cursor_wm = entries_required +
3458 ironlake_cursor_srwm_info.guard_size;
3459
3460 /* configure watermark and enable self-refresh */
3461 reg_value = I915_READ(WM1_LP_ILK);
3462 reg_value &= ~(WM1_LP_LATENCY_MASK | WM1_LP_SR_MASK |
3463 WM1_LP_CURSOR_MASK);
3464 reg_value |= WM1_LP_SR_EN |
3465 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3466 (sr_wm << WM1_LP_SR_SHIFT) | cursor_wm;
3467
3468 I915_WRITE(WM1_LP_ILK, reg_value);
3469 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3470 "cursor %d\n", sr_wm, cursor_wm);
3471
3472 } else {
3473 /* Turn off self refresh if both pipes are enabled */
3474 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
3475 }
3476}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003477/**
3478 * intel_update_watermarks - update FIFO watermark values based on current modes
3479 *
3480 * Calculate watermark values for the various WM regs based on current mode
3481 * and plane configuration.
3482 *
3483 * There are several cases to deal with here:
3484 * - normal (i.e. non-self-refresh)
3485 * - self-refresh (SR) mode
3486 * - lines are large relative to FIFO size (buffer can hold up to 2)
3487 * - lines are small relative to FIFO size (buffer can hold more than 2
3488 * lines), so need to account for TLB latency
3489 *
3490 * The normal calculation is:
3491 * watermark = dotclock * bytes per pixel * latency
3492 * where latency is platform & configuration dependent (we assume pessimal
3493 * values here).
3494 *
3495 * The SR calculation is:
3496 * watermark = (trunc(latency/line time)+1) * surface width *
3497 * bytes per pixel
3498 * where
3499 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08003500 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08003501 * and latency is assumed to be high, as above.
3502 *
3503 * The final value programmed to the register should always be rounded up,
3504 * and include an extra 2 entries to account for clock crossings.
3505 *
3506 * We don't use the sprite, so we can ignore that. And on Crestline we have
3507 * to set the non-SR watermarks to 8.
3508 */
3509static void intel_update_watermarks(struct drm_device *dev)
3510{
Jesse Barnese70236a2009-09-21 10:42:27 -07003511 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003512 struct drm_crtc *crtc;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003513 int sr_hdisplay = 0;
3514 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3515 int enabled = 0, pixel_size = 0;
Zhao Yakuifa143212010-06-12 14:32:23 +08003516 int sr_htotal = 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003517
Zhenyu Wangc03342f2009-09-29 11:01:23 +08003518 if (!dev_priv->display.update_wm)
3519 return;
3520
Shaohua Li7662c8b2009-06-26 11:23:55 +08003521 /* Get the clock config from both planes */
3522 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003523 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3524 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003525 enabled++;
3526 if (intel_crtc->plane == 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003527 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003528 intel_crtc->pipe, crtc->mode.clock);
3529 planea_clock = crtc->mode.clock;
3530 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08003531 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003532 intel_crtc->pipe, crtc->mode.clock);
3533 planeb_clock = crtc->mode.clock;
3534 }
3535 sr_hdisplay = crtc->mode.hdisplay;
3536 sr_clock = crtc->mode.clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003537 sr_htotal = crtc->mode.htotal;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003538 if (crtc->fb)
3539 pixel_size = crtc->fb->bits_per_pixel / 8;
3540 else
3541 pixel_size = 4; /* by default */
3542 }
3543 }
3544
3545 if (enabled <= 0)
3546 return;
3547
Jesse Barnese70236a2009-09-21 10:42:27 -07003548 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003549 sr_hdisplay, sr_htotal, pixel_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003550}
3551
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003552static int intel_crtc_mode_set(struct drm_crtc *crtc,
3553 struct drm_display_mode *mode,
3554 struct drm_display_mode *adjusted_mode,
3555 int x, int y,
3556 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003557{
3558 struct drm_device *dev = crtc->dev;
3559 struct drm_i915_private *dev_priv = dev->dev_private;
3560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3561 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003562 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003563 int fp_reg = (pipe == 0) ? FPA0 : FPB0;
3564 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
3565 int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
Jesse Barnes80824002009-09-10 15:28:06 -07003566 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
Jesse Barnes79e53942008-11-07 14:24:08 -08003567 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
3568 int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
3569 int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
3570 int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
3571 int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
3572 int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
3573 int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
Jesse Barnes80824002009-09-10 15:28:06 -07003574 int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
3575 int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
Jesse Barnes79e53942008-11-07 14:24:08 -08003576 int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
Eric Anholtc751ce42010-03-25 11:48:48 -07003577 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003578 intel_clock_t clock, reduced_clock;
3579 u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
3580 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003581 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003582 bool is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08003583 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003584 struct drm_encoder *encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003585 struct intel_encoder *intel_encoder = NULL;
Ma Lingd4906092009-03-18 20:13:27 +08003586 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003587 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003588 struct fdi_m_n m_n = {0};
3589 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
3590 int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
3591 int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
3592 int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
3593 int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
3594 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
3595 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003596 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
3597 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang541998a2009-06-05 15:38:44 +08003598 int lvds_reg = LVDS;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003599 u32 temp;
3600 int sdvo_pixel_multiply;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003601 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08003602
3603 drm_vblank_pre_modeset(dev, pipe);
3604
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003605 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003606
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003607 if (!encoder || encoder->crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003608 continue;
3609
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003610 intel_encoder = enc_to_intel_encoder(encoder);
3611
Eric Anholt21d40d32010-03-25 11:11:14 -07003612 switch (intel_encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003613 case INTEL_OUTPUT_LVDS:
3614 is_lvds = true;
3615 break;
3616 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003617 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003618 is_sdvo = true;
Eric Anholt21d40d32010-03-25 11:11:14 -07003619 if (intel_encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003620 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003621 break;
3622 case INTEL_OUTPUT_DVO:
3623 is_dvo = true;
3624 break;
3625 case INTEL_OUTPUT_TVOUT:
3626 is_tv = true;
3627 break;
3628 case INTEL_OUTPUT_ANALOG:
3629 is_crt = true;
3630 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003631 case INTEL_OUTPUT_DISPLAYPORT:
3632 is_dp = true;
3633 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003634 case INTEL_OUTPUT_EDP:
3635 is_edp = true;
3636 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003637 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003638
Eric Anholtc751ce42010-03-25 11:48:48 -07003639 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003640 }
3641
Eric Anholtc751ce42010-03-25 11:48:48 -07003642 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003643 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08003644 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3645 refclk / 1000);
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003646 } else if (IS_I9XX(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003647 refclk = 96000;
Eric Anholtbad720f2009-10-22 16:11:14 -07003648 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003649 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08003650 } else {
3651 refclk = 48000;
3652 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003653
Jesse Barnes79e53942008-11-07 14:24:08 -08003654
Ma Lingd4906092009-03-18 20:13:27 +08003655 /*
3656 * Returns a set of divisors for the desired target clock with the given
3657 * refclk, or FALSE. The returned values represent the clock equation:
3658 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3659 */
3660 limit = intel_limit(crtc);
3661 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003662 if (!ok) {
3663 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01003664 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003665 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003666 }
3667
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003668 /* Ensure that the cursor is valid for the new mode before changing... */
3669 intel_crtc_update_cursor(crtc);
3670
Zhao Yakuiddc90032010-01-06 22:05:56 +08003671 if (is_lvds && dev_priv->lvds_downclock_avail) {
3672 has_reduced_clock = limit->find_pll(limit, crtc,
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003673 dev_priv->lvds_downclock,
Jesse Barnes652c3932009-08-17 13:31:43 -07003674 refclk,
3675 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003676 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3677 /*
3678 * If the different P is found, it means that we can't
3679 * switch the display clock by using the FP0/FP1.
3680 * In such case we will disable the LVDS downclock
3681 * feature.
3682 */
3683 DRM_DEBUG_KMS("Different P is found for "
3684 "LVDS clock/downclock\n");
3685 has_reduced_clock = 0;
3686 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003687 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003688 /* SDVO TV has fixed PLL values depend on its clock range,
3689 this mirrors vbios setting. */
3690 if (is_sdvo && is_tv) {
3691 if (adjusted_mode->clock >= 100000
3692 && adjusted_mode->clock < 140500) {
3693 clock.p1 = 2;
3694 clock.p2 = 10;
3695 clock.n = 3;
3696 clock.m1 = 16;
3697 clock.m2 = 8;
3698 } else if (adjusted_mode->clock >= 140500
3699 && adjusted_mode->clock <= 200000) {
3700 clock.p1 = 1;
3701 clock.p2 = 10;
3702 clock.n = 6;
3703 clock.m1 = 12;
3704 clock.m2 = 8;
3705 }
3706 }
3707
Zhenyu Wang2c072452009-06-05 15:38:42 +08003708 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07003709 if (HAS_PCH_SPLIT(dev)) {
Adam Jackson77ffb592010-04-12 11:38:44 -04003710 int lane = 0, link_bw, bpp;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003711 /* eDP doesn't require FDI link, so just set DP M/N
3712 according to current link config */
3713 if (is_edp) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003714 target_clock = mode->clock;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003715 intel_edp_link_config(intel_encoder,
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003716 &lane, &link_bw);
3717 } else {
3718 /* DP over FDI requires target mode clock
3719 instead of link clock */
3720 if (is_dp)
3721 target_clock = mode->clock;
3722 else
3723 target_clock = adjusted_mode->clock;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003724 link_bw = 270000;
3725 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00003726
3727 /* determine panel color depth */
3728 temp = I915_READ(pipeconf_reg);
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003729 temp &= ~PIPE_BPC_MASK;
3730 if (is_lvds) {
3731 int lvds_reg = I915_READ(PCH_LVDS);
3732 /* the BPC will be 6 if it is 18-bit LVDS panel */
3733 if ((lvds_reg & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
3734 temp |= PIPE_8BPC;
3735 else
3736 temp |= PIPE_6BPC;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003737 } else if (is_edp || (is_dp && intel_pch_has_edp(crtc))) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08003738 switch (dev_priv->edp_bpp/3) {
3739 case 8:
3740 temp |= PIPE_8BPC;
3741 break;
3742 case 10:
3743 temp |= PIPE_10BPC;
3744 break;
3745 case 6:
3746 temp |= PIPE_6BPC;
3747 break;
3748 case 12:
3749 temp |= PIPE_12BPC;
3750 break;
3751 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003752 } else
3753 temp |= PIPE_8BPC;
3754 I915_WRITE(pipeconf_reg, temp);
3755 I915_READ(pipeconf_reg);
Zhenyu Wang58a27472009-09-25 08:01:28 +00003756
3757 switch (temp & PIPE_BPC_MASK) {
3758 case PIPE_8BPC:
3759 bpp = 24;
3760 break;
3761 case PIPE_10BPC:
3762 bpp = 30;
3763 break;
3764 case PIPE_6BPC:
3765 bpp = 18;
3766 break;
3767 case PIPE_12BPC:
3768 bpp = 36;
3769 break;
3770 default:
3771 DRM_ERROR("unknown pipe bpc value\n");
3772 bpp = 24;
3773 }
3774
Adam Jackson77ffb592010-04-12 11:38:44 -04003775 if (!lane) {
3776 /*
3777 * Account for spread spectrum to avoid
3778 * oversubscribing the link. Max center spread
3779 * is 2.5%; use 5% for safety's sake.
3780 */
3781 u32 bps = target_clock * bpp * 21 / 20;
3782 lane = bps / (link_bw * 8) + 1;
3783 }
3784
3785 intel_crtc->fdi_lanes = lane;
3786
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003787 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003788 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003789
Zhenyu Wangc038e512009-10-19 15:43:48 +08003790 /* Ironlake: try to setup display ref clock before DPLL
3791 * enabling. This is only under driver's control after
3792 * PCH B stepping, previous chipset stepping should be
3793 * ignoring this setting.
3794 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003795 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003796 temp = I915_READ(PCH_DREF_CONTROL);
3797 /* Always enable nonspread source */
3798 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3799 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
3800 I915_WRITE(PCH_DREF_CONTROL, temp);
3801 POSTING_READ(PCH_DREF_CONTROL);
3802
3803 temp &= ~DREF_SSC_SOURCE_MASK;
3804 temp |= DREF_SSC_SOURCE_ENABLE;
3805 I915_WRITE(PCH_DREF_CONTROL, temp);
3806 POSTING_READ(PCH_DREF_CONTROL);
3807
3808 udelay(200);
3809
3810 if (is_edp) {
3811 if (dev_priv->lvds_use_ssc) {
3812 temp |= DREF_SSC1_ENABLE;
3813 I915_WRITE(PCH_DREF_CONTROL, temp);
3814 POSTING_READ(PCH_DREF_CONTROL);
3815
3816 udelay(200);
3817
3818 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3819 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
3820 I915_WRITE(PCH_DREF_CONTROL, temp);
3821 POSTING_READ(PCH_DREF_CONTROL);
3822 } else {
3823 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
3824 I915_WRITE(PCH_DREF_CONTROL, temp);
3825 POSTING_READ(PCH_DREF_CONTROL);
3826 }
3827 }
3828 }
3829
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003830 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08003831 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003832 if (has_reduced_clock)
3833 fp2 = (1 << reduced_clock.n) << 16 |
3834 reduced_clock.m1 << 8 | reduced_clock.m2;
3835 } else {
Shaohua Li21778322009-02-23 15:19:16 +08003836 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003837 if (has_reduced_clock)
3838 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3839 reduced_clock.m2;
3840 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003841
Eric Anholtbad720f2009-10-22 16:11:14 -07003842 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003843 dpll = DPLL_VGA_MODE_DIS;
3844
Jesse Barnes79e53942008-11-07 14:24:08 -08003845 if (IS_I9XX(dev)) {
3846 if (is_lvds)
3847 dpll |= DPLLB_MODE_LVDS;
3848 else
3849 dpll |= DPLLB_MODE_DAC_SERIAL;
3850 if (is_sdvo) {
3851 dpll |= DPLL_DVO_HIGH_SPEED;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003852 sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
Sean Young942642a2009-08-06 17:35:50 +08003853 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003854 dpll |= (sdvo_pixel_multiply - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
Eric Anholtbad720f2009-10-22 16:11:14 -07003855 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003856 dpll |= (sdvo_pixel_multiply - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08003857 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003858 if (is_dp)
3859 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003860
3861 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003862 if (IS_PINEVIEW(dev))
3863 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003864 else {
Shaohua Li21778322009-02-23 15:19:16 +08003865 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003866 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003867 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003868 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07003869 if (IS_G4X(dev) && has_reduced_clock)
3870 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003871 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003872 switch (clock.p2) {
3873 case 5:
3874 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3875 break;
3876 case 7:
3877 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3878 break;
3879 case 10:
3880 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3881 break;
3882 case 14:
3883 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3884 break;
3885 }
Eric Anholtbad720f2009-10-22 16:11:14 -07003886 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003887 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3888 } else {
3889 if (is_lvds) {
3890 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3891 } else {
3892 if (clock.p1 == 2)
3893 dpll |= PLL_P1_DIVIDE_BY_TWO;
3894 else
3895 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3896 if (clock.p2 == 4)
3897 dpll |= PLL_P2_DIVIDE_BY_4;
3898 }
3899 }
3900
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003901 if (is_sdvo && is_tv)
3902 dpll |= PLL_REF_INPUT_TVCLKINBC;
3903 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08003904 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003905 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08003906 dpll |= 3;
Eric Anholtc751ce42010-03-25 11:48:48 -07003907 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003908 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08003909 else
3910 dpll |= PLL_REF_INPUT_DREFCLK;
3911
3912 /* setup pipeconf */
3913 pipeconf = I915_READ(pipeconf_reg);
3914
3915 /* Set up the display plane register */
3916 dspcntr = DISPPLANE_GAMMA_ENABLE;
3917
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003918 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08003919 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07003920 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003921 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07003922 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003923 else
3924 dspcntr |= DISPPLANE_SEL_PIPE_B;
3925 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003926
3927 if (pipe == 0 && !IS_I965G(dev)) {
3928 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3929 * core speed.
3930 *
3931 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3932 * pipe == 0 check?
3933 */
Jesse Barnese70236a2009-09-21 10:42:27 -07003934 if (mode->clock >
3935 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Jesse Barnes79e53942008-11-07 14:24:08 -08003936 pipeconf |= PIPEACONF_DOUBLE_WIDE;
3937 else
3938 pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
3939 }
3940
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003941 dspcntr |= DISPLAY_PLANE_ENABLE;
3942 pipeconf |= PIPEACONF_ENABLE;
3943 dpll |= DPLL_VCO_ENABLE;
3944
3945
Jesse Barnes79e53942008-11-07 14:24:08 -08003946 /* Disable the panel fitter if it was on our pipe */
Eric Anholtbad720f2009-10-22 16:11:14 -07003947 if (!HAS_PCH_SPLIT(dev) && intel_panel_fitter_pipe(dev) == pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08003948 I915_WRITE(PFIT_CONTROL, 0);
3949
Zhao Yakui28c97732009-10-09 11:39:41 +08003950 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08003951 drm_mode_debug_printmodeline(mode);
3952
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003953 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07003954 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003955 fp_reg = pch_fp_reg;
3956 dpll_reg = pch_dpll_reg;
3957 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003958
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003959 if (is_edp) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003960 ironlake_disable_pll_edp(crtc);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003961 } else if ((dpll & DPLL_VCO_ENABLE)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003962 I915_WRITE(fp_reg, fp);
3963 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
3964 I915_READ(dpll_reg);
3965 udelay(150);
3966 }
3967
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003968 /* enable transcoder DPLL */
3969 if (HAS_PCH_CPT(dev)) {
3970 temp = I915_READ(PCH_DPLL_SEL);
3971 if (trans_dpll_sel == 0)
3972 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
3973 else
3974 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
3975 I915_WRITE(PCH_DPLL_SEL, temp);
3976 I915_READ(PCH_DPLL_SEL);
3977 udelay(150);
3978 }
3979
Eric Anholt7b824ec2010-07-26 14:49:07 -07003980 if (HAS_PCH_SPLIT(dev)) {
3981 pipeconf &= ~PIPE_ENABLE_DITHER;
3982 pipeconf &= ~PIPE_DITHER_TYPE_MASK;
3983 }
3984
Jesse Barnes79e53942008-11-07 14:24:08 -08003985 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
3986 * This is an exception to the general rule that mode_set doesn't turn
3987 * things on.
3988 */
3989 if (is_lvds) {
Zhenyu Wang541998a2009-06-05 15:38:44 +08003990 u32 lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08003991
Eric Anholtbad720f2009-10-22 16:11:14 -07003992 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang541998a2009-06-05 15:38:44 +08003993 lvds_reg = PCH_LVDS;
3994
3995 lvds = I915_READ(lvds_reg);
Adam Jackson0f3ee802010-03-31 11:41:51 -04003996 lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08003997 if (pipe == 1) {
3998 if (HAS_PCH_CPT(dev))
3999 lvds |= PORT_TRANS_B_SEL_CPT;
4000 else
4001 lvds |= LVDS_PIPEB_SELECT;
4002 } else {
4003 if (HAS_PCH_CPT(dev))
4004 lvds &= ~PORT_TRANS_SEL_MASK;
4005 else
4006 lvds &= ~LVDS_PIPEB_SELECT;
4007 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004008 /* set the corresponsding LVDS_BORDER bit */
4009 lvds |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004010 /* Set the B0-B3 data pairs corresponding to whether we're going to
4011 * set the DPLLs for dual-channel mode or not.
4012 */
4013 if (clock.p2 == 7)
4014 lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4015 else
4016 lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4017
4018 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4019 * appropriately here, but we need to look more thoroughly into how
4020 * panels behave in the two modes.
4021 */
Zhao Yakui898822c2010-01-04 16:29:30 +08004022 /* set the dithering flag */
4023 if (IS_I965G(dev)) {
4024 if (dev_priv->lvds_dither) {
Adam Jackson0a31a442010-04-19 15:57:25 -04004025 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakui898822c2010-01-04 16:29:30 +08004026 pipeconf |= PIPE_ENABLE_DITHER;
Adam Jackson0a31a442010-04-19 15:57:25 -04004027 pipeconf |= PIPE_DITHER_TYPE_ST01;
4028 } else
Zhao Yakui898822c2010-01-04 16:29:30 +08004029 lvds |= LVDS_ENABLE_DITHER;
4030 } else {
Eric Anholt7b824ec2010-07-26 14:49:07 -07004031 if (!HAS_PCH_SPLIT(dev)) {
Zhao Yakui898822c2010-01-04 16:29:30 +08004032 lvds &= ~LVDS_ENABLE_DITHER;
Eric Anholt7b824ec2010-07-26 14:49:07 -07004033 }
Zhao Yakui898822c2010-01-04 16:29:30 +08004034 }
4035 }
Zhenyu Wang541998a2009-06-05 15:38:44 +08004036 I915_WRITE(lvds_reg, lvds);
4037 I915_READ(lvds_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08004038 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004039 if (is_dp)
4040 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004041 else if (HAS_PCH_SPLIT(dev)) {
4042 /* For non-DP output, clear any trans DP clock recovery setting.*/
4043 if (pipe == 0) {
4044 I915_WRITE(TRANSA_DATA_M1, 0);
4045 I915_WRITE(TRANSA_DATA_N1, 0);
4046 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4047 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4048 } else {
4049 I915_WRITE(TRANSB_DATA_M1, 0);
4050 I915_WRITE(TRANSB_DATA_N1, 0);
4051 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4052 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4053 }
4054 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004055
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004056 if (!is_edp) {
4057 I915_WRITE(fp_reg, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004058 I915_WRITE(dpll_reg, dpll);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004059 I915_READ(dpll_reg);
4060 /* Wait for the clocks to stabilize. */
4061 udelay(150);
4062
Eric Anholtbad720f2009-10-22 16:11:14 -07004063 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
Zhao Yakuibb66c512009-09-10 15:45:49 +08004064 if (is_sdvo) {
4065 sdvo_pixel_multiply = adjusted_mode->clock / mode->clock;
4066 I915_WRITE(dpll_md_reg, (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004067 ((sdvo_pixel_multiply - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT));
Zhao Yakuibb66c512009-09-10 15:45:49 +08004068 } else
4069 I915_WRITE(dpll_md_reg, 0);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004070 } else {
4071 /* write it again -- the BIOS does, after all */
4072 I915_WRITE(dpll_reg, dpll);
4073 }
4074 I915_READ(dpll_reg);
4075 /* Wait for the clocks to stabilize. */
4076 udelay(150);
Jesse Barnes79e53942008-11-07 14:24:08 -08004077 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004078
Jesse Barnes652c3932009-08-17 13:31:43 -07004079 if (is_lvds && has_reduced_clock && i915_powersave) {
4080 I915_WRITE(fp_reg + 4, fp2);
4081 intel_crtc->lowfreq_avail = true;
4082 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004083 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004084 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4085 }
4086 } else {
4087 I915_WRITE(fp_reg + 4, fp);
4088 intel_crtc->lowfreq_avail = false;
4089 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004090 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004091 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4092 }
4093 }
4094
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004095 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4096 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4097 /* the chip adds 2 halflines automatically */
4098 adjusted_mode->crtc_vdisplay -= 1;
4099 adjusted_mode->crtc_vtotal -= 1;
4100 adjusted_mode->crtc_vblank_start -= 1;
4101 adjusted_mode->crtc_vblank_end -= 1;
4102 adjusted_mode->crtc_vsync_end -= 1;
4103 adjusted_mode->crtc_vsync_start -= 1;
4104 } else
4105 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4106
Jesse Barnes79e53942008-11-07 14:24:08 -08004107 I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
4108 ((adjusted_mode->crtc_htotal - 1) << 16));
4109 I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
4110 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4111 I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
4112 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4113 I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
4114 ((adjusted_mode->crtc_vtotal - 1) << 16));
4115 I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
4116 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4117 I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
4118 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4119 /* pipesrc and dspsize control the size that is scaled from, which should
4120 * always be the user's requested size.
4121 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004122 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004123 I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
4124 (mode->hdisplay - 1));
4125 I915_WRITE(dsppos_reg, 0);
4126 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004127 I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004128
Eric Anholtbad720f2009-10-22 16:11:14 -07004129 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004130 I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
4131 I915_WRITE(data_n1_reg, TU_SIZE(m_n.tu) | m_n.gmch_n);
4132 I915_WRITE(link_m1_reg, m_n.link_m);
4133 I915_WRITE(link_n1_reg, m_n.link_n);
4134
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004135 if (is_edp) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004136 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004137 } else {
4138 /* enable FDI RX PLL too */
4139 temp = I915_READ(fdi_rx_reg);
4140 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004141 I915_READ(fdi_rx_reg);
4142 udelay(200);
4143
4144 /* enable FDI TX PLL too */
4145 temp = I915_READ(fdi_tx_reg);
4146 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
4147 I915_READ(fdi_tx_reg);
4148
4149 /* enable FDI RX PCDCLK */
4150 temp = I915_READ(fdi_rx_reg);
4151 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
4152 I915_READ(fdi_rx_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004153 udelay(200);
4154 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004155 }
4156
Jesse Barnes79e53942008-11-07 14:24:08 -08004157 I915_WRITE(pipeconf_reg, pipeconf);
4158 I915_READ(pipeconf_reg);
4159
4160 intel_wait_for_vblank(dev);
4161
Eric Anholtc2416fc2009-11-05 15:30:35 -08004162 if (IS_IRONLAKE(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08004163 /* enable address swizzle for tiling buffer */
4164 temp = I915_READ(DISP_ARB_CTL);
4165 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4166 }
4167
Jesse Barnes79e53942008-11-07 14:24:08 -08004168 I915_WRITE(dspcntr_reg, dspcntr);
4169
4170 /* Flush the plane changes */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004171 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004172
Jesse Barnes74dff282009-09-14 15:39:40 -07004173 if ((IS_I965G(dev) || plane == 0))
4174 intel_update_fbc(crtc, &crtc->mode);
Jesse Barnese70236a2009-09-21 10:42:27 -07004175
Shaohua Li7662c8b2009-06-26 11:23:55 +08004176 intel_update_watermarks(dev);
4177
Jesse Barnes79e53942008-11-07 14:24:08 -08004178 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004179
Chris Wilson1f803ee2009-06-06 09:45:59 +01004180 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004181}
4182
4183/** Loads the palette/gamma unit for the CRTC with the prepared values */
4184void intel_crtc_load_lut(struct drm_crtc *crtc)
4185{
4186 struct drm_device *dev = crtc->dev;
4187 struct drm_i915_private *dev_priv = dev->dev_private;
4188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4189 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4190 int i;
4191
4192 /* The clocks have to be on to load the palette. */
4193 if (!crtc->enabled)
4194 return;
4195
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004196 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004197 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004198 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4199 LGC_PALETTE_B;
4200
Jesse Barnes79e53942008-11-07 14:24:08 -08004201 for (i = 0; i < 256; i++) {
4202 I915_WRITE(palreg + 4 * i,
4203 (intel_crtc->lut_r[i] << 16) |
4204 (intel_crtc->lut_g[i] << 8) |
4205 intel_crtc->lut_b[i]);
4206 }
4207}
4208
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004209/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
4210static void intel_crtc_update_cursor(struct drm_crtc *crtc)
4211{
4212 struct drm_device *dev = crtc->dev;
4213 struct drm_i915_private *dev_priv = dev->dev_private;
4214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4215 int pipe = intel_crtc->pipe;
4216 int x = intel_crtc->cursor_x;
4217 int y = intel_crtc->cursor_y;
4218 uint32_t base, pos;
4219 bool visible;
4220
4221 pos = 0;
4222
Chris Wilson87f8ebf2010-08-04 12:24:42 +01004223 if (intel_crtc->cursor_on && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004224 base = intel_crtc->cursor_addr;
4225 if (x > (int) crtc->fb->width)
4226 base = 0;
4227
4228 if (y > (int) crtc->fb->height)
4229 base = 0;
4230 } else
4231 base = 0;
4232
4233 if (x < 0) {
4234 if (x + intel_crtc->cursor_width < 0)
4235 base = 0;
4236
4237 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4238 x = -x;
4239 }
4240 pos |= x << CURSOR_X_SHIFT;
4241
4242 if (y < 0) {
4243 if (y + intel_crtc->cursor_height < 0)
4244 base = 0;
4245
4246 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4247 y = -y;
4248 }
4249 pos |= y << CURSOR_Y_SHIFT;
4250
4251 visible = base != 0;
4252 if (!visible && !intel_crtc->cursor_visble)
4253 return;
4254
4255 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
4256 if (intel_crtc->cursor_visble != visible) {
4257 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4258 if (base) {
4259 /* Hooray for CUR*CNTR differences */
4260 if (IS_MOBILE(dev) || IS_I9XX(dev)) {
4261 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4262 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4263 cntl |= pipe << 28; /* Connect to correct pipe */
4264 } else {
4265 cntl &= ~(CURSOR_FORMAT_MASK);
4266 cntl |= CURSOR_ENABLE;
4267 cntl |= CURSOR_FORMAT_ARGB | CURSOR_GAMMA_ENABLE;
4268 }
4269 } else {
4270 if (IS_MOBILE(dev) || IS_I9XX(dev)) {
4271 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4272 cntl |= CURSOR_MODE_DISABLE;
4273 } else {
4274 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4275 }
4276 }
4277 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4278
4279 intel_crtc->cursor_visble = visible;
4280 }
4281 /* and commit changes on next vblank */
4282 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4283
4284 if (visible)
4285 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4286}
4287
Jesse Barnes79e53942008-11-07 14:24:08 -08004288static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4289 struct drm_file *file_priv,
4290 uint32_t handle,
4291 uint32_t width, uint32_t height)
4292{
4293 struct drm_device *dev = crtc->dev;
4294 struct drm_i915_private *dev_priv = dev->dev_private;
4295 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4296 struct drm_gem_object *bo;
4297 struct drm_i915_gem_object *obj_priv;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004298 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004299 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004300
Zhao Yakui28c97732009-10-09 11:39:41 +08004301 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004302
4303 /* if we want to turn off the cursor ignore width and height */
4304 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004305 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004306 addr = 0;
4307 bo = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004308 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004309 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004310 }
4311
4312 /* Currently we only support 64x64 cursors */
4313 if (width != 64 || height != 64) {
4314 DRM_ERROR("we currently only support 64x64 cursors\n");
4315 return -EINVAL;
4316 }
4317
4318 bo = drm_gem_object_lookup(dev, file_priv, handle);
4319 if (!bo)
4320 return -ENOENT;
4321
Daniel Vetter23010e42010-03-08 13:35:02 +01004322 obj_priv = to_intel_bo(bo);
Jesse Barnes79e53942008-11-07 14:24:08 -08004323
4324 if (bo->size < width * height * 4) {
4325 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004326 ret = -ENOMEM;
4327 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004328 }
4329
Dave Airlie71acb5e2008-12-30 20:31:46 +10004330 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004331 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004332 if (!dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004333 ret = i915_gem_object_pin(bo, PAGE_SIZE);
4334 if (ret) {
4335 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004336 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004337 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01004338
4339 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4340 if (ret) {
4341 DRM_ERROR("failed to move cursor bo into the GTT\n");
4342 goto fail_unpin;
4343 }
4344
Jesse Barnes79e53942008-11-07 14:24:08 -08004345 addr = obj_priv->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004346 } else {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004347 ret = i915_gem_attach_phys_object(dev, bo,
4348 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004349 if (ret) {
4350 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004351 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004352 }
4353 addr = obj_priv->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004354 }
4355
Jesse Barnes14b60392009-05-20 16:47:08 -04004356 if (!IS_I9XX(dev))
4357 I915_WRITE(CURSIZE, (height << 12) | width);
4358
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004359 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004360 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004361 if (dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004362 if (intel_crtc->cursor_bo != bo)
4363 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4364 } else
4365 i915_gem_object_unpin(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004366 drm_gem_object_unreference(intel_crtc->cursor_bo);
4367 }
Jesse Barnes80824002009-09-10 15:28:06 -07004368
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004369 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004370
4371 intel_crtc->cursor_addr = addr;
4372 intel_crtc->cursor_bo = bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004373 intel_crtc->cursor_width = width;
4374 intel_crtc->cursor_height = height;
4375
4376 intel_crtc_update_cursor(crtc);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004377
Jesse Barnes79e53942008-11-07 14:24:08 -08004378 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004379fail_unpin:
4380 i915_gem_object_unpin(bo);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004381fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10004382 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00004383fail:
4384 drm_gem_object_unreference_unlocked(bo);
Dave Airlie34b8686e2009-01-15 14:03:07 +10004385 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004386}
4387
4388static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4389{
Jesse Barnes79e53942008-11-07 14:24:08 -08004390 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004391
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004392 intel_crtc->cursor_x = x;
4393 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07004394
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004395 intel_crtc_update_cursor(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004396
4397 return 0;
4398}
4399
4400/** Sets the color ramps on behalf of RandR */
4401void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4402 u16 blue, int regno)
4403{
4404 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4405
4406 intel_crtc->lut_r[regno] = red >> 8;
4407 intel_crtc->lut_g[regno] = green >> 8;
4408 intel_crtc->lut_b[regno] = blue >> 8;
4409}
4410
Dave Airlieb8c00ac2009-10-06 13:54:01 +10004411void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4412 u16 *blue, int regno)
4413{
4414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4415
4416 *red = intel_crtc->lut_r[regno] << 8;
4417 *green = intel_crtc->lut_g[regno] << 8;
4418 *blue = intel_crtc->lut_b[regno] << 8;
4419}
4420
Jesse Barnes79e53942008-11-07 14:24:08 -08004421static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
4422 u16 *blue, uint32_t size)
4423{
4424 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4425 int i;
4426
4427 if (size != 256)
4428 return;
4429
4430 for (i = 0; i < 256; i++) {
4431 intel_crtc->lut_r[i] = red[i] >> 8;
4432 intel_crtc->lut_g[i] = green[i] >> 8;
4433 intel_crtc->lut_b[i] = blue[i] >> 8;
4434 }
4435
4436 intel_crtc_load_lut(crtc);
4437}
4438
4439/**
4440 * Get a pipe with a simple mode set on it for doing load-based monitor
4441 * detection.
4442 *
4443 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07004444 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08004445 *
Eric Anholtc751ce42010-03-25 11:48:48 -07004446 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08004447 * configured for it. In the future, it could choose to temporarily disable
4448 * some outputs to free up a pipe for its use.
4449 *
4450 * \return crtc, or NULL if no pipes are available.
4451 */
4452
4453/* VESA 640x480x72Hz mode to set on the pipe */
4454static struct drm_display_mode load_detect_mode = {
4455 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4456 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4457};
4458
Eric Anholt21d40d32010-03-25 11:11:14 -07004459struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004460 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08004461 struct drm_display_mode *mode,
4462 int *dpms_mode)
4463{
4464 struct intel_crtc *intel_crtc;
4465 struct drm_crtc *possible_crtc;
4466 struct drm_crtc *supported_crtc =NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004467 struct drm_encoder *encoder = &intel_encoder->enc;
Jesse Barnes79e53942008-11-07 14:24:08 -08004468 struct drm_crtc *crtc = NULL;
4469 struct drm_device *dev = encoder->dev;
4470 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4471 struct drm_crtc_helper_funcs *crtc_funcs;
4472 int i = -1;
4473
4474 /*
4475 * Algorithm gets a little messy:
4476 * - if the connector already has an assigned crtc, use it (but make
4477 * sure it's on first)
4478 * - try to find the first unused crtc that can drive this connector,
4479 * and use that if we find one
4480 * - if there are no unused crtcs available, try to use the first
4481 * one we found that supports the connector
4482 */
4483
4484 /* See if we already have a CRTC for this connector */
4485 if (encoder->crtc) {
4486 crtc = encoder->crtc;
4487 /* Make sure the crtc and connector are running */
4488 intel_crtc = to_intel_crtc(crtc);
4489 *dpms_mode = intel_crtc->dpms_mode;
4490 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4491 crtc_funcs = crtc->helper_private;
4492 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4493 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4494 }
4495 return crtc;
4496 }
4497
4498 /* Find an unused one (if possible) */
4499 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4500 i++;
4501 if (!(encoder->possible_crtcs & (1 << i)))
4502 continue;
4503 if (!possible_crtc->enabled) {
4504 crtc = possible_crtc;
4505 break;
4506 }
4507 if (!supported_crtc)
4508 supported_crtc = possible_crtc;
4509 }
4510
4511 /*
4512 * If we didn't find an unused CRTC, don't use any.
4513 */
4514 if (!crtc) {
4515 return NULL;
4516 }
4517
4518 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004519 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07004520 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004521
4522 intel_crtc = to_intel_crtc(crtc);
4523 *dpms_mode = intel_crtc->dpms_mode;
4524
4525 if (!crtc->enabled) {
4526 if (!mode)
4527 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05004528 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004529 } else {
4530 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4531 crtc_funcs = crtc->helper_private;
4532 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4533 }
4534
4535 /* Add this connector to the crtc */
4536 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4537 encoder_funcs->commit(encoder);
4538 }
4539 /* let the connector get through one full cycle before testing */
4540 intel_wait_for_vblank(dev);
4541
4542 return crtc;
4543}
4544
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004545void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4546 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08004547{
Eric Anholt21d40d32010-03-25 11:11:14 -07004548 struct drm_encoder *encoder = &intel_encoder->enc;
Jesse Barnes79e53942008-11-07 14:24:08 -08004549 struct drm_device *dev = encoder->dev;
4550 struct drm_crtc *crtc = encoder->crtc;
4551 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4552 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4553
Eric Anholt21d40d32010-03-25 11:11:14 -07004554 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004555 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004556 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004557 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004558 crtc->enabled = drm_helper_crtc_in_use(crtc);
4559 drm_helper_disable_unused_functions(dev);
4560 }
4561
Eric Anholtc751ce42010-03-25 11:48:48 -07004562 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08004563 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4564 if (encoder->crtc == crtc)
4565 encoder_funcs->dpms(encoder, dpms_mode);
4566 crtc_funcs->dpms(crtc, dpms_mode);
4567 }
4568}
4569
4570/* Returns the clock of the currently programmed mode of the given pipe. */
4571static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4572{
4573 struct drm_i915_private *dev_priv = dev->dev_private;
4574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4575 int pipe = intel_crtc->pipe;
4576 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4577 u32 fp;
4578 intel_clock_t clock;
4579
4580 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4581 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4582 else
4583 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4584
4585 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004586 if (IS_PINEVIEW(dev)) {
4587 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4588 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08004589 } else {
4590 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4591 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4592 }
4593
Jesse Barnes79e53942008-11-07 14:24:08 -08004594 if (IS_I9XX(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004595 if (IS_PINEVIEW(dev))
4596 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4597 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08004598 else
4599 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08004600 DPLL_FPA01_P1_POST_DIV_SHIFT);
4601
4602 switch (dpll & DPLL_MODE_MASK) {
4603 case DPLLB_MODE_DAC_SERIAL:
4604 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4605 5 : 10;
4606 break;
4607 case DPLLB_MODE_LVDS:
4608 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4609 7 : 14;
4610 break;
4611 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08004612 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08004613 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4614 return 0;
4615 }
4616
4617 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08004618 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004619 } else {
4620 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4621
4622 if (is_lvds) {
4623 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4624 DPLL_FPA01_P1_POST_DIV_SHIFT);
4625 clock.p2 = 14;
4626
4627 if ((dpll & PLL_REF_INPUT_MASK) ==
4628 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4629 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08004630 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004631 } else
Shaohua Li21778322009-02-23 15:19:16 +08004632 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004633 } else {
4634 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4635 clock.p1 = 2;
4636 else {
4637 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4638 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4639 }
4640 if (dpll & PLL_P2_DIVIDE_BY_4)
4641 clock.p2 = 4;
4642 else
4643 clock.p2 = 2;
4644
Shaohua Li21778322009-02-23 15:19:16 +08004645 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004646 }
4647 }
4648
4649 /* XXX: It would be nice to validate the clocks, but we can't reuse
4650 * i830PllIsValid() because it relies on the xf86_config connector
4651 * configuration being accurate, which it isn't necessarily.
4652 */
4653
4654 return clock.dot;
4655}
4656
4657/** Returns the currently programmed mode of the given pipe. */
4658struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4659 struct drm_crtc *crtc)
4660{
4661 struct drm_i915_private *dev_priv = dev->dev_private;
4662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4663 int pipe = intel_crtc->pipe;
4664 struct drm_display_mode *mode;
4665 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4666 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4667 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4668 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4669
4670 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4671 if (!mode)
4672 return NULL;
4673
4674 mode->clock = intel_crtc_clock_get(dev, crtc);
4675 mode->hdisplay = (htot & 0xffff) + 1;
4676 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4677 mode->hsync_start = (hsync & 0xffff) + 1;
4678 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4679 mode->vdisplay = (vtot & 0xffff) + 1;
4680 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4681 mode->vsync_start = (vsync & 0xffff) + 1;
4682 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4683
4684 drm_mode_set_name(mode);
4685 drm_mode_set_crtcinfo(mode, 0);
4686
4687 return mode;
4688}
4689
Jesse Barnes652c3932009-08-17 13:31:43 -07004690#define GPU_IDLE_TIMEOUT 500 /* ms */
4691
4692/* When this timer fires, we've been idle for awhile */
4693static void intel_gpu_idle_timer(unsigned long arg)
4694{
4695 struct drm_device *dev = (struct drm_device *)arg;
4696 drm_i915_private_t *dev_priv = dev->dev_private;
4697
Zhao Yakui44d98a62009-10-09 11:39:40 +08004698 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004699
4700 dev_priv->busy = false;
4701
Eric Anholt01dfba92009-09-06 15:18:53 -07004702 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004703}
4704
Jesse Barnes652c3932009-08-17 13:31:43 -07004705#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4706
4707static void intel_crtc_idle_timer(unsigned long arg)
4708{
4709 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4710 struct drm_crtc *crtc = &intel_crtc->base;
4711 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4712
Zhao Yakui44d98a62009-10-09 11:39:40 +08004713 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004714
4715 intel_crtc->busy = false;
4716
Eric Anholt01dfba92009-09-06 15:18:53 -07004717 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004718}
4719
4720static void intel_increase_pllclock(struct drm_crtc *crtc, bool schedule)
4721{
4722 struct drm_device *dev = crtc->dev;
4723 drm_i915_private_t *dev_priv = dev->dev_private;
4724 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4725 int pipe = intel_crtc->pipe;
4726 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4727 int dpll = I915_READ(dpll_reg);
4728
Eric Anholtbad720f2009-10-22 16:11:14 -07004729 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004730 return;
4731
4732 if (!dev_priv->lvds_downclock_avail)
4733 return;
4734
4735 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004736 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004737
4738 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004739 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4740 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004741
4742 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4743 I915_WRITE(dpll_reg, dpll);
4744 dpll = I915_READ(dpll_reg);
4745 intel_wait_for_vblank(dev);
4746 dpll = I915_READ(dpll_reg);
4747 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08004748 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004749
4750 /* ...and lock them again */
4751 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4752 }
4753
4754 /* Schedule downclock */
4755 if (schedule)
4756 mod_timer(&intel_crtc->idle_timer, jiffies +
4757 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4758}
4759
4760static void intel_decrease_pllclock(struct drm_crtc *crtc)
4761{
4762 struct drm_device *dev = crtc->dev;
4763 drm_i915_private_t *dev_priv = dev->dev_private;
4764 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4765 int pipe = intel_crtc->pipe;
4766 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4767 int dpll = I915_READ(dpll_reg);
4768
Eric Anholtbad720f2009-10-22 16:11:14 -07004769 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004770 return;
4771
4772 if (!dev_priv->lvds_downclock_avail)
4773 return;
4774
4775 /*
4776 * Since this is called by a timer, we should never get here in
4777 * the manual case.
4778 */
4779 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004780 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004781
4782 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004783 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4784 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004785
4786 dpll |= DISPLAY_RATE_SELECT_FPA1;
4787 I915_WRITE(dpll_reg, dpll);
4788 dpll = I915_READ(dpll_reg);
4789 intel_wait_for_vblank(dev);
4790 dpll = I915_READ(dpll_reg);
4791 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08004792 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004793
4794 /* ...and lock them again */
4795 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4796 }
4797
4798}
4799
4800/**
4801 * intel_idle_update - adjust clocks for idleness
4802 * @work: work struct
4803 *
4804 * Either the GPU or display (or both) went idle. Check the busy status
4805 * here and adjust the CRTC and GPU clocks as necessary.
4806 */
4807static void intel_idle_update(struct work_struct *work)
4808{
4809 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4810 idle_work);
4811 struct drm_device *dev = dev_priv->dev;
4812 struct drm_crtc *crtc;
4813 struct intel_crtc *intel_crtc;
Li Peng45ac22c2010-06-12 23:38:35 +08004814 int enabled = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004815
4816 if (!i915_powersave)
4817 return;
4818
4819 mutex_lock(&dev->struct_mutex);
4820
Jesse Barnes7648fa92010-05-20 14:28:11 -07004821 i915_update_gfx_val(dev_priv);
4822
Jesse Barnes652c3932009-08-17 13:31:43 -07004823 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4824 /* Skip inactive CRTCs */
4825 if (!crtc->fb)
4826 continue;
4827
Li Peng45ac22c2010-06-12 23:38:35 +08004828 enabled++;
Jesse Barnes652c3932009-08-17 13:31:43 -07004829 intel_crtc = to_intel_crtc(crtc);
4830 if (!intel_crtc->busy)
4831 intel_decrease_pllclock(crtc);
4832 }
4833
Li Peng45ac22c2010-06-12 23:38:35 +08004834 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4835 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4836 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4837 }
4838
Jesse Barnes652c3932009-08-17 13:31:43 -07004839 mutex_unlock(&dev->struct_mutex);
4840}
4841
4842/**
4843 * intel_mark_busy - mark the GPU and possibly the display busy
4844 * @dev: drm device
4845 * @obj: object we're operating on
4846 *
4847 * Callers can use this function to indicate that the GPU is busy processing
4848 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4849 * buffer), we'll also mark the display as busy, so we know to increase its
4850 * clock frequency.
4851 */
4852void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4853{
4854 drm_i915_private_t *dev_priv = dev->dev_private;
4855 struct drm_crtc *crtc = NULL;
4856 struct intel_framebuffer *intel_fb;
4857 struct intel_crtc *intel_crtc;
4858
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08004859 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4860 return;
4861
Li Peng060e6452010-02-10 01:54:24 +08004862 if (!dev_priv->busy) {
4863 if (IS_I945G(dev) || IS_I945GM(dev)) {
4864 u32 fw_blc_self;
Li Pengee980b82010-01-27 19:01:11 +08004865
Li Peng060e6452010-02-10 01:54:24 +08004866 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4867 fw_blc_self = I915_READ(FW_BLC_SELF);
4868 fw_blc_self &= ~FW_BLC_SELF_EN;
4869 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4870 }
Chris Wilson28cf7982009-11-30 01:08:56 +00004871 dev_priv->busy = true;
Li Peng060e6452010-02-10 01:54:24 +08004872 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00004873 mod_timer(&dev_priv->idle_timer, jiffies +
4874 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004875
4876 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4877 if (!crtc->fb)
4878 continue;
4879
4880 intel_crtc = to_intel_crtc(crtc);
4881 intel_fb = to_intel_framebuffer(crtc->fb);
4882 if (intel_fb->obj == obj) {
4883 if (!intel_crtc->busy) {
Li Peng060e6452010-02-10 01:54:24 +08004884 if (IS_I945G(dev) || IS_I945GM(dev)) {
4885 u32 fw_blc_self;
4886
4887 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4888 fw_blc_self = I915_READ(FW_BLC_SELF);
4889 fw_blc_self &= ~FW_BLC_SELF_EN;
4890 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4891 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004892 /* Non-busy -> busy, upclock */
4893 intel_increase_pllclock(crtc, true);
4894 intel_crtc->busy = true;
4895 } else {
4896 /* Busy -> busy, put off timer */
4897 mod_timer(&intel_crtc->idle_timer, jiffies +
4898 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4899 }
4900 }
4901 }
4902}
4903
Jesse Barnes79e53942008-11-07 14:24:08 -08004904static void intel_crtc_destroy(struct drm_crtc *crtc)
4905{
4906 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4907
4908 drm_crtc_cleanup(crtc);
4909 kfree(intel_crtc);
4910}
4911
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004912struct intel_unpin_work {
4913 struct work_struct work;
4914 struct drm_device *dev;
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004915 struct drm_gem_object *old_fb_obj;
4916 struct drm_gem_object *pending_flip_obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004917 struct drm_pending_vblank_event *event;
4918 int pending;
4919};
4920
4921static void intel_unpin_work_fn(struct work_struct *__work)
4922{
4923 struct intel_unpin_work *work =
4924 container_of(__work, struct intel_unpin_work, work);
4925
4926 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004927 i915_gem_object_unpin(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08004928 drm_gem_object_unreference(work->pending_flip_obj);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004929 drm_gem_object_unreference(work->old_fb_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004930 mutex_unlock(&work->dev->struct_mutex);
4931 kfree(work);
4932}
4933
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004934static void do_intel_finish_page_flip(struct drm_device *dev,
4935 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004936{
4937 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4939 struct intel_unpin_work *work;
4940 struct drm_i915_gem_object *obj_priv;
4941 struct drm_pending_vblank_event *e;
4942 struct timeval now;
4943 unsigned long flags;
4944
4945 /* Ignore early vblank irqs */
4946 if (intel_crtc == NULL)
4947 return;
4948
4949 spin_lock_irqsave(&dev->event_lock, flags);
4950 work = intel_crtc->unpin_work;
4951 if (work == NULL || !work->pending) {
4952 spin_unlock_irqrestore(&dev->event_lock, flags);
4953 return;
4954 }
4955
4956 intel_crtc->unpin_work = NULL;
4957 drm_vblank_put(dev, intel_crtc->pipe);
4958
4959 if (work->event) {
4960 e = work->event;
4961 do_gettimeofday(&now);
4962 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
4963 e->event.tv_sec = now.tv_sec;
4964 e->event.tv_usec = now.tv_usec;
4965 list_add_tail(&e->base.link,
4966 &e->base.file_priv->event_list);
4967 wake_up_interruptible(&e->base.file_priv->event_wait);
4968 }
4969
4970 spin_unlock_irqrestore(&dev->event_lock, flags);
4971
Daniel Vetter23010e42010-03-08 13:35:02 +01004972 obj_priv = to_intel_bo(work->pending_flip_obj);
Jesse Barnesde3f4402010-01-14 13:18:02 -08004973
4974 /* Initial scanout buffer will have a 0 pending flip count */
4975 if ((atomic_read(&obj_priv->pending_flip) == 0) ||
4976 atomic_dec_and_test(&obj_priv->pending_flip))
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004977 DRM_WAKEUP(&dev_priv->pending_flip_queue);
4978 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07004979
4980 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004981}
4982
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004983void intel_finish_page_flip(struct drm_device *dev, int pipe)
4984{
4985 drm_i915_private_t *dev_priv = dev->dev_private;
4986 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
4987
4988 do_intel_finish_page_flip(dev, crtc);
4989}
4990
4991void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
4992{
4993 drm_i915_private_t *dev_priv = dev->dev_private;
4994 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
4995
4996 do_intel_finish_page_flip(dev, crtc);
4997}
4998
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004999void intel_prepare_page_flip(struct drm_device *dev, int plane)
5000{
5001 drm_i915_private_t *dev_priv = dev->dev_private;
5002 struct intel_crtc *intel_crtc =
5003 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5004 unsigned long flags;
5005
5006 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005007 if (intel_crtc->unpin_work) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005008 intel_crtc->unpin_work->pending = 1;
Jesse Barnesde3f4402010-01-14 13:18:02 -08005009 } else {
5010 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5011 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005012 spin_unlock_irqrestore(&dev->event_lock, flags);
5013}
5014
5015static int intel_crtc_page_flip(struct drm_crtc *crtc,
5016 struct drm_framebuffer *fb,
5017 struct drm_pending_vblank_event *event)
5018{
5019 struct drm_device *dev = crtc->dev;
5020 struct drm_i915_private *dev_priv = dev->dev_private;
5021 struct intel_framebuffer *intel_fb;
5022 struct drm_i915_gem_object *obj_priv;
5023 struct drm_gem_object *obj;
5024 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5025 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005026 unsigned long flags, offset;
Zhenyu Wangaacef092010-02-09 09:46:20 +08005027 int pipesrc_reg = (intel_crtc->pipe == 0) ? PIPEASRC : PIPEBSRC;
5028 int ret, pipesrc;
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005029 u32 flip_mask;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005030
5031 work = kzalloc(sizeof *work, GFP_KERNEL);
5032 if (work == NULL)
5033 return -ENOMEM;
5034
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005035 work->event = event;
5036 work->dev = crtc->dev;
5037 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005038 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005039 INIT_WORK(&work->work, intel_unpin_work_fn);
5040
5041 /* We borrow the event spin lock for protecting unpin_work */
5042 spin_lock_irqsave(&dev->event_lock, flags);
5043 if (intel_crtc->unpin_work) {
5044 spin_unlock_irqrestore(&dev->event_lock, flags);
5045 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01005046
5047 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005048 return -EBUSY;
5049 }
5050 intel_crtc->unpin_work = work;
5051 spin_unlock_irqrestore(&dev->event_lock, flags);
5052
5053 intel_fb = to_intel_framebuffer(fb);
5054 obj = intel_fb->obj;
5055
Chris Wilson468f0b42010-05-27 13:18:13 +01005056 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005057 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson96b099f2010-06-07 14:03:04 +01005058 if (ret)
5059 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005060
Jesse Barnes75dfca82010-02-10 15:09:44 -08005061 /* Reference the objects for the scheduled work. */
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005062 drm_gem_object_reference(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08005063 drm_gem_object_reference(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005064
5065 crtc->fb = fb;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01005066 ret = i915_gem_object_flush_write_domain(obj);
5067 if (ret)
5068 goto cleanup_objs;
Chris Wilson96b099f2010-06-07 14:03:04 +01005069
5070 ret = drm_vblank_get(dev, intel_crtc->pipe);
5071 if (ret)
5072 goto cleanup_objs;
5073
Daniel Vetter23010e42010-03-08 13:35:02 +01005074 obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005075 atomic_inc(&obj_priv->pending_flip);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005076 work->pending_flip_obj = obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005077
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005078 if (intel_crtc->plane)
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005079 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005080 else
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005081 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005082
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005083 if (IS_GEN3(dev) || IS_GEN2(dev)) {
5084 BEGIN_LP_RING(2);
5085 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5086 OUT_RING(0);
5087 ADVANCE_LP_RING();
5088 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005089
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005090 /* Offset into the new buffer for cases of shared fbs between CRTCs */
5091 offset = obj_priv->gtt_offset;
5092 offset += (crtc->y * fb->pitch) + (crtc->x * (fb->bits_per_pixel) / 8);
5093
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005094 BEGIN_LP_RING(4);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005095 if (IS_I965G(dev)) {
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005096 OUT_RING(MI_DISPLAY_FLIP |
5097 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5098 OUT_RING(fb->pitch);
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005099 OUT_RING(offset | obj_priv->tiling_mode);
Zhenyu Wangaacef092010-02-09 09:46:20 +08005100 pipesrc = I915_READ(pipesrc_reg);
5101 OUT_RING(pipesrc & 0x0fff0fff);
Daniel Vetter69d0b962010-08-04 21:22:09 +02005102 } else if (IS_GEN3(dev)) {
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005103 OUT_RING(MI_DISPLAY_FLIP_I915 |
5104 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5105 OUT_RING(fb->pitch);
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005106 OUT_RING(offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005107 OUT_RING(MI_NOOP);
Daniel Vetter69d0b962010-08-04 21:22:09 +02005108 } else {
5109 OUT_RING(MI_DISPLAY_FLIP |
5110 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5111 OUT_RING(fb->pitch);
5112 OUT_RING(offset);
5113 OUT_RING(MI_NOOP);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005114 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005115 ADVANCE_LP_RING();
5116
5117 mutex_unlock(&dev->struct_mutex);
5118
Jesse Barnese5510fa2010-07-01 16:48:37 -07005119 trace_i915_flip_request(intel_crtc->plane, obj);
5120
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005121 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01005122
5123cleanup_objs:
5124 drm_gem_object_unreference(work->old_fb_obj);
5125 drm_gem_object_unreference(obj);
5126cleanup_work:
5127 mutex_unlock(&dev->struct_mutex);
5128
5129 spin_lock_irqsave(&dev->event_lock, flags);
5130 intel_crtc->unpin_work = NULL;
5131 spin_unlock_irqrestore(&dev->event_lock, flags);
5132
5133 kfree(work);
5134
5135 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005136}
5137
Jesse Barnes79e53942008-11-07 14:24:08 -08005138static const struct drm_crtc_helper_funcs intel_helper_funcs = {
5139 .dpms = intel_crtc_dpms,
5140 .mode_fixup = intel_crtc_mode_fixup,
5141 .mode_set = intel_crtc_mode_set,
5142 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07005143 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Jesse Barnes79e53942008-11-07 14:24:08 -08005144 .prepare = intel_crtc_prepare,
5145 .commit = intel_crtc_commit,
Dave Airlie068143d2009-10-05 09:58:02 +10005146 .load_lut = intel_crtc_load_lut,
Jesse Barnes79e53942008-11-07 14:24:08 -08005147};
5148
5149static const struct drm_crtc_funcs intel_crtc_funcs = {
5150 .cursor_set = intel_crtc_cursor_set,
5151 .cursor_move = intel_crtc_cursor_move,
5152 .gamma_set = intel_crtc_gamma_set,
5153 .set_config = drm_crtc_helper_set_config,
5154 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005155 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08005156};
5157
5158
Hannes Ederb358d0a2008-12-18 21:18:47 +01005159static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08005160{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005161 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005162 struct intel_crtc *intel_crtc;
5163 int i;
5164
5165 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5166 if (intel_crtc == NULL)
5167 return;
5168
5169 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5170
5171 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
5172 intel_crtc->pipe = pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08005173 intel_crtc->plane = pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005174 for (i = 0; i < 256; i++) {
5175 intel_crtc->lut_r[i] = i;
5176 intel_crtc->lut_g[i] = i;
5177 intel_crtc->lut_b[i] = i;
5178 }
5179
Jesse Barnes80824002009-09-10 15:28:06 -07005180 /* Swap pipes & planes for FBC on pre-965 */
5181 intel_crtc->pipe = pipe;
5182 intel_crtc->plane = pipe;
5183 if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005184 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07005185 intel_crtc->plane = ((pipe == 0) ? 1 : 0);
5186 }
5187
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005188 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5189 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5190 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5191 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5192
Jesse Barnes79e53942008-11-07 14:24:08 -08005193 intel_crtc->cursor_addr = 0;
5194 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
5195 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5196
Jesse Barnes652c3932009-08-17 13:31:43 -07005197 intel_crtc->busy = false;
5198
5199 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5200 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005201}
5202
Carl Worth08d7b3d2009-04-29 14:43:54 -07005203int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5204 struct drm_file *file_priv)
5205{
5206 drm_i915_private_t *dev_priv = dev->dev_private;
5207 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02005208 struct drm_mode_object *drmmode_obj;
5209 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005210
5211 if (!dev_priv) {
5212 DRM_ERROR("called with no initialization\n");
5213 return -EINVAL;
5214 }
5215
Daniel Vetterc05422d2009-08-11 16:05:30 +02005216 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5217 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07005218
Daniel Vetterc05422d2009-08-11 16:05:30 +02005219 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07005220 DRM_ERROR("no such CRTC id\n");
5221 return -EINVAL;
5222 }
5223
Daniel Vetterc05422d2009-08-11 16:05:30 +02005224 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5225 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005226
Daniel Vetterc05422d2009-08-11 16:05:30 +02005227 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005228}
5229
Jesse Barnes79e53942008-11-07 14:24:08 -08005230struct drm_crtc *intel_get_crtc_from_pipe(struct drm_device *dev, int pipe)
5231{
5232 struct drm_crtc *crtc = NULL;
5233
5234 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
5235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5236 if (intel_crtc->pipe == pipe)
5237 break;
5238 }
5239 return crtc;
5240}
5241
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005242static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005243{
5244 int index_mask = 0;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005245 struct drm_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005246 int entry = 0;
5247
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005248 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
5249 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
Eric Anholt21d40d32010-03-25 11:11:14 -07005250 if (type_mask & intel_encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005251 index_mask |= (1 << entry);
5252 entry++;
5253 }
5254 return index_mask;
5255}
5256
5257
5258static void intel_setup_outputs(struct drm_device *dev)
5259{
Eric Anholt725e30a2009-01-22 13:01:02 -08005260 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005261 struct drm_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005262 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005263
Zhenyu Wang541998a2009-06-05 15:38:44 +08005264 if (IS_MOBILE(dev) && !IS_I830(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005265 intel_lvds_init(dev);
5266
Eric Anholtbad720f2009-10-22 16:11:14 -07005267 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005268 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005269
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005270 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5271 intel_dp_init(dev, DP_A);
5272
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005273 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5274 intel_dp_init(dev, PCH_DP_D);
5275 }
5276
5277 intel_crt_init(dev);
5278
5279 if (HAS_PCH_SPLIT(dev)) {
5280 int found;
5281
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005282 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08005283 /* PCH SDVOB multiplex with HDMIB */
5284 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005285 if (!found)
5286 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005287 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5288 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005289 }
5290
5291 if (I915_READ(HDMIC) & PORT_DETECTED)
5292 intel_hdmi_init(dev, HDMIC);
5293
5294 if (I915_READ(HDMID) & PORT_DETECTED)
5295 intel_hdmi_init(dev, HDMID);
5296
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005297 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5298 intel_dp_init(dev, PCH_DP_C);
5299
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005300 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005301 intel_dp_init(dev, PCH_DP_D);
5302
Zhenyu Wang103a1962009-11-27 11:44:36 +08005303 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08005304 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08005305
Eric Anholt725e30a2009-01-22 13:01:02 -08005306 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005307 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005308 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005309 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5310 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005311 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005312 }
Ma Ling27185ae2009-08-24 13:50:23 +08005313
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005314 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5315 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005316 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005317 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005318 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005319
5320 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005321
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005322 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5323 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005324 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005325 }
Ma Ling27185ae2009-08-24 13:50:23 +08005326
5327 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5328
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005329 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5330 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005331 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005332 }
5333 if (SUPPORTS_INTEGRATED_DP(dev)) {
5334 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005335 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005336 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005337 }
Ma Ling27185ae2009-08-24 13:50:23 +08005338
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005339 if (SUPPORTS_INTEGRATED_DP(dev) &&
5340 (I915_READ(DP_D) & DP_DETECTED)) {
5341 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005342 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005343 }
Eric Anholtbad720f2009-10-22 16:11:14 -07005344 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005345 intel_dvo_init(dev);
5346
Zhenyu Wang103a1962009-11-27 11:44:36 +08005347 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005348 intel_tv_init(dev);
5349
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005350 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
5351 struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005352
Eric Anholt21d40d32010-03-25 11:11:14 -07005353 encoder->possible_crtcs = intel_encoder->crtc_mask;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005354 encoder->possible_clones = intel_encoder_clones(dev,
Eric Anholt21d40d32010-03-25 11:11:14 -07005355 intel_encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08005356 }
5357}
5358
5359static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5360{
5361 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005362
5363 drm_framebuffer_cleanup(fb);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005364 drm_gem_object_unreference_unlocked(intel_fb->obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005365
5366 kfree(intel_fb);
5367}
5368
5369static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5370 struct drm_file *file_priv,
5371 unsigned int *handle)
5372{
5373 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5374 struct drm_gem_object *object = intel_fb->obj;
5375
5376 return drm_gem_handle_create(file_priv, object, handle);
5377}
5378
5379static const struct drm_framebuffer_funcs intel_fb_funcs = {
5380 .destroy = intel_user_framebuffer_destroy,
5381 .create_handle = intel_user_framebuffer_create_handle,
5382};
5383
Dave Airlie38651672010-03-30 05:34:13 +00005384int intel_framebuffer_init(struct drm_device *dev,
5385 struct intel_framebuffer *intel_fb,
5386 struct drm_mode_fb_cmd *mode_cmd,
5387 struct drm_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005388{
Jesse Barnes79e53942008-11-07 14:24:08 -08005389 int ret;
5390
Jesse Barnes79e53942008-11-07 14:24:08 -08005391 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5392 if (ret) {
5393 DRM_ERROR("framebuffer init failed %d\n", ret);
5394 return ret;
5395 }
5396
5397 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08005398 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08005399 return 0;
5400}
5401
Jesse Barnes79e53942008-11-07 14:24:08 -08005402static struct drm_framebuffer *
5403intel_user_framebuffer_create(struct drm_device *dev,
5404 struct drm_file *filp,
5405 struct drm_mode_fb_cmd *mode_cmd)
5406{
5407 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00005408 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005409 int ret;
5410
5411 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5412 if (!obj)
5413 return NULL;
5414
Dave Airlie38651672010-03-30 05:34:13 +00005415 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5416 if (!intel_fb)
5417 return NULL;
5418
5419 ret = intel_framebuffer_init(dev, intel_fb,
5420 mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005421 if (ret) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00005422 drm_gem_object_unreference_unlocked(obj);
Dave Airlie38651672010-03-30 05:34:13 +00005423 kfree(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005424 return NULL;
5425 }
5426
Dave Airlie38651672010-03-30 05:34:13 +00005427 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005428}
5429
Jesse Barnes79e53942008-11-07 14:24:08 -08005430static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005431 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00005432 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08005433};
5434
Chris Wilson9ea8d052010-01-04 18:57:56 +00005435static struct drm_gem_object *
5436intel_alloc_power_context(struct drm_device *dev)
5437{
5438 struct drm_gem_object *pwrctx;
5439 int ret;
5440
Daniel Vetterac52bc52010-04-09 19:05:06 +00005441 pwrctx = i915_gem_alloc_object(dev, 4096);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005442 if (!pwrctx) {
5443 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5444 return NULL;
5445 }
5446
5447 mutex_lock(&dev->struct_mutex);
5448 ret = i915_gem_object_pin(pwrctx, 4096);
5449 if (ret) {
5450 DRM_ERROR("failed to pin power context: %d\n", ret);
5451 goto err_unref;
5452 }
5453
5454 ret = i915_gem_object_set_to_gtt_domain(pwrctx, 1);
5455 if (ret) {
5456 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5457 goto err_unpin;
5458 }
5459 mutex_unlock(&dev->struct_mutex);
5460
5461 return pwrctx;
5462
5463err_unpin:
5464 i915_gem_object_unpin(pwrctx);
5465err_unref:
5466 drm_gem_object_unreference(pwrctx);
5467 mutex_unlock(&dev->struct_mutex);
5468 return NULL;
5469}
5470
Jesse Barnes7648fa92010-05-20 14:28:11 -07005471bool ironlake_set_drps(struct drm_device *dev, u8 val)
5472{
5473 struct drm_i915_private *dev_priv = dev->dev_private;
5474 u16 rgvswctl;
5475
5476 rgvswctl = I915_READ16(MEMSWCTL);
5477 if (rgvswctl & MEMCTL_CMD_STS) {
5478 DRM_DEBUG("gpu busy, RCS change rejected\n");
5479 return false; /* still busy with another command */
5480 }
5481
5482 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5483 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5484 I915_WRITE16(MEMSWCTL, rgvswctl);
5485 POSTING_READ16(MEMSWCTL);
5486
5487 rgvswctl |= MEMCTL_CMD_STS;
5488 I915_WRITE16(MEMSWCTL, rgvswctl);
5489
5490 return true;
5491}
5492
Jesse Barnesf97108d2010-01-29 11:27:07 -08005493void ironlake_enable_drps(struct drm_device *dev)
5494{
5495 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005496 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005497 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005498
5499 /* 100ms RC evaluation intervals */
5500 I915_WRITE(RCUPEI, 100000);
5501 I915_WRITE(RCDNEI, 100000);
5502
5503 /* Set max/min thresholds to 90ms and 80ms respectively */
5504 I915_WRITE(RCBMAXAVG, 90000);
5505 I915_WRITE(RCBMINAVG, 80000);
5506
5507 I915_WRITE(MEMIHYST, 1);
5508
5509 /* Set up min, max, and cur for interrupt handling */
5510 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5511 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5512 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5513 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005514 fstart = fmax;
5515
Jesse Barnesf97108d2010-01-29 11:27:07 -08005516 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5517 PXVFREQ_PX_SHIFT;
5518
Jesse Barnes7648fa92010-05-20 14:28:11 -07005519 dev_priv->fmax = fstart; /* IPS callback will increase this */
5520 dev_priv->fstart = fstart;
5521
5522 dev_priv->max_delay = fmax;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005523 dev_priv->min_delay = fmin;
5524 dev_priv->cur_delay = fstart;
5525
Jesse Barnes7648fa92010-05-20 14:28:11 -07005526 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
5527 fstart);
5528
Jesse Barnesf97108d2010-01-29 11:27:07 -08005529 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5530
5531 /*
5532 * Interrupts will be enabled in ironlake_irq_postinstall
5533 */
5534
5535 I915_WRITE(VIDSTART, vstart);
5536 POSTING_READ(VIDSTART);
5537
5538 rgvmodectl |= MEMMODE_SWMODE_EN;
5539 I915_WRITE(MEMMODECTL, rgvmodectl);
5540
Chris Wilson913d8d12010-08-07 11:01:35 +01005541 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 1, 0))
5542 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08005543 msleep(1);
5544
Jesse Barnes7648fa92010-05-20 14:28:11 -07005545 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005546
Jesse Barnes7648fa92010-05-20 14:28:11 -07005547 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5548 I915_READ(0x112e0);
5549 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5550 dev_priv->last_count2 = I915_READ(0x112f4);
5551 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005552}
5553
5554void ironlake_disable_drps(struct drm_device *dev)
5555{
5556 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005557 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005558
5559 /* Ack interrupts, disable EFC interrupt */
5560 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5561 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5562 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5563 I915_WRITE(DEIIR, DE_PCU_EVENT);
5564 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5565
5566 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005567 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005568 msleep(1);
5569 rgvswctl |= MEMCTL_CMD_STS;
5570 I915_WRITE(MEMSWCTL, rgvswctl);
5571 msleep(1);
5572
5573}
5574
Jesse Barnes7648fa92010-05-20 14:28:11 -07005575static unsigned long intel_pxfreq(u32 vidfreq)
5576{
5577 unsigned long freq;
5578 int div = (vidfreq & 0x3f0000) >> 16;
5579 int post = (vidfreq & 0x3000) >> 12;
5580 int pre = (vidfreq & 0x7);
5581
5582 if (!pre)
5583 return 0;
5584
5585 freq = ((div * 133333) / ((1<<post) * pre));
5586
5587 return freq;
5588}
5589
5590void intel_init_emon(struct drm_device *dev)
5591{
5592 struct drm_i915_private *dev_priv = dev->dev_private;
5593 u32 lcfuse;
5594 u8 pxw[16];
5595 int i;
5596
5597 /* Disable to program */
5598 I915_WRITE(ECR, 0);
5599 POSTING_READ(ECR);
5600
5601 /* Program energy weights for various events */
5602 I915_WRITE(SDEW, 0x15040d00);
5603 I915_WRITE(CSIEW0, 0x007f0000);
5604 I915_WRITE(CSIEW1, 0x1e220004);
5605 I915_WRITE(CSIEW2, 0x04000004);
5606
5607 for (i = 0; i < 5; i++)
5608 I915_WRITE(PEW + (i * 4), 0);
5609 for (i = 0; i < 3; i++)
5610 I915_WRITE(DEW + (i * 4), 0);
5611
5612 /* Program P-state weights to account for frequency power adjustment */
5613 for (i = 0; i < 16; i++) {
5614 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5615 unsigned long freq = intel_pxfreq(pxvidfreq);
5616 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5617 PXVFREQ_PX_SHIFT;
5618 unsigned long val;
5619
5620 val = vid * vid;
5621 val *= (freq / 1000);
5622 val *= 255;
5623 val /= (127*127*900);
5624 if (val > 0xff)
5625 DRM_ERROR("bad pxval: %ld\n", val);
5626 pxw[i] = val;
5627 }
5628 /* Render standby states get 0 weight */
5629 pxw[14] = 0;
5630 pxw[15] = 0;
5631
5632 for (i = 0; i < 4; i++) {
5633 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5634 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5635 I915_WRITE(PXW + (i * 4), val);
5636 }
5637
5638 /* Adjust magic regs to magic values (more experimental results) */
5639 I915_WRITE(OGW0, 0);
5640 I915_WRITE(OGW1, 0);
5641 I915_WRITE(EG0, 0x00007f00);
5642 I915_WRITE(EG1, 0x0000000e);
5643 I915_WRITE(EG2, 0x000e0000);
5644 I915_WRITE(EG3, 0x68000300);
5645 I915_WRITE(EG4, 0x42000000);
5646 I915_WRITE(EG5, 0x00140031);
5647 I915_WRITE(EG6, 0);
5648 I915_WRITE(EG7, 0);
5649
5650 for (i = 0; i < 8; i++)
5651 I915_WRITE(PXWL + (i * 4), 0);
5652
5653 /* Enable PMON + select events */
5654 I915_WRITE(ECR, 0x80000019);
5655
5656 lcfuse = I915_READ(LCFUSE02);
5657
5658 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5659}
5660
Jesse Barnes652c3932009-08-17 13:31:43 -07005661void intel_init_clock_gating(struct drm_device *dev)
5662{
5663 struct drm_i915_private *dev_priv = dev->dev_private;
5664
5665 /*
5666 * Disable clock gating reported to work incorrectly according to the
5667 * specs, but enable as much else as we can.
5668 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005669 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005670 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5671
5672 if (IS_IRONLAKE(dev)) {
5673 /* Required for FBC */
5674 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5675 /* Required for CxSR */
5676 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5677
5678 I915_WRITE(PCH_3DCGDIS0,
5679 MARIUNIT_CLOCK_GATE_DISABLE |
5680 SVSMUNIT_CLOCK_GATE_DISABLE);
5681 }
5682
5683 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005684
5685 /*
5686 * According to the spec the following bits should be set in
5687 * order to enable memory self-refresh
5688 * The bit 22/21 of 0x42004
5689 * The bit 5 of 0x42020
5690 * The bit 15 of 0x45000
5691 */
5692 if (IS_IRONLAKE(dev)) {
5693 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5694 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5695 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5696 I915_WRITE(ILK_DSPCLK_GATE,
5697 (I915_READ(ILK_DSPCLK_GATE) |
5698 ILK_DPARB_CLK_GATE));
5699 I915_WRITE(DISP_ARB_CTL,
5700 (I915_READ(DISP_ARB_CTL) |
5701 DISP_FBC_WM_DIS));
5702 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005703 /*
5704 * Based on the document from hardware guys the following bits
5705 * should be set unconditionally in order to enable FBC.
5706 * The bit 22 of 0x42000
5707 * The bit 22 of 0x42004
5708 * The bit 7,8,9 of 0x42020.
5709 */
5710 if (IS_IRONLAKE_M(dev)) {
5711 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5712 I915_READ(ILK_DISPLAY_CHICKEN1) |
5713 ILK_FBCQ_DIS);
5714 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5715 I915_READ(ILK_DISPLAY_CHICKEN2) |
5716 ILK_DPARB_GATE);
5717 I915_WRITE(ILK_DSPCLK_GATE,
5718 I915_READ(ILK_DSPCLK_GATE) |
5719 ILK_DPFC_DIS1 |
5720 ILK_DPFC_DIS2 |
5721 ILK_CLK_FBC);
5722 }
Zhenyu Wangc03342f2009-09-29 11:01:23 +08005723 return;
5724 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005725 uint32_t dspclk_gate;
5726 I915_WRITE(RENCLK_GATE_D1, 0);
5727 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5728 GS_UNIT_CLOCK_GATE_DISABLE |
5729 CL_UNIT_CLOCK_GATE_DISABLE);
5730 I915_WRITE(RAMCLK_GATE_D, 0);
5731 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5732 OVRUNIT_CLOCK_GATE_DISABLE |
5733 OVCUNIT_CLOCK_GATE_DISABLE;
5734 if (IS_GM45(dev))
5735 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5736 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
5737 } else if (IS_I965GM(dev)) {
5738 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5739 I915_WRITE(RENCLK_GATE_D2, 0);
5740 I915_WRITE(DSPCLK_GATE_D, 0);
5741 I915_WRITE(RAMCLK_GATE_D, 0);
5742 I915_WRITE16(DEUC, 0);
5743 } else if (IS_I965G(dev)) {
5744 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5745 I965_RCC_CLOCK_GATE_DISABLE |
5746 I965_RCPB_CLOCK_GATE_DISABLE |
5747 I965_ISC_CLOCK_GATE_DISABLE |
5748 I965_FBC_CLOCK_GATE_DISABLE);
5749 I915_WRITE(RENCLK_GATE_D2, 0);
5750 } else if (IS_I9XX(dev)) {
5751 u32 dstate = I915_READ(D_STATE);
5752
5753 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5754 DSTATE_DOT_CLOCK_GATING;
5755 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005756 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005757 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5758 } else if (IS_I830(dev)) {
5759 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5760 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005761
5762 /*
5763 * GPU can automatically power down the render unit if given a page
5764 * to save state.
5765 */
Andrew Lutomirski1d3c36ad2009-12-21 10:10:22 -05005766 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005767 struct drm_i915_gem_object *obj_priv = NULL;
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005768
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005769 if (dev_priv->pwrctx) {
Daniel Vetter23010e42010-03-08 13:35:02 +01005770 obj_priv = to_intel_bo(dev_priv->pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005771 } else {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005772 struct drm_gem_object *pwrctx;
5773
5774 pwrctx = intel_alloc_power_context(dev);
5775 if (pwrctx) {
5776 dev_priv->pwrctx = pwrctx;
Daniel Vetter23010e42010-03-08 13:35:02 +01005777 obj_priv = to_intel_bo(pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005778 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005779 }
5780
Chris Wilson9ea8d052010-01-04 18:57:56 +00005781 if (obj_priv) {
5782 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5783 I915_WRITE(MCHBAR_RENDER_STANDBY,
5784 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5785 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005786 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005787}
5788
Jesse Barnese70236a2009-09-21 10:42:27 -07005789/* Set up chip specific display functions */
5790static void intel_init_display(struct drm_device *dev)
5791{
5792 struct drm_i915_private *dev_priv = dev->dev_private;
5793
5794 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07005795 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005796 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07005797 else
5798 dev_priv->display.dpms = i9xx_crtc_dpms;
5799
Adam Jacksonee5382a2010-04-23 11:17:39 -04005800 if (I915_HAS_FBC(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005801 if (IS_IRONLAKE_M(dev)) {
5802 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5803 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5804 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5805 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07005806 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5807 dev_priv->display.enable_fbc = g4x_enable_fbc;
5808 dev_priv->display.disable_fbc = g4x_disable_fbc;
Robert Hooker8d06a1e2010-03-19 15:13:27 -04005809 } else if (IS_I965GM(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005810 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5811 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5812 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5813 }
Jesse Barnes74dff282009-09-14 15:39:40 -07005814 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07005815 }
5816
5817 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005818 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07005819 dev_priv->display.get_display_clock_speed =
5820 i945_get_display_clock_speed;
5821 else if (IS_I915G(dev))
5822 dev_priv->display.get_display_clock_speed =
5823 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005824 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005825 dev_priv->display.get_display_clock_speed =
5826 i9xx_misc_get_display_clock_speed;
5827 else if (IS_I915GM(dev))
5828 dev_priv->display.get_display_clock_speed =
5829 i915gm_get_display_clock_speed;
5830 else if (IS_I865G(dev))
5831 dev_priv->display.get_display_clock_speed =
5832 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005833 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005834 dev_priv->display.get_display_clock_speed =
5835 i855_get_display_clock_speed;
5836 else /* 852, 830 */
5837 dev_priv->display.get_display_clock_speed =
5838 i830_get_display_clock_speed;
5839
5840 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005841 if (HAS_PCH_SPLIT(dev)) {
5842 if (IS_IRONLAKE(dev)) {
5843 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
5844 dev_priv->display.update_wm = ironlake_update_wm;
5845 else {
5846 DRM_DEBUG_KMS("Failed to get proper latency. "
5847 "Disable CxSR\n");
5848 dev_priv->display.update_wm = NULL;
5849 }
5850 } else
5851 dev_priv->display.update_wm = NULL;
5852 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08005853 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08005854 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08005855 dev_priv->fsb_freq,
5856 dev_priv->mem_freq)) {
5857 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08005858 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08005859 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08005860 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08005861 dev_priv->fsb_freq, dev_priv->mem_freq);
5862 /* Disable CxSR and never update its watermark again */
5863 pineview_disable_cxsr(dev);
5864 dev_priv->display.update_wm = NULL;
5865 } else
5866 dev_priv->display.update_wm = pineview_update_wm;
5867 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005868 dev_priv->display.update_wm = g4x_update_wm;
5869 else if (IS_I965G(dev))
5870 dev_priv->display.update_wm = i965_update_wm;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005871 else if (IS_I9XX(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005872 dev_priv->display.update_wm = i9xx_update_wm;
5873 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005874 } else if (IS_I85X(dev)) {
5875 dev_priv->display.update_wm = i9xx_update_wm;
5876 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005877 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04005878 dev_priv->display.update_wm = i830_update_wm;
5879 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005880 dev_priv->display.get_fifo_size = i845_get_fifo_size;
5881 else
5882 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005883 }
5884}
5885
Jesse Barnesb690e962010-07-19 13:53:12 -07005886/*
5887 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
5888 * resume, or other times. This quirk makes sure that's the case for
5889 * affected systems.
5890 */
5891static void quirk_pipea_force (struct drm_device *dev)
5892{
5893 struct drm_i915_private *dev_priv = dev->dev_private;
5894
5895 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
5896 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
5897}
5898
5899struct intel_quirk {
5900 int device;
5901 int subsystem_vendor;
5902 int subsystem_device;
5903 void (*hook)(struct drm_device *dev);
5904};
5905
5906struct intel_quirk intel_quirks[] = {
5907 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
5908 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
5909 /* HP Mini needs pipe A force quirk (LP: #322104) */
5910 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
5911
5912 /* Thinkpad R31 needs pipe A force quirk */
5913 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
5914 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
5915 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
5916
5917 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
5918 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
5919 /* ThinkPad X40 needs pipe A force quirk */
5920
5921 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
5922 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
5923
5924 /* 855 & before need to leave pipe A & dpll A up */
5925 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
5926 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
5927};
5928
5929static void intel_init_quirks(struct drm_device *dev)
5930{
5931 struct pci_dev *d = dev->pdev;
5932 int i;
5933
5934 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
5935 struct intel_quirk *q = &intel_quirks[i];
5936
5937 if (d->device == q->device &&
5938 (d->subsystem_vendor == q->subsystem_vendor ||
5939 q->subsystem_vendor == PCI_ANY_ID) &&
5940 (d->subsystem_device == q->subsystem_device ||
5941 q->subsystem_device == PCI_ANY_ID))
5942 q->hook(dev);
5943 }
5944}
5945
Jesse Barnes79e53942008-11-07 14:24:08 -08005946void intel_modeset_init(struct drm_device *dev)
5947{
Jesse Barnes652c3932009-08-17 13:31:43 -07005948 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005949 int i;
5950
5951 drm_mode_config_init(dev);
5952
5953 dev->mode_config.min_width = 0;
5954 dev->mode_config.min_height = 0;
5955
5956 dev->mode_config.funcs = (void *)&intel_mode_funcs;
5957
Jesse Barnesb690e962010-07-19 13:53:12 -07005958 intel_init_quirks(dev);
5959
Jesse Barnese70236a2009-09-21 10:42:27 -07005960 intel_init_display(dev);
5961
Jesse Barnes79e53942008-11-07 14:24:08 -08005962 if (IS_I965G(dev)) {
5963 dev->mode_config.max_width = 8192;
5964 dev->mode_config.max_height = 8192;
Keith Packard5e4d6fa2009-07-12 23:53:17 -07005965 } else if (IS_I9XX(dev)) {
5966 dev->mode_config.max_width = 4096;
5967 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08005968 } else {
5969 dev->mode_config.max_width = 2048;
5970 dev->mode_config.max_height = 2048;
5971 }
5972
5973 /* set memory base */
5974 if (IS_I9XX(dev))
5975 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
5976 else
5977 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
5978
5979 if (IS_MOBILE(dev) || IS_I9XX(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10005980 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005981 else
Dave Airliea3524f12010-06-06 18:59:41 +10005982 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08005983 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10005984 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08005985
Dave Airliea3524f12010-06-06 18:59:41 +10005986 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005987 intel_crtc_init(dev, i);
5988 }
5989
5990 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07005991
5992 intel_init_clock_gating(dev);
5993
Jesse Barnes7648fa92010-05-20 14:28:11 -07005994 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08005995 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07005996 intel_init_emon(dev);
5997 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08005998
Jesse Barnes652c3932009-08-17 13:31:43 -07005999 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6000 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6001 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006002
6003 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006004}
6005
6006void intel_modeset_cleanup(struct drm_device *dev)
6007{
Jesse Barnes652c3932009-08-17 13:31:43 -07006008 struct drm_i915_private *dev_priv = dev->dev_private;
6009 struct drm_crtc *crtc;
6010 struct intel_crtc *intel_crtc;
6011
6012 mutex_lock(&dev->struct_mutex);
6013
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006014 drm_kms_helper_poll_fini(dev);
Dave Airlie38651672010-03-30 05:34:13 +00006015 intel_fbdev_fini(dev);
6016
Jesse Barnes652c3932009-08-17 13:31:43 -07006017 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6018 /* Skip inactive CRTCs */
6019 if (!crtc->fb)
6020 continue;
6021
6022 intel_crtc = to_intel_crtc(crtc);
6023 intel_increase_pllclock(crtc, false);
6024 del_timer_sync(&intel_crtc->idle_timer);
6025 }
6026
Jesse Barnes652c3932009-08-17 13:31:43 -07006027 del_timer_sync(&dev_priv->idle_timer);
6028
Jesse Barnese70236a2009-09-21 10:42:27 -07006029 if (dev_priv->display.disable_fbc)
6030 dev_priv->display.disable_fbc(dev);
6031
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006032 if (dev_priv->pwrctx) {
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006033 struct drm_i915_gem_object *obj_priv;
6034
Daniel Vetter23010e42010-03-08 13:35:02 +01006035 obj_priv = to_intel_bo(dev_priv->pwrctx);
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006036 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
6037 I915_READ(PWRCTXA);
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006038 i915_gem_object_unpin(dev_priv->pwrctx);
6039 drm_gem_object_unreference(dev_priv->pwrctx);
6040 }
6041
Jesse Barnesf97108d2010-01-29 11:27:07 -08006042 if (IS_IRONLAKE_M(dev))
6043 ironlake_disable_drps(dev);
6044
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006045 mutex_unlock(&dev->struct_mutex);
6046
Jesse Barnes79e53942008-11-07 14:24:08 -08006047 drm_mode_config_cleanup(dev);
6048}
6049
6050
Dave Airlie28d52042009-09-21 14:33:58 +10006051/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006052 * Return which encoder is currently attached for connector.
6053 */
6054struct drm_encoder *intel_attached_encoder (struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006055{
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006056 struct drm_mode_object *obj;
6057 struct drm_encoder *encoder;
6058 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006059
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006060 for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
6061 if (connector->encoder_ids[i] == 0)
6062 break;
6063
6064 obj = drm_mode_object_find(connector->dev,
6065 connector->encoder_ids[i],
6066 DRM_MODE_OBJECT_ENCODER);
6067 if (!obj)
6068 continue;
6069
6070 encoder = obj_to_encoder(obj);
6071 return encoder;
6072 }
6073 return NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006074}
Dave Airlie28d52042009-09-21 14:33:58 +10006075
6076/*
6077 * set vga decode state - true == enable VGA decode
6078 */
6079int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6080{
6081 struct drm_i915_private *dev_priv = dev->dev_private;
6082 u16 gmch_ctrl;
6083
6084 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6085 if (state)
6086 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6087 else
6088 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6089 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6090 return 0;
6091}