blob: 571e7b10cd11cbc10babd5c75726ff390dbdb9f2 [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001#ifndef _HFI1_KERNEL_H
2#define _HFI1_KERNEL_H
3/*
4 *
5 * This file is provided under a dual BSD/GPLv2 license. When using or
6 * redistributing this file, you may do so under either license.
7 *
8 * GPL LICENSE SUMMARY
9 *
10 * Copyright(c) 2015 Intel Corporation.
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of version 2 of the GNU General Public License as
14 * published by the Free Software Foundation.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * BSD LICENSE
22 *
23 * Copyright(c) 2015 Intel Corporation.
24 *
25 * Redistribution and use in source and binary forms, with or without
26 * modification, are permitted provided that the following conditions
27 * are met:
28 *
29 * - Redistributions of source code must retain the above copyright
30 * notice, this list of conditions and the following disclaimer.
31 * - Redistributions in binary form must reproduce the above copyright
32 * notice, this list of conditions and the following disclaimer in
33 * the documentation and/or other materials provided with the
34 * distribution.
35 * - Neither the name of Intel Corporation nor the names of its
36 * contributors may be used to endorse or promote products derived
37 * from this software without specific prior written permission.
38 *
39 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
40 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
41 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
42 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
43 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
44 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
45 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
46 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
47 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
48 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
49 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
50 *
51 */
52
53#include <linux/interrupt.h>
54#include <linux/pci.h>
55#include <linux/dma-mapping.h>
56#include <linux/mutex.h>
57#include <linux/list.h>
58#include <linux/scatterlist.h>
59#include <linux/slab.h>
60#include <linux/io.h>
61#include <linux/fs.h>
62#include <linux/completion.h>
63#include <linux/kref.h>
64#include <linux/sched.h>
65#include <linux/cdev.h>
66#include <linux/delay.h>
67#include <linux/kthread.h>
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -080068#include <rdma/rdma_vt.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040069
70#include "chip_registers.h"
71#include "common.h"
72#include "verbs.h"
73#include "pio.h"
74#include "chip.h"
75#include "mad.h"
76#include "qsfp.h"
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080077#include "platform.h"
Mitko Haralanov957558c2016-02-03 14:33:40 -080078#include "affinity.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040079
80/* bumped 1 from s/w major version of TrueScale */
81#define HFI1_CHIP_VERS_MAJ 3U
82
83/* don't care about this except printing */
84#define HFI1_CHIP_VERS_MIN 0U
85
86/* The Organization Unique Identifier (Mfg code), and its position in GUID */
87#define HFI1_OUI 0x001175
88#define HFI1_OUI_LSB 40
89
90#define DROP_PACKET_OFF 0
91#define DROP_PACKET_ON 1
92
93extern unsigned long hfi1_cap_mask;
94#define HFI1_CAP_KGET_MASK(mask, cap) ((mask) & HFI1_CAP_##cap)
95#define HFI1_CAP_UGET_MASK(mask, cap) \
96 (((mask) >> HFI1_CAP_USER_SHIFT) & HFI1_CAP_##cap)
97#define HFI1_CAP_KGET(cap) (HFI1_CAP_KGET_MASK(hfi1_cap_mask, cap))
98#define HFI1_CAP_UGET(cap) (HFI1_CAP_UGET_MASK(hfi1_cap_mask, cap))
99#define HFI1_CAP_IS_KSET(cap) (!!HFI1_CAP_KGET(cap))
100#define HFI1_CAP_IS_USET(cap) (!!HFI1_CAP_UGET(cap))
101#define HFI1_MISC_GET() ((hfi1_cap_mask >> HFI1_CAP_MISC_SHIFT) & \
102 HFI1_CAP_MISC_MASK)
Bryan Morgana9c05e32016-02-03 14:30:49 -0800103/* Offline Disabled Reason is 4-bits */
104#define HFI1_ODR_MASK(rsn) ((rsn) & OPA_PI_MASK_OFFLINE_REASON)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400105
106/*
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500107 * Control context is always 0 and handles the error packets.
108 * It also handles the VL15 and multicast packets.
109 */
110#define HFI1_CTRL_CTXT 0
111
112/*
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -0500113 * Driver context will store software counters for each of the events
114 * associated with these status registers
115 */
116#define NUM_CCE_ERR_STATUS_COUNTERS 41
117#define NUM_RCV_ERR_STATUS_COUNTERS 64
118#define NUM_MISC_ERR_STATUS_COUNTERS 13
119#define NUM_SEND_PIO_ERR_STATUS_COUNTERS 36
120#define NUM_SEND_DMA_ERR_STATUS_COUNTERS 4
121#define NUM_SEND_EGRESS_ERR_STATUS_COUNTERS 64
122#define NUM_SEND_ERR_STATUS_COUNTERS 3
123#define NUM_SEND_CTXT_ERR_STATUS_COUNTERS 5
124#define NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS 24
125
126/*
Mike Marciniszyn77241052015-07-30 15:17:43 -0400127 * per driver stats, either not device nor port-specific, or
128 * summed over all of the devices and ports.
129 * They are described by name via ipathfs filesystem, so layout
130 * and number of elements can change without breaking compatibility.
131 * If members are added or deleted hfi1_statnames[] in debugfs.c must
132 * change to match.
133 */
134struct hfi1_ib_stats {
135 __u64 sps_ints; /* number of interrupts handled */
136 __u64 sps_errints; /* number of error interrupts */
137 __u64 sps_txerrs; /* tx-related packet errors */
138 __u64 sps_rcverrs; /* non-crc rcv packet errors */
139 __u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
140 __u64 sps_nopiobufs; /* no pio bufs avail from kernel */
141 __u64 sps_ctxts; /* number of contexts currently open */
142 __u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
143 __u64 sps_buffull;
144 __u64 sps_hdrfull;
145};
146
147extern struct hfi1_ib_stats hfi1_stats;
148extern const struct pci_error_handlers hfi1_pci_err_handler;
149
150/*
151 * First-cut criterion for "device is active" is
152 * two thousand dwords combined Tx, Rx traffic per
153 * 5-second interval. SMA packets are 64 dwords,
154 * and occur "a few per second", presumably each way.
155 */
156#define HFI1_TRAFFIC_ACTIVE_THRESHOLD (2000)
157
158/*
159 * Below contains all data related to a single context (formerly called port).
160 */
161
162#ifdef CONFIG_DEBUG_FS
163struct hfi1_opcode_stats_perctx;
164#endif
165
Mike Marciniszyn77241052015-07-30 15:17:43 -0400166struct ctxt_eager_bufs {
167 ssize_t size; /* total size of eager buffers */
168 u32 count; /* size of buffers array */
169 u32 numbufs; /* number of buffers allocated */
170 u32 alloced; /* number of rcvarray entries used */
171 u32 rcvtid_size; /* size of each eager rcv tid */
172 u32 threshold; /* head update threshold */
173 struct eager_buffer {
174 void *addr;
175 dma_addr_t phys;
176 ssize_t len;
177 } *buffers;
178 struct {
179 void *addr;
180 dma_addr_t phys;
181 } *rcvtids;
182};
183
Mitko Haralanova86cd352016-02-05 11:57:49 -0500184struct exp_tid_set {
185 struct list_head list;
186 u32 count;
187};
188
Mike Marciniszyn77241052015-07-30 15:17:43 -0400189struct hfi1_ctxtdata {
190 /* shadow the ctxt's RcvCtrl register */
191 u64 rcvctrl;
192 /* rcvhdrq base, needs mmap before useful */
193 void *rcvhdrq;
194 /* kernel virtual address where hdrqtail is updated */
195 volatile __le64 *rcvhdrtail_kvaddr;
196 /*
197 * Shared page for kernel to signal user processes that send buffers
198 * need disarming. The process should call HFI1_CMD_DISARM_BUFS
199 * or HFI1_CMD_ACK_EVENT with IPATH_EVENT_DISARM_BUFS set.
200 */
201 unsigned long *user_event_mask;
202 /* when waiting for rcv or pioavail */
203 wait_queue_head_t wait;
204 /* rcvhdrq size (for freeing) */
205 size_t rcvhdrq_size;
206 /* number of rcvhdrq entries */
207 u16 rcvhdrq_cnt;
208 /* size of each of the rcvhdrq entries */
209 u16 rcvhdrqentsize;
210 /* mmap of hdrq, must fit in 44 bits */
211 dma_addr_t rcvhdrq_phys;
212 dma_addr_t rcvhdrqtailaddr_phys;
213 struct ctxt_eager_bufs egrbufs;
214 /* this receive context's assigned PIO ACK send context */
215 struct send_context *sc;
216
217 /* dynamic receive available interrupt timeout */
218 u32 rcvavail_timeout;
219 /*
220 * number of opens (including slave sub-contexts) on this instance
221 * (ignoring forks, dup, etc. for now)
222 */
223 int cnt;
224 /*
225 * how much space to leave at start of eager TID entries for
226 * protocol use, on each TID
227 */
228 /* instead of calculating it */
229 unsigned ctxt;
230 /* non-zero if ctxt is being shared. */
231 u16 subctxt_cnt;
232 /* non-zero if ctxt is being shared. */
233 u16 subctxt_id;
234 u8 uuid[16];
235 /* job key */
236 u16 jkey;
237 /* number of RcvArray groups for this context. */
238 u32 rcv_array_groups;
239 /* index of first eager TID entry. */
240 u32 eager_base;
241 /* number of expected TID entries */
242 u32 expected_count;
243 /* index of first expected TID entry. */
244 u32 expected_base;
Mitko Haralanova86cd352016-02-05 11:57:49 -0500245
246 struct exp_tid_set tid_group_list;
247 struct exp_tid_set tid_used_list;
248 struct exp_tid_set tid_full_list;
249
Mike Marciniszyn77241052015-07-30 15:17:43 -0400250 /* lock protecting all Expected TID data */
Mitko Haralanov463e6eb2016-02-05 11:57:53 -0500251 struct mutex exp_lock;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400252 /* number of pio bufs for this ctxt (all procs, if shared) */
253 u32 piocnt;
254 /* first pio buffer for this ctxt */
255 u32 pio_base;
256 /* chip offset of PIO buffers for this ctxt */
257 u32 piobufs;
258 /* per-context configuration flags */
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500259 u32 flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400260 /* per-context event flags for fileops/intr communication */
261 unsigned long event_flags;
262 /* WAIT_RCV that timed out, no interrupt */
263 u32 rcvwait_to;
264 /* WAIT_PIO that timed out, no interrupt */
265 u32 piowait_to;
266 /* WAIT_RCV already happened, no wait */
267 u32 rcvnowait;
268 /* WAIT_PIO already happened, no wait */
269 u32 pionowait;
270 /* total number of polled urgent packets */
271 u32 urgent;
272 /* saved total number of polled urgent packets for poll edge trigger */
273 u32 urgent_poll;
274 /* pid of process using this ctxt */
275 pid_t pid;
276 pid_t subpid[HFI1_MAX_SHARED_CTXTS];
277 /* same size as task_struct .comm[], command that opened context */
Geliang Tangc3af8a22015-10-08 22:04:26 -0700278 char comm[TASK_COMM_LEN];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400279 /* so file ops can get at unit */
280 struct hfi1_devdata *dd;
281 /* so functions that need physical port can get it easily */
282 struct hfi1_pportdata *ppd;
283 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
284 void *subctxt_uregbase;
285 /* An array of pages for the eager receive buffers * N */
286 void *subctxt_rcvegrbuf;
287 /* An array of pages for the eager header queue entries * N */
288 void *subctxt_rcvhdr_base;
289 /* The version of the library which opened this ctxt */
290 u32 userversion;
291 /* Bitmask of active slaves */
292 u32 active_slaves;
293 /* Type of packets or conditions we want to poll for */
294 u16 poll_type;
295 /* receive packet sequence counter */
296 u8 seq_cnt;
297 u8 redirect_seq_cnt;
298 /* ctxt rcvhdrq head offset */
299 u32 head;
300 u32 pkt_count;
301 /* QPs waiting for context processing */
302 struct list_head qp_wait_list;
303 /* interrupt handling */
304 u64 imask; /* clear interrupt mask */
305 int ireg; /* clear interrupt register */
306 unsigned numa_id; /* numa node of this context */
307 /* verbs stats per CTX */
308 struct hfi1_opcode_stats_perctx *opstats;
309 /*
310 * This is the kernel thread that will keep making
311 * progress on the user sdma requests behind the scenes.
312 * There is one per context (shared contexts use the master's).
313 */
314 struct task_struct *progress;
315 struct list_head sdma_queues;
316 spinlock_t sdma_qlock;
317
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -0800318 /* Is ASPM interrupt supported for this context */
319 bool aspm_intr_supported;
320 /* ASPM state (enabled/disabled) for this context */
321 bool aspm_enabled;
322 /* Timer for re-enabling ASPM if interrupt activity quietens down */
323 struct timer_list aspm_timer;
324 /* Lock to serialize between intr, timer intr and user threads */
325 spinlock_t aspm_lock;
326 /* Is ASPM processing enabled for this context (in intr context) */
327 bool aspm_intr_enable;
328 /* Last interrupt timestamp */
329 ktime_t aspm_ts_last_intr;
330 /* Last timestamp at which we scheduled a timer for this context */
331 ktime_t aspm_ts_timer_sched;
332
Mike Marciniszyn77241052015-07-30 15:17:43 -0400333 /*
334 * The interrupt handler for a particular receive context can vary
335 * throughout it's lifetime. This is not a lock protected data member so
336 * it must be updated atomically and the prev and new value must always
337 * be valid. Worst case is we process an extra interrupt and up to 64
338 * packets with the wrong interrupt handler.
339 */
Dean Luickf4f30031c2015-10-26 10:28:44 -0400340 int (*do_interrupt)(struct hfi1_ctxtdata *rcd, int threaded);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400341};
342
343/*
344 * Represents a single packet at a high level. Put commonly computed things in
345 * here so we do not have to keep doing them over and over. The rule of thumb is
346 * if something is used one time to derive some value, store that something in
347 * here. If it is used multiple times, then store the result of that derivation
348 * in here.
349 */
350struct hfi1_packet {
351 void *ebuf;
352 void *hdr;
353 struct hfi1_ctxtdata *rcd;
354 __le32 *rhf_addr;
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800355 struct rvt_qp *qp;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400356 struct hfi1_other_headers *ohdr;
357 u64 rhf;
358 u32 maxcnt;
359 u32 rhqoff;
360 u32 hdrqtail;
361 int numpkt;
362 u16 tlen;
363 u16 hlen;
364 s16 etail;
365 u16 rsize;
366 u8 updegr;
367 u8 rcv_flags;
368 u8 etype;
369};
370
371static inline bool has_sc4_bit(struct hfi1_packet *p)
372{
373 return !!rhf_dc_info(p->rhf);
374}
375
376/*
377 * Private data for snoop/capture support.
378 */
379struct hfi1_snoop_data {
380 int mode_flag;
381 struct cdev cdev;
382 struct device *class_dev;
383 spinlock_t snoop_lock;
384 struct list_head queue;
385 wait_queue_head_t waitq;
386 void *filter_value;
387 int (*filter_callback)(void *hdr, void *data, void *value);
388 u64 dcc_cfg; /* saved value of DCC Cfg register */
389};
390
391/* snoop mode_flag values */
392#define HFI1_PORT_SNOOP_MODE 1U
393#define HFI1_PORT_CAPTURE_MODE 2U
394
Dennis Dalessandro895420d2016-01-19 14:42:28 -0800395struct rvt_sge_state;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400396
397/*
398 * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
399 * Mostly for MADs that set or query link parameters, also ipath
400 * config interfaces
401 */
402#define HFI1_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
403#define HFI1_IB_CFG_LWID_DG_ENB 1 /* allowed Link-width downgrade */
404#define HFI1_IB_CFG_LWID_ENB 2 /* allowed Link-width */
405#define HFI1_IB_CFG_LWID 3 /* currently active Link-width */
406#define HFI1_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
407#define HFI1_IB_CFG_SPD 5 /* current Link spd */
408#define HFI1_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
409#define HFI1_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
410#define HFI1_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
411#define HFI1_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
412#define HFI1_IB_CFG_OP_VLS 10 /* operational VLs */
413#define HFI1_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
414#define HFI1_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
415#define HFI1_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
416#define HFI1_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
417#define HFI1_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
418#define HFI1_IB_CFG_PKEYS 16 /* update partition keys */
419#define HFI1_IB_CFG_MTU 17 /* update MTU in IBC */
420#define HFI1_IB_CFG_VL_HIGH_LIMIT 19
421#define HFI1_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
422#define HFI1_IB_CFG_PORT 21 /* switch port we are connected to */
423
424/*
425 * HFI or Host Link States
426 *
427 * These describe the states the driver thinks the logical and physical
428 * states are in. Used as an argument to set_link_state(). Implemented
429 * as bits for easy multi-state checking. The actual state can only be
430 * one.
431 */
432#define __HLS_UP_INIT_BP 0
433#define __HLS_UP_ARMED_BP 1
434#define __HLS_UP_ACTIVE_BP 2
435#define __HLS_DN_DOWNDEF_BP 3 /* link down default */
436#define __HLS_DN_POLL_BP 4
437#define __HLS_DN_DISABLE_BP 5
438#define __HLS_DN_OFFLINE_BP 6
439#define __HLS_VERIFY_CAP_BP 7
440#define __HLS_GOING_UP_BP 8
441#define __HLS_GOING_OFFLINE_BP 9
442#define __HLS_LINK_COOLDOWN_BP 10
443
jubin.john@intel.com349ac712016-01-11 18:30:52 -0500444#define HLS_UP_INIT BIT(__HLS_UP_INIT_BP)
445#define HLS_UP_ARMED BIT(__HLS_UP_ARMED_BP)
446#define HLS_UP_ACTIVE BIT(__HLS_UP_ACTIVE_BP)
447#define HLS_DN_DOWNDEF BIT(__HLS_DN_DOWNDEF_BP) /* link down default */
448#define HLS_DN_POLL BIT(__HLS_DN_POLL_BP)
449#define HLS_DN_DISABLE BIT(__HLS_DN_DISABLE_BP)
450#define HLS_DN_OFFLINE BIT(__HLS_DN_OFFLINE_BP)
451#define HLS_VERIFY_CAP BIT(__HLS_VERIFY_CAP_BP)
452#define HLS_GOING_UP BIT(__HLS_GOING_UP_BP)
453#define HLS_GOING_OFFLINE BIT(__HLS_GOING_OFFLINE_BP)
454#define HLS_LINK_COOLDOWN BIT(__HLS_LINK_COOLDOWN_BP)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400455
456#define HLS_UP (HLS_UP_INIT | HLS_UP_ARMED | HLS_UP_ACTIVE)
457
458/* use this MTU size if none other is given */
459#define HFI1_DEFAULT_ACTIVE_MTU 8192
460/* use this MTU size as the default maximum */
461#define HFI1_DEFAULT_MAX_MTU 8192
462/* default partition key */
463#define DEFAULT_PKEY 0xffff
464
465/*
466 * Possible fabric manager config parameters for fm_{get,set}_table()
467 */
468#define FM_TBL_VL_HIGH_ARB 1 /* Get/set VL high prio weights */
469#define FM_TBL_VL_LOW_ARB 2 /* Get/set VL low prio weights */
470#define FM_TBL_BUFFER_CONTROL 3 /* Get/set Buffer Control */
471#define FM_TBL_SC2VLNT 4 /* Get/set SC->VLnt */
472#define FM_TBL_VL_PREEMPT_ELEMS 5 /* Get (no set) VL preempt elems */
473#define FM_TBL_VL_PREEMPT_MATRIX 6 /* Get (no set) VL preempt matrix */
474
475/*
476 * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
477 * these are bits so they can be combined, e.g.
478 * HFI1_RCVCTRL_INTRAVAIL_ENB | HFI1_RCVCTRL_CTXT_ENB
479 */
480#define HFI1_RCVCTRL_TAILUPD_ENB 0x01
481#define HFI1_RCVCTRL_TAILUPD_DIS 0x02
482#define HFI1_RCVCTRL_CTXT_ENB 0x04
483#define HFI1_RCVCTRL_CTXT_DIS 0x08
484#define HFI1_RCVCTRL_INTRAVAIL_ENB 0x10
485#define HFI1_RCVCTRL_INTRAVAIL_DIS 0x20
486#define HFI1_RCVCTRL_PKEY_ENB 0x40 /* Note, default is enabled */
487#define HFI1_RCVCTRL_PKEY_DIS 0x80
488#define HFI1_RCVCTRL_TIDFLOW_ENB 0x0400
489#define HFI1_RCVCTRL_TIDFLOW_DIS 0x0800
490#define HFI1_RCVCTRL_ONE_PKT_EGR_ENB 0x1000
491#define HFI1_RCVCTRL_ONE_PKT_EGR_DIS 0x2000
492#define HFI1_RCVCTRL_NO_RHQ_DROP_ENB 0x4000
493#define HFI1_RCVCTRL_NO_RHQ_DROP_DIS 0x8000
494#define HFI1_RCVCTRL_NO_EGR_DROP_ENB 0x10000
495#define HFI1_RCVCTRL_NO_EGR_DROP_DIS 0x20000
496
497/* partition enforcement flags */
498#define HFI1_PART_ENFORCE_IN 0x1
499#define HFI1_PART_ENFORCE_OUT 0x2
500
501/* how often we check for synthetic counter wrap around */
502#define SYNTH_CNT_TIME 2
503
504/* Counter flags */
505#define CNTR_NORMAL 0x0 /* Normal counters, just read register */
506#define CNTR_SYNTH 0x1 /* Synthetic counters, saturate at all 1s */
507#define CNTR_DISABLED 0x2 /* Disable this counter */
508#define CNTR_32BIT 0x4 /* Simulate 64 bits for this counter */
509#define CNTR_VL 0x8 /* Per VL counter */
Vennila Megavannana699c6c2016-01-11 18:30:56 -0500510#define CNTR_SDMA 0x10
Mike Marciniszyn77241052015-07-30 15:17:43 -0400511#define CNTR_INVALID_VL -1 /* Specifies invalid VL */
512#define CNTR_MODE_W 0x0
513#define CNTR_MODE_R 0x1
514
515/* VLs Supported/Operational */
516#define HFI1_MIN_VLS_SUPPORTED 1
517#define HFI1_MAX_VLS_SUPPORTED 8
518
519static inline void incr_cntr64(u64 *cntr)
520{
521 if (*cntr < (u64)-1LL)
522 (*cntr)++;
523}
524
525static inline void incr_cntr32(u32 *cntr)
526{
527 if (*cntr < (u32)-1LL)
528 (*cntr)++;
529}
530
531#define MAX_NAME_SIZE 64
532struct hfi1_msix_entry {
Mitko Haralanov957558c2016-02-03 14:33:40 -0800533 enum irq_type type;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400534 struct msix_entry msix;
535 void *arg;
536 char name[MAX_NAME_SIZE];
Mitko Haralanov957558c2016-02-03 14:33:40 -0800537 cpumask_t mask;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400538};
539
540/* per-SL CCA information */
541struct cca_timer {
542 struct hrtimer hrtimer;
543 struct hfi1_pportdata *ppd; /* read-only */
544 int sl; /* read-only */
545 u16 ccti; /* read/write - current value of CCTI */
546};
547
548struct link_down_reason {
549 /*
550 * SMA-facing value. Should be set from .latest when
551 * HLS_UP_* -> HLS_DN_* transition actually occurs.
552 */
553 u8 sma;
554 u8 latest;
555};
556
557enum {
558 LO_PRIO_TABLE,
559 HI_PRIO_TABLE,
560 MAX_PRIO_TABLE
561};
562
563struct vl_arb_cache {
564 spinlock_t lock;
565 struct ib_vl_weight_elem table[VL_ARB_TABLE_SIZE];
566};
567
568/*
569 * The structure below encapsulates data relevant to a physical IB Port.
570 * Current chips support only one such port, but the separation
571 * clarifies things a bit. Note that to conform to IB conventions,
572 * port-numbers are one-based. The first or only port is port1.
573 */
574struct hfi1_pportdata {
575 struct hfi1_ibport ibport_data;
576
577 struct hfi1_devdata *dd;
578 struct kobject pport_cc_kobj;
579 struct kobject sc2vl_kobj;
580 struct kobject sl2sc_kobj;
581 struct kobject vl2mtu_kobj;
582
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800583 /* PHY support */
584 u32 port_type;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400585 struct qsfp_data qsfp_info;
586
587 /* GUID for this interface, in host order */
588 u64 guid;
589 /* GUID for peer interface, in host order */
590 u64 neighbor_guid;
591
592 /* up or down physical link state */
593 u32 linkup;
594
595 /*
596 * this address is mapped read-only into user processes so they can
597 * get status cheaply, whenever they want. One qword of status per port
598 */
599 u64 *statusp;
600
601 /* SendDMA related entries */
602
603 struct workqueue_struct *hfi1_wq;
604
605 /* move out of interrupt context */
606 struct work_struct link_vc_work;
607 struct work_struct link_up_work;
608 struct work_struct link_down_work;
Easwar Hariharancbac3862016-02-03 14:31:31 -0800609 struct work_struct dc_host_req_work;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400610 struct work_struct sma_message_work;
611 struct work_struct freeze_work;
612 struct work_struct link_downgrade_work;
613 struct work_struct link_bounce_work;
614 /* host link state variables */
615 struct mutex hls_lock;
616 u32 host_link_state;
617
618 spinlock_t sdma_alllock ____cacheline_aligned_in_smp;
619
620 u32 lstate; /* logical link state */
621
622 /* these are the "32 bit" regs */
623
624 u32 ibmtu; /* The MTU programmed for this unit */
625 /*
626 * Current max size IB packet (in bytes) including IB headers, that
627 * we can send. Changes when ibmtu changes.
628 */
629 u32 ibmaxlen;
630 u32 current_egress_rate; /* units [10^6 bits/sec] */
631 /* LID programmed for this instance */
632 u16 lid;
633 /* list of pkeys programmed; 0 if not set */
634 u16 pkeys[MAX_PKEY_VALUES];
635 u16 link_width_supported;
636 u16 link_width_downgrade_supported;
637 u16 link_speed_supported;
638 u16 link_width_enabled;
639 u16 link_width_downgrade_enabled;
640 u16 link_speed_enabled;
641 u16 link_width_active;
642 u16 link_width_downgrade_tx_active;
643 u16 link_width_downgrade_rx_active;
644 u16 link_speed_active;
645 u8 vls_supported;
646 u8 vls_operational;
647 /* LID mask control */
648 u8 lmc;
649 /* Rx Polarity inversion (compensate for ~tx on partner) */
650 u8 rx_pol_inv;
651
652 u8 hw_pidx; /* physical port index */
653 u8 port; /* IB port number and index into dd->pports - 1 */
654 /* type of neighbor node */
655 u8 neighbor_type;
656 u8 neighbor_normal;
657 u8 neighbor_fm_security; /* 1 if firmware checking is disabled */
658 u8 neighbor_port_number;
659 u8 is_sm_config_started;
660 u8 offline_disabled_reason;
661 u8 is_active_optimize_enabled;
662 u8 driver_link_ready; /* driver ready for active link */
663 u8 link_enabled; /* link enabled? */
664 u8 linkinit_reason;
665 u8 local_tx_rate; /* rate given to 8051 firmware */
666
667 /* placeholders for IB MAD packet settings */
668 u8 overrun_threshold;
669 u8 phy_error_threshold;
670
671 /* used to override LED behavior */
672 u8 led_override; /* Substituted for normal value, if non-zero */
673 u16 led_override_timeoff; /* delta to next timer event */
674 u8 led_override_vals[2]; /* Alternates per blink-frame */
675 u8 led_override_phase; /* Just counts, LSB picks from vals[] */
676 atomic_t led_override_timer_active;
677 /* Used to flash LEDs in override mode */
678 struct timer_list led_override_timer;
679 u32 sm_trap_qp;
680 u32 sa_qp;
681
682 /*
683 * cca_timer_lock protects access to the per-SL cca_timer
684 * structures (specifically the ccti member).
685 */
686 spinlock_t cca_timer_lock ____cacheline_aligned_in_smp;
687 struct cca_timer cca_timer[OPA_MAX_SLS];
688
689 /* List of congestion control table entries */
690 struct ib_cc_table_entry_shadow ccti_entries[CC_TABLE_SHADOW_MAX];
691
692 /* congestion entries, each entry corresponding to a SL */
693 struct opa_congestion_setting_entry_shadow
694 congestion_entries[OPA_MAX_SLS];
695
696 /*
697 * cc_state_lock protects (write) access to the per-port
698 * struct cc_state.
699 */
700 spinlock_t cc_state_lock ____cacheline_aligned_in_smp;
701
702 struct cc_state __rcu *cc_state;
703
704 /* Total number of congestion control table entries */
705 u16 total_cct_entry;
706
707 /* Bit map identifying service level */
708 u32 cc_sl_control_map;
709
710 /* CA's max number of 64 entry units in the congestion control table */
711 u8 cc_max_table_entries;
712
713 /* begin congestion log related entries
714 * cc_log_lock protects all congestion log related data */
715 spinlock_t cc_log_lock ____cacheline_aligned_in_smp;
716 u8 threshold_cong_event_map[OPA_MAX_SLS/8];
717 u16 threshold_event_counter;
718 struct opa_hfi1_cong_log_event_internal cc_events[OPA_CONG_LOG_ELEMS];
719 int cc_log_idx; /* index for logging events */
720 int cc_mad_idx; /* index for reporting events */
721 /* end congestion log related entries */
722
723 struct vl_arb_cache vl_arb_cache[MAX_PRIO_TABLE];
724
725 /* port relative counter buffer */
726 u64 *cntrs;
727 /* port relative synthetic counter buffer */
728 u64 *scntrs;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800729 /* port_xmit_discards are synthesized from different egress errors */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400730 u64 port_xmit_discards;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800731 u64 port_xmit_discards_vl[C_VL_COUNT];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400732 u64 port_xmit_constraint_errors;
733 u64 port_rcv_constraint_errors;
734 /* count of 'link_err' interrupts from DC */
735 u64 link_downed;
736 /* number of times link retrained successfully */
737 u64 link_up;
Dean Luick6d014532015-12-01 15:38:23 -0500738 /* number of times a link unknown frame was reported */
739 u64 unknown_frame_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400740 /* port_ltp_crc_mode is returned in 'portinfo' MADs */
741 u16 port_ltp_crc_mode;
742 /* port_crc_mode_enabled is the crc we support */
743 u8 port_crc_mode_enabled;
744 /* mgmt_allowed is also returned in 'portinfo' MADs */
745 u8 mgmt_allowed;
746 u8 part_enforce; /* partition enforcement flags */
747 struct link_down_reason local_link_down_reason;
748 struct link_down_reason neigh_link_down_reason;
749 /* Value to be sent to link peer on LinkDown .*/
750 u8 remote_link_down_reason;
751 /* Error events that will cause a port bounce. */
752 u32 port_error_action;
Jim Snowfb9036d2016-01-11 18:32:21 -0500753 struct work_struct linkstate_active_work;
Vennila Megavannan6c9e50f2016-02-03 14:32:57 -0800754 /* Does this port need to prescan for FECNs */
755 bool cc_prescan;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400756};
757
758typedef int (*rhf_rcv_function_ptr)(struct hfi1_packet *packet);
759
760typedef void (*opcode_handler)(struct hfi1_packet *packet);
761
762/* return values for the RHF receive functions */
763#define RHF_RCV_CONTINUE 0 /* keep going */
764#define RHF_RCV_DONE 1 /* stop, this packet processed */
765#define RHF_RCV_REPROCESS 2 /* stop. retain this packet */
766
767struct rcv_array_data {
768 u8 group_size;
769 u16 ngroups;
770 u16 nctxt_extra;
771};
772
773struct per_vl_data {
774 u16 mtu;
775 struct send_context *sc;
776};
777
778/* 16 to directly index */
779#define PER_VL_SEND_CONTEXTS 16
780
781struct err_info_rcvport {
782 u8 status_and_code;
783 u64 packet_flit1;
784 u64 packet_flit2;
785};
786
787struct err_info_constraint {
788 u8 status;
789 u16 pkey;
790 u32 slid;
791};
792
793struct hfi1_temp {
794 unsigned int curr; /* current temperature */
795 unsigned int lo_lim; /* low temperature limit */
796 unsigned int hi_lim; /* high temperature limit */
797 unsigned int crit_lim; /* critical temperature limit */
798 u8 triggers; /* temperature triggers */
799};
800
801/* device data struct now contains only "general per-device" info.
802 * fields related to a physical IB port are in a hfi1_pportdata struct.
803 */
804struct sdma_engine;
805struct sdma_vl_map;
806
807#define BOARD_VERS_MAX 96 /* how long the version string can be */
808#define SERIAL_MAX 16 /* length of the serial number */
809
810struct hfi1_devdata {
811 struct hfi1_ibdev verbs_dev; /* must be first */
812 struct list_head list;
813 /* pointers to related structs for this device */
814 /* pci access data structure */
815 struct pci_dev *pcidev;
816 struct cdev user_cdev;
817 struct cdev diag_cdev;
818 struct cdev ui_cdev;
819 struct device *user_device;
820 struct device *diag_device;
821 struct device *ui_device;
822
823 /* mem-mapped pointer to base of chip regs */
824 u8 __iomem *kregbase;
825 /* end of mem-mapped chip space excluding sendbuf and user regs */
826 u8 __iomem *kregend;
827 /* physical address of chip for io_remap, etc. */
828 resource_size_t physaddr;
829 /* receive context data */
830 struct hfi1_ctxtdata **rcd;
831 /* send context data */
832 struct send_context_info *send_contexts;
833 /* map hardware send contexts to software index */
834 u8 *hw_to_sw;
835 /* spinlock for allocating and releasing send context resources */
836 spinlock_t sc_lock;
837 /* Per VL data. Enough for all VLs but not all elements are set/used. */
838 struct per_vl_data vld[PER_VL_SEND_CONTEXTS];
839 /* seqlock for sc2vl */
840 seqlock_t sc2vl_lock;
841 u64 sc2vl[4];
842 /* Send Context initialization lock. */
843 spinlock_t sc_init_lock;
844
845 /* fields common to all SDMA engines */
846
847 /* default flags to last descriptor */
848 u64 default_desc1;
849 volatile __le64 *sdma_heads_dma; /* DMA'ed by chip */
850 dma_addr_t sdma_heads_phys;
851 void *sdma_pad_dma; /* DMA'ed by chip */
852 dma_addr_t sdma_pad_phys;
853 /* for deallocation */
854 size_t sdma_heads_size;
855 /* number from the chip */
856 u32 chip_sdma_engines;
857 /* num used */
858 u32 num_sdma;
859 /* lock for sdma_map */
860 spinlock_t sde_map_lock;
861 /* array of engines sized by num_sdma */
862 struct sdma_engine *per_sdma;
863 /* array of vl maps */
864 struct sdma_vl_map __rcu *sdma_map;
865 /* SPC freeze waitqueue and variable */
866 wait_queue_head_t sdma_unfreeze_wq;
867 atomic_t sdma_unfreeze_count;
868
869
870 /* hfi1_pportdata, points to array of (physical) port-specific
871 * data structs, indexed by pidx (0..n-1)
872 */
873 struct hfi1_pportdata *pport;
874
875 /* mem-mapped pointer to base of PIO buffers */
876 void __iomem *piobase;
877 /*
878 * write-combining mem-mapped pointer to base of RcvArray
879 * memory.
880 */
881 void __iomem *rcvarray_wc;
882 /*
883 * credit return base - a per-NUMA range of DMA address that
884 * the chip will use to update the per-context free counter
885 */
886 struct credit_return_base *cr_base;
887
888 /* send context numbers and sizes for each type */
889 struct sc_config_sizes sc_sizes[SC_MAX];
890
891 u32 lcb_access_count; /* count of LCB users */
892
893 char *boardname; /* human readable board info */
894
895 /* device (not port) flags, basically device capabilities */
896 u32 flags;
897
898 /* reset value */
899 u64 z_int_counter;
900 u64 z_rcv_limit;
901 /* percpu int_counter */
902 u64 __percpu *int_counter;
903 u64 __percpu *rcv_limit;
904
905 /* number of receive contexts in use by the driver */
906 u32 num_rcv_contexts;
907 /* number of pio send contexts in use by the driver */
908 u32 num_send_contexts;
909 /*
910 * number of ctxts available for PSM open
911 */
912 u32 freectxts;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -0800913 /* total number of available user/PSM contexts */
914 u32 num_user_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400915 /* base receive interrupt timeout, in CSR units */
916 u32 rcv_intr_timeout_csr;
917
918 u64 __iomem *egrtidbase;
919 spinlock_t sendctrl_lock; /* protect changes to SendCtrl */
920 spinlock_t rcvctrl_lock; /* protect changes to RcvCtrl */
921 /* around rcd and (user ctxts) ctxt_cnt use (intr vs free) */
922 spinlock_t uctxt_lock; /* rcd and user context changes */
923 /* exclusive access to 8051 */
924 spinlock_t dc8051_lock;
925 /* exclusive access to 8051 memory */
926 spinlock_t dc8051_memlock;
927 int dc8051_timed_out; /* remember if the 8051 timed out */
928 /*
929 * A page that will hold event notification bitmaps for all
930 * contexts. This page will be mapped into all processes.
931 */
932 unsigned long *events;
933 /*
934 * per unit status, see also portdata statusp
935 * mapped read-only into user processes so they can get unit and
936 * IB link status cheaply
937 */
938 struct hfi1_status *status;
939 u32 freezelen; /* max length of freezemsg */
940
941 /* revision register shadow */
942 u64 revision;
943 /* Base GUID for device (network order) */
944 u64 base_guid;
945
946 /* these are the "32 bit" regs */
947
948 /* value we put in kr_rcvhdrsize */
949 u32 rcvhdrsize;
950 /* number of receive contexts the chip supports */
951 u32 chip_rcv_contexts;
952 /* number of receive array entries */
953 u32 chip_rcv_array_count;
954 /* number of PIO send contexts the chip supports */
955 u32 chip_send_contexts;
956 /* number of bytes in the PIO memory buffer */
957 u32 chip_pio_mem_size;
958 /* number of bytes in the SDMA memory buffer */
959 u32 chip_sdma_mem_size;
960
961 /* size of each rcvegrbuffer */
962 u32 rcvegrbufsize;
963 /* log2 of above */
964 u16 rcvegrbufsize_shift;
965 /* both sides of the PCIe link are gen3 capable */
966 u8 link_gen3_capable;
967 /* localbus width (1, 2,4,8,16,32) from config space */
968 u32 lbus_width;
969 /* localbus speed in MHz */
970 u32 lbus_speed;
971 int unit; /* unit # of this chip */
972 int node; /* home node of this chip */
973
974 /* save these PCI fields to restore after a reset */
975 u32 pcibar0;
976 u32 pcibar1;
977 u32 pci_rom;
978 u16 pci_command;
979 u16 pcie_devctl;
980 u16 pcie_lnkctl;
981 u16 pcie_devctl2;
982 u32 pci_msix0;
983 u32 pci_lnkctl3;
984 u32 pci_tph2;
985
986 /*
987 * ASCII serial number, from flash, large enough for original
988 * all digit strings, and longer serial number format
989 */
990 u8 serial[SERIAL_MAX];
991 /* human readable board version */
992 u8 boardversion[BOARD_VERS_MAX];
993 u8 lbus_info[32]; /* human readable localbus info */
994 /* chip major rev, from CceRevision */
995 u8 majrev;
996 /* chip minor rev, from CceRevision */
997 u8 minrev;
998 /* hardware ID */
999 u8 hfi1_id;
1000 /* implementation code */
1001 u8 icode;
1002 /* default link down value (poll/sleep) */
1003 u8 link_default;
1004 /* vAU of this device */
1005 u8 vau;
1006 /* vCU of this device */
1007 u8 vcu;
1008 /* link credits of this device */
1009 u16 link_credits;
1010 /* initial vl15 credits to use */
1011 u16 vl15_init;
1012
1013 /* Misc small ints */
1014 /* Number of physical ports available */
1015 u8 num_pports;
1016 /* Lowest context number which can be used by user processes */
1017 u8 first_user_ctxt;
1018 u8 n_krcv_queues;
1019 u8 qos_shift;
1020 u8 qpn_mask;
1021
1022 u16 rhf_offset; /* offset of RHF within receive header entry */
1023 u16 irev; /* implementation revision */
1024 u16 dc8051_ver; /* 8051 firmware version */
1025
1026 struct platform_config_cache pcfg_cache;
1027 /* control high-level access to qsfp */
1028 struct mutex qsfp_i2c_mutex;
1029
1030 struct diag_client *diag_client;
1031 spinlock_t hfi1_diag_trans_lock; /* protect diag observer ops */
1032
1033 u8 psxmitwait_supported;
1034 /* cycle length of PS* counters in HW (in picoseconds) */
1035 u16 psxmitwait_check_rate;
1036 /* high volume overflow errors deferred to tasklet */
1037 struct tasklet_struct error_tasklet;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001038
1039 /* MSI-X information */
1040 struct hfi1_msix_entry *msix_entries;
1041 u32 num_msix_entries;
1042
1043 /* INTx information */
1044 u32 requested_intx_irq; /* did we request one? */
1045 char intx_name[MAX_NAME_SIZE]; /* INTx name */
1046
1047 /* general interrupt: mask of handled interrupts */
1048 u64 gi_mask[CCE_NUM_INT_CSRS];
1049
1050 struct rcv_array_data rcv_entries;
1051
1052 /*
1053 * 64 bit synthetic counters
1054 */
1055 struct timer_list synth_stats_timer;
1056
1057 /*
1058 * device counters
1059 */
1060 char *cntrnames;
1061 size_t cntrnameslen;
1062 size_t ndevcntrs;
1063 u64 *cntrs;
1064 u64 *scntrs;
1065
1066 /*
1067 * remembered values for synthetic counters
1068 */
1069 u64 last_tx;
1070 u64 last_rx;
1071
1072 /*
1073 * per-port counters
1074 */
1075 size_t nportcntrs;
1076 char *portcntrnames;
1077 size_t portcntrnameslen;
1078
1079 struct hfi1_snoop_data hfi1_snoop;
1080
1081 struct err_info_rcvport err_info_rcvport;
1082 struct err_info_constraint err_info_rcv_constraint;
1083 struct err_info_constraint err_info_xmit_constraint;
1084 u8 err_info_uncorrectable;
1085 u8 err_info_fmconfig;
1086
1087 atomic_t drop_packet;
1088 u8 do_drop;
1089
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05001090 /*
1091 * Software counters for the status bits defined by the
1092 * associated error status registers
1093 */
1094 u64 cce_err_status_cnt[NUM_CCE_ERR_STATUS_COUNTERS];
1095 u64 rcv_err_status_cnt[NUM_RCV_ERR_STATUS_COUNTERS];
1096 u64 misc_err_status_cnt[NUM_MISC_ERR_STATUS_COUNTERS];
1097 u64 send_pio_err_status_cnt[NUM_SEND_PIO_ERR_STATUS_COUNTERS];
1098 u64 send_dma_err_status_cnt[NUM_SEND_DMA_ERR_STATUS_COUNTERS];
1099 u64 send_egress_err_status_cnt[NUM_SEND_EGRESS_ERR_STATUS_COUNTERS];
1100 u64 send_err_status_cnt[NUM_SEND_ERR_STATUS_COUNTERS];
1101
1102 /* Software counter that spans all contexts */
1103 u64 sw_ctxt_err_status_cnt[NUM_SEND_CTXT_ERR_STATUS_COUNTERS];
1104 /* Software counter that spans all DMA engines */
1105 u64 sw_send_dma_eng_err_status_cnt[
1106 NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS];
1107 /* Software counter that aggregates all cce_err_status errors */
1108 u64 sw_cce_err_status_aggregate;
1109
Mike Marciniszyn77241052015-07-30 15:17:43 -04001110 /* receive interrupt functions */
1111 rhf_rcv_function_ptr *rhf_rcv_function_map;
1112 rhf_rcv_function_ptr normal_rhf_rcv_functions[8];
1113
1114 /*
1115 * Handlers for outgoing data so that snoop/capture does not
1116 * have to have its hooks in the send path
1117 */
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001118 int (*process_pio_send)(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
Dennis Dalessandrod46e5142015-11-11 00:34:37 -05001119 u64 pbc);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001120 int (*process_dma_send)(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
Dennis Dalessandrod46e5142015-11-11 00:34:37 -05001121 u64 pbc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001122 void (*pio_inline_send)(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1123 u64 pbc, const void *from, size_t count);
1124
1125 /* OUI comes from the HW. Used everywhere as 3 separate bytes. */
1126 u8 oui1;
1127 u8 oui2;
1128 u8 oui3;
1129 /* Timer and counter used to detect RcvBufOvflCnt changes */
1130 struct timer_list rcverr_timer;
1131 u32 rcv_ovfl_cnt;
1132
Mike Marciniszyn77241052015-07-30 15:17:43 -04001133 wait_queue_head_t event_queue;
1134
1135 /* Save the enabled LCB error bits */
1136 u64 lcb_err_en;
1137 u8 dc_shutdown;
Mark F. Brown46b010d2015-11-09 19:18:20 -05001138
1139 /* receive context tail dummy address */
1140 __le64 *rcvhdrtail_dummy_kvaddr;
1141 dma_addr_t rcvhdrtail_dummy_physaddr;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08001142
1143 bool aspm_supported; /* Does HW support ASPM */
1144 bool aspm_enabled; /* ASPM state: enabled/disabled */
1145 /* Serialize ASPM enable/disable between multiple verbs contexts */
1146 spinlock_t aspm_lock;
1147 /* Number of verbs contexts which have disabled ASPM */
1148 atomic_t aspm_disabled_cnt;
Mitko Haralanov957558c2016-02-03 14:33:40 -08001149
1150 struct hfi1_affinity *affinity;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001151};
1152
1153/* 8051 firmware version helper */
1154#define dc8051_ver(a, b) ((a) << 8 | (b))
1155
1156/* f_put_tid types */
1157#define PT_EXPECTED 0
1158#define PT_EAGER 1
1159#define PT_INVALID 2
1160
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001161struct mmu_rb_node;
1162
Mike Marciniszyn77241052015-07-30 15:17:43 -04001163/* Private data for file operations */
1164struct hfi1_filedata {
1165 struct hfi1_ctxtdata *uctxt;
1166 unsigned subctxt;
1167 struct hfi1_user_sdma_comp_q *cq;
1168 struct hfi1_user_sdma_pkt_q *pq;
1169 /* for cpu affinity; -1 if none */
1170 int rec_cpu_num;
Mitko Haralanova86cd352016-02-05 11:57:49 -05001171 struct mmu_notifier mn;
1172 struct rb_root tid_rb_root;
1173 spinlock_t tid_lock; /* protect tid_[limit,used] counters */
1174 u32 tid_limit;
1175 u32 tid_used;
1176 spinlock_t rb_lock; /* protect tid_rb_root RB tree */
1177 u32 *invalid_tids;
1178 u32 invalid_tid_idx;
1179 spinlock_t invalid_lock; /* protect the invalid_tids array */
1180 int (*mmu_rb_insert)(struct rb_root *, struct mmu_rb_node *);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001181};
1182
1183extern struct list_head hfi1_dev_list;
1184extern spinlock_t hfi1_devs_lock;
1185struct hfi1_devdata *hfi1_lookup(int unit);
1186extern u32 hfi1_cpulist_count;
1187extern unsigned long *hfi1_cpulist;
1188
1189extern unsigned int snoop_drop_send;
1190extern unsigned int snoop_force_capture;
1191int hfi1_init(struct hfi1_devdata *, int);
1192int hfi1_count_units(int *npresentp, int *nupp);
1193int hfi1_count_active_units(void);
1194
1195int hfi1_diag_add(struct hfi1_devdata *);
1196void hfi1_diag_remove(struct hfi1_devdata *);
1197void handle_linkup_change(struct hfi1_devdata *dd, u32 linkup);
1198
1199void handle_user_interrupt(struct hfi1_ctxtdata *rcd);
1200
1201int hfi1_create_rcvhdrq(struct hfi1_devdata *, struct hfi1_ctxtdata *);
1202int hfi1_setup_eagerbufs(struct hfi1_ctxtdata *);
1203int hfi1_create_ctxts(struct hfi1_devdata *dd);
Mitko Haralanov957558c2016-02-03 14:33:40 -08001204struct hfi1_ctxtdata *hfi1_create_ctxtdata(struct hfi1_pportdata *, u32, int);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001205void hfi1_init_pportdata(struct pci_dev *, struct hfi1_pportdata *,
1206 struct hfi1_devdata *, u8, u8);
1207void hfi1_free_ctxtdata(struct hfi1_devdata *, struct hfi1_ctxtdata *);
1208
Dean Luickf4f30031c2015-10-26 10:28:44 -04001209int handle_receive_interrupt(struct hfi1_ctxtdata *, int);
1210int handle_receive_interrupt_nodma_rtail(struct hfi1_ctxtdata *, int);
1211int handle_receive_interrupt_dma_rtail(struct hfi1_ctxtdata *, int);
Jim Snowfb9036d2016-01-11 18:32:21 -05001212void set_all_slowpath(struct hfi1_devdata *dd);
Dean Luickf4f30031c2015-10-26 10:28:44 -04001213
1214/* receive packet handler dispositions */
1215#define RCV_PKT_OK 0x0 /* keep going */
1216#define RCV_PKT_LIMIT 0x1 /* stop, hit limit, start thread */
1217#define RCV_PKT_DONE 0x2 /* stop, no more packets detected */
1218
1219/* calculate the current RHF address */
1220static inline __le32 *get_rhf_addr(struct hfi1_ctxtdata *rcd)
1221{
1222 return (__le32 *)rcd->rcvhdrq + rcd->head + rcd->dd->rhf_offset;
1223}
1224
Mike Marciniszyn77241052015-07-30 15:17:43 -04001225int hfi1_reset_device(int);
1226
1227/* return the driver's idea of the logical OPA port state */
1228static inline u32 driver_lstate(struct hfi1_pportdata *ppd)
1229{
1230 return ppd->lstate; /* use the cached value */
1231}
1232
Jim Snowfb9036d2016-01-11 18:32:21 -05001233void receive_interrupt_work(struct work_struct *work);
1234
1235/* extract service channel from header and rhf */
1236static inline int hdr2sc(struct hfi1_message_header *hdr, u64 rhf)
1237{
1238 return ((be16_to_cpu(hdr->lrh[0]) >> 12) & 0xf) |
1239 ((!!(rhf & RHF_DC_INFO_MASK)) << 4);
1240}
1241
Mike Marciniszyn77241052015-07-30 15:17:43 -04001242static inline u16 generate_jkey(kuid_t uid)
1243{
1244 return from_kuid(current_user_ns(), uid) & 0xffff;
1245}
1246
1247/*
1248 * active_egress_rate
1249 *
1250 * returns the active egress rate in units of [10^6 bits/sec]
1251 */
1252static inline u32 active_egress_rate(struct hfi1_pportdata *ppd)
1253{
1254 u16 link_speed = ppd->link_speed_active;
1255 u16 link_width = ppd->link_width_active;
1256 u32 egress_rate;
1257
1258 if (link_speed == OPA_LINK_SPEED_25G)
1259 egress_rate = 25000;
1260 else /* assume OPA_LINK_SPEED_12_5G */
1261 egress_rate = 12500;
1262
1263 switch (link_width) {
1264 case OPA_LINK_WIDTH_4X:
1265 egress_rate *= 4;
1266 break;
1267 case OPA_LINK_WIDTH_3X:
1268 egress_rate *= 3;
1269 break;
1270 case OPA_LINK_WIDTH_2X:
1271 egress_rate *= 2;
1272 break;
1273 default:
1274 /* assume IB_WIDTH_1X */
1275 break;
1276 }
1277
1278 return egress_rate;
1279}
1280
1281/*
1282 * egress_cycles
1283 *
1284 * Returns the number of 'fabric clock cycles' to egress a packet
1285 * of length 'len' bytes, at 'rate' Mbit/s. Since the fabric clock
1286 * rate is (approximately) 805 MHz, the units of the returned value
1287 * are (1/805 MHz).
1288 */
1289static inline u32 egress_cycles(u32 len, u32 rate)
1290{
1291 u32 cycles;
1292
1293 /*
1294 * cycles is:
1295 *
1296 * (length) [bits] / (rate) [bits/sec]
1297 * ---------------------------------------------------
1298 * fabric_clock_period == 1 /(805 * 10^6) [cycles/sec]
1299 */
1300
1301 cycles = len * 8; /* bits */
1302 cycles *= 805;
1303 cycles /= rate;
1304
1305 return cycles;
1306}
1307
1308void set_link_ipg(struct hfi1_pportdata *ppd);
1309void process_becn(struct hfi1_pportdata *ppd, u8 sl, u16 rlid, u32 lqpn,
1310 u32 rqpn, u8 svc_type);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001311void return_cnp(struct hfi1_ibport *ibp, struct rvt_qp *qp, u32 remote_qpn,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001312 u32 pkey, u32 slid, u32 dlid, u8 sc5,
1313 const struct ib_grh *old_grh);
1314
1315#define PACKET_EGRESS_TIMEOUT 350
1316static inline void pause_for_credit_return(struct hfi1_devdata *dd)
1317{
1318 /* Pause at least 1us, to ensure chip returns all credits */
1319 u32 usec = cclock_to_ns(dd, PACKET_EGRESS_TIMEOUT) / 1000;
1320
1321 udelay(usec ? usec : 1);
1322}
1323
1324/**
1325 * sc_to_vlt() reverse lookup sc to vl
1326 * @dd - devdata
1327 * @sc5 - 5 bit sc
1328 */
1329static inline u8 sc_to_vlt(struct hfi1_devdata *dd, u8 sc5)
1330{
1331 unsigned seq;
1332 u8 rval;
1333
1334 if (sc5 >= OPA_MAX_SCS)
1335 return (u8)(0xff);
1336
1337 do {
1338 seq = read_seqbegin(&dd->sc2vl_lock);
1339 rval = *(((u8 *)dd->sc2vl) + sc5);
1340 } while (read_seqretry(&dd->sc2vl_lock, seq));
1341
1342 return rval;
1343}
1344
1345#define PKEY_MEMBER_MASK 0x8000
1346#define PKEY_LOW_15_MASK 0x7fff
1347
1348/*
1349 * ingress_pkey_matches_entry - return 1 if the pkey matches ent (ent
1350 * being an entry from the ingress partition key table), return 0
1351 * otherwise. Use the matching criteria for ingress partition keys
1352 * specified in the OPAv1 spec., section 9.10.14.
1353 */
1354static inline int ingress_pkey_matches_entry(u16 pkey, u16 ent)
1355{
1356 u16 mkey = pkey & PKEY_LOW_15_MASK;
1357 u16 ment = ent & PKEY_LOW_15_MASK;
1358
1359 if (mkey == ment) {
1360 /*
1361 * If pkey[15] is clear (limited partition member),
1362 * is bit 15 in the corresponding table element
1363 * clear (limited member)?
1364 */
1365 if (!(pkey & PKEY_MEMBER_MASK))
1366 return !!(ent & PKEY_MEMBER_MASK);
1367 return 1;
1368 }
1369 return 0;
1370}
1371
1372/*
1373 * ingress_pkey_table_search - search the entire pkey table for
1374 * an entry which matches 'pkey'. return 0 if a match is found,
1375 * and 1 otherwise.
1376 */
1377static int ingress_pkey_table_search(struct hfi1_pportdata *ppd, u16 pkey)
1378{
1379 int i;
1380
1381 for (i = 0; i < MAX_PKEY_VALUES; i++) {
1382 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1383 return 0;
1384 }
1385 return 1;
1386}
1387
1388/*
1389 * ingress_pkey_table_fail - record a failure of ingress pkey validation,
1390 * i.e., increment port_rcv_constraint_errors for the port, and record
1391 * the 'error info' for this failure.
1392 */
1393static void ingress_pkey_table_fail(struct hfi1_pportdata *ppd, u16 pkey,
1394 u16 slid)
1395{
1396 struct hfi1_devdata *dd = ppd->dd;
1397
1398 incr_cntr64(&ppd->port_rcv_constraint_errors);
1399 if (!(dd->err_info_rcv_constraint.status & OPA_EI_STATUS_SMASK)) {
1400 dd->err_info_rcv_constraint.status |= OPA_EI_STATUS_SMASK;
1401 dd->err_info_rcv_constraint.slid = slid;
1402 dd->err_info_rcv_constraint.pkey = pkey;
1403 }
1404}
1405
1406/*
1407 * ingress_pkey_check - Return 0 if the ingress pkey is valid, return 1
1408 * otherwise. Use the criteria in the OPAv1 spec, section 9.10.14. idx
1409 * is a hint as to the best place in the partition key table to begin
1410 * searching. This function should not be called on the data path because
1411 * of performance reasons. On datapath pkey check is expected to be done
1412 * by HW and rcv_pkey_check function should be called instead.
1413 */
1414static inline int ingress_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1415 u8 sc5, u8 idx, u16 slid)
1416{
1417 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1418 return 0;
1419
1420 /* If SC15, pkey[0:14] must be 0x7fff */
1421 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1422 goto bad;
1423
1424 /* Is the pkey = 0x0, or 0x8000? */
1425 if ((pkey & PKEY_LOW_15_MASK) == 0)
1426 goto bad;
1427
1428 /* The most likely matching pkey has index 'idx' */
1429 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[idx]))
1430 return 0;
1431
1432 /* no match - try the whole table */
1433 if (!ingress_pkey_table_search(ppd, pkey))
1434 return 0;
1435
1436bad:
1437 ingress_pkey_table_fail(ppd, pkey, slid);
1438 return 1;
1439}
1440
1441/*
1442 * rcv_pkey_check - Return 0 if the ingress pkey is valid, return 1
1443 * otherwise. It only ensures pkey is vlid for QP0. This function
1444 * should be called on the data path instead of ingress_pkey_check
1445 * as on data path, pkey check is done by HW (except for QP0).
1446 */
1447static inline int rcv_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1448 u8 sc5, u16 slid)
1449{
1450 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1451 return 0;
1452
1453 /* If SC15, pkey[0:14] must be 0x7fff */
1454 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1455 goto bad;
1456
1457 return 0;
1458bad:
1459 ingress_pkey_table_fail(ppd, pkey, slid);
1460 return 1;
1461}
1462
1463/* MTU handling */
1464
1465/* MTU enumeration, 256-4k match IB */
1466#define OPA_MTU_0 0
1467#define OPA_MTU_256 1
1468#define OPA_MTU_512 2
1469#define OPA_MTU_1024 3
1470#define OPA_MTU_2048 4
1471#define OPA_MTU_4096 5
1472
1473u32 lrh_max_header_bytes(struct hfi1_devdata *dd);
1474int mtu_to_enum(u32 mtu, int default_if_bad);
1475u16 enum_to_mtu(int);
1476static inline int valid_ib_mtu(unsigned int mtu)
1477{
1478 return mtu == 256 || mtu == 512 ||
1479 mtu == 1024 || mtu == 2048 ||
1480 mtu == 4096;
1481}
1482static inline int valid_opa_max_mtu(unsigned int mtu)
1483{
1484 return mtu >= 2048 &&
1485 (valid_ib_mtu(mtu) || mtu == 8192 || mtu == 10240);
1486}
1487
1488int set_mtu(struct hfi1_pportdata *);
1489
1490int hfi1_set_lid(struct hfi1_pportdata *, u32, u8);
1491void hfi1_disable_after_error(struct hfi1_devdata *);
1492int hfi1_set_uevent_bits(struct hfi1_pportdata *, const int);
1493int hfi1_rcvbuf_validate(u32, u8, u16 *);
1494
1495int fm_get_table(struct hfi1_pportdata *, int, void *);
1496int fm_set_table(struct hfi1_pportdata *, int, void *);
1497
1498void set_up_vl15(struct hfi1_devdata *dd, u8 vau, u16 vl15buf);
1499void reset_link_credits(struct hfi1_devdata *dd);
1500void assign_remote_cm_au_table(struct hfi1_devdata *dd, u8 vcu);
1501
1502int snoop_recv_handler(struct hfi1_packet *packet);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001503int snoop_send_dma_handler(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
Dennis Dalessandrod46e5142015-11-11 00:34:37 -05001504 u64 pbc);
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001505int snoop_send_pio_handler(struct rvt_qp *qp, struct hfi1_pkt_state *ps,
Dennis Dalessandrod46e5142015-11-11 00:34:37 -05001506 u64 pbc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001507void snoop_inline_pio_send(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1508 u64 pbc, const void *from, size_t count);
1509
Mike Marciniszyn77241052015-07-30 15:17:43 -04001510static inline struct hfi1_devdata *dd_from_ppd(struct hfi1_pportdata *ppd)
1511{
1512 return ppd->dd;
1513}
1514
1515static inline struct hfi1_devdata *dd_from_dev(struct hfi1_ibdev *dev)
1516{
1517 return container_of(dev, struct hfi1_devdata, verbs_dev);
1518}
1519
1520static inline struct hfi1_devdata *dd_from_ibdev(struct ib_device *ibdev)
1521{
1522 return dd_from_dev(to_idev(ibdev));
1523}
1524
1525static inline struct hfi1_pportdata *ppd_from_ibp(struct hfi1_ibport *ibp)
1526{
1527 return container_of(ibp, struct hfi1_pportdata, ibport_data);
1528}
1529
1530static inline struct hfi1_ibport *to_iport(struct ib_device *ibdev, u8 port)
1531{
1532 struct hfi1_devdata *dd = dd_from_ibdev(ibdev);
1533 unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
1534
1535 WARN_ON(pidx >= dd->num_pports);
1536 return &dd->pport[pidx].ibport_data;
1537}
1538
1539/*
1540 * Return the indexed PKEY from the port PKEY table.
1541 */
1542static inline u16 hfi1_get_pkey(struct hfi1_ibport *ibp, unsigned index)
1543{
1544 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1545 u16 ret;
1546
1547 if (index >= ARRAY_SIZE(ppd->pkeys))
1548 ret = 0;
1549 else
1550 ret = ppd->pkeys[index];
1551
1552 return ret;
1553}
1554
1555/*
1556 * Readers of cc_state must call get_cc_state() under rcu_read_lock().
1557 * Writers of cc_state must call get_cc_state() under cc_state_lock.
1558 */
1559static inline struct cc_state *get_cc_state(struct hfi1_pportdata *ppd)
1560{
1561 return rcu_dereference(ppd->cc_state);
1562}
1563
1564/*
1565 * values for dd->flags (_device_ related flags)
1566 */
1567#define HFI1_INITTED 0x1 /* chip and driver up and initted */
1568#define HFI1_PRESENT 0x2 /* chip accesses can be done */
1569#define HFI1_FROZEN 0x4 /* chip in SPC freeze */
1570#define HFI1_HAS_SDMA_TIMEOUT 0x8
1571#define HFI1_HAS_SEND_DMA 0x10 /* Supports Send DMA */
1572#define HFI1_FORCED_FREEZE 0x80 /* driver forced freeze mode */
1573#define HFI1_DO_INIT_ASIC 0x100 /* This device will init the ASIC */
1574
1575/* IB dword length mask in PBC (lower 11 bits); same for all chips */
1576#define HFI1_PBC_LENGTH_MASK ((1 << 11) - 1)
1577
1578
1579/* ctxt_flag bit offsets */
1580 /* context has been setup */
1581#define HFI1_CTXT_SETUP_DONE 1
1582 /* waiting for a packet to arrive */
1583#define HFI1_CTXT_WAITING_RCV 2
1584 /* master has not finished initializing */
1585#define HFI1_CTXT_MASTER_UNINIT 4
1586 /* waiting for an urgent packet to arrive */
1587#define HFI1_CTXT_WAITING_URG 5
1588
1589/* free up any allocated data at closes */
1590struct hfi1_devdata *hfi1_init_dd(struct pci_dev *,
1591 const struct pci_device_id *);
1592void hfi1_free_devdata(struct hfi1_devdata *);
1593void cc_state_reclaim(struct rcu_head *rcu);
1594struct hfi1_devdata *hfi1_alloc_devdata(struct pci_dev *pdev, size_t extra);
1595
1596/*
1597 * Set LED override, only the two LSBs have "public" meaning, but
1598 * any non-zero value substitutes them for the Link and LinkTrain
1599 * LED states.
1600 */
1601#define HFI1_LED_PHYS 1 /* Physical (linktraining) GREEN LED */
1602#define HFI1_LED_LOG 2 /* Logical (link) YELLOW LED */
1603void hfi1_set_led_override(struct hfi1_pportdata *ppd, unsigned int val);
1604
1605#define HFI1_CREDIT_RETURN_RATE (100)
1606
1607/*
1608 * The number of words for the KDETH protocol field. If this is
1609 * larger then the actual field used, then part of the payload
1610 * will be in the header.
1611 *
1612 * Optimally, we want this sized so that a typical case will
1613 * use full cache lines. The typical local KDETH header would
1614 * be:
1615 *
1616 * Bytes Field
1617 * 8 LRH
1618 * 12 BHT
1619 * ?? KDETH
1620 * 8 RHF
1621 * ---
1622 * 28 + KDETH
1623 *
1624 * For a 64-byte cache line, KDETH would need to be 36 bytes or 9 DWORDS
1625 */
1626#define DEFAULT_RCVHDRSIZE 9
1627
1628/*
1629 * Maximal header byte count:
1630 *
1631 * Bytes Field
1632 * 8 LRH
1633 * 40 GRH (optional)
1634 * 12 BTH
1635 * ?? KDETH
1636 * 8 RHF
1637 * ---
1638 * 68 + KDETH
1639 *
1640 * We also want to maintain a cache line alignment to assist DMA'ing
1641 * of the header bytes. Round up to a good size.
1642 */
1643#define DEFAULT_RCVHDR_ENTSIZE 32
1644
Mitko Haralanovdef82282015-12-08 17:10:09 -05001645int hfi1_acquire_user_pages(unsigned long, size_t, bool, struct page **);
1646void hfi1_release_user_pages(struct page **, size_t, bool);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001647
1648static inline void clear_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1649{
1650 *((u64 *) rcd->rcvhdrtail_kvaddr) = 0ULL;
1651}
1652
1653static inline u32 get_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1654{
1655 /*
1656 * volatile because it's a DMA target from the chip, routine is
1657 * inlined, and don't want register caching or reordering.
1658 */
1659 return (u32) le64_to_cpu(*rcd->rcvhdrtail_kvaddr);
1660}
1661
1662/*
1663 * sysfs interface.
1664 */
1665
1666extern const char ib_hfi1_version[];
1667
1668int hfi1_device_create(struct hfi1_devdata *);
1669void hfi1_device_remove(struct hfi1_devdata *);
1670
1671int hfi1_create_port_files(struct ib_device *ibdev, u8 port_num,
1672 struct kobject *kobj);
1673int hfi1_verbs_register_sysfs(struct hfi1_devdata *);
1674void hfi1_verbs_unregister_sysfs(struct hfi1_devdata *);
1675/* Hook for sysfs read of QSFP */
1676int qsfp_dump(struct hfi1_pportdata *ppd, char *buf, int len);
1677
1678int hfi1_pcie_init(struct pci_dev *, const struct pci_device_id *);
1679void hfi1_pcie_cleanup(struct pci_dev *);
1680int hfi1_pcie_ddinit(struct hfi1_devdata *, struct pci_dev *,
1681 const struct pci_device_id *);
1682void hfi1_pcie_ddcleanup(struct hfi1_devdata *);
1683void hfi1_pcie_flr(struct hfi1_devdata *);
1684int pcie_speeds(struct hfi1_devdata *);
1685void request_msix(struct hfi1_devdata *, u32 *, struct hfi1_msix_entry *);
1686void hfi1_enable_intx(struct pci_dev *);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001687void restore_pci_variables(struct hfi1_devdata *dd);
1688int do_pcie_gen3_transition(struct hfi1_devdata *dd);
1689int parse_platform_config(struct hfi1_devdata *dd);
1690int get_platform_config_field(struct hfi1_devdata *dd,
1691 enum platform_config_table_type_encoding table_type,
1692 int table_index, int field_index, u32 *data, u32 len);
1693
Mike Marciniszyn77241052015-07-30 15:17:43 -04001694const char *get_unit_name(int unit);
Dennis Dalessandro49dbb6c2016-01-19 14:42:06 -08001695const char *get_card_name(struct rvt_dev_info *rdi);
1696struct pci_dev *get_pci_dev(struct rvt_dev_info *rdi);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001697
1698/*
1699 * Flush write combining store buffers (if present) and perform a write
1700 * barrier.
1701 */
1702static inline void flush_wc(void)
1703{
1704 asm volatile("sfence" : : : "memory");
1705}
1706
1707void handle_eflags(struct hfi1_packet *packet);
1708int process_receive_ib(struct hfi1_packet *packet);
1709int process_receive_bypass(struct hfi1_packet *packet);
1710int process_receive_error(struct hfi1_packet *packet);
1711int kdeth_process_expected(struct hfi1_packet *packet);
1712int kdeth_process_eager(struct hfi1_packet *packet);
1713int process_receive_invalid(struct hfi1_packet *packet);
1714
1715extern rhf_rcv_function_ptr snoop_rhf_rcv_functions[8];
1716
Dennis Dalessandro895420d2016-01-19 14:42:28 -08001717void update_sge(struct rvt_sge_state *ss, u32 length);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001718
1719/* global module parameter variables */
1720extern unsigned int hfi1_max_mtu;
1721extern unsigned int hfi1_cu;
1722extern unsigned int user_credit_return_threshold;
Sebastian Sanchez2ce6bf22015-12-11 08:44:48 -05001723extern int num_user_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001724extern unsigned n_krcvqs;
Mark F. Brown5b55ea32016-01-11 18:30:54 -05001725extern uint krcvqs[];
Mike Marciniszyn77241052015-07-30 15:17:43 -04001726extern int krcvqsset;
1727extern uint kdeth_qp;
1728extern uint loopback;
1729extern uint quick_linkup;
1730extern uint rcv_intr_timeout;
1731extern uint rcv_intr_count;
1732extern uint rcv_intr_dynamic;
1733extern ushort link_crc_mask;
1734
1735extern struct mutex hfi1_mutex;
1736
1737/* Number of seconds before our card status check... */
1738#define STATUS_TIMEOUT 60
1739
1740#define DRIVER_NAME "hfi1"
1741#define HFI1_USER_MINOR_BASE 0
1742#define HFI1_TRACE_MINOR 127
1743#define HFI1_DIAGPKT_MINOR 128
1744#define HFI1_DIAG_MINOR_BASE 129
1745#define HFI1_SNOOP_CAPTURE_BASE 200
1746#define HFI1_NMINORS 255
1747
1748#define PCI_VENDOR_ID_INTEL 0x8086
1749#define PCI_DEVICE_ID_INTEL0 0x24f0
1750#define PCI_DEVICE_ID_INTEL1 0x24f1
1751
1752#define HFI1_PKT_USER_SC_INTEGRITY \
1753 (SEND_CTXT_CHECK_ENABLE_DISALLOW_NON_KDETH_PACKETS_SMASK \
1754 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_SMASK \
1755 | SEND_CTXT_CHECK_ENABLE_DISALLOW_GRH_SMASK)
1756
1757#define HFI1_PKT_KERNEL_SC_INTEGRITY \
1758 (SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK)
1759
1760static inline u64 hfi1_pkt_default_send_ctxt_mask(struct hfi1_devdata *dd,
1761 u16 ctxt_type)
1762{
1763 u64 base_sc_integrity =
1764 SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
1765 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
1766 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
1767 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
1768 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
1769 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_TEST_SMASK
1770 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
1771 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
1772 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
1773 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_SMASK
1774 | SEND_CTXT_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
1775 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
1776 | SEND_CTXT_CHECK_ENABLE_CHECK_OPCODE_SMASK
1777 | SEND_CTXT_CHECK_ENABLE_CHECK_SLID_SMASK
1778 | SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK
1779 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_SMASK
1780 | SEND_CTXT_CHECK_ENABLE_CHECK_ENABLE_SMASK;
1781
1782 if (ctxt_type == SC_USER)
1783 base_sc_integrity |= HFI1_PKT_USER_SC_INTEGRITY;
1784 else
1785 base_sc_integrity |= HFI1_PKT_KERNEL_SC_INTEGRITY;
1786
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05001787 if (is_ax(dd))
Edward Mascarenhas624be1d2016-01-11 18:31:43 -05001788 /* turn off send-side job key checks - A0 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001789 return base_sc_integrity &
1790 ~SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
1791 return base_sc_integrity;
1792}
1793
1794static inline u64 hfi1_pkt_base_sdma_integrity(struct hfi1_devdata *dd)
1795{
1796 u64 base_sdma_integrity =
1797 SEND_DMA_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
1798 | SEND_DMA_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
1799 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
1800 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
1801 | SEND_DMA_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
1802 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
1803 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
1804 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
1805 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_SMASK
1806 | SEND_DMA_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
1807 | SEND_DMA_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
1808 | SEND_DMA_CHECK_ENABLE_CHECK_OPCODE_SMASK
1809 | SEND_DMA_CHECK_ENABLE_CHECK_SLID_SMASK
1810 | SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK
1811 | SEND_DMA_CHECK_ENABLE_CHECK_VL_SMASK
1812 | SEND_DMA_CHECK_ENABLE_CHECK_ENABLE_SMASK;
1813
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05001814 if (is_ax(dd))
Edward Mascarenhas624be1d2016-01-11 18:31:43 -05001815 /* turn off send-side job key checks - A0 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001816 return base_sdma_integrity &
1817 ~SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
1818 return base_sdma_integrity;
1819}
1820
1821/*
1822 * hfi1_early_err is used (only!) to print early errors before devdata is
1823 * allocated, or when dd->pcidev may not be valid, and at the tail end of
1824 * cleanup when devdata may have been freed, etc. hfi1_dev_porterr is
1825 * the same as dd_dev_err, but is used when the message really needs
1826 * the IB port# to be definitive as to what's happening..
1827 */
1828#define hfi1_early_err(dev, fmt, ...) \
1829 dev_err(dev, fmt, ##__VA_ARGS__)
1830
1831#define hfi1_early_info(dev, fmt, ...) \
1832 dev_info(dev, fmt, ##__VA_ARGS__)
1833
1834#define dd_dev_emerg(dd, fmt, ...) \
1835 dev_emerg(&(dd)->pcidev->dev, "%s: " fmt, \
1836 get_unit_name((dd)->unit), ##__VA_ARGS__)
1837#define dd_dev_err(dd, fmt, ...) \
1838 dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
1839 get_unit_name((dd)->unit), ##__VA_ARGS__)
1840#define dd_dev_warn(dd, fmt, ...) \
1841 dev_warn(&(dd)->pcidev->dev, "%s: " fmt, \
1842 get_unit_name((dd)->unit), ##__VA_ARGS__)
1843
1844#define dd_dev_warn_ratelimited(dd, fmt, ...) \
1845 dev_warn_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
1846 get_unit_name((dd)->unit), ##__VA_ARGS__)
1847
1848#define dd_dev_info(dd, fmt, ...) \
1849 dev_info(&(dd)->pcidev->dev, "%s: " fmt, \
1850 get_unit_name((dd)->unit), ##__VA_ARGS__)
1851
Ira Weinya1edc182016-01-11 13:04:32 -05001852#define dd_dev_dbg(dd, fmt, ...) \
1853 dev_dbg(&(dd)->pcidev->dev, "%s: " fmt, \
1854 get_unit_name((dd)->unit), ##__VA_ARGS__)
1855
Mike Marciniszyn77241052015-07-30 15:17:43 -04001856#define hfi1_dev_porterr(dd, port, fmt, ...) \
1857 dev_err(&(dd)->pcidev->dev, "%s: IB%u:%u " fmt, \
1858 get_unit_name((dd)->unit), (dd)->unit, (port), \
1859 ##__VA_ARGS__)
1860
1861/*
1862 * this is used for formatting hw error messages...
1863 */
1864struct hfi1_hwerror_msgs {
1865 u64 mask;
1866 const char *msg;
1867 size_t sz;
1868};
1869
1870/* in intr.c... */
1871void hfi1_format_hwerrors(u64 hwerrs,
1872 const struct hfi1_hwerror_msgs *hwerrmsgs,
1873 size_t nhwerrmsgs, char *msg, size_t lmsg);
1874
1875#define USER_OPCODE_CHECK_VAL 0xC0
1876#define USER_OPCODE_CHECK_MASK 0xC0
1877#define OPCODE_CHECK_VAL_DISABLED 0x0
1878#define OPCODE_CHECK_MASK_DISABLED 0x0
1879
1880static inline void hfi1_reset_cpu_counters(struct hfi1_devdata *dd)
1881{
1882 struct hfi1_pportdata *ppd;
1883 int i;
1884
1885 dd->z_int_counter = get_all_cpu_total(dd->int_counter);
1886 dd->z_rcv_limit = get_all_cpu_total(dd->rcv_limit);
1887
1888 ppd = (struct hfi1_pportdata *)(dd + 1);
1889 for (i = 0; i < dd->num_pports; i++, ppd++) {
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08001890 ppd->ibport_data.rvp.z_rc_acks =
1891 get_all_cpu_total(ppd->ibport_data.rvp.rc_acks);
1892 ppd->ibport_data.rvp.z_rc_qacks =
1893 get_all_cpu_total(ppd->ibport_data.rvp.rc_qacks);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001894 }
1895}
1896
1897/* Control LED state */
1898static inline void setextled(struct hfi1_devdata *dd, u32 on)
1899{
1900 if (on)
1901 write_csr(dd, DCC_CFG_LED_CNTRL, 0x1F);
1902 else
1903 write_csr(dd, DCC_CFG_LED_CNTRL, 0x10);
1904}
1905
1906int hfi1_tempsense_rd(struct hfi1_devdata *dd, struct hfi1_temp *temp);
1907
1908#endif /* _HFI1_KERNEL_H */