blob: 4b5c12440b8395d03f8fa0fd8cc79f55d162cb68 [file] [log] [blame]
dea31012005-04-17 16:05:31 -05001/*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04003 * Fibre Channel Host Bus Adapters. *
James Smart3163f722008-02-08 18:50:25 -05004 * Copyright (C) 2004-2008 Emulex. All rights reserved. *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04005 * EMULEX and SLI are trademarks of Emulex. *
dea31012005-04-17 16:05:31 -05006 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04009 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
dea31012005-04-17 16:05:31 -050019 *******************************************************************/
20
dea31012005-04-17 16:05:31 -050021#define FDMI_DID 0xfffffaU
22#define NameServer_DID 0xfffffcU
23#define SCR_DID 0xfffffdU
24#define Fabric_DID 0xfffffeU
25#define Bcast_DID 0xffffffU
26#define Mask_DID 0xffffffU
27#define CT_DID_MASK 0xffff00U
28#define Fabric_DID_MASK 0xfff000U
29#define WELL_KNOWN_DID_MASK 0xfffff0U
30
31#define PT2PT_LocalID 1
32#define PT2PT_RemoteID 2
33
34#define FF_DEF_EDTOV 2000 /* Default E_D_TOV (2000ms) */
35#define FF_DEF_ALTOV 15 /* Default AL_TIME (15ms) */
36#define FF_DEF_RATOV 2 /* Default RA_TOV (2s) */
37#define FF_DEF_ARBTOV 1900 /* Default ARB_TOV (1900ms) */
38
39#define LPFC_BUF_RING0 64 /* Number of buffers to post to RING
40 0 */
41
42#define FCELSSIZE 1024 /* maximum ELS transfer size */
43
44#define LPFC_FCP_RING 0 /* ring 0 for FCP initiator commands */
James Smarta4bc3372006-12-02 13:34:16 -050045#define LPFC_EXTRA_RING 1 /* ring 1 for other protocols */
dea31012005-04-17 16:05:31 -050046#define LPFC_ELS_RING 2 /* ring 2 for ELS commands */
47#define LPFC_FCP_NEXT_RING 3
48
49#define SLI2_IOCB_CMD_R0_ENTRIES 172 /* SLI-2 FCP command ring entries */
50#define SLI2_IOCB_RSP_R0_ENTRIES 134 /* SLI-2 FCP response ring entries */
James Smarta4bc3372006-12-02 13:34:16 -050051#define SLI2_IOCB_CMD_R1_ENTRIES 4 /* SLI-2 extra command ring entries */
52#define SLI2_IOCB_RSP_R1_ENTRIES 4 /* SLI-2 extra response ring entries */
dea31012005-04-17 16:05:31 -050053#define SLI2_IOCB_CMD_R1XTRA_ENTRIES 36 /* SLI-2 extra FCP cmd ring entries */
54#define SLI2_IOCB_RSP_R1XTRA_ENTRIES 52 /* SLI-2 extra FCP rsp ring entries */
55#define SLI2_IOCB_CMD_R2_ENTRIES 20 /* SLI-2 ELS command ring entries */
56#define SLI2_IOCB_RSP_R2_ENTRIES 20 /* SLI-2 ELS response ring entries */
57#define SLI2_IOCB_CMD_R3_ENTRIES 0
58#define SLI2_IOCB_RSP_R3_ENTRIES 0
59#define SLI2_IOCB_CMD_R3XTRA_ENTRIES 24
60#define SLI2_IOCB_RSP_R3XTRA_ENTRIES 32
61
James Smarted957682007-06-17 19:56:37 -050062#define SLI2_IOCB_CMD_SIZE 32
63#define SLI2_IOCB_RSP_SIZE 32
64#define SLI3_IOCB_CMD_SIZE 128
65#define SLI3_IOCB_RSP_SIZE 64
66
James Smart92d7f7b2007-06-17 19:56:38 -050067
James Smartddcc50f2008-12-04 22:38:46 -050068/* vendor ID used in SCSI netlink calls */
69#define LPFC_NL_VENDOR_ID (SCSI_NL_VID_TYPE_PCI | PCI_VENDOR_ID_EMULEX)
70
dea31012005-04-17 16:05:31 -050071/* Common Transport structures and definitions */
72
73union CtRevisionId {
74 /* Structure is in Big Endian format */
75 struct {
76 uint32_t Revision:8;
77 uint32_t InId:24;
78 } bits;
79 uint32_t word;
80};
81
82union CtCommandResponse {
83 /* Structure is in Big Endian format */
84 struct {
85 uint32_t CmdRsp:16;
86 uint32_t Size:16;
87 } bits;
88 uint32_t word;
89};
90
James Smart92d7f7b2007-06-17 19:56:38 -050091#define FC4_FEATURE_INIT 0x2
92#define FC4_FEATURE_TARGET 0x1
93
dea31012005-04-17 16:05:31 -050094struct lpfc_sli_ct_request {
95 /* Structure is in Big Endian format */
96 union CtRevisionId RevisionId;
97 uint8_t FsType;
98 uint8_t FsSubType;
99 uint8_t Options;
100 uint8_t Rsrvd1;
101 union CtCommandResponse CommandResponse;
102 uint8_t Rsrvd2;
103 uint8_t ReasonCode;
104 uint8_t Explanation;
105 uint8_t VendorUnique;
106
107 union {
108 uint32_t PortID;
109 struct gid {
110 uint8_t PortType; /* for GID_PT requests */
111 uint8_t DomainScope;
112 uint8_t AreaScope;
113 uint8_t Fc4Type; /* for GID_FT requests */
114 } gid;
115 struct rft {
116 uint32_t PortId; /* For RFT_ID requests */
117
118#ifdef __BIG_ENDIAN_BITFIELD
119 uint32_t rsvd0:16;
120 uint32_t rsvd1:7;
121 uint32_t fcpReg:1; /* Type 8 */
122 uint32_t rsvd2:2;
123 uint32_t ipReg:1; /* Type 5 */
124 uint32_t rsvd3:5;
125#else /* __LITTLE_ENDIAN_BITFIELD */
126 uint32_t rsvd0:16;
127 uint32_t fcpReg:1; /* Type 8 */
128 uint32_t rsvd1:7;
129 uint32_t rsvd3:5;
130 uint32_t ipReg:1; /* Type 5 */
131 uint32_t rsvd2:2;
132#endif
133
134 uint32_t rsvd[7];
135 } rft;
136 struct rnn {
137 uint32_t PortId; /* For RNN_ID requests */
138 uint8_t wwnn[8];
139 } rnn;
140 struct rsnn { /* For RSNN_ID requests */
141 uint8_t wwnn[8];
142 uint8_t len;
143 uint8_t symbname[255];
144 } rsnn;
James Smart7ee5d432007-10-27 13:37:17 -0400145 struct da_id { /* For DA_ID requests */
146 uint32_t port_id;
147 } da_id;
James Smart92d7f7b2007-06-17 19:56:38 -0500148 struct rspn { /* For RSPN_ID requests */
149 uint32_t PortId;
150 uint8_t len;
151 uint8_t symbname[255];
152 } rspn;
153 struct gff {
154 uint32_t PortId;
155 } gff;
156 struct gff_acc {
157 uint8_t fbits[128];
158 } gff_acc;
James Smart51ef4c22007-08-02 11:10:31 -0400159#define FCP_TYPE_FEATURE_OFFSET 7
James Smart92d7f7b2007-06-17 19:56:38 -0500160 struct rff {
161 uint32_t PortId;
162 uint8_t reserved[2];
163 uint8_t fbits;
164 uint8_t type_code; /* type=8 for FCP */
165 } rff;
dea31012005-04-17 16:05:31 -0500166 } un;
167};
168
169#define SLI_CT_REVISION 1
James Smart92d7f7b2007-06-17 19:56:38 -0500170#define GID_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
171 sizeof(struct gid))
172#define GFF_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
173 sizeof(struct gff))
174#define RFT_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
175 sizeof(struct rft))
176#define RFF_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
177 sizeof(struct rff))
178#define RNN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
179 sizeof(struct rnn))
180#define RSNN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
181 sizeof(struct rsnn))
James Smart7ee5d432007-10-27 13:37:17 -0400182#define DA_ID_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
183 sizeof(struct da_id))
James Smart92d7f7b2007-06-17 19:56:38 -0500184#define RSPN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
185 sizeof(struct rspn))
dea31012005-04-17 16:05:31 -0500186
187/*
188 * FsType Definitions
189 */
190
191#define SLI_CT_MANAGEMENT_SERVICE 0xFA
192#define SLI_CT_TIME_SERVICE 0xFB
193#define SLI_CT_DIRECTORY_SERVICE 0xFC
194#define SLI_CT_FABRIC_CONTROLLER_SERVICE 0xFD
195
196/*
197 * Directory Service Subtypes
198 */
199
200#define SLI_CT_DIRECTORY_NAME_SERVER 0x02
201
202/*
203 * Response Codes
204 */
205
206#define SLI_CT_RESPONSE_FS_RJT 0x8001
207#define SLI_CT_RESPONSE_FS_ACC 0x8002
208
209/*
210 * Reason Codes
211 */
212
213#define SLI_CT_NO_ADDITIONAL_EXPL 0x0
214#define SLI_CT_INVALID_COMMAND 0x01
215#define SLI_CT_INVALID_VERSION 0x02
216#define SLI_CT_LOGICAL_ERROR 0x03
217#define SLI_CT_INVALID_IU_SIZE 0x04
218#define SLI_CT_LOGICAL_BUSY 0x05
219#define SLI_CT_PROTOCOL_ERROR 0x07
220#define SLI_CT_UNABLE_TO_PERFORM_REQ 0x09
221#define SLI_CT_REQ_NOT_SUPPORTED 0x0b
222#define SLI_CT_HBA_INFO_NOT_REGISTERED 0x10
223#define SLI_CT_MULTIPLE_HBA_ATTR_OF_SAME_TYPE 0x11
224#define SLI_CT_INVALID_HBA_ATTR_BLOCK_LEN 0x12
225#define SLI_CT_HBA_ATTR_NOT_PRESENT 0x13
226#define SLI_CT_PORT_INFO_NOT_REGISTERED 0x20
227#define SLI_CT_MULTIPLE_PORT_ATTR_OF_SAME_TYPE 0x21
228#define SLI_CT_INVALID_PORT_ATTR_BLOCK_LEN 0x22
229#define SLI_CT_VENDOR_UNIQUE 0xff
230
231/*
232 * Name Server SLI_CT_UNABLE_TO_PERFORM_REQ Explanations
233 */
234
235#define SLI_CT_NO_PORT_ID 0x01
236#define SLI_CT_NO_PORT_NAME 0x02
237#define SLI_CT_NO_NODE_NAME 0x03
238#define SLI_CT_NO_CLASS_OF_SERVICE 0x04
239#define SLI_CT_NO_IP_ADDRESS 0x05
240#define SLI_CT_NO_IPA 0x06
241#define SLI_CT_NO_FC4_TYPES 0x07
242#define SLI_CT_NO_SYMBOLIC_PORT_NAME 0x08
243#define SLI_CT_NO_SYMBOLIC_NODE_NAME 0x09
244#define SLI_CT_NO_PORT_TYPE 0x0A
245#define SLI_CT_ACCESS_DENIED 0x10
246#define SLI_CT_INVALID_PORT_ID 0x11
247#define SLI_CT_DATABASE_EMPTY 0x12
248
249/*
250 * Name Server Command Codes
251 */
252
253#define SLI_CTNS_GA_NXT 0x0100
254#define SLI_CTNS_GPN_ID 0x0112
255#define SLI_CTNS_GNN_ID 0x0113
256#define SLI_CTNS_GCS_ID 0x0114
257#define SLI_CTNS_GFT_ID 0x0117
258#define SLI_CTNS_GSPN_ID 0x0118
259#define SLI_CTNS_GPT_ID 0x011A
James Smart92d7f7b2007-06-17 19:56:38 -0500260#define SLI_CTNS_GFF_ID 0x011F
dea31012005-04-17 16:05:31 -0500261#define SLI_CTNS_GID_PN 0x0121
262#define SLI_CTNS_GID_NN 0x0131
263#define SLI_CTNS_GIP_NN 0x0135
264#define SLI_CTNS_GIPA_NN 0x0136
265#define SLI_CTNS_GSNN_NN 0x0139
266#define SLI_CTNS_GNN_IP 0x0153
267#define SLI_CTNS_GIPA_IP 0x0156
268#define SLI_CTNS_GID_FT 0x0171
269#define SLI_CTNS_GID_PT 0x01A1
270#define SLI_CTNS_RPN_ID 0x0212
271#define SLI_CTNS_RNN_ID 0x0213
272#define SLI_CTNS_RCS_ID 0x0214
273#define SLI_CTNS_RFT_ID 0x0217
274#define SLI_CTNS_RSPN_ID 0x0218
275#define SLI_CTNS_RPT_ID 0x021A
James Smart92d7f7b2007-06-17 19:56:38 -0500276#define SLI_CTNS_RFF_ID 0x021F
dea31012005-04-17 16:05:31 -0500277#define SLI_CTNS_RIP_NN 0x0235
278#define SLI_CTNS_RIPA_NN 0x0236
279#define SLI_CTNS_RSNN_NN 0x0239
280#define SLI_CTNS_DA_ID 0x0300
281
282/*
283 * Port Types
284 */
285
286#define SLI_CTPT_N_PORT 0x01
287#define SLI_CTPT_NL_PORT 0x02
288#define SLI_CTPT_FNL_PORT 0x03
289#define SLI_CTPT_IP 0x04
290#define SLI_CTPT_FCP 0x08
291#define SLI_CTPT_NX_PORT 0x7F
292#define SLI_CTPT_F_PORT 0x81
293#define SLI_CTPT_FL_PORT 0x82
294#define SLI_CTPT_E_PORT 0x84
295
296#define SLI_CT_LAST_ENTRY 0x80000000
297
298/* Fibre Channel Service Parameter definitions */
299
300#define FC_PH_4_0 6 /* FC-PH version 4.0 */
301#define FC_PH_4_1 7 /* FC-PH version 4.1 */
302#define FC_PH_4_2 8 /* FC-PH version 4.2 */
303#define FC_PH_4_3 9 /* FC-PH version 4.3 */
304
305#define FC_PH_LOW 8 /* Lowest supported FC-PH version */
306#define FC_PH_HIGH 9 /* Highest supported FC-PH version */
307#define FC_PH3 0x20 /* FC-PH-3 version */
308
309#define FF_FRAME_SIZE 2048
310
311struct lpfc_name {
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700312 union {
313 struct {
dea31012005-04-17 16:05:31 -0500314#ifdef __BIG_ENDIAN_BITFIELD
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700315 uint8_t nameType:4; /* FC Word 0, bit 28:31 */
James.Smart@Emulex.Com1de933f2005-11-28 11:41:15 -0500316 uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit
317 8:11 of IEEE ext */
dea31012005-04-17 16:05:31 -0500318#else /* __LITTLE_ENDIAN_BITFIELD */
James.Smart@Emulex.Com1de933f2005-11-28 11:41:15 -0500319 uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit
320 8:11 of IEEE ext */
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700321 uint8_t nameType:4; /* FC Word 0, bit 28:31 */
dea31012005-04-17 16:05:31 -0500322#endif
323
324#define NAME_IEEE 0x1 /* IEEE name - nameType */
325#define NAME_IEEE_EXT 0x2 /* IEEE extended name */
326#define NAME_FC_TYPE 0x3 /* FC native name type */
327#define NAME_IP_TYPE 0x4 /* IP address */
328#define NAME_CCITT_TYPE 0xC
329#define NAME_CCITT_GR_TYPE 0xE
James.Smart@Emulex.Com1de933f2005-11-28 11:41:15 -0500330 uint8_t IEEEextLsb; /* FC Word 0, bit 16:23, IEEE
331 extended Lsb */
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700332 uint8_t IEEE[6]; /* FC IEEE address */
Andrew Morton68ce1eb2005-09-21 09:46:54 -0700333 } s;
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700334 uint8_t wwn[8];
Andrew Morton68ce1eb2005-09-21 09:46:54 -0700335 } u;
dea31012005-04-17 16:05:31 -0500336};
337
338struct csp {
339 uint8_t fcphHigh; /* FC Word 0, byte 0 */
340 uint8_t fcphLow;
341 uint8_t bbCreditMsb;
342 uint8_t bbCreditlsb; /* FC Word 0, byte 3 */
343
344#ifdef __BIG_ENDIAN_BITFIELD
James Smart92d7f7b2007-06-17 19:56:38 -0500345 uint16_t request_multiple_Nport:1; /* FC Word 1, bit 31 */
346 uint16_t randomOffset:1; /* FC Word 1, bit 30 */
347 uint16_t response_multiple_NPort:1; /* FC Word 1, bit 29 */
dea31012005-04-17 16:05:31 -0500348 uint16_t fPort:1; /* FC Word 1, bit 28 */
349 uint16_t altBbCredit:1; /* FC Word 1, bit 27 */
350 uint16_t edtovResolution:1; /* FC Word 1, bit 26 */
351 uint16_t multicast:1; /* FC Word 1, bit 25 */
352 uint16_t broadcast:1; /* FC Word 1, bit 24 */
353
354 uint16_t huntgroup:1; /* FC Word 1, bit 23 */
355 uint16_t simplex:1; /* FC Word 1, bit 22 */
356 uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */
357 uint16_t dhd:1; /* FC Word 1, bit 18 */
358 uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */
359 uint16_t payloadlength:1; /* FC Word 1, bit 16 */
360#else /* __LITTLE_ENDIAN_BITFIELD */
361 uint16_t broadcast:1; /* FC Word 1, bit 24 */
362 uint16_t multicast:1; /* FC Word 1, bit 25 */
363 uint16_t edtovResolution:1; /* FC Word 1, bit 26 */
364 uint16_t altBbCredit:1; /* FC Word 1, bit 27 */
365 uint16_t fPort:1; /* FC Word 1, bit 28 */
James Smart92d7f7b2007-06-17 19:56:38 -0500366 uint16_t response_multiple_NPort:1; /* FC Word 1, bit 29 */
dea31012005-04-17 16:05:31 -0500367 uint16_t randomOffset:1; /* FC Word 1, bit 30 */
James Smart92d7f7b2007-06-17 19:56:38 -0500368 uint16_t request_multiple_Nport:1; /* FC Word 1, bit 31 */
dea31012005-04-17 16:05:31 -0500369
370 uint16_t payloadlength:1; /* FC Word 1, bit 16 */
371 uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */
372 uint16_t dhd:1; /* FC Word 1, bit 18 */
373 uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */
374 uint16_t simplex:1; /* FC Word 1, bit 22 */
375 uint16_t huntgroup:1; /* FC Word 1, bit 23 */
376#endif
377
378 uint8_t bbRcvSizeMsb; /* Upper nibble is reserved */
379 uint8_t bbRcvSizeLsb; /* FC Word 1, byte 3 */
380 union {
381 struct {
382 uint8_t word2Reserved1; /* FC Word 2 byte 0 */
383
384 uint8_t totalConcurrSeq; /* FC Word 2 byte 1 */
385 uint8_t roByCategoryMsb; /* FC Word 2 byte 2 */
386
387 uint8_t roByCategoryLsb; /* FC Word 2 byte 3 */
388 } nPort;
389 uint32_t r_a_tov; /* R_A_TOV must be in B.E. format */
390 } w2;
391
392 uint32_t e_d_tov; /* E_D_TOV must be in B.E. format */
393};
394
395struct class_parms {
396#ifdef __BIG_ENDIAN_BITFIELD
397 uint8_t classValid:1; /* FC Word 0, bit 31 */
398 uint8_t intermix:1; /* FC Word 0, bit 30 */
399 uint8_t stackedXparent:1; /* FC Word 0, bit 29 */
400 uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */
401 uint8_t seqDelivery:1; /* FC Word 0, bit 27 */
402 uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */
403#else /* __LITTLE_ENDIAN_BITFIELD */
404 uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */
405 uint8_t seqDelivery:1; /* FC Word 0, bit 27 */
406 uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */
407 uint8_t stackedXparent:1; /* FC Word 0, bit 29 */
408 uint8_t intermix:1; /* FC Word 0, bit 30 */
409 uint8_t classValid:1; /* FC Word 0, bit 31 */
410
411#endif
412
413 uint8_t word0Reserved2; /* FC Word 0, bit 16:23 */
414
415#ifdef __BIG_ENDIAN_BITFIELD
416 uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */
417 uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */
418 uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */
419 uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */
420 uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */
421#else /* __LITTLE_ENDIAN_BITFIELD */
422 uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */
423 uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */
424 uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */
425 uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */
426 uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */
427#endif
428
429 uint8_t word0Reserved4; /* FC Word 0, bit 0: 7 */
430
431#ifdef __BIG_ENDIAN_BITFIELD
432 uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */
433 uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */
434 uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */
435 uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */
436 uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */
437 uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */
438#else /* __LITTLE_ENDIAN_BITFIELD */
439 uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */
440 uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */
441 uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */
442 uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */
443 uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */
444 uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */
445#endif
446
447 uint8_t word1Reserved2; /* FC Word 1, bit 16:23 */
448 uint8_t rcvDataSizeMsb; /* FC Word 1, bit 8:15 */
449 uint8_t rcvDataSizeLsb; /* FC Word 1, bit 0: 7 */
450
451 uint8_t concurrentSeqMsb; /* FC Word 2, bit 24:31 */
452 uint8_t concurrentSeqLsb; /* FC Word 2, bit 16:23 */
453 uint8_t EeCreditSeqMsb; /* FC Word 2, bit 8:15 */
454 uint8_t EeCreditSeqLsb; /* FC Word 2, bit 0: 7 */
455
456 uint8_t openSeqPerXchgMsb; /* FC Word 3, bit 24:31 */
457 uint8_t openSeqPerXchgLsb; /* FC Word 3, bit 16:23 */
458 uint8_t word3Reserved1; /* Fc Word 3, bit 8:15 */
459 uint8_t word3Reserved2; /* Fc Word 3, bit 0: 7 */
460};
461
462struct serv_parm { /* Structure is in Big Endian format */
463 struct csp cmn;
464 struct lpfc_name portName;
465 struct lpfc_name nodeName;
466 struct class_parms cls1;
467 struct class_parms cls2;
468 struct class_parms cls3;
469 struct class_parms cls4;
470 uint8_t vendorVersion[16];
471};
472
473/*
474 * Extended Link Service LS_COMMAND codes (Payload Word 0)
475 */
476#ifdef __BIG_ENDIAN_BITFIELD
477#define ELS_CMD_MASK 0xffff0000
478#define ELS_RSP_MASK 0xff000000
479#define ELS_CMD_LS_RJT 0x01000000
480#define ELS_CMD_ACC 0x02000000
481#define ELS_CMD_PLOGI 0x03000000
482#define ELS_CMD_FLOGI 0x04000000
483#define ELS_CMD_LOGO 0x05000000
484#define ELS_CMD_ABTX 0x06000000
485#define ELS_CMD_RCS 0x07000000
486#define ELS_CMD_RES 0x08000000
487#define ELS_CMD_RSS 0x09000000
488#define ELS_CMD_RSI 0x0A000000
489#define ELS_CMD_ESTS 0x0B000000
490#define ELS_CMD_ESTC 0x0C000000
491#define ELS_CMD_ADVC 0x0D000000
492#define ELS_CMD_RTV 0x0E000000
493#define ELS_CMD_RLS 0x0F000000
494#define ELS_CMD_ECHO 0x10000000
495#define ELS_CMD_TEST 0x11000000
496#define ELS_CMD_RRQ 0x12000000
497#define ELS_CMD_PRLI 0x20100014
498#define ELS_CMD_PRLO 0x21100014
James Smart82d9a2a2006-04-15 11:53:05 -0400499#define ELS_CMD_PRLO_ACC 0x02100014
dea31012005-04-17 16:05:31 -0500500#define ELS_CMD_PDISC 0x50000000
501#define ELS_CMD_FDISC 0x51000000
502#define ELS_CMD_ADISC 0x52000000
503#define ELS_CMD_FARP 0x54000000
504#define ELS_CMD_FARPR 0x55000000
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500505#define ELS_CMD_RPS 0x56000000
506#define ELS_CMD_RPL 0x57000000
dea31012005-04-17 16:05:31 -0500507#define ELS_CMD_FAN 0x60000000
508#define ELS_CMD_RSCN 0x61040000
509#define ELS_CMD_SCR 0x62000000
510#define ELS_CMD_RNID 0x78000000
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500511#define ELS_CMD_LIRR 0x7A000000
dea31012005-04-17 16:05:31 -0500512#else /* __LITTLE_ENDIAN_BITFIELD */
513#define ELS_CMD_MASK 0xffff
514#define ELS_RSP_MASK 0xff
515#define ELS_CMD_LS_RJT 0x01
516#define ELS_CMD_ACC 0x02
517#define ELS_CMD_PLOGI 0x03
518#define ELS_CMD_FLOGI 0x04
519#define ELS_CMD_LOGO 0x05
520#define ELS_CMD_ABTX 0x06
521#define ELS_CMD_RCS 0x07
522#define ELS_CMD_RES 0x08
523#define ELS_CMD_RSS 0x09
524#define ELS_CMD_RSI 0x0A
525#define ELS_CMD_ESTS 0x0B
526#define ELS_CMD_ESTC 0x0C
527#define ELS_CMD_ADVC 0x0D
528#define ELS_CMD_RTV 0x0E
529#define ELS_CMD_RLS 0x0F
530#define ELS_CMD_ECHO 0x10
531#define ELS_CMD_TEST 0x11
532#define ELS_CMD_RRQ 0x12
533#define ELS_CMD_PRLI 0x14001020
534#define ELS_CMD_PRLO 0x14001021
James Smart82d9a2a2006-04-15 11:53:05 -0400535#define ELS_CMD_PRLO_ACC 0x14001002
dea31012005-04-17 16:05:31 -0500536#define ELS_CMD_PDISC 0x50
537#define ELS_CMD_FDISC 0x51
538#define ELS_CMD_ADISC 0x52
539#define ELS_CMD_FARP 0x54
540#define ELS_CMD_FARPR 0x55
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500541#define ELS_CMD_RPS 0x56
542#define ELS_CMD_RPL 0x57
dea31012005-04-17 16:05:31 -0500543#define ELS_CMD_FAN 0x60
544#define ELS_CMD_RSCN 0x0461
545#define ELS_CMD_SCR 0x62
546#define ELS_CMD_RNID 0x78
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500547#define ELS_CMD_LIRR 0x7A
dea31012005-04-17 16:05:31 -0500548#endif
549
550/*
551 * LS_RJT Payload Definition
552 */
553
554struct ls_rjt { /* Structure is in Big Endian format */
555 union {
556 uint32_t lsRjtError;
557 struct {
558 uint8_t lsRjtRsvd0; /* FC Word 0, bit 24:31 */
559
560 uint8_t lsRjtRsnCode; /* FC Word 0, bit 16:23 */
561 /* LS_RJT reason codes */
562#define LSRJT_INVALID_CMD 0x01
563#define LSRJT_LOGICAL_ERR 0x03
564#define LSRJT_LOGICAL_BSY 0x05
565#define LSRJT_PROTOCOL_ERR 0x07
566#define LSRJT_UNABLE_TPC 0x09 /* Unable to perform command */
567#define LSRJT_CMD_UNSUPPORTED 0x0B
568#define LSRJT_VENDOR_UNIQUE 0xFF /* See Byte 3 */
569
570 uint8_t lsRjtRsnCodeExp; /* FC Word 0, bit 8:15 */
571 /* LS_RJT reason explanation */
572#define LSEXP_NOTHING_MORE 0x00
573#define LSEXP_SPARM_OPTIONS 0x01
574#define LSEXP_SPARM_ICTL 0x03
575#define LSEXP_SPARM_RCTL 0x05
576#define LSEXP_SPARM_RCV_SIZE 0x07
577#define LSEXP_SPARM_CONCUR_SEQ 0x09
578#define LSEXP_SPARM_CREDIT 0x0B
579#define LSEXP_INVALID_PNAME 0x0D
580#define LSEXP_INVALID_NNAME 0x0E
581#define LSEXP_INVALID_CSP 0x0F
582#define LSEXP_INVALID_ASSOC_HDR 0x11
583#define LSEXP_ASSOC_HDR_REQ 0x13
584#define LSEXP_INVALID_O_SID 0x15
585#define LSEXP_INVALID_OX_RX 0x17
586#define LSEXP_CMD_IN_PROGRESS 0x19
James Smart7f5f3d02008-02-08 18:50:14 -0500587#define LSEXP_PORT_LOGIN_REQ 0x1E
dea31012005-04-17 16:05:31 -0500588#define LSEXP_INVALID_NPORT_ID 0x1F
589#define LSEXP_INVALID_SEQ_ID 0x21
590#define LSEXP_INVALID_XCHG 0x23
591#define LSEXP_INACTIVE_XCHG 0x25
592#define LSEXP_RQ_REQUIRED 0x27
593#define LSEXP_OUT_OF_RESOURCE 0x29
594#define LSEXP_CANT_GIVE_DATA 0x2A
595#define LSEXP_REQ_UNSUPPORTED 0x2C
596 uint8_t vendorUnique; /* FC Word 0, bit 0: 7 */
597 } b;
598 } un;
599};
600
601/*
602 * N_Port Login (FLOGO/PLOGO Request) Payload Definition
603 */
604
605typedef struct _LOGO { /* Structure is in Big Endian format */
606 union {
607 uint32_t nPortId32; /* Access nPortId as a word */
608 struct {
609 uint8_t word1Reserved1; /* FC Word 1, bit 31:24 */
610 uint8_t nPortIdByte0; /* N_port ID bit 16:23 */
611 uint8_t nPortIdByte1; /* N_port ID bit 8:15 */
612 uint8_t nPortIdByte2; /* N_port ID bit 0: 7 */
613 } b;
614 } un;
615 struct lpfc_name portName; /* N_port name field */
616} LOGO;
617
618/*
619 * FCP Login (PRLI Request / ACC) Payload Definition
620 */
621
622#define PRLX_PAGE_LEN 0x10
623#define TPRLO_PAGE_LEN 0x14
624
625typedef struct _PRLI { /* Structure is in Big Endian format */
626 uint8_t prliType; /* FC Parm Word 0, bit 24:31 */
627
628#define PRLI_FCP_TYPE 0x08
629 uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */
630
631#ifdef __BIG_ENDIAN_BITFIELD
632 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
633 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
634 uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */
635
636 /* ACC = imagePairEstablished */
637 uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */
638 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
639#else /* __LITTLE_ENDIAN_BITFIELD */
640 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
641 uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */
642 uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */
643 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
644 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
645 /* ACC = imagePairEstablished */
646#endif
647
648#define PRLI_REQ_EXECUTED 0x1 /* acceptRspCode */
649#define PRLI_NO_RESOURCES 0x2
650#define PRLI_INIT_INCOMPLETE 0x3
651#define PRLI_NO_SUCH_PA 0x4
652#define PRLI_PREDEF_CONFIG 0x5
653#define PRLI_PARTIAL_SUCCESS 0x6
654#define PRLI_INVALID_PAGE_CNT 0x7
655 uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */
656
657 uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */
658
659 uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */
660
661 uint8_t word3Reserved1; /* FC Parm Word 3, bit 24:31 */
662 uint8_t word3Reserved2; /* FC Parm Word 3, bit 16:23 */
663
664#ifdef __BIG_ENDIAN_BITFIELD
665 uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */
666 uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */
667 uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */
668 uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */
669 uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */
670 uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */
671 uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */
672 uint16_t Retry:1; /* FC Parm Word 3, bit 8 */
673 uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */
674 uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */
675 uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */
676 uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */
677 uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */
678 uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */
679 uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */
680 uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */
681#else /* __LITTLE_ENDIAN_BITFIELD */
682 uint16_t Retry:1; /* FC Parm Word 3, bit 8 */
683 uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */
684 uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */
685 uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */
686 uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */
687 uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */
688 uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */
689 uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */
690 uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */
691 uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */
692 uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */
693 uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */
694 uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */
695 uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */
696 uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */
697 uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */
698#endif
699} PRLI;
700
701/*
702 * FCP Logout (PRLO Request / ACC) Payload Definition
703 */
704
705typedef struct _PRLO { /* Structure is in Big Endian format */
706 uint8_t prloType; /* FC Parm Word 0, bit 24:31 */
707
708#define PRLO_FCP_TYPE 0x08
709 uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */
710
711#ifdef __BIG_ENDIAN_BITFIELD
712 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
713 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
714 uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */
715 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
716#else /* __LITTLE_ENDIAN_BITFIELD */
717 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
718 uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */
719 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
720 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
721#endif
722
723#define PRLO_REQ_EXECUTED 0x1 /* acceptRspCode */
724#define PRLO_NO_SUCH_IMAGE 0x4
725#define PRLO_INVALID_PAGE_CNT 0x7
726
727 uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */
728
729 uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */
730
731 uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */
732
733 uint32_t word3Reserved1; /* FC Parm Word 3, bit 0:31 */
734} PRLO;
735
736typedef struct _ADISC { /* Structure is in Big Endian format */
737 uint32_t hardAL_PA;
738 struct lpfc_name portName;
739 struct lpfc_name nodeName;
740 uint32_t DID;
741} ADISC;
742
743typedef struct _FARP { /* Structure is in Big Endian format */
744 uint32_t Mflags:8;
745 uint32_t Odid:24;
746#define FARP_NO_ACTION 0 /* FARP information enclosed, no
747 action */
748#define FARP_MATCH_PORT 0x1 /* Match on Responder Port Name */
749#define FARP_MATCH_NODE 0x2 /* Match on Responder Node Name */
750#define FARP_MATCH_IP 0x4 /* Match on IP address, not supported */
751#define FARP_MATCH_IPV4 0x5 /* Match on IPV4 address, not
752 supported */
753#define FARP_MATCH_IPV6 0x6 /* Match on IPV6 address, not
754 supported */
755 uint32_t Rflags:8;
756 uint32_t Rdid:24;
757#define FARP_REQUEST_PLOGI 0x1 /* Request for PLOGI */
758#define FARP_REQUEST_FARPR 0x2 /* Request for FARP Response */
759 struct lpfc_name OportName;
760 struct lpfc_name OnodeName;
761 struct lpfc_name RportName;
762 struct lpfc_name RnodeName;
763 uint8_t Oipaddr[16];
764 uint8_t Ripaddr[16];
765} FARP;
766
767typedef struct _FAN { /* Structure is in Big Endian format */
768 uint32_t Fdid;
769 struct lpfc_name FportName;
770 struct lpfc_name FnodeName;
771} FAN;
772
773typedef struct _SCR { /* Structure is in Big Endian format */
774 uint8_t resvd1;
775 uint8_t resvd2;
776 uint8_t resvd3;
777 uint8_t Function;
778#define SCR_FUNC_FABRIC 0x01
779#define SCR_FUNC_NPORT 0x02
780#define SCR_FUNC_FULL 0x03
781#define SCR_CLEAR 0xff
782} SCR;
783
784typedef struct _RNID_TOP_DISC {
785 struct lpfc_name portName;
786 uint8_t resvd[8];
787 uint32_t unitType;
788#define RNID_HBA 0x7
789#define RNID_HOST 0xa
790#define RNID_DRIVER 0xd
791 uint32_t physPort;
792 uint32_t attachedNodes;
793 uint16_t ipVersion;
794#define RNID_IPV4 0x1
795#define RNID_IPV6 0x2
796 uint16_t UDPport;
797 uint8_t ipAddr[16];
798 uint16_t resvd1;
799 uint16_t flags;
800#define RNID_TD_SUPPORT 0x1
801#define RNID_LP_VALID 0x2
802} RNID_TOP_DISC;
803
804typedef struct _RNID { /* Structure is in Big Endian format */
805 uint8_t Format;
806#define RNID_TOPOLOGY_DISC 0xdf
807 uint8_t CommonLen;
808 uint8_t resvd1;
809 uint8_t SpecificLen;
810 struct lpfc_name portName;
811 struct lpfc_name nodeName;
812 union {
813 RNID_TOP_DISC topologyDisc; /* topology disc (0xdf) */
814 } un;
815} RNID;
816
James Smart311464e2007-08-02 11:10:37 -0400817typedef struct _RPS { /* Structure is in Big Endian format */
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500818 union {
819 uint32_t portNum;
820 struct lpfc_name portName;
821 } un;
822} RPS;
823
824typedef struct _RPS_RSP { /* Structure is in Big Endian format */
825 uint16_t rsvd1;
826 uint16_t portStatus;
827 uint32_t linkFailureCnt;
828 uint32_t lossSyncCnt;
829 uint32_t lossSignalCnt;
830 uint32_t primSeqErrCnt;
831 uint32_t invalidXmitWord;
832 uint32_t crcCnt;
833} RPS_RSP;
834
James Smart311464e2007-08-02 11:10:37 -0400835typedef struct _RPL { /* Structure is in Big Endian format */
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500836 uint32_t maxsize;
837 uint32_t index;
838} RPL;
839
840typedef struct _PORT_NUM_BLK {
841 uint32_t portNum;
842 uint32_t portID;
843 struct lpfc_name portName;
844} PORT_NUM_BLK;
845
James Smart311464e2007-08-02 11:10:37 -0400846typedef struct _RPL_RSP { /* Structure is in Big Endian format */
Jamie Wellnitz7bb3b132006-02-28 19:25:15 -0500847 uint32_t listLen;
848 uint32_t index;
849 PORT_NUM_BLK port_num_blk;
850} RPL_RSP;
dea31012005-04-17 16:05:31 -0500851
852/* This is used for RSCN command */
853typedef struct _D_ID { /* Structure is in Big Endian format */
854 union {
855 uint32_t word;
856 struct {
857#ifdef __BIG_ENDIAN_BITFIELD
858 uint8_t resv;
859 uint8_t domain;
860 uint8_t area;
861 uint8_t id;
862#else /* __LITTLE_ENDIAN_BITFIELD */
863 uint8_t id;
864 uint8_t area;
865 uint8_t domain;
866 uint8_t resv;
867#endif
868 } b;
869 } un;
870} D_ID;
871
872/*
873 * Structure to define all ELS Payload types
874 */
875
876typedef struct _ELS_PKT { /* Structure is in Big Endian format */
877 uint8_t elsCode; /* FC Word 0, bit 24:31 */
878 uint8_t elsByte1;
879 uint8_t elsByte2;
880 uint8_t elsByte3;
881 union {
882 struct ls_rjt lsRjt; /* Payload for LS_RJT ELS response */
883 struct serv_parm logi; /* Payload for PLOGI/FLOGI/PDISC/ACC */
884 LOGO logo; /* Payload for PLOGO/FLOGO/ACC */
885 PRLI prli; /* Payload for PRLI/ACC */
886 PRLO prlo; /* Payload for PRLO/ACC */
887 ADISC adisc; /* Payload for ADISC/ACC */
888 FARP farp; /* Payload for FARP/ACC */
889 FAN fan; /* Payload for FAN */
890 SCR scr; /* Payload for SCR/ACC */
dea31012005-04-17 16:05:31 -0500891 RNID rnid; /* Payload for RNID */
892 uint8_t pad[128 - 4]; /* Pad out to payload of 128 bytes */
893 } un;
894} ELS_PKT;
895
896/*
897 * FDMI
898 * HBA MAnagement Operations Command Codes
899 */
900#define SLI_MGMT_GRHL 0x100 /* Get registered HBA list */
901#define SLI_MGMT_GHAT 0x101 /* Get HBA attributes */
902#define SLI_MGMT_GRPL 0x102 /* Get registered Port list */
903#define SLI_MGMT_GPAT 0x110 /* Get Port attributes */
904#define SLI_MGMT_RHBA 0x200 /* Register HBA */
905#define SLI_MGMT_RHAT 0x201 /* Register HBA atttributes */
906#define SLI_MGMT_RPRT 0x210 /* Register Port */
907#define SLI_MGMT_RPA 0x211 /* Register Port attributes */
908#define SLI_MGMT_DHBA 0x300 /* De-register HBA */
909#define SLI_MGMT_DPRT 0x310 /* De-register Port */
910
911/*
912 * Management Service Subtypes
913 */
914#define SLI_CT_FDMI_Subtypes 0x10
915
916/*
917 * HBA Management Service Reject Code
918 */
919#define REJECT_CODE 0x9 /* Unable to perform command request */
920
921/*
922 * HBA Management Service Reject Reason Code
923 * Please refer to the Reason Codes above
924 */
925
926/*
927 * HBA Attribute Types
928 */
929#define NODE_NAME 0x1
930#define MANUFACTURER 0x2
931#define SERIAL_NUMBER 0x3
932#define MODEL 0x4
933#define MODEL_DESCRIPTION 0x5
934#define HARDWARE_VERSION 0x6
935#define DRIVER_VERSION 0x7
936#define OPTION_ROM_VERSION 0x8
937#define FIRMWARE_VERSION 0x9
938#define OS_NAME_VERSION 0xa
939#define MAX_CT_PAYLOAD_LEN 0xb
940
941/*
942 * Port Attrubute Types
943 */
944#define SUPPORTED_FC4_TYPES 0x1
945#define SUPPORTED_SPEED 0x2
946#define PORT_SPEED 0x3
947#define MAX_FRAME_SIZE 0x4
948#define OS_DEVICE_NAME 0x5
949#define HOST_NAME 0x6
950
951union AttributesDef {
952 /* Structure is in Big Endian format */
953 struct {
954 uint32_t AttrType:16;
955 uint32_t AttrLen:16;
956 } bits;
957 uint32_t word;
958};
959
960
961/*
962 * HBA Attribute Entry (8 - 260 bytes)
963 */
964typedef struct {
965 union AttributesDef ad;
966 union {
967 uint32_t VendorSpecific;
968 uint8_t Manufacturer[64];
969 uint8_t SerialNumber[64];
970 uint8_t Model[256];
971 uint8_t ModelDescription[256];
972 uint8_t HardwareVersion[256];
973 uint8_t DriverVersion[256];
974 uint8_t OptionROMVersion[256];
975 uint8_t FirmwareVersion[256];
976 struct lpfc_name NodeName;
977 uint8_t SupportFC4Types[32];
978 uint32_t SupportSpeed;
979 uint32_t PortSpeed;
980 uint32_t MaxFrameSize;
981 uint8_t OsDeviceName[256];
982 uint8_t OsNameVersion[256];
983 uint32_t MaxCTPayloadLen;
984 uint8_t HostName[256];
985 } un;
986} ATTRIBUTE_ENTRY;
987
988/*
989 * HBA Attribute Block
990 */
991typedef struct {
992 uint32_t EntryCnt; /* Number of HBA attribute entries */
993 ATTRIBUTE_ENTRY Entry; /* Variable-length array */
994} ATTRIBUTE_BLOCK;
995
996/*
997 * Port Entry
998 */
999typedef struct {
1000 struct lpfc_name PortName;
1001} PORT_ENTRY;
1002
1003/*
1004 * HBA Identifier
1005 */
1006typedef struct {
1007 struct lpfc_name PortName;
1008} HBA_IDENTIFIER;
1009
1010/*
1011 * Registered Port List Format
1012 */
1013typedef struct {
1014 uint32_t EntryCnt;
1015 PORT_ENTRY pe; /* Variable-length array */
1016} REG_PORT_LIST;
1017
1018/*
1019 * Register HBA(RHBA)
1020 */
1021typedef struct {
1022 HBA_IDENTIFIER hi;
1023 REG_PORT_LIST rpl; /* variable-length array */
1024/* ATTRIBUTE_BLOCK ab; */
1025} REG_HBA;
1026
1027/*
1028 * Register HBA Attributes (RHAT)
1029 */
1030typedef struct {
1031 struct lpfc_name HBA_PortName;
1032 ATTRIBUTE_BLOCK ab;
1033} REG_HBA_ATTRIBUTE;
1034
1035/*
1036 * Register Port Attributes (RPA)
1037 */
1038typedef struct {
1039 struct lpfc_name PortName;
1040 ATTRIBUTE_BLOCK ab;
1041} REG_PORT_ATTRIBUTE;
1042
1043/*
1044 * Get Registered HBA List (GRHL) Accept Payload Format
1045 */
1046typedef struct {
1047 uint32_t HBA__Entry_Cnt; /* Number of Registered HBA Identifiers */
1048 struct lpfc_name HBA_PortName; /* Variable-length array */
1049} GRHL_ACC_PAYLOAD;
1050
1051/*
1052 * Get Registered Port List (GRPL) Accept Payload Format
1053 */
1054typedef struct {
1055 uint32_t RPL_Entry_Cnt; /* Number of Registered Port Entries */
1056 PORT_ENTRY Reg_Port_Entry[1]; /* Variable-length array */
1057} GRPL_ACC_PAYLOAD;
1058
1059/*
1060 * Get Port Attributes (GPAT) Accept Payload Format
1061 */
1062
1063typedef struct {
1064 ATTRIBUTE_BLOCK pab;
1065} GPAT_ACC_PAYLOAD;
1066
1067
1068/*
1069 * Begin HBA configuration parameters.
1070 * The PCI configuration register BAR assignments are:
1071 * BAR0, offset 0x10 - SLIM base memory address
1072 * BAR1, offset 0x14 - SLIM base memory high address
1073 * BAR2, offset 0x18 - REGISTER base memory address
1074 * BAR3, offset 0x1c - REGISTER base memory high address
1075 * BAR4, offset 0x20 - BIU I/O registers
1076 * BAR5, offset 0x24 - REGISTER base io high address
1077 */
1078
1079/* Number of rings currently used and available. */
1080#define MAX_CONFIGURED_RINGS 3
1081#define MAX_RINGS 4
1082
1083/* IOCB / Mailbox is owned by FireFly */
1084#define OWN_CHIP 1
1085
1086/* IOCB / Mailbox is owned by Host */
1087#define OWN_HOST 0
1088
1089/* Number of 4-byte words in an IOCB. */
1090#define IOCB_WORD_SZ 8
1091
1092/* defines for type field in fc header */
1093#define FC_ELS_DATA 0x1
1094#define FC_LLC_SNAP 0x5
1095#define FC_FCP_DATA 0x8
1096#define FC_COMMON_TRANSPORT_ULP 0x20
1097
1098/* defines for rctl field in fc header */
1099#define FC_DEV_DATA 0x0
1100#define FC_UNSOL_CTL 0x2
1101#define FC_SOL_CTL 0x3
1102#define FC_UNSOL_DATA 0x4
1103#define FC_FCP_CMND 0x6
1104#define FC_ELS_REQ 0x22
1105#define FC_ELS_RSP 0x23
1106
1107/* network headers for Dfctl field */
1108#define FC_NET_HDR 0x20
1109
1110/* Start FireFly Register definitions */
1111#define PCI_VENDOR_ID_EMULEX 0x10df
1112#define PCI_DEVICE_ID_FIREFLY 0x1ae5
James Smart84774a42008-08-24 21:50:06 -04001113#define PCI_DEVICE_ID_PROTEUS_VF 0xe100
1114#define PCI_DEVICE_ID_PROTEUS_PF 0xe180
James Smartb87eab32007-04-25 09:53:28 -04001115#define PCI_DEVICE_ID_SAT_SMB 0xf011
1116#define PCI_DEVICE_ID_SAT_MID 0xf015
dea31012005-04-17 16:05:31 -05001117#define PCI_DEVICE_ID_RFLY 0xf095
1118#define PCI_DEVICE_ID_PFLY 0xf098
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001119#define PCI_DEVICE_ID_LP101 0xf0a1
dea31012005-04-17 16:05:31 -05001120#define PCI_DEVICE_ID_TFLY 0xf0a5
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001121#define PCI_DEVICE_ID_BSMB 0xf0d1
1122#define PCI_DEVICE_ID_BMID 0xf0d5
1123#define PCI_DEVICE_ID_ZSMB 0xf0e1
1124#define PCI_DEVICE_ID_ZMID 0xf0e5
1125#define PCI_DEVICE_ID_NEPTUNE 0xf0f5
1126#define PCI_DEVICE_ID_NEPTUNE_SCSP 0xf0f6
1127#define PCI_DEVICE_ID_NEPTUNE_DCSP 0xf0f7
James Smartb87eab32007-04-25 09:53:28 -04001128#define PCI_DEVICE_ID_SAT 0xf100
1129#define PCI_DEVICE_ID_SAT_SCSP 0xf111
1130#define PCI_DEVICE_ID_SAT_DCSP 0xf112
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001131#define PCI_DEVICE_ID_SUPERFLY 0xf700
1132#define PCI_DEVICE_ID_DRAGONFLY 0xf800
dea31012005-04-17 16:05:31 -05001133#define PCI_DEVICE_ID_CENTAUR 0xf900
1134#define PCI_DEVICE_ID_PEGASUS 0xf980
1135#define PCI_DEVICE_ID_THOR 0xfa00
1136#define PCI_DEVICE_ID_VIPER 0xfb00
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001137#define PCI_DEVICE_ID_LP10000S 0xfc00
1138#define PCI_DEVICE_ID_LP11000S 0xfc10
1139#define PCI_DEVICE_ID_LPE11000S 0xfc20
James Smartb87eab32007-04-25 09:53:28 -04001140#define PCI_DEVICE_ID_SAT_S 0xfc40
James Smart84774a42008-08-24 21:50:06 -04001141#define PCI_DEVICE_ID_PROTEUS_S 0xfc50
dea31012005-04-17 16:05:31 -05001142#define PCI_DEVICE_ID_HELIOS 0xfd00
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001143#define PCI_DEVICE_ID_HELIOS_SCSP 0xfd11
1144#define PCI_DEVICE_ID_HELIOS_DCSP 0xfd12
dea31012005-04-17 16:05:31 -05001145#define PCI_DEVICE_ID_ZEPHYR 0xfe00
James Smart84774a42008-08-24 21:50:06 -04001146#define PCI_DEVICE_ID_HORNET 0xfe05
James.Smart@Emulex.Come4adb202005-11-28 11:42:12 -05001147#define PCI_DEVICE_ID_ZEPHYR_SCSP 0xfe11
1148#define PCI_DEVICE_ID_ZEPHYR_DCSP 0xfe12
dea31012005-04-17 16:05:31 -05001149
1150#define JEDEC_ID_ADDRESS 0x0080001c
1151#define FIREFLY_JEDEC_ID 0x1ACC
1152#define SUPERFLY_JEDEC_ID 0x0020
1153#define DRAGONFLY_JEDEC_ID 0x0021
1154#define DRAGONFLY_V2_JEDEC_ID 0x0025
1155#define CENTAUR_2G_JEDEC_ID 0x0026
1156#define CENTAUR_1G_JEDEC_ID 0x0028
1157#define PEGASUS_ORION_JEDEC_ID 0x0036
1158#define PEGASUS_JEDEC_ID 0x0038
1159#define THOR_JEDEC_ID 0x0012
1160#define HELIOS_JEDEC_ID 0x0364
1161#define ZEPHYR_JEDEC_ID 0x0577
1162#define VIPER_JEDEC_ID 0x4838
James Smartb87eab32007-04-25 09:53:28 -04001163#define SATURN_JEDEC_ID 0x1004
James Smart84774a42008-08-24 21:50:06 -04001164#define HORNET_JDEC_ID 0x2057706D
dea31012005-04-17 16:05:31 -05001165
1166#define JEDEC_ID_MASK 0x0FFFF000
1167#define JEDEC_ID_SHIFT 12
1168#define FC_JEDEC_ID(id) ((id & JEDEC_ID_MASK) >> JEDEC_ID_SHIFT)
1169
1170typedef struct { /* FireFly BIU registers */
1171 uint32_t hostAtt; /* See definitions for Host Attention
1172 register */
1173 uint32_t chipAtt; /* See definitions for Chip Attention
1174 register */
1175 uint32_t hostStatus; /* See definitions for Host Status register */
1176 uint32_t hostControl; /* See definitions for Host Control register */
1177 uint32_t buiConfig; /* See definitions for BIU configuration
1178 register */
1179} FF_REGS;
1180
1181/* IO Register size in bytes */
1182#define FF_REG_AREA_SIZE 256
1183
1184/* Host Attention Register */
1185
1186#define HA_REG_OFFSET 0 /* Byte offset from register base address */
1187
1188#define HA_R0RE_REQ 0x00000001 /* Bit 0 */
1189#define HA_R0CE_RSP 0x00000002 /* Bit 1 */
1190#define HA_R0ATT 0x00000008 /* Bit 3 */
1191#define HA_R1RE_REQ 0x00000010 /* Bit 4 */
1192#define HA_R1CE_RSP 0x00000020 /* Bit 5 */
1193#define HA_R1ATT 0x00000080 /* Bit 7 */
1194#define HA_R2RE_REQ 0x00000100 /* Bit 8 */
1195#define HA_R2CE_RSP 0x00000200 /* Bit 9 */
1196#define HA_R2ATT 0x00000800 /* Bit 11 */
1197#define HA_R3RE_REQ 0x00001000 /* Bit 12 */
1198#define HA_R3CE_RSP 0x00002000 /* Bit 13 */
1199#define HA_R3ATT 0x00008000 /* Bit 15 */
1200#define HA_LATT 0x20000000 /* Bit 29 */
1201#define HA_MBATT 0x40000000 /* Bit 30 */
1202#define HA_ERATT 0x80000000 /* Bit 31 */
1203
1204#define HA_RXRE_REQ 0x00000001 /* Bit 0 */
1205#define HA_RXCE_RSP 0x00000002 /* Bit 1 */
1206#define HA_RXATT 0x00000008 /* Bit 3 */
1207#define HA_RXMASK 0x0000000f
1208
James Smart93996272008-08-24 21:50:30 -04001209#define HA_R0_CLR_MSK (HA_R0RE_REQ | HA_R0CE_RSP | HA_R0ATT)
1210#define HA_R1_CLR_MSK (HA_R1RE_REQ | HA_R1CE_RSP | HA_R1ATT)
1211#define HA_R2_CLR_MSK (HA_R2RE_REQ | HA_R2CE_RSP | HA_R2ATT)
1212#define HA_R3_CLR_MSK (HA_R3RE_REQ | HA_R3CE_RSP | HA_R3ATT)
1213
1214#define HA_R0_POS 3
1215#define HA_R1_POS 7
1216#define HA_R2_POS 11
1217#define HA_R3_POS 15
1218#define HA_LE_POS 29
1219#define HA_MB_POS 30
1220#define HA_ER_POS 31
dea31012005-04-17 16:05:31 -05001221/* Chip Attention Register */
1222
1223#define CA_REG_OFFSET 4 /* Byte offset from register base address */
1224
1225#define CA_R0CE_REQ 0x00000001 /* Bit 0 */
1226#define CA_R0RE_RSP 0x00000002 /* Bit 1 */
1227#define CA_R0ATT 0x00000008 /* Bit 3 */
1228#define CA_R1CE_REQ 0x00000010 /* Bit 4 */
1229#define CA_R1RE_RSP 0x00000020 /* Bit 5 */
1230#define CA_R1ATT 0x00000080 /* Bit 7 */
1231#define CA_R2CE_REQ 0x00000100 /* Bit 8 */
1232#define CA_R2RE_RSP 0x00000200 /* Bit 9 */
1233#define CA_R2ATT 0x00000800 /* Bit 11 */
1234#define CA_R3CE_REQ 0x00001000 /* Bit 12 */
1235#define CA_R3RE_RSP 0x00002000 /* Bit 13 */
1236#define CA_R3ATT 0x00008000 /* Bit 15 */
1237#define CA_MBATT 0x40000000 /* Bit 30 */
1238
1239/* Host Status Register */
1240
1241#define HS_REG_OFFSET 8 /* Byte offset from register base address */
1242
1243#define HS_MBRDY 0x00400000 /* Bit 22 */
1244#define HS_FFRDY 0x00800000 /* Bit 23 */
1245#define HS_FFER8 0x01000000 /* Bit 24 */
1246#define HS_FFER7 0x02000000 /* Bit 25 */
1247#define HS_FFER6 0x04000000 /* Bit 26 */
1248#define HS_FFER5 0x08000000 /* Bit 27 */
1249#define HS_FFER4 0x10000000 /* Bit 28 */
1250#define HS_FFER3 0x20000000 /* Bit 29 */
1251#define HS_FFER2 0x40000000 /* Bit 30 */
1252#define HS_FFER1 0x80000000 /* Bit 31 */
James Smart57127f12007-10-27 13:37:05 -04001253#define HS_CRIT_TEMP 0x00000100 /* Bit 8 */
1254#define HS_FFERM 0xFF000100 /* Mask for error bits 31:24 and 8 */
dea31012005-04-17 16:05:31 -05001255
1256/* Host Control Register */
1257
James Smart93996272008-08-24 21:50:30 -04001258#define HC_REG_OFFSET 12 /* Byte offset from register base address */
dea31012005-04-17 16:05:31 -05001259
1260#define HC_MBINT_ENA 0x00000001 /* Bit 0 */
1261#define HC_R0INT_ENA 0x00000002 /* Bit 1 */
1262#define HC_R1INT_ENA 0x00000004 /* Bit 2 */
1263#define HC_R2INT_ENA 0x00000008 /* Bit 3 */
1264#define HC_R3INT_ENA 0x00000010 /* Bit 4 */
1265#define HC_INITHBI 0x02000000 /* Bit 25 */
1266#define HC_INITMB 0x04000000 /* Bit 26 */
1267#define HC_INITFF 0x08000000 /* Bit 27 */
1268#define HC_LAINT_ENA 0x20000000 /* Bit 29 */
1269#define HC_ERINT_ENA 0x80000000 /* Bit 31 */
1270
James Smart93996272008-08-24 21:50:30 -04001271/* Message Signaled Interrupt eXtension (MSI-X) message identifiers */
1272#define MSIX_DFLT_ID 0
1273#define MSIX_RNG0_ID 0
1274#define MSIX_RNG1_ID 1
1275#define MSIX_RNG2_ID 2
1276#define MSIX_RNG3_ID 3
1277
1278#define MSIX_LINK_ID 4
1279#define MSIX_MBOX_ID 5
1280
1281#define MSIX_SPARE0_ID 6
1282#define MSIX_SPARE1_ID 7
1283
dea31012005-04-17 16:05:31 -05001284/* Mailbox Commands */
1285#define MBX_SHUTDOWN 0x00 /* terminate testing */
1286#define MBX_LOAD_SM 0x01
1287#define MBX_READ_NV 0x02
1288#define MBX_WRITE_NV 0x03
1289#define MBX_RUN_BIU_DIAG 0x04
1290#define MBX_INIT_LINK 0x05
1291#define MBX_DOWN_LINK 0x06
1292#define MBX_CONFIG_LINK 0x07
1293#define MBX_CONFIG_RING 0x09
1294#define MBX_RESET_RING 0x0A
1295#define MBX_READ_CONFIG 0x0B
1296#define MBX_READ_RCONFIG 0x0C
1297#define MBX_READ_SPARM 0x0D
1298#define MBX_READ_STATUS 0x0E
1299#define MBX_READ_RPI 0x0F
1300#define MBX_READ_XRI 0x10
1301#define MBX_READ_REV 0x11
1302#define MBX_READ_LNK_STAT 0x12
1303#define MBX_REG_LOGIN 0x13
1304#define MBX_UNREG_LOGIN 0x14
1305#define MBX_READ_LA 0x15
1306#define MBX_CLEAR_LA 0x16
1307#define MBX_DUMP_MEMORY 0x17
1308#define MBX_DUMP_CONTEXT 0x18
1309#define MBX_RUN_DIAGS 0x19
1310#define MBX_RESTART 0x1A
1311#define MBX_UPDATE_CFG 0x1B
1312#define MBX_DOWN_LOAD 0x1C
1313#define MBX_DEL_LD_ENTRY 0x1D
1314#define MBX_RUN_PROGRAM 0x1E
1315#define MBX_SET_MASK 0x20
James Smart09372822008-01-11 01:52:54 -05001316#define MBX_SET_VARIABLE 0x21
dea31012005-04-17 16:05:31 -05001317#define MBX_UNREG_D_ID 0x23
Jamie Wellnitz41415862006-02-28 19:25:27 -05001318#define MBX_KILL_BOARD 0x24
dea31012005-04-17 16:05:31 -05001319#define MBX_CONFIG_FARP 0x25
Jamie Wellnitz41415862006-02-28 19:25:27 -05001320#define MBX_BEACON 0x2A
James Smart93996272008-08-24 21:50:30 -04001321#define MBX_CONFIG_MSI 0x30
James Smart858c9f62007-06-17 19:56:39 -05001322#define MBX_HEARTBEAT 0x31
James Smarta8adb832007-10-27 13:37:53 -04001323#define MBX_WRITE_VPARMS 0x32
1324#define MBX_ASYNCEVT_ENABLE 0x33
dea31012005-04-17 16:05:31 -05001325
James Smart84774a42008-08-24 21:50:06 -04001326#define MBX_PORT_CAPABILITIES 0x3B
1327#define MBX_PORT_IOV_CONTROL 0x3C
1328
James Smarted957682007-06-17 19:56:37 -05001329#define MBX_CONFIG_HBQ 0x7C
dea31012005-04-17 16:05:31 -05001330#define MBX_LOAD_AREA 0x81
1331#define MBX_RUN_BIU_DIAG64 0x84
1332#define MBX_CONFIG_PORT 0x88
1333#define MBX_READ_SPARM64 0x8D
1334#define MBX_READ_RPI64 0x8F
1335#define MBX_REG_LOGIN64 0x93
1336#define MBX_READ_LA64 0x95
James Smart92d7f7b2007-06-17 19:56:38 -05001337#define MBX_REG_VPI 0x96
1338#define MBX_UNREG_VPI 0x97
1339#define MBX_REG_VNPID 0x96
1340#define MBX_UNREG_VNPID 0x97
dea31012005-04-17 16:05:31 -05001341
James Smart09372822008-01-11 01:52:54 -05001342#define MBX_WRITE_WWN 0x98
dea31012005-04-17 16:05:31 -05001343#define MBX_SET_DEBUG 0x99
1344#define MBX_LOAD_EXP_ROM 0x9C
1345
1346#define MBX_MAX_CMDS 0x9D
1347#define MBX_SLI2_CMD_MASK 0x80
1348
1349/* IOCB Commands */
1350
1351#define CMD_RCV_SEQUENCE_CX 0x01
1352#define CMD_XMIT_SEQUENCE_CR 0x02
1353#define CMD_XMIT_SEQUENCE_CX 0x03
1354#define CMD_XMIT_BCAST_CN 0x04
1355#define CMD_XMIT_BCAST_CX 0x05
1356#define CMD_QUE_RING_BUF_CN 0x06
1357#define CMD_QUE_XRI_BUF_CX 0x07
1358#define CMD_IOCB_CONTINUE_CN 0x08
1359#define CMD_RET_XRI_BUF_CX 0x09
1360#define CMD_ELS_REQUEST_CR 0x0A
1361#define CMD_ELS_REQUEST_CX 0x0B
1362#define CMD_RCV_ELS_REQ_CX 0x0D
1363#define CMD_ABORT_XRI_CN 0x0E
1364#define CMD_ABORT_XRI_CX 0x0F
1365#define CMD_CLOSE_XRI_CN 0x10
1366#define CMD_CLOSE_XRI_CX 0x11
1367#define CMD_CREATE_XRI_CR 0x12
1368#define CMD_CREATE_XRI_CX 0x13
1369#define CMD_GET_RPI_CN 0x14
1370#define CMD_XMIT_ELS_RSP_CX 0x15
1371#define CMD_GET_RPI_CR 0x16
1372#define CMD_XRI_ABORTED_CX 0x17
1373#define CMD_FCP_IWRITE_CR 0x18
1374#define CMD_FCP_IWRITE_CX 0x19
1375#define CMD_FCP_IREAD_CR 0x1A
1376#define CMD_FCP_IREAD_CX 0x1B
1377#define CMD_FCP_ICMND_CR 0x1C
1378#define CMD_FCP_ICMND_CX 0x1D
James Smartf5603512006-12-02 13:35:43 -05001379#define CMD_FCP_TSEND_CX 0x1F
1380#define CMD_FCP_TRECEIVE_CX 0x21
1381#define CMD_FCP_TRSP_CX 0x23
1382#define CMD_FCP_AUTO_TRSP_CX 0x29
dea31012005-04-17 16:05:31 -05001383
1384#define CMD_ADAPTER_MSG 0x20
1385#define CMD_ADAPTER_DUMP 0x22
1386
1387/* SLI_2 IOCB Command Set */
1388
James Smart57127f12007-10-27 13:37:05 -04001389#define CMD_ASYNC_STATUS 0x7C
dea31012005-04-17 16:05:31 -05001390#define CMD_RCV_SEQUENCE64_CX 0x81
1391#define CMD_XMIT_SEQUENCE64_CR 0x82
1392#define CMD_XMIT_SEQUENCE64_CX 0x83
1393#define CMD_XMIT_BCAST64_CN 0x84
1394#define CMD_XMIT_BCAST64_CX 0x85
1395#define CMD_QUE_RING_BUF64_CN 0x86
1396#define CMD_QUE_XRI_BUF64_CX 0x87
1397#define CMD_IOCB_CONTINUE64_CN 0x88
1398#define CMD_RET_XRI_BUF64_CX 0x89
1399#define CMD_ELS_REQUEST64_CR 0x8A
1400#define CMD_ELS_REQUEST64_CX 0x8B
1401#define CMD_ABORT_MXRI64_CN 0x8C
1402#define CMD_RCV_ELS_REQ64_CX 0x8D
1403#define CMD_XMIT_ELS_RSP64_CX 0x95
1404#define CMD_FCP_IWRITE64_CR 0x98
1405#define CMD_FCP_IWRITE64_CX 0x99
1406#define CMD_FCP_IREAD64_CR 0x9A
1407#define CMD_FCP_IREAD64_CX 0x9B
1408#define CMD_FCP_ICMND64_CR 0x9C
1409#define CMD_FCP_ICMND64_CX 0x9D
James Smartf5603512006-12-02 13:35:43 -05001410#define CMD_FCP_TSEND64_CX 0x9F
1411#define CMD_FCP_TRECEIVE64_CX 0xA1
1412#define CMD_FCP_TRSP64_CX 0xA3
dea31012005-04-17 16:05:31 -05001413
James Smart76bb24e2007-10-27 13:38:00 -04001414#define CMD_QUE_XRI64_CX 0xB3
James Smarted957682007-06-17 19:56:37 -05001415#define CMD_IOCB_RCV_SEQ64_CX 0xB5
1416#define CMD_IOCB_RCV_ELS64_CX 0xB7
James Smart3163f722008-02-08 18:50:25 -05001417#define CMD_IOCB_RET_XRI64_CX 0xB9
James Smarted957682007-06-17 19:56:37 -05001418#define CMD_IOCB_RCV_CONT64_CX 0xBB
1419
dea31012005-04-17 16:05:31 -05001420#define CMD_GEN_REQUEST64_CR 0xC2
1421#define CMD_GEN_REQUEST64_CX 0xC3
1422
James Smart3163f722008-02-08 18:50:25 -05001423/* Unhandled SLI-3 Commands */
1424#define CMD_IOCB_XMIT_MSEQ64_CR 0xB0
1425#define CMD_IOCB_XMIT_MSEQ64_CX 0xB1
1426#define CMD_IOCB_RCV_SEQ_LIST64_CX 0xC1
1427#define CMD_IOCB_RCV_ELS_LIST64_CX 0xCD
1428#define CMD_IOCB_CLOSE_EXTENDED_CN 0xB6
1429#define CMD_IOCB_ABORT_EXTENDED_CN 0xBA
1430#define CMD_IOCB_RET_HBQE64_CN 0xCA
1431#define CMD_IOCB_FCP_IBIDIR64_CR 0xAC
1432#define CMD_IOCB_FCP_IBIDIR64_CX 0xAD
1433#define CMD_IOCB_FCP_ITASKMGT64_CX 0xAF
1434#define CMD_IOCB_LOGENTRY_CN 0x94
1435#define CMD_IOCB_LOGENTRY_ASYNC_CN 0x96
1436
dea31012005-04-17 16:05:31 -05001437#define CMD_MAX_IOCB_CMD 0xE6
1438#define CMD_IOCB_MASK 0xff
1439
1440#define MAX_MSG_DATA 28 /* max msg data in CMD_ADAPTER_MSG
1441 iocb */
1442#define LPFC_MAX_ADPTMSG 32 /* max msg data */
1443/*
1444 * Define Status
1445 */
1446#define MBX_SUCCESS 0
1447#define MBXERR_NUM_RINGS 1
1448#define MBXERR_NUM_IOCBS 2
1449#define MBXERR_IOCBS_EXCEEDED 3
1450#define MBXERR_BAD_RING_NUMBER 4
1451#define MBXERR_MASK_ENTRIES_RANGE 5
1452#define MBXERR_MASKS_EXCEEDED 6
1453#define MBXERR_BAD_PROFILE 7
1454#define MBXERR_BAD_DEF_CLASS 8
1455#define MBXERR_BAD_MAX_RESPONDER 9
1456#define MBXERR_BAD_MAX_ORIGINATOR 10
1457#define MBXERR_RPI_REGISTERED 11
1458#define MBXERR_RPI_FULL 12
1459#define MBXERR_NO_RESOURCES 13
1460#define MBXERR_BAD_RCV_LENGTH 14
1461#define MBXERR_DMA_ERROR 15
1462#define MBXERR_ERROR 16
1463#define MBX_NOT_FINISHED 255
1464
1465#define MBX_BUSY 0xffffff /* Attempted cmd to busy Mailbox */
1466#define MBX_TIMEOUT 0xfffffe /* time-out expired waiting for */
1467
James Smart57127f12007-10-27 13:37:05 -04001468#define TEMPERATURE_OFFSET 0xB0 /* Slim offset for critical temperature event */
1469
dea31012005-04-17 16:05:31 -05001470/*
1471 * Begin Structure Definitions for Mailbox Commands
1472 */
1473
1474typedef struct {
1475#ifdef __BIG_ENDIAN_BITFIELD
1476 uint8_t tval;
1477 uint8_t tmask;
1478 uint8_t rval;
1479 uint8_t rmask;
1480#else /* __LITTLE_ENDIAN_BITFIELD */
1481 uint8_t rmask;
1482 uint8_t rval;
1483 uint8_t tmask;
1484 uint8_t tval;
1485#endif
1486} RR_REG;
1487
1488struct ulp_bde {
1489 uint32_t bdeAddress;
1490#ifdef __BIG_ENDIAN_BITFIELD
1491 uint32_t bdeReserved:4;
1492 uint32_t bdeAddrHigh:4;
1493 uint32_t bdeSize:24;
1494#else /* __LITTLE_ENDIAN_BITFIELD */
1495 uint32_t bdeSize:24;
1496 uint32_t bdeAddrHigh:4;
1497 uint32_t bdeReserved:4;
1498#endif
1499};
1500
1501struct ulp_bde64 { /* SLI-2 */
1502 union ULP_BDE_TUS {
1503 uint32_t w;
1504 struct {
1505#ifdef __BIG_ENDIAN_BITFIELD
1506 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
1507 VALUE !! */
1508 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
1509#else /* __LITTLE_ENDIAN_BITFIELD */
1510 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
1511 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
1512 VALUE !! */
1513#endif
James Smart34b02dc2008-08-24 21:49:55 -04001514#define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
1515#define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
1516#define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
1517#define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
1518#define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
1519#define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
1520#define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
dea31012005-04-17 16:05:31 -05001521 } f;
1522 } tus;
1523 uint32_t addrLow;
1524 uint32_t addrHigh;
1525};
dea31012005-04-17 16:05:31 -05001526
1527typedef struct ULP_BDL { /* SLI-2 */
1528#ifdef __BIG_ENDIAN_BITFIELD
1529 uint32_t bdeFlags:8; /* BDL Flags */
1530 uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */
1531#else /* __LITTLE_ENDIAN_BITFIELD */
1532 uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */
1533 uint32_t bdeFlags:8; /* BDL Flags */
1534#endif
1535
1536 uint32_t addrLow; /* Address 0:31 */
1537 uint32_t addrHigh; /* Address 32:63 */
1538 uint32_t ulpIoTag32; /* Can be used for 32 bit I/O Tag */
1539} ULP_BDL;
1540
1541/* Structure for MB Command LOAD_SM and DOWN_LOAD */
1542
1543typedef struct {
1544#ifdef __BIG_ENDIAN_BITFIELD
1545 uint32_t rsvd2:25;
1546 uint32_t acknowledgment:1;
1547 uint32_t version:1;
1548 uint32_t erase_or_prog:1;
1549 uint32_t update_flash:1;
1550 uint32_t update_ram:1;
1551 uint32_t method:1;
1552 uint32_t load_cmplt:1;
1553#else /* __LITTLE_ENDIAN_BITFIELD */
1554 uint32_t load_cmplt:1;
1555 uint32_t method:1;
1556 uint32_t update_ram:1;
1557 uint32_t update_flash:1;
1558 uint32_t erase_or_prog:1;
1559 uint32_t version:1;
1560 uint32_t acknowledgment:1;
1561 uint32_t rsvd2:25;
1562#endif
1563
1564 uint32_t dl_to_adr_low;
1565 uint32_t dl_to_adr_high;
1566 uint32_t dl_len;
1567 union {
1568 uint32_t dl_from_mbx_offset;
1569 struct ulp_bde dl_from_bde;
1570 struct ulp_bde64 dl_from_bde64;
1571 } un;
1572
1573} LOAD_SM_VAR;
1574
1575/* Structure for MB Command READ_NVPARM (02) */
1576
1577typedef struct {
1578 uint32_t rsvd1[3]; /* Read as all one's */
1579 uint32_t rsvd2; /* Read as all zero's */
1580 uint32_t portname[2]; /* N_PORT name */
1581 uint32_t nodename[2]; /* NODE name */
1582
1583#ifdef __BIG_ENDIAN_BITFIELD
1584 uint32_t pref_DID:24;
1585 uint32_t hardAL_PA:8;
1586#else /* __LITTLE_ENDIAN_BITFIELD */
1587 uint32_t hardAL_PA:8;
1588 uint32_t pref_DID:24;
1589#endif
1590
1591 uint32_t rsvd3[21]; /* Read as all one's */
1592} READ_NV_VAR;
1593
1594/* Structure for MB Command WRITE_NVPARMS (03) */
1595
1596typedef struct {
1597 uint32_t rsvd1[3]; /* Must be all one's */
1598 uint32_t rsvd2; /* Must be all zero's */
1599 uint32_t portname[2]; /* N_PORT name */
1600 uint32_t nodename[2]; /* NODE name */
1601
1602#ifdef __BIG_ENDIAN_BITFIELD
1603 uint32_t pref_DID:24;
1604 uint32_t hardAL_PA:8;
1605#else /* __LITTLE_ENDIAN_BITFIELD */
1606 uint32_t hardAL_PA:8;
1607 uint32_t pref_DID:24;
1608#endif
1609
1610 uint32_t rsvd3[21]; /* Must be all one's */
1611} WRITE_NV_VAR;
1612
1613/* Structure for MB Command RUN_BIU_DIAG (04) */
1614/* Structure for MB Command RUN_BIU_DIAG64 (0x84) */
1615
1616typedef struct {
1617 uint32_t rsvd1;
1618 union {
1619 struct {
1620 struct ulp_bde xmit_bde;
1621 struct ulp_bde rcv_bde;
1622 } s1;
1623 struct {
1624 struct ulp_bde64 xmit_bde64;
1625 struct ulp_bde64 rcv_bde64;
1626 } s2;
1627 } un;
1628} BIU_DIAG_VAR;
1629
1630/* Structure for MB Command INIT_LINK (05) */
1631
1632typedef struct {
1633#ifdef __BIG_ENDIAN_BITFIELD
1634 uint32_t rsvd1:24;
1635 uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */
1636#else /* __LITTLE_ENDIAN_BITFIELD */
1637 uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */
1638 uint32_t rsvd1:24;
1639#endif
1640
1641#ifdef __BIG_ENDIAN_BITFIELD
1642 uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */
1643 uint8_t rsvd2;
1644 uint16_t link_flags;
1645#else /* __LITTLE_ENDIAN_BITFIELD */
1646 uint16_t link_flags;
1647 uint8_t rsvd2;
1648 uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */
1649#endif
1650
1651#define FLAGS_LOCAL_LB 0x01 /* link_flags (=1) ENDEC loopback */
1652#define FLAGS_TOPOLOGY_MODE_LOOP_PT 0x00 /* Attempt loop then pt-pt */
1653#define FLAGS_TOPOLOGY_MODE_PT_PT 0x02 /* Attempt pt-pt only */
1654#define FLAGS_TOPOLOGY_MODE_LOOP 0x04 /* Attempt loop only */
1655#define FLAGS_TOPOLOGY_MODE_PT_LOOP 0x06 /* Attempt pt-pt then loop */
James Smart92d7f7b2007-06-17 19:56:38 -05001656#define FLAGS_UNREG_LOGIN_ALL 0x08 /* UNREG_LOGIN all on link down */
dea31012005-04-17 16:05:31 -05001657#define FLAGS_LIRP_LILP 0x80 /* LIRP / LILP is disabled */
1658
1659#define FLAGS_TOPOLOGY_FAILOVER 0x0400 /* Bit 10 */
1660#define FLAGS_LINK_SPEED 0x0800 /* Bit 11 */
James Smart4b0b91d2006-04-15 11:53:00 -04001661#define FLAGS_IMED_ABORT 0x04000 /* Bit 14 */
dea31012005-04-17 16:05:31 -05001662
1663 uint32_t link_speed;
1664#define LINK_SPEED_AUTO 0 /* Auto selection */
1665#define LINK_SPEED_1G 1 /* 1 Gigabaud */
1666#define LINK_SPEED_2G 2 /* 2 Gigabaud */
1667#define LINK_SPEED_4G 4 /* 4 Gigabaud */
James Smartb87eab32007-04-25 09:53:28 -04001668#define LINK_SPEED_8G 8 /* 8 Gigabaud */
dea31012005-04-17 16:05:31 -05001669#define LINK_SPEED_10G 16 /* 10 Gigabaud */
1670
1671} INIT_LINK_VAR;
1672
1673/* Structure for MB Command DOWN_LINK (06) */
1674
1675typedef struct {
1676 uint32_t rsvd1;
1677} DOWN_LINK_VAR;
1678
1679/* Structure for MB Command CONFIG_LINK (07) */
1680
1681typedef struct {
1682#ifdef __BIG_ENDIAN_BITFIELD
1683 uint32_t cr:1;
1684 uint32_t ci:1;
1685 uint32_t cr_delay:6;
1686 uint32_t cr_count:8;
1687 uint32_t rsvd1:8;
1688 uint32_t MaxBBC:8;
1689#else /* __LITTLE_ENDIAN_BITFIELD */
1690 uint32_t MaxBBC:8;
1691 uint32_t rsvd1:8;
1692 uint32_t cr_count:8;
1693 uint32_t cr_delay:6;
1694 uint32_t ci:1;
1695 uint32_t cr:1;
1696#endif
1697
1698 uint32_t myId;
1699 uint32_t rsvd2;
1700 uint32_t edtov;
1701 uint32_t arbtov;
1702 uint32_t ratov;
1703 uint32_t rttov;
1704 uint32_t altov;
1705 uint32_t crtov;
1706 uint32_t citov;
1707#ifdef __BIG_ENDIAN_BITFIELD
1708 uint32_t rrq_enable:1;
1709 uint32_t rrq_immed:1;
1710 uint32_t rsvd4:29;
1711 uint32_t ack0_enable:1;
1712#else /* __LITTLE_ENDIAN_BITFIELD */
1713 uint32_t ack0_enable:1;
1714 uint32_t rsvd4:29;
1715 uint32_t rrq_immed:1;
1716 uint32_t rrq_enable:1;
1717#endif
1718} CONFIG_LINK;
1719
1720/* Structure for MB Command PART_SLIM (08)
1721 * will be removed since SLI1 is no longer supported!
1722 */
1723typedef struct {
1724#ifdef __BIG_ENDIAN_BITFIELD
1725 uint16_t offCiocb;
1726 uint16_t numCiocb;
1727 uint16_t offRiocb;
1728 uint16_t numRiocb;
1729#else /* __LITTLE_ENDIAN_BITFIELD */
1730 uint16_t numCiocb;
1731 uint16_t offCiocb;
1732 uint16_t numRiocb;
1733 uint16_t offRiocb;
1734#endif
1735} RING_DEF;
1736
1737typedef struct {
1738#ifdef __BIG_ENDIAN_BITFIELD
1739 uint32_t unused1:24;
1740 uint32_t numRing:8;
1741#else /* __LITTLE_ENDIAN_BITFIELD */
1742 uint32_t numRing:8;
1743 uint32_t unused1:24;
1744#endif
1745
1746 RING_DEF ringdef[4];
1747 uint32_t hbainit;
1748} PART_SLIM_VAR;
1749
1750/* Structure for MB Command CONFIG_RING (09) */
1751
1752typedef struct {
1753#ifdef __BIG_ENDIAN_BITFIELD
1754 uint32_t unused2:6;
1755 uint32_t recvSeq:1;
1756 uint32_t recvNotify:1;
1757 uint32_t numMask:8;
1758 uint32_t profile:8;
1759 uint32_t unused1:4;
1760 uint32_t ring:4;
1761#else /* __LITTLE_ENDIAN_BITFIELD */
1762 uint32_t ring:4;
1763 uint32_t unused1:4;
1764 uint32_t profile:8;
1765 uint32_t numMask:8;
1766 uint32_t recvNotify:1;
1767 uint32_t recvSeq:1;
1768 uint32_t unused2:6;
1769#endif
1770
1771#ifdef __BIG_ENDIAN_BITFIELD
1772 uint16_t maxRespXchg;
1773 uint16_t maxOrigXchg;
1774#else /* __LITTLE_ENDIAN_BITFIELD */
1775 uint16_t maxOrigXchg;
1776 uint16_t maxRespXchg;
1777#endif
1778
1779 RR_REG rrRegs[6];
1780} CONFIG_RING_VAR;
1781
1782/* Structure for MB Command RESET_RING (10) */
1783
1784typedef struct {
1785 uint32_t ring_no;
1786} RESET_RING_VAR;
1787
1788/* Structure for MB Command READ_CONFIG (11) */
1789
1790typedef struct {
1791#ifdef __BIG_ENDIAN_BITFIELD
1792 uint32_t cr:1;
1793 uint32_t ci:1;
1794 uint32_t cr_delay:6;
1795 uint32_t cr_count:8;
1796 uint32_t InitBBC:8;
1797 uint32_t MaxBBC:8;
1798#else /* __LITTLE_ENDIAN_BITFIELD */
1799 uint32_t MaxBBC:8;
1800 uint32_t InitBBC:8;
1801 uint32_t cr_count:8;
1802 uint32_t cr_delay:6;
1803 uint32_t ci:1;
1804 uint32_t cr:1;
1805#endif
1806
1807#ifdef __BIG_ENDIAN_BITFIELD
1808 uint32_t topology:8;
1809 uint32_t myDid:24;
1810#else /* __LITTLE_ENDIAN_BITFIELD */
1811 uint32_t myDid:24;
1812 uint32_t topology:8;
1813#endif
1814
1815 /* Defines for topology (defined previously) */
1816#ifdef __BIG_ENDIAN_BITFIELD
1817 uint32_t AR:1;
1818 uint32_t IR:1;
1819 uint32_t rsvd1:29;
1820 uint32_t ack0:1;
1821#else /* __LITTLE_ENDIAN_BITFIELD */
1822 uint32_t ack0:1;
1823 uint32_t rsvd1:29;
1824 uint32_t IR:1;
1825 uint32_t AR:1;
1826#endif
1827
1828 uint32_t edtov;
1829 uint32_t arbtov;
1830 uint32_t ratov;
1831 uint32_t rttov;
1832 uint32_t altov;
1833 uint32_t lmt;
Jamie Wellnitz74b72a52006-02-28 22:33:04 -05001834#define LMT_RESERVED 0x000 /* Not used */
1835#define LMT_1Gb 0x004
1836#define LMT_2Gb 0x008
1837#define LMT_4Gb 0x040
1838#define LMT_8Gb 0x080
1839#define LMT_10Gb 0x100
dea31012005-04-17 16:05:31 -05001840 uint32_t rsvd2;
1841 uint32_t rsvd3;
1842 uint32_t max_xri;
1843 uint32_t max_iocb;
1844 uint32_t max_rpi;
1845 uint32_t avail_xri;
1846 uint32_t avail_iocb;
1847 uint32_t avail_rpi;
James Smart858c9f62007-06-17 19:56:39 -05001848 uint32_t max_vpi;
1849 uint32_t rsvd4;
1850 uint32_t rsvd5;
1851 uint32_t avail_vpi;
dea31012005-04-17 16:05:31 -05001852} READ_CONFIG_VAR;
1853
1854/* Structure for MB Command READ_RCONFIG (12) */
1855
1856typedef struct {
1857#ifdef __BIG_ENDIAN_BITFIELD
1858 uint32_t rsvd2:7;
1859 uint32_t recvNotify:1;
1860 uint32_t numMask:8;
1861 uint32_t profile:8;
1862 uint32_t rsvd1:4;
1863 uint32_t ring:4;
1864#else /* __LITTLE_ENDIAN_BITFIELD */
1865 uint32_t ring:4;
1866 uint32_t rsvd1:4;
1867 uint32_t profile:8;
1868 uint32_t numMask:8;
1869 uint32_t recvNotify:1;
1870 uint32_t rsvd2:7;
1871#endif
1872
1873#ifdef __BIG_ENDIAN_BITFIELD
1874 uint16_t maxResp;
1875 uint16_t maxOrig;
1876#else /* __LITTLE_ENDIAN_BITFIELD */
1877 uint16_t maxOrig;
1878 uint16_t maxResp;
1879#endif
1880
1881 RR_REG rrRegs[6];
1882
1883#ifdef __BIG_ENDIAN_BITFIELD
1884 uint16_t cmdRingOffset;
1885 uint16_t cmdEntryCnt;
1886 uint16_t rspRingOffset;
1887 uint16_t rspEntryCnt;
1888 uint16_t nextCmdOffset;
1889 uint16_t rsvd3;
1890 uint16_t nextRspOffset;
1891 uint16_t rsvd4;
1892#else /* __LITTLE_ENDIAN_BITFIELD */
1893 uint16_t cmdEntryCnt;
1894 uint16_t cmdRingOffset;
1895 uint16_t rspEntryCnt;
1896 uint16_t rspRingOffset;
1897 uint16_t rsvd3;
1898 uint16_t nextCmdOffset;
1899 uint16_t rsvd4;
1900 uint16_t nextRspOffset;
1901#endif
1902} READ_RCONF_VAR;
1903
1904/* Structure for MB Command READ_SPARM (13) */
1905/* Structure for MB Command READ_SPARM64 (0x8D) */
1906
1907typedef struct {
1908 uint32_t rsvd1;
1909 uint32_t rsvd2;
1910 union {
1911 struct ulp_bde sp; /* This BDE points to struct serv_parm
1912 structure */
1913 struct ulp_bde64 sp64;
1914 } un;
James Smarted957682007-06-17 19:56:37 -05001915#ifdef __BIG_ENDIAN_BITFIELD
1916 uint16_t rsvd3;
1917 uint16_t vpi;
1918#else /* __LITTLE_ENDIAN_BITFIELD */
1919 uint16_t vpi;
1920 uint16_t rsvd3;
1921#endif
dea31012005-04-17 16:05:31 -05001922} READ_SPARM_VAR;
1923
1924/* Structure for MB Command READ_STATUS (14) */
1925
1926typedef struct {
1927#ifdef __BIG_ENDIAN_BITFIELD
1928 uint32_t rsvd1:31;
1929 uint32_t clrCounters:1;
1930 uint16_t activeXriCnt;
1931 uint16_t activeRpiCnt;
1932#else /* __LITTLE_ENDIAN_BITFIELD */
1933 uint32_t clrCounters:1;
1934 uint32_t rsvd1:31;
1935 uint16_t activeRpiCnt;
1936 uint16_t activeXriCnt;
1937#endif
1938
1939 uint32_t xmitByteCnt;
1940 uint32_t rcvByteCnt;
1941 uint32_t xmitFrameCnt;
1942 uint32_t rcvFrameCnt;
1943 uint32_t xmitSeqCnt;
1944 uint32_t rcvSeqCnt;
1945 uint32_t totalOrigExchanges;
1946 uint32_t totalRespExchanges;
1947 uint32_t rcvPbsyCnt;
1948 uint32_t rcvFbsyCnt;
1949} READ_STATUS_VAR;
1950
1951/* Structure for MB Command READ_RPI (15) */
1952/* Structure for MB Command READ_RPI64 (0x8F) */
1953
1954typedef struct {
1955#ifdef __BIG_ENDIAN_BITFIELD
1956 uint16_t nextRpi;
1957 uint16_t reqRpi;
1958 uint32_t rsvd2:8;
1959 uint32_t DID:24;
1960#else /* __LITTLE_ENDIAN_BITFIELD */
1961 uint16_t reqRpi;
1962 uint16_t nextRpi;
1963 uint32_t DID:24;
1964 uint32_t rsvd2:8;
1965#endif
1966
1967 union {
1968 struct ulp_bde sp;
1969 struct ulp_bde64 sp64;
1970 } un;
1971
1972} READ_RPI_VAR;
1973
1974/* Structure for MB Command READ_XRI (16) */
1975
1976typedef struct {
1977#ifdef __BIG_ENDIAN_BITFIELD
1978 uint16_t nextXri;
1979 uint16_t reqXri;
1980 uint16_t rsvd1;
1981 uint16_t rpi;
1982 uint32_t rsvd2:8;
1983 uint32_t DID:24;
1984 uint32_t rsvd3:8;
1985 uint32_t SID:24;
1986 uint32_t rsvd4;
1987 uint8_t seqId;
1988 uint8_t rsvd5;
1989 uint16_t seqCount;
1990 uint16_t oxId;
1991 uint16_t rxId;
1992 uint32_t rsvd6:30;
1993 uint32_t si:1;
1994 uint32_t exchOrig:1;
1995#else /* __LITTLE_ENDIAN_BITFIELD */
1996 uint16_t reqXri;
1997 uint16_t nextXri;
1998 uint16_t rpi;
1999 uint16_t rsvd1;
2000 uint32_t DID:24;
2001 uint32_t rsvd2:8;
2002 uint32_t SID:24;
2003 uint32_t rsvd3:8;
2004 uint32_t rsvd4;
2005 uint16_t seqCount;
2006 uint8_t rsvd5;
2007 uint8_t seqId;
2008 uint16_t rxId;
2009 uint16_t oxId;
2010 uint32_t exchOrig:1;
2011 uint32_t si:1;
2012 uint32_t rsvd6:30;
2013#endif
2014} READ_XRI_VAR;
2015
2016/* Structure for MB Command READ_REV (17) */
2017
2018typedef struct {
2019#ifdef __BIG_ENDIAN_BITFIELD
2020 uint32_t cv:1;
2021 uint32_t rr:1;
James Smarted957682007-06-17 19:56:37 -05002022 uint32_t rsvd2:2;
2023 uint32_t v3req:1;
2024 uint32_t v3rsp:1;
2025 uint32_t rsvd1:25;
dea31012005-04-17 16:05:31 -05002026 uint32_t rv:1;
2027#else /* __LITTLE_ENDIAN_BITFIELD */
2028 uint32_t rv:1;
James Smarted957682007-06-17 19:56:37 -05002029 uint32_t rsvd1:25;
2030 uint32_t v3rsp:1;
2031 uint32_t v3req:1;
2032 uint32_t rsvd2:2;
dea31012005-04-17 16:05:31 -05002033 uint32_t rr:1;
2034 uint32_t cv:1;
2035#endif
2036
2037 uint32_t biuRev;
2038 uint32_t smRev;
2039 union {
2040 uint32_t smFwRev;
2041 struct {
2042#ifdef __BIG_ENDIAN_BITFIELD
2043 uint8_t ProgType;
2044 uint8_t ProgId;
2045 uint16_t ProgVer:4;
2046 uint16_t ProgRev:4;
2047 uint16_t ProgFixLvl:2;
2048 uint16_t ProgDistType:2;
2049 uint16_t DistCnt:4;
2050#else /* __LITTLE_ENDIAN_BITFIELD */
2051 uint16_t DistCnt:4;
2052 uint16_t ProgDistType:2;
2053 uint16_t ProgFixLvl:2;
2054 uint16_t ProgRev:4;
2055 uint16_t ProgVer:4;
2056 uint8_t ProgId;
2057 uint8_t ProgType;
2058#endif
2059
2060 } b;
2061 } un;
2062 uint32_t endecRev;
2063#ifdef __BIG_ENDIAN_BITFIELD
2064 uint8_t feaLevelHigh;
2065 uint8_t feaLevelLow;
2066 uint8_t fcphHigh;
2067 uint8_t fcphLow;
2068#else /* __LITTLE_ENDIAN_BITFIELD */
2069 uint8_t fcphLow;
2070 uint8_t fcphHigh;
2071 uint8_t feaLevelLow;
2072 uint8_t feaLevelHigh;
2073#endif
2074
2075 uint32_t postKernRev;
2076 uint32_t opFwRev;
2077 uint8_t opFwName[16];
2078 uint32_t sli1FwRev;
2079 uint8_t sli1FwName[16];
2080 uint32_t sli2FwRev;
2081 uint8_t sli2FwName[16];
James Smarted957682007-06-17 19:56:37 -05002082 uint32_t sli3Feat;
2083 uint32_t RandomData[6];
dea31012005-04-17 16:05:31 -05002084} READ_REV_VAR;
2085
2086/* Structure for MB Command READ_LINK_STAT (18) */
2087
2088typedef struct {
2089 uint32_t rsvd1;
2090 uint32_t linkFailureCnt;
2091 uint32_t lossSyncCnt;
2092
2093 uint32_t lossSignalCnt;
2094 uint32_t primSeqErrCnt;
2095 uint32_t invalidXmitWord;
2096 uint32_t crcCnt;
2097 uint32_t primSeqTimeout;
2098 uint32_t elasticOverrun;
2099 uint32_t arbTimeout;
2100} READ_LNK_VAR;
2101
2102/* Structure for MB Command REG_LOGIN (19) */
2103/* Structure for MB Command REG_LOGIN64 (0x93) */
2104
2105typedef struct {
2106#ifdef __BIG_ENDIAN_BITFIELD
2107 uint16_t rsvd1;
2108 uint16_t rpi;
2109 uint32_t rsvd2:8;
2110 uint32_t did:24;
2111#else /* __LITTLE_ENDIAN_BITFIELD */
2112 uint16_t rpi;
2113 uint16_t rsvd1;
2114 uint32_t did:24;
2115 uint32_t rsvd2:8;
2116#endif
2117
2118 union {
2119 struct ulp_bde sp;
2120 struct ulp_bde64 sp64;
2121 } un;
2122
James Smarted957682007-06-17 19:56:37 -05002123#ifdef __BIG_ENDIAN_BITFIELD
2124 uint16_t rsvd6;
2125 uint16_t vpi;
2126#else /* __LITTLE_ENDIAN_BITFIELD */
2127 uint16_t vpi;
2128 uint16_t rsvd6;
2129#endif
2130
dea31012005-04-17 16:05:31 -05002131} REG_LOGIN_VAR;
2132
2133/* Word 30 contents for REG_LOGIN */
2134typedef union {
2135 struct {
2136#ifdef __BIG_ENDIAN_BITFIELD
2137 uint16_t rsvd1:12;
2138 uint16_t wd30_class:4;
2139 uint16_t xri;
2140#else /* __LITTLE_ENDIAN_BITFIELD */
2141 uint16_t xri;
2142 uint16_t wd30_class:4;
2143 uint16_t rsvd1:12;
2144#endif
2145 } f;
2146 uint32_t word;
2147} REG_WD30;
2148
2149/* Structure for MB Command UNREG_LOGIN (20) */
2150
2151typedef struct {
2152#ifdef __BIG_ENDIAN_BITFIELD
2153 uint16_t rsvd1;
2154 uint16_t rpi;
James Smarted957682007-06-17 19:56:37 -05002155 uint32_t rsvd2;
2156 uint32_t rsvd3;
2157 uint32_t rsvd4;
2158 uint32_t rsvd5;
2159 uint16_t rsvd6;
2160 uint16_t vpi;
dea31012005-04-17 16:05:31 -05002161#else /* __LITTLE_ENDIAN_BITFIELD */
2162 uint16_t rpi;
2163 uint16_t rsvd1;
James Smarted957682007-06-17 19:56:37 -05002164 uint32_t rsvd2;
2165 uint32_t rsvd3;
2166 uint32_t rsvd4;
2167 uint32_t rsvd5;
2168 uint16_t vpi;
2169 uint16_t rsvd6;
dea31012005-04-17 16:05:31 -05002170#endif
2171} UNREG_LOGIN_VAR;
2172
James Smart92d7f7b2007-06-17 19:56:38 -05002173/* Structure for MB Command REG_VPI (0x96) */
2174typedef struct {
2175#ifdef __BIG_ENDIAN_BITFIELD
2176 uint32_t rsvd1;
2177 uint32_t rsvd2:8;
2178 uint32_t sid:24;
2179 uint32_t rsvd3;
2180 uint32_t rsvd4;
2181 uint32_t rsvd5;
2182 uint16_t rsvd6;
2183 uint16_t vpi;
2184#else /* __LITTLE_ENDIAN */
2185 uint32_t rsvd1;
2186 uint32_t sid:24;
2187 uint32_t rsvd2:8;
2188 uint32_t rsvd3;
2189 uint32_t rsvd4;
2190 uint32_t rsvd5;
2191 uint16_t vpi;
2192 uint16_t rsvd6;
2193#endif
2194} REG_VPI_VAR;
2195
2196/* Structure for MB Command UNREG_VPI (0x97) */
2197typedef struct {
2198 uint32_t rsvd1;
2199 uint32_t rsvd2;
2200 uint32_t rsvd3;
2201 uint32_t rsvd4;
2202 uint32_t rsvd5;
2203#ifdef __BIG_ENDIAN_BITFIELD
2204 uint16_t rsvd6;
2205 uint16_t vpi;
2206#else /* __LITTLE_ENDIAN */
2207 uint16_t vpi;
2208 uint16_t rsvd6;
2209#endif
2210} UNREG_VPI_VAR;
2211
dea31012005-04-17 16:05:31 -05002212/* Structure for MB Command UNREG_D_ID (0x23) */
2213
2214typedef struct {
2215 uint32_t did;
James Smarted957682007-06-17 19:56:37 -05002216 uint32_t rsvd2;
2217 uint32_t rsvd3;
2218 uint32_t rsvd4;
2219 uint32_t rsvd5;
2220#ifdef __BIG_ENDIAN_BITFIELD
2221 uint16_t rsvd6;
2222 uint16_t vpi;
2223#else
2224 uint16_t vpi;
2225 uint16_t rsvd6;
2226#endif
dea31012005-04-17 16:05:31 -05002227} UNREG_D_ID_VAR;
2228
2229/* Structure for MB Command READ_LA (21) */
2230/* Structure for MB Command READ_LA64 (0x95) */
2231
2232typedef struct {
2233 uint32_t eventTag; /* Event tag */
2234#ifdef __BIG_ENDIAN_BITFIELD
James Smart84774a42008-08-24 21:50:06 -04002235 uint32_t rsvd1:19;
2236 uint32_t fa:1;
2237 uint32_t mm:1; /* Menlo Maintenance mode enabled */
2238 uint32_t rx:1;
dea31012005-04-17 16:05:31 -05002239 uint32_t pb:1;
2240 uint32_t il:1;
2241 uint32_t attType:8;
2242#else /* __LITTLE_ENDIAN_BITFIELD */
2243 uint32_t attType:8;
2244 uint32_t il:1;
2245 uint32_t pb:1;
James Smart84774a42008-08-24 21:50:06 -04002246 uint32_t rx:1;
2247 uint32_t mm:1;
2248 uint32_t fa:1;
2249 uint32_t rsvd1:19;
dea31012005-04-17 16:05:31 -05002250#endif
2251
2252#define AT_RESERVED 0x00 /* Reserved - attType */
2253#define AT_LINK_UP 0x01 /* Link is up */
2254#define AT_LINK_DOWN 0x02 /* Link is down */
2255
2256#ifdef __BIG_ENDIAN_BITFIELD
2257 uint8_t granted_AL_PA;
2258 uint8_t lipAlPs;
2259 uint8_t lipType;
2260 uint8_t topology;
2261#else /* __LITTLE_ENDIAN_BITFIELD */
2262 uint8_t topology;
2263 uint8_t lipType;
2264 uint8_t lipAlPs;
2265 uint8_t granted_AL_PA;
2266#endif
2267
2268#define TOPOLOGY_PT_PT 0x01 /* Topology is pt-pt / pt-fabric */
2269#define TOPOLOGY_LOOP 0x02 /* Topology is FC-AL */
James Smart84774a42008-08-24 21:50:06 -04002270#define TOPOLOGY_LNK_MENLO_MAINTENANCE 0x05 /* maint mode zephtr to menlo */
dea31012005-04-17 16:05:31 -05002271
2272 union {
2273 struct ulp_bde lilpBde; /* This BDE points to a 128 byte buffer
2274 to */
2275 /* store the LILP AL_PA position map into */
2276 struct ulp_bde64 lilpBde64;
2277 } un;
2278
2279#ifdef __BIG_ENDIAN_BITFIELD
2280 uint32_t Dlu:1;
2281 uint32_t Dtf:1;
2282 uint32_t Drsvd2:14;
2283 uint32_t DlnkSpeed:8;
2284 uint32_t DnlPort:4;
2285 uint32_t Dtx:2;
2286 uint32_t Drx:2;
2287#else /* __LITTLE_ENDIAN_BITFIELD */
2288 uint32_t Drx:2;
2289 uint32_t Dtx:2;
2290 uint32_t DnlPort:4;
2291 uint32_t DlnkSpeed:8;
2292 uint32_t Drsvd2:14;
2293 uint32_t Dtf:1;
2294 uint32_t Dlu:1;
2295#endif
2296
2297#ifdef __BIG_ENDIAN_BITFIELD
2298 uint32_t Ulu:1;
2299 uint32_t Utf:1;
2300 uint32_t Ursvd2:14;
2301 uint32_t UlnkSpeed:8;
2302 uint32_t UnlPort:4;
2303 uint32_t Utx:2;
2304 uint32_t Urx:2;
2305#else /* __LITTLE_ENDIAN_BITFIELD */
2306 uint32_t Urx:2;
2307 uint32_t Utx:2;
2308 uint32_t UnlPort:4;
2309 uint32_t UlnkSpeed:8;
2310 uint32_t Ursvd2:14;
2311 uint32_t Utf:1;
2312 uint32_t Ulu:1;
2313#endif
2314
2315#define LA_UNKNW_LINK 0x0 /* lnkSpeed */
2316#define LA_1GHZ_LINK 0x04 /* lnkSpeed */
2317#define LA_2GHZ_LINK 0x08 /* lnkSpeed */
2318#define LA_4GHZ_LINK 0x10 /* lnkSpeed */
2319#define LA_8GHZ_LINK 0x20 /* lnkSpeed */
2320#define LA_10GHZ_LINK 0x40 /* lnkSpeed */
2321
2322} READ_LA_VAR;
2323
2324/* Structure for MB Command CLEAR_LA (22) */
2325
2326typedef struct {
2327 uint32_t eventTag; /* Event tag */
2328 uint32_t rsvd1;
2329} CLEAR_LA_VAR;
2330
2331/* Structure for MB Command DUMP */
2332
2333typedef struct {
2334#ifdef __BIG_ENDIAN_BITFIELD
2335 uint32_t rsvd:25;
2336 uint32_t ra:1;
2337 uint32_t co:1;
2338 uint32_t cv:1;
2339 uint32_t type:4;
2340 uint32_t entry_index:16;
2341 uint32_t region_id:16;
2342#else /* __LITTLE_ENDIAN_BITFIELD */
2343 uint32_t type:4;
2344 uint32_t cv:1;
2345 uint32_t co:1;
2346 uint32_t ra:1;
2347 uint32_t rsvd:25;
2348 uint32_t region_id:16;
2349 uint32_t entry_index:16;
2350#endif
2351
2352 uint32_t rsvd1;
2353 uint32_t word_cnt;
2354 uint32_t resp_offset;
2355} DUMP_VAR;
2356
2357#define DMP_MEM_REG 0x1
2358#define DMP_NV_PARAMS 0x2
2359
2360#define DMP_REGION_VPD 0xe
2361#define DMP_VPD_SIZE 0x400 /* maximum amount of VPD */
2362#define DMP_RSP_OFFSET 0x14 /* word 5 contains first word of rsp */
2363#define DMP_RSP_SIZE 0x6C /* maximum of 27 words of rsp data */
2364
James Smart97207482008-12-04 22:39:19 -05002365#define WAKE_UP_PARMS_REGION_ID 4
2366#define WAKE_UP_PARMS_WORD_SIZE 15
2367
2368/* Option rom version structure */
2369struct prog_id {
2370#ifdef __BIG_ENDIAN_BITFIELD
2371 uint8_t type;
2372 uint8_t id;
2373 uint32_t ver:4; /* Major Version */
2374 uint32_t rev:4; /* Revision */
2375 uint32_t lev:2; /* Level */
2376 uint32_t dist:2; /* Dist Type */
2377 uint32_t num:4; /* number after dist type */
2378#else /* __LITTLE_ENDIAN_BITFIELD */
2379 uint32_t num:4; /* number after dist type */
2380 uint32_t dist:2; /* Dist Type */
2381 uint32_t lev:2; /* Level */
2382 uint32_t rev:4; /* Revision */
2383 uint32_t ver:4; /* Major Version */
2384 uint8_t id;
2385 uint8_t type;
2386#endif
2387};
2388
James Smartd7c255b2008-08-24 21:50:00 -04002389/* Structure for MB Command UPDATE_CFG (0x1B) */
2390
2391struct update_cfg_var {
2392#ifdef __BIG_ENDIAN_BITFIELD
2393 uint32_t rsvd2:16;
2394 uint32_t type:8;
2395 uint32_t rsvd:1;
2396 uint32_t ra:1;
2397 uint32_t co:1;
2398 uint32_t cv:1;
2399 uint32_t req:4;
2400 uint32_t entry_length:16;
2401 uint32_t region_id:16;
2402#else /* __LITTLE_ENDIAN_BITFIELD */
2403 uint32_t req:4;
2404 uint32_t cv:1;
2405 uint32_t co:1;
2406 uint32_t ra:1;
2407 uint32_t rsvd:1;
2408 uint32_t type:8;
2409 uint32_t rsvd2:16;
2410 uint32_t region_id:16;
2411 uint32_t entry_length:16;
2412#endif
2413
2414 uint32_t resp_info;
2415 uint32_t byte_cnt;
2416 uint32_t data_offset;
2417};
2418
James Smarted957682007-06-17 19:56:37 -05002419struct hbq_mask {
2420#ifdef __BIG_ENDIAN_BITFIELD
2421 uint8_t tmatch;
2422 uint8_t tmask;
2423 uint8_t rctlmatch;
2424 uint8_t rctlmask;
2425#else /* __LITTLE_ENDIAN */
2426 uint8_t rctlmask;
2427 uint8_t rctlmatch;
2428 uint8_t tmask;
2429 uint8_t tmatch;
2430#endif
2431};
2432
2433
2434/* Structure for MB Command CONFIG_HBQ (7c) */
2435
2436struct config_hbq_var {
2437#ifdef __BIG_ENDIAN_BITFIELD
2438 uint32_t rsvd1 :7;
2439 uint32_t recvNotify :1; /* Receive Notification */
2440 uint32_t numMask :8; /* # Mask Entries */
2441 uint32_t profile :8; /* Selection Profile */
2442 uint32_t rsvd2 :8;
2443#else /* __LITTLE_ENDIAN */
2444 uint32_t rsvd2 :8;
2445 uint32_t profile :8; /* Selection Profile */
2446 uint32_t numMask :8; /* # Mask Entries */
2447 uint32_t recvNotify :1; /* Receive Notification */
2448 uint32_t rsvd1 :7;
2449#endif
2450
2451#ifdef __BIG_ENDIAN_BITFIELD
2452 uint32_t hbqId :16;
2453 uint32_t rsvd3 :12;
2454 uint32_t ringMask :4;
2455#else /* __LITTLE_ENDIAN */
2456 uint32_t ringMask :4;
2457 uint32_t rsvd3 :12;
2458 uint32_t hbqId :16;
2459#endif
2460
2461#ifdef __BIG_ENDIAN_BITFIELD
2462 uint32_t entry_count :16;
2463 uint32_t rsvd4 :8;
2464 uint32_t headerLen :8;
2465#else /* __LITTLE_ENDIAN */
2466 uint32_t headerLen :8;
2467 uint32_t rsvd4 :8;
2468 uint32_t entry_count :16;
2469#endif
2470
2471 uint32_t hbqaddrLow;
2472 uint32_t hbqaddrHigh;
2473
2474#ifdef __BIG_ENDIAN_BITFIELD
2475 uint32_t rsvd5 :31;
2476 uint32_t logEntry :1;
2477#else /* __LITTLE_ENDIAN */
2478 uint32_t logEntry :1;
2479 uint32_t rsvd5 :31;
2480#endif
2481
2482 uint32_t rsvd6; /* w7 */
2483 uint32_t rsvd7; /* w8 */
2484 uint32_t rsvd8; /* w9 */
2485
2486 struct hbq_mask hbqMasks[6];
2487
2488
2489 union {
2490 uint32_t allprofiles[12];
2491
2492 struct {
2493 #ifdef __BIG_ENDIAN_BITFIELD
2494 uint32_t seqlenoff :16;
2495 uint32_t maxlen :16;
2496 #else /* __LITTLE_ENDIAN */
2497 uint32_t maxlen :16;
2498 uint32_t seqlenoff :16;
2499 #endif
2500 #ifdef __BIG_ENDIAN_BITFIELD
2501 uint32_t rsvd1 :28;
2502 uint32_t seqlenbcnt :4;
2503 #else /* __LITTLE_ENDIAN */
2504 uint32_t seqlenbcnt :4;
2505 uint32_t rsvd1 :28;
2506 #endif
2507 uint32_t rsvd[10];
2508 } profile2;
2509
2510 struct {
2511 #ifdef __BIG_ENDIAN_BITFIELD
2512 uint32_t seqlenoff :16;
2513 uint32_t maxlen :16;
2514 #else /* __LITTLE_ENDIAN */
2515 uint32_t maxlen :16;
2516 uint32_t seqlenoff :16;
2517 #endif
2518 #ifdef __BIG_ENDIAN_BITFIELD
2519 uint32_t cmdcodeoff :28;
2520 uint32_t rsvd1 :12;
2521 uint32_t seqlenbcnt :4;
2522 #else /* __LITTLE_ENDIAN */
2523 uint32_t seqlenbcnt :4;
2524 uint32_t rsvd1 :12;
2525 uint32_t cmdcodeoff :28;
2526 #endif
2527 uint32_t cmdmatch[8];
2528
2529 uint32_t rsvd[2];
2530 } profile3;
2531
2532 struct {
2533 #ifdef __BIG_ENDIAN_BITFIELD
2534 uint32_t seqlenoff :16;
2535 uint32_t maxlen :16;
2536 #else /* __LITTLE_ENDIAN */
2537 uint32_t maxlen :16;
2538 uint32_t seqlenoff :16;
2539 #endif
2540 #ifdef __BIG_ENDIAN_BITFIELD
2541 uint32_t cmdcodeoff :28;
2542 uint32_t rsvd1 :12;
2543 uint32_t seqlenbcnt :4;
2544 #else /* __LITTLE_ENDIAN */
2545 uint32_t seqlenbcnt :4;
2546 uint32_t rsvd1 :12;
2547 uint32_t cmdcodeoff :28;
2548 #endif
2549 uint32_t cmdmatch[8];
2550
2551 uint32_t rsvd[2];
2552 } profile5;
2553
2554 } profiles;
2555
2556};
2557
2558
dea31012005-04-17 16:05:31 -05002559
James Smart2e0fef82007-06-17 19:56:36 -05002560/* Structure for MB Command CONFIG_PORT (0x88) */
dea31012005-04-17 16:05:31 -05002561typedef struct {
James Smarted957682007-06-17 19:56:37 -05002562#ifdef __BIG_ENDIAN_BITFIELD
2563 uint32_t cBE : 1;
2564 uint32_t cET : 1;
2565 uint32_t cHpcb : 1;
2566 uint32_t cMA : 1;
2567 uint32_t sli_mode : 4;
2568 uint32_t pcbLen : 24; /* bit 23:0 of memory based port
2569 * config block */
2570#else /* __LITTLE_ENDIAN */
2571 uint32_t pcbLen : 24; /* bit 23:0 of memory based port
2572 * config block */
2573 uint32_t sli_mode : 4;
2574 uint32_t cMA : 1;
2575 uint32_t cHpcb : 1;
2576 uint32_t cET : 1;
2577 uint32_t cBE : 1;
2578#endif
2579
dea31012005-04-17 16:05:31 -05002580 uint32_t pcbLow; /* bit 31:0 of memory based port config block */
2581 uint32_t pcbHigh; /* bit 63:32 of memory based port config block */
James Smart97207482008-12-04 22:39:19 -05002582 uint32_t hbainit[5];
2583#ifdef __BIG_ENDIAN_BITFIELD
2584 uint32_t hps : 1; /* bit 31 word9 Host Pointer in slim */
2585 uint32_t rsvd : 31; /* least significant 31 bits of word 9 */
2586#else /* __LITTLE_ENDIAN */
2587 uint32_t rsvd : 31; /* least significant 31 bits of word 9 */
2588 uint32_t hps : 1; /* bit 31 word9 Host Pointer in slim */
2589#endif
James Smarted957682007-06-17 19:56:37 -05002590
2591#ifdef __BIG_ENDIAN_BITFIELD
James Smart97207482008-12-04 22:39:19 -05002592 uint32_t rsvd1 : 24; /* Reserved */
James Smarted957682007-06-17 19:56:37 -05002593 uint32_t cmv : 1; /* Configure Max VPIs */
2594 uint32_t ccrp : 1; /* Config Command Ring Polling */
2595 uint32_t csah : 1; /* Configure Synchronous Abort Handling */
2596 uint32_t chbs : 1; /* Cofigure Host Backing store */
2597 uint32_t cinb : 1; /* Enable Interrupt Notification Block */
2598 uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */
2599 uint32_t cmx : 1; /* Configure Max XRIs */
2600 uint32_t cmr : 1; /* Configure Max RPIs */
2601#else /* __LITTLE_ENDIAN */
2602 uint32_t cmr : 1; /* Configure Max RPIs */
2603 uint32_t cmx : 1; /* Configure Max XRIs */
2604 uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */
2605 uint32_t cinb : 1; /* Enable Interrupt Notification Block */
2606 uint32_t chbs : 1; /* Cofigure Host Backing store */
2607 uint32_t csah : 1; /* Configure Synchronous Abort Handling */
2608 uint32_t ccrp : 1; /* Config Command Ring Polling */
2609 uint32_t cmv : 1; /* Configure Max VPIs */
James Smart97207482008-12-04 22:39:19 -05002610 uint32_t rsvd1 : 24; /* Reserved */
James Smarted957682007-06-17 19:56:37 -05002611#endif
2612#ifdef __BIG_ENDIAN_BITFIELD
2613 uint32_t rsvd2 : 24; /* Reserved */
2614 uint32_t gmv : 1; /* Grant Max VPIs */
2615 uint32_t gcrp : 1; /* Grant Command Ring Polling */
2616 uint32_t gsah : 1; /* Grant Synchronous Abort Handling */
2617 uint32_t ghbs : 1; /* Grant Host Backing Store */
2618 uint32_t ginb : 1; /* Grant Interrupt Notification Block */
2619 uint32_t gerbm : 1; /* Grant ERBM Request */
2620 uint32_t gmx : 1; /* Grant Max XRIs */
2621 uint32_t gmr : 1; /* Grant Max RPIs */
2622#else /* __LITTLE_ENDIAN */
2623 uint32_t gmr : 1; /* Grant Max RPIs */
2624 uint32_t gmx : 1; /* Grant Max XRIs */
2625 uint32_t gerbm : 1; /* Grant ERBM Request */
2626 uint32_t ginb : 1; /* Grant Interrupt Notification Block */
2627 uint32_t ghbs : 1; /* Grant Host Backing Store */
2628 uint32_t gsah : 1; /* Grant Synchronous Abort Handling */
2629 uint32_t gcrp : 1; /* Grant Command Ring Polling */
2630 uint32_t gmv : 1; /* Grant Max VPIs */
2631 uint32_t rsvd2 : 24; /* Reserved */
2632#endif
2633
2634#ifdef __BIG_ENDIAN_BITFIELD
2635 uint32_t max_rpi : 16; /* Max RPIs Port should configure */
2636 uint32_t max_xri : 16; /* Max XRIs Port should configure */
2637#else /* __LITTLE_ENDIAN */
2638 uint32_t max_xri : 16; /* Max XRIs Port should configure */
2639 uint32_t max_rpi : 16; /* Max RPIs Port should configure */
2640#endif
2641
2642#ifdef __BIG_ENDIAN_BITFIELD
2643 uint32_t max_hbq : 16; /* Max HBQs Host expect to configure */
2644 uint32_t rsvd3 : 16; /* Max HBQs Host expect to configure */
2645#else /* __LITTLE_ENDIAN */
2646 uint32_t rsvd3 : 16; /* Max HBQs Host expect to configure */
2647 uint32_t max_hbq : 16; /* Max HBQs Host expect to configure */
2648#endif
2649
2650 uint32_t rsvd4; /* Reserved */
2651
2652#ifdef __BIG_ENDIAN_BITFIELD
2653 uint32_t rsvd5 : 16; /* Reserved */
2654 uint32_t max_vpi : 16; /* Max number of virt N-Ports */
2655#else /* __LITTLE_ENDIAN */
2656 uint32_t max_vpi : 16; /* Max number of virt N-Ports */
2657 uint32_t rsvd5 : 16; /* Reserved */
2658#endif
2659
dea31012005-04-17 16:05:31 -05002660} CONFIG_PORT_VAR;
2661
James Smart93996272008-08-24 21:50:30 -04002662/* Structure for MB Command CONFIG_MSI (0x30) */
2663struct config_msi_var {
2664#ifdef __BIG_ENDIAN_BITFIELD
2665 uint32_t dfltMsgNum:8; /* Default message number */
2666 uint32_t rsvd1:11; /* Reserved */
2667 uint32_t NID:5; /* Number of secondary attention IDs */
2668 uint32_t rsvd2:5; /* Reserved */
2669 uint32_t dfltPresent:1; /* Default message number present */
2670 uint32_t addFlag:1; /* Add association flag */
2671 uint32_t reportFlag:1; /* Report association flag */
2672#else /* __LITTLE_ENDIAN_BITFIELD */
2673 uint32_t reportFlag:1; /* Report association flag */
2674 uint32_t addFlag:1; /* Add association flag */
2675 uint32_t dfltPresent:1; /* Default message number present */
2676 uint32_t rsvd2:5; /* Reserved */
2677 uint32_t NID:5; /* Number of secondary attention IDs */
2678 uint32_t rsvd1:11; /* Reserved */
2679 uint32_t dfltMsgNum:8; /* Default message number */
2680#endif
2681 uint32_t attentionConditions[2];
2682 uint8_t attentionId[16];
2683 uint8_t messageNumberByHA[64];
2684 uint8_t messageNumberByID[16];
2685 uint32_t autoClearHA[2];
2686#ifdef __BIG_ENDIAN_BITFIELD
2687 uint32_t rsvd3:16;
2688 uint32_t autoClearID:16;
2689#else /* __LITTLE_ENDIAN_BITFIELD */
2690 uint32_t autoClearID:16;
2691 uint32_t rsvd3:16;
2692#endif
2693 uint32_t rsvd4;
2694};
2695
dea31012005-04-17 16:05:31 -05002696/* SLI-2 Port Control Block */
2697
2698/* SLIM POINTER */
2699#define SLIMOFF 0x30 /* WORD */
2700
2701typedef struct _SLI2_RDSC {
2702 uint32_t cmdEntries;
2703 uint32_t cmdAddrLow;
2704 uint32_t cmdAddrHigh;
2705
2706 uint32_t rspEntries;
2707 uint32_t rspAddrLow;
2708 uint32_t rspAddrHigh;
2709} SLI2_RDSC;
2710
2711typedef struct _PCB {
2712#ifdef __BIG_ENDIAN_BITFIELD
2713 uint32_t type:8;
2714#define TYPE_NATIVE_SLI2 0x01;
2715 uint32_t feature:8;
2716#define FEATURE_INITIAL_SLI2 0x01;
2717 uint32_t rsvd:12;
2718 uint32_t maxRing:4;
2719#else /* __LITTLE_ENDIAN_BITFIELD */
2720 uint32_t maxRing:4;
2721 uint32_t rsvd:12;
2722 uint32_t feature:8;
2723#define FEATURE_INITIAL_SLI2 0x01;
2724 uint32_t type:8;
2725#define TYPE_NATIVE_SLI2 0x01;
2726#endif
2727
2728 uint32_t mailBoxSize;
2729 uint32_t mbAddrLow;
2730 uint32_t mbAddrHigh;
2731
2732 uint32_t hgpAddrLow;
2733 uint32_t hgpAddrHigh;
2734
2735 uint32_t pgpAddrLow;
2736 uint32_t pgpAddrHigh;
2737 SLI2_RDSC rdsc[MAX_RINGS];
2738} PCB_t;
2739
2740/* NEW_FEATURE */
2741typedef struct {
2742#ifdef __BIG_ENDIAN_BITFIELD
2743 uint32_t rsvd0:27;
2744 uint32_t discardFarp:1;
2745 uint32_t IPEnable:1;
2746 uint32_t nodeName:1;
2747 uint32_t portName:1;
2748 uint32_t filterEnable:1;
2749#else /* __LITTLE_ENDIAN_BITFIELD */
2750 uint32_t filterEnable:1;
2751 uint32_t portName:1;
2752 uint32_t nodeName:1;
2753 uint32_t IPEnable:1;
2754 uint32_t discardFarp:1;
2755 uint32_t rsvd:27;
2756#endif
2757
2758 uint8_t portname[8]; /* Used to be struct lpfc_name */
2759 uint8_t nodename[8];
2760 uint32_t rsvd1;
2761 uint32_t rsvd2;
2762 uint32_t rsvd3;
2763 uint32_t IPAddress;
2764} CONFIG_FARP_VAR;
2765
James Smart57127f12007-10-27 13:37:05 -04002766/* Structure for MB Command MBX_ASYNCEVT_ENABLE (0x33) */
2767
2768typedef struct {
2769#ifdef __BIG_ENDIAN_BITFIELD
2770 uint32_t rsvd:30;
2771 uint32_t ring:2; /* Ring for ASYNC_EVENT iocb Bits 0-1*/
2772#else /* __LITTLE_ENDIAN */
2773 uint32_t ring:2; /* Ring for ASYNC_EVENT iocb Bits 0-1*/
2774 uint32_t rsvd:30;
2775#endif
2776} ASYNCEVT_ENABLE_VAR;
2777
dea31012005-04-17 16:05:31 -05002778/* Union of all Mailbox Command types */
2779#define MAILBOX_CMD_WSIZE 32
2780#define MAILBOX_CMD_SIZE (MAILBOX_CMD_WSIZE * sizeof(uint32_t))
2781
2782typedef union {
James Smarted957682007-06-17 19:56:37 -05002783 uint32_t varWords[MAILBOX_CMD_WSIZE - 1]; /* first word is type/
2784 * feature/max ring number
2785 */
2786 LOAD_SM_VAR varLdSM; /* cmd = 1 (LOAD_SM) */
2787 READ_NV_VAR varRDnvp; /* cmd = 2 (READ_NVPARMS) */
2788 WRITE_NV_VAR varWTnvp; /* cmd = 3 (WRITE_NVPARMS) */
James Smart311464e2007-08-02 11:10:37 -04002789 BIU_DIAG_VAR varBIUdiag; /* cmd = 4 (RUN_BIU_DIAG) */
2790 INIT_LINK_VAR varInitLnk; /* cmd = 5 (INIT_LINK) */
dea31012005-04-17 16:05:31 -05002791 DOWN_LINK_VAR varDwnLnk; /* cmd = 6 (DOWN_LINK) */
James Smarted957682007-06-17 19:56:37 -05002792 CONFIG_LINK varCfgLnk; /* cmd = 7 (CONFIG_LINK) */
2793 PART_SLIM_VAR varSlim; /* cmd = 8 (PART_SLIM) */
dea31012005-04-17 16:05:31 -05002794 CONFIG_RING_VAR varCfgRing; /* cmd = 9 (CONFIG_RING) */
2795 RESET_RING_VAR varRstRing; /* cmd = 10 (RESET_RING) */
2796 READ_CONFIG_VAR varRdConfig; /* cmd = 11 (READ_CONFIG) */
2797 READ_RCONF_VAR varRdRConfig; /* cmd = 12 (READ_RCONFIG) */
2798 READ_SPARM_VAR varRdSparm; /* cmd = 13 (READ_SPARM(64)) */
2799 READ_STATUS_VAR varRdStatus; /* cmd = 14 (READ_STATUS) */
James Smarted957682007-06-17 19:56:37 -05002800 READ_RPI_VAR varRdRPI; /* cmd = 15 (READ_RPI(64)) */
2801 READ_XRI_VAR varRdXRI; /* cmd = 16 (READ_XRI) */
2802 READ_REV_VAR varRdRev; /* cmd = 17 (READ_REV) */
2803 READ_LNK_VAR varRdLnk; /* cmd = 18 (READ_LNK_STAT) */
dea31012005-04-17 16:05:31 -05002804 REG_LOGIN_VAR varRegLogin; /* cmd = 19 (REG_LOGIN(64)) */
2805 UNREG_LOGIN_VAR varUnregLogin; /* cmd = 20 (UNREG_LOGIN) */
James Smarted957682007-06-17 19:56:37 -05002806 READ_LA_VAR varReadLA; /* cmd = 21 (READ_LA(64)) */
dea31012005-04-17 16:05:31 -05002807 CLEAR_LA_VAR varClearLA; /* cmd = 22 (CLEAR_LA) */
James Smarted957682007-06-17 19:56:37 -05002808 DUMP_VAR varDmp; /* Warm Start DUMP mbx cmd */
2809 UNREG_D_ID_VAR varUnregDID; /* cmd = 0x23 (UNREG_D_ID) */
2810 CONFIG_FARP_VAR varCfgFarp; /* cmd = 0x25 (CONFIG_FARP)
2811 * NEW_FEATURE
2812 */
2813 struct config_hbq_var varCfgHbq;/* cmd = 0x7c (CONFIG_HBQ) */
James Smartd7c255b2008-08-24 21:50:00 -04002814 struct update_cfg_var varUpdateCfg; /* cmd = 0x1B (UPDATE_CFG)*/
James Smarted957682007-06-17 19:56:37 -05002815 CONFIG_PORT_VAR varCfgPort; /* cmd = 0x88 (CONFIG_PORT) */
James Smart92d7f7b2007-06-17 19:56:38 -05002816 REG_VPI_VAR varRegVpi; /* cmd = 0x96 (REG_VPI) */
2817 UNREG_VPI_VAR varUnregVpi; /* cmd = 0x97 (UNREG_VPI) */
James Smart57127f12007-10-27 13:37:05 -04002818 ASYNCEVT_ENABLE_VAR varCfgAsyncEvent; /*cmd = x33 (CONFIG_ASYNC) */
James Smart93996272008-08-24 21:50:30 -04002819 struct config_msi_var varCfgMSI;/* cmd = x30 (CONFIG_MSI) */
dea31012005-04-17 16:05:31 -05002820} MAILVARIANTS;
2821
2822/*
2823 * SLI-2 specific structures
2824 */
2825
James.Smart@Emulex.Com4cc2da12005-06-25 10:34:00 -04002826struct lpfc_hgp {
2827 __le32 cmdPutInx;
2828 __le32 rspGetInx;
2829};
dea31012005-04-17 16:05:31 -05002830
James.Smart@Emulex.Com4cc2da12005-06-25 10:34:00 -04002831struct lpfc_pgp {
2832 __le32 cmdGetInx;
2833 __le32 rspPutInx;
2834};
dea31012005-04-17 16:05:31 -05002835
James Smarted957682007-06-17 19:56:37 -05002836struct sli2_desc {
dea31012005-04-17 16:05:31 -05002837 uint32_t unused1[16];
James Smarted957682007-06-17 19:56:37 -05002838 struct lpfc_hgp host[MAX_RINGS];
James.Smart@Emulex.Com4cc2da12005-06-25 10:34:00 -04002839 struct lpfc_pgp port[MAX_RINGS];
James Smarted957682007-06-17 19:56:37 -05002840};
2841
2842struct sli3_desc {
2843 struct lpfc_hgp host[MAX_RINGS];
2844 uint32_t reserved[8];
2845 uint32_t hbq_put[16];
2846};
2847
2848struct sli3_pgp {
2849 struct lpfc_pgp port[MAX_RINGS];
2850 uint32_t hbq_get[16];
2851};
dea31012005-04-17 16:05:31 -05002852
James Smart34b02dc2008-08-24 21:49:55 -04002853struct sli3_inb_pgp {
2854 uint32_t ha_copy;
2855 uint32_t counter;
2856 struct lpfc_pgp port[MAX_RINGS];
2857 uint32_t hbq_get[16];
2858};
2859
2860union sli_var {
2861 struct sli2_desc s2;
2862 struct sli3_desc s3;
2863 struct sli3_pgp s3_pgp;
2864 struct sli3_inb_pgp s3_inb_pgp;
2865};
dea31012005-04-17 16:05:31 -05002866
2867typedef struct {
2868#ifdef __BIG_ENDIAN_BITFIELD
2869 uint16_t mbxStatus;
2870 uint8_t mbxCommand;
2871 uint8_t mbxReserved:6;
2872 uint8_t mbxHc:1;
2873 uint8_t mbxOwner:1; /* Low order bit first word */
2874#else /* __LITTLE_ENDIAN_BITFIELD */
2875 uint8_t mbxOwner:1; /* Low order bit first word */
2876 uint8_t mbxHc:1;
2877 uint8_t mbxReserved:6;
2878 uint8_t mbxCommand;
2879 uint16_t mbxStatus;
2880#endif
2881
2882 MAILVARIANTS un;
James Smart34b02dc2008-08-24 21:49:55 -04002883 union sli_var us;
dea31012005-04-17 16:05:31 -05002884} MAILBOX_t;
2885
2886/*
2887 * Begin Structure Definitions for IOCB Commands
2888 */
2889
2890typedef struct {
2891#ifdef __BIG_ENDIAN_BITFIELD
2892 uint8_t statAction;
2893 uint8_t statRsn;
2894 uint8_t statBaExp;
2895 uint8_t statLocalError;
2896#else /* __LITTLE_ENDIAN_BITFIELD */
2897 uint8_t statLocalError;
2898 uint8_t statBaExp;
2899 uint8_t statRsn;
2900 uint8_t statAction;
2901#endif
2902 /* statRsn P/F_RJT reason codes */
2903#define RJT_BAD_D_ID 0x01 /* Invalid D_ID field */
2904#define RJT_BAD_S_ID 0x02 /* Invalid S_ID field */
2905#define RJT_UNAVAIL_TEMP 0x03 /* N_Port unavailable temp. */
2906#define RJT_UNAVAIL_PERM 0x04 /* N_Port unavailable perm. */
2907#define RJT_UNSUP_CLASS 0x05 /* Class not supported */
2908#define RJT_DELIM_ERR 0x06 /* Delimiter usage error */
2909#define RJT_UNSUP_TYPE 0x07 /* Type not supported */
2910#define RJT_BAD_CONTROL 0x08 /* Invalid link conrtol */
2911#define RJT_BAD_RCTL 0x09 /* R_CTL invalid */
2912#define RJT_BAD_FCTL 0x0A /* F_CTL invalid */
2913#define RJT_BAD_OXID 0x0B /* OX_ID invalid */
2914#define RJT_BAD_RXID 0x0C /* RX_ID invalid */
2915#define RJT_BAD_SEQID 0x0D /* SEQ_ID invalid */
2916#define RJT_BAD_DFCTL 0x0E /* DF_CTL invalid */
2917#define RJT_BAD_SEQCNT 0x0F /* SEQ_CNT invalid */
2918#define RJT_BAD_PARM 0x10 /* Param. field invalid */
2919#define RJT_XCHG_ERR 0x11 /* Exchange error */
2920#define RJT_PROT_ERR 0x12 /* Protocol error */
2921#define RJT_BAD_LENGTH 0x13 /* Invalid Length */
2922#define RJT_UNEXPECTED_ACK 0x14 /* Unexpected ACK */
2923#define RJT_LOGIN_REQUIRED 0x16 /* Login required */
2924#define RJT_TOO_MANY_SEQ 0x17 /* Excessive sequences */
2925#define RJT_XCHG_NOT_STRT 0x18 /* Exchange not started */
2926#define RJT_UNSUP_SEC_HDR 0x19 /* Security hdr not supported */
2927#define RJT_UNAVAIL_PATH 0x1A /* Fabric Path not available */
2928#define RJT_VENDOR_UNIQUE 0xFF /* Vendor unique error */
2929
2930#define IOERR_SUCCESS 0x00 /* statLocalError */
2931#define IOERR_MISSING_CONTINUE 0x01
2932#define IOERR_SEQUENCE_TIMEOUT 0x02
2933#define IOERR_INTERNAL_ERROR 0x03
2934#define IOERR_INVALID_RPI 0x04
2935#define IOERR_NO_XRI 0x05
2936#define IOERR_ILLEGAL_COMMAND 0x06
2937#define IOERR_XCHG_DROPPED 0x07
2938#define IOERR_ILLEGAL_FIELD 0x08
2939#define IOERR_BAD_CONTINUE 0x09
2940#define IOERR_TOO_MANY_BUFFERS 0x0A
2941#define IOERR_RCV_BUFFER_WAITING 0x0B
2942#define IOERR_NO_CONNECTION 0x0C
2943#define IOERR_TX_DMA_FAILED 0x0D
2944#define IOERR_RX_DMA_FAILED 0x0E
2945#define IOERR_ILLEGAL_FRAME 0x0F
2946#define IOERR_EXTRA_DATA 0x10
2947#define IOERR_NO_RESOURCES 0x11
2948#define IOERR_RESERVED 0x12
2949#define IOERR_ILLEGAL_LENGTH 0x13
2950#define IOERR_UNSUPPORTED_FEATURE 0x14
2951#define IOERR_ABORT_IN_PROGRESS 0x15
2952#define IOERR_ABORT_REQUESTED 0x16
2953#define IOERR_RECEIVE_BUFFER_TIMEOUT 0x17
2954#define IOERR_LOOP_OPEN_FAILURE 0x18
2955#define IOERR_RING_RESET 0x19
2956#define IOERR_LINK_DOWN 0x1A
2957#define IOERR_CORRUPTED_DATA 0x1B
2958#define IOERR_CORRUPTED_RPI 0x1C
2959#define IOERR_OUT_OF_ORDER_DATA 0x1D
2960#define IOERR_OUT_OF_ORDER_ACK 0x1E
2961#define IOERR_DUP_FRAME 0x1F
2962#define IOERR_LINK_CONTROL_FRAME 0x20 /* ACK_N received */
2963#define IOERR_BAD_HOST_ADDRESS 0x21
2964#define IOERR_RCV_HDRBUF_WAITING 0x22
2965#define IOERR_MISSING_HDR_BUFFER 0x23
2966#define IOERR_MSEQ_CHAIN_CORRUPTED 0x24
2967#define IOERR_ABORTMULT_REQUESTED 0x25
2968#define IOERR_BUFFER_SHORTAGE 0x28
2969#define IOERR_DEFAULT 0x29
2970#define IOERR_CNT 0x2A
2971
2972#define IOERR_DRVR_MASK 0x100
2973#define IOERR_SLI_DOWN 0x101 /* ulpStatus - Driver defined */
2974#define IOERR_SLI_BRESET 0x102
2975#define IOERR_SLI_ABORTED 0x103
2976} PARM_ERR;
2977
2978typedef union {
2979 struct {
2980#ifdef __BIG_ENDIAN_BITFIELD
2981 uint8_t Rctl; /* R_CTL field */
2982 uint8_t Type; /* TYPE field */
2983 uint8_t Dfctl; /* DF_CTL field */
2984 uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */
2985#else /* __LITTLE_ENDIAN_BITFIELD */
2986 uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */
2987 uint8_t Dfctl; /* DF_CTL field */
2988 uint8_t Type; /* TYPE field */
2989 uint8_t Rctl; /* R_CTL field */
2990#endif
2991
2992#define BC 0x02 /* Broadcast Received - Fctl */
2993#define SI 0x04 /* Sequence Initiative */
2994#define LA 0x08 /* Ignore Link Attention state */
2995#define LS 0x80 /* Last Sequence */
2996 } hcsw;
2997 uint32_t reserved;
2998} WORD5;
2999
3000/* IOCB Command template for a generic response */
3001typedef struct {
3002 uint32_t reserved[4];
3003 PARM_ERR perr;
3004} GENERIC_RSP;
3005
3006/* IOCB Command template for XMIT / XMIT_BCAST / RCV_SEQUENCE / XMIT_ELS */
3007typedef struct {
3008 struct ulp_bde xrsqbde[2];
3009 uint32_t xrsqRo; /* Starting Relative Offset */
3010 WORD5 w5; /* Header control/status word */
3011} XR_SEQ_FIELDS;
3012
3013/* IOCB Command template for ELS_REQUEST */
3014typedef struct {
3015 struct ulp_bde elsReq;
3016 struct ulp_bde elsRsp;
3017
3018#ifdef __BIG_ENDIAN_BITFIELD
3019 uint32_t word4Rsvd:7;
3020 uint32_t fl:1;
3021 uint32_t myID:24;
3022 uint32_t word5Rsvd:8;
3023 uint32_t remoteID:24;
3024#else /* __LITTLE_ENDIAN_BITFIELD */
3025 uint32_t myID:24;
3026 uint32_t fl:1;
3027 uint32_t word4Rsvd:7;
3028 uint32_t remoteID:24;
3029 uint32_t word5Rsvd:8;
3030#endif
3031} ELS_REQUEST;
3032
3033/* IOCB Command template for RCV_ELS_REQ */
3034typedef struct {
3035 struct ulp_bde elsReq[2];
3036 uint32_t parmRo;
3037
3038#ifdef __BIG_ENDIAN_BITFIELD
3039 uint32_t word5Rsvd:8;
3040 uint32_t remoteID:24;
3041#else /* __LITTLE_ENDIAN_BITFIELD */
3042 uint32_t remoteID:24;
3043 uint32_t word5Rsvd:8;
3044#endif
3045} RCV_ELS_REQ;
3046
3047/* IOCB Command template for ABORT / CLOSE_XRI */
3048typedef struct {
3049 uint32_t rsvd[3];
3050 uint32_t abortType;
3051#define ABORT_TYPE_ABTX 0x00000000
3052#define ABORT_TYPE_ABTS 0x00000001
3053 uint32_t parm;
3054#ifdef __BIG_ENDIAN_BITFIELD
3055 uint16_t abortContextTag; /* ulpContext from command to abort/close */
3056 uint16_t abortIoTag; /* ulpIoTag from command to abort/close */
3057#else /* __LITTLE_ENDIAN_BITFIELD */
3058 uint16_t abortIoTag; /* ulpIoTag from command to abort/close */
3059 uint16_t abortContextTag; /* ulpContext from command to abort/close */
3060#endif
3061} AC_XRI;
3062
3063/* IOCB Command template for ABORT_MXRI64 */
3064typedef struct {
3065 uint32_t rsvd[3];
3066 uint32_t abortType;
3067 uint32_t parm;
3068 uint32_t iotag32;
3069} A_MXRI64;
3070
3071/* IOCB Command template for GET_RPI */
3072typedef struct {
3073 uint32_t rsvd[4];
3074 uint32_t parmRo;
3075#ifdef __BIG_ENDIAN_BITFIELD
3076 uint32_t word5Rsvd:8;
3077 uint32_t remoteID:24;
3078#else /* __LITTLE_ENDIAN_BITFIELD */
3079 uint32_t remoteID:24;
3080 uint32_t word5Rsvd:8;
3081#endif
3082} GET_RPI;
3083
3084/* IOCB Command template for all FCP Initiator commands */
3085typedef struct {
3086 struct ulp_bde fcpi_cmnd; /* FCP_CMND payload descriptor */
3087 struct ulp_bde fcpi_rsp; /* Rcv buffer */
3088 uint32_t fcpi_parm;
3089 uint32_t fcpi_XRdy; /* transfer ready for IWRITE */
3090} FCPI_FIELDS;
3091
3092/* IOCB Command template for all FCP Target commands */
3093typedef struct {
3094 struct ulp_bde fcpt_Buffer[2]; /* FCP_CMND payload descriptor */
3095 uint32_t fcpt_Offset;
3096 uint32_t fcpt_Length; /* transfer ready for IWRITE */
3097} FCPT_FIELDS;
3098
3099/* SLI-2 IOCB structure definitions */
3100
3101/* IOCB Command template for 64 bit XMIT / XMIT_BCAST / XMIT_ELS */
3102typedef struct {
3103 ULP_BDL bdl;
3104 uint32_t xrsqRo; /* Starting Relative Offset */
3105 WORD5 w5; /* Header control/status word */
3106} XMT_SEQ_FIELDS64;
3107
3108/* IOCB Command template for 64 bit RCV_SEQUENCE64 */
3109typedef struct {
3110 struct ulp_bde64 rcvBde;
3111 uint32_t rsvd1;
3112 uint32_t xrsqRo; /* Starting Relative Offset */
3113 WORD5 w5; /* Header control/status word */
3114} RCV_SEQ_FIELDS64;
3115
3116/* IOCB Command template for ELS_REQUEST64 */
3117typedef struct {
3118 ULP_BDL bdl;
3119#ifdef __BIG_ENDIAN_BITFIELD
3120 uint32_t word4Rsvd:7;
3121 uint32_t fl:1;
3122 uint32_t myID:24;
3123 uint32_t word5Rsvd:8;
3124 uint32_t remoteID:24;
3125#else /* __LITTLE_ENDIAN_BITFIELD */
3126 uint32_t myID:24;
3127 uint32_t fl:1;
3128 uint32_t word4Rsvd:7;
3129 uint32_t remoteID:24;
3130 uint32_t word5Rsvd:8;
3131#endif
3132} ELS_REQUEST64;
3133
3134/* IOCB Command template for GEN_REQUEST64 */
3135typedef struct {
3136 ULP_BDL bdl;
3137 uint32_t xrsqRo; /* Starting Relative Offset */
3138 WORD5 w5; /* Header control/status word */
3139} GEN_REQUEST64;
3140
3141/* IOCB Command template for RCV_ELS_REQ64 */
3142typedef struct {
3143 struct ulp_bde64 elsReq;
3144 uint32_t rcvd1;
3145 uint32_t parmRo;
3146
3147#ifdef __BIG_ENDIAN_BITFIELD
3148 uint32_t word5Rsvd:8;
3149 uint32_t remoteID:24;
3150#else /* __LITTLE_ENDIAN_BITFIELD */
3151 uint32_t remoteID:24;
3152 uint32_t word5Rsvd:8;
3153#endif
3154} RCV_ELS_REQ64;
3155
James Smart9c2face2008-01-11 01:53:18 -05003156/* IOCB Command template for RCV_SEQ64 */
3157struct rcv_seq64 {
3158 struct ulp_bde64 elsReq;
3159 uint32_t hbq_1;
3160 uint32_t parmRo;
3161#ifdef __BIG_ENDIAN_BITFIELD
3162 uint32_t rctl:8;
3163 uint32_t type:8;
3164 uint32_t dfctl:8;
3165 uint32_t ls:1;
3166 uint32_t fs:1;
3167 uint32_t rsvd2:3;
3168 uint32_t si:1;
3169 uint32_t bc:1;
3170 uint32_t rsvd3:1;
3171#else /* __LITTLE_ENDIAN_BITFIELD */
3172 uint32_t rsvd3:1;
3173 uint32_t bc:1;
3174 uint32_t si:1;
3175 uint32_t rsvd2:3;
3176 uint32_t fs:1;
3177 uint32_t ls:1;
3178 uint32_t dfctl:8;
3179 uint32_t type:8;
3180 uint32_t rctl:8;
3181#endif
3182};
3183
dea31012005-04-17 16:05:31 -05003184/* IOCB Command template for all 64 bit FCP Initiator commands */
3185typedef struct {
3186 ULP_BDL bdl;
3187 uint32_t fcpi_parm;
3188 uint32_t fcpi_XRdy; /* transfer ready for IWRITE */
3189} FCPI_FIELDS64;
3190
3191/* IOCB Command template for all 64 bit FCP Target commands */
3192typedef struct {
3193 ULP_BDL bdl;
3194 uint32_t fcpt_Offset;
3195 uint32_t fcpt_Length; /* transfer ready for IWRITE */
3196} FCPT_FIELDS64;
3197
James Smart57127f12007-10-27 13:37:05 -04003198/* IOCB Command template for Async Status iocb commands */
3199typedef struct {
3200 uint32_t rsvd[4];
3201 uint32_t param;
3202#ifdef __BIG_ENDIAN_BITFIELD
3203 uint16_t evt_code; /* High order bits word 5 */
3204 uint16_t sub_ctxt_tag; /* Low order bits word 5 */
3205#else /* __LITTLE_ENDIAN_BITFIELD */
3206 uint16_t sub_ctxt_tag; /* High order bits word 5 */
3207 uint16_t evt_code; /* Low order bits word 5 */
3208#endif
3209} ASYNCSTAT_FIELDS;
3210#define ASYNC_TEMP_WARN 0x100
3211#define ASYNC_TEMP_SAFE 0x101
3212
James Smarted957682007-06-17 19:56:37 -05003213/* IOCB Command template for CMD_IOCB_RCV_ELS64_CX (0xB7)
3214 or CMD_IOCB_RCV_SEQ64_CX (0xB5) */
3215
3216struct rcv_sli3 {
3217 uint32_t word8Rsvd;
3218#ifdef __BIG_ENDIAN_BITFIELD
3219 uint16_t vpi;
3220 uint16_t word9Rsvd;
3221#else /* __LITTLE_ENDIAN */
3222 uint16_t word9Rsvd;
3223 uint16_t vpi;
3224#endif
3225 uint32_t word10Rsvd;
3226 uint32_t acc_len; /* accumulated length */
3227 struct ulp_bde64 bde2;
3228};
3229
James Smart76bb24e2007-10-27 13:38:00 -04003230/* Structure used for a single HBQ entry */
3231struct lpfc_hbq_entry {
3232 struct ulp_bde64 bde;
3233 uint32_t buffer_tag;
3234};
James Smart92d7f7b2007-06-17 19:56:38 -05003235
James Smart76bb24e2007-10-27 13:38:00 -04003236/* IOCB Command template for QUE_XRI64_CX (0xB3) command */
3237typedef struct {
3238 struct lpfc_hbq_entry buff;
3239 uint32_t rsvd;
3240 uint32_t rsvd1;
3241} QUE_XRI64_CX_FIELDS;
3242
3243struct que_xri64cx_ext_fields {
3244 uint32_t iotag64_low;
3245 uint32_t iotag64_high;
3246 uint32_t ebde_count;
3247 uint32_t rsvd;
3248 struct lpfc_hbq_entry buff[5];
3249};
James Smart92d7f7b2007-06-17 19:56:38 -05003250
James Smart34b02dc2008-08-24 21:49:55 -04003251#define LPFC_EXT_DATA_BDE_COUNT 3
3252struct fcp_irw_ext {
3253 uint32_t io_tag64_low;
3254 uint32_t io_tag64_high;
3255#ifdef __BIG_ENDIAN_BITFIELD
3256 uint8_t reserved1;
3257 uint8_t reserved2;
3258 uint8_t reserved3;
3259 uint8_t ebde_count;
3260#else /* __LITTLE_ENDIAN */
3261 uint8_t ebde_count;
3262 uint8_t reserved3;
3263 uint8_t reserved2;
3264 uint8_t reserved1;
3265#endif
3266 uint32_t reserved4;
3267 struct ulp_bde64 rbde; /* response bde */
3268 struct ulp_bde64 dbde[LPFC_EXT_DATA_BDE_COUNT]; /* data BDE or BPL */
3269 uint8_t icd[32]; /* immediate command data (32 bytes) */
3270};
3271
dea31012005-04-17 16:05:31 -05003272typedef struct _IOCB { /* IOCB structure */
3273 union {
3274 GENERIC_RSP grsp; /* Generic response */
3275 XR_SEQ_FIELDS xrseq; /* XMIT / BCAST / RCV_SEQUENCE cmd */
3276 struct ulp_bde cont[3]; /* up to 3 continuation bdes */
3277 RCV_ELS_REQ rcvels; /* RCV_ELS_REQ template */
3278 AC_XRI acxri; /* ABORT / CLOSE_XRI template */
3279 A_MXRI64 amxri; /* abort multiple xri command overlay */
3280 GET_RPI getrpi; /* GET_RPI template */
3281 FCPI_FIELDS fcpi; /* FCP Initiator template */
3282 FCPT_FIELDS fcpt; /* FCP target template */
3283
3284 /* SLI-2 structures */
3285
James Smarted957682007-06-17 19:56:37 -05003286 struct ulp_bde64 cont64[2]; /* up to 2 64 bit continuation
3287 * bde_64s */
dea31012005-04-17 16:05:31 -05003288 ELS_REQUEST64 elsreq64; /* ELS_REQUEST template */
3289 GEN_REQUEST64 genreq64; /* GEN_REQUEST template */
3290 RCV_ELS_REQ64 rcvels64; /* RCV_ELS_REQ template */
3291 XMT_SEQ_FIELDS64 xseq64; /* XMIT / BCAST cmd */
3292 FCPI_FIELDS64 fcpi64; /* FCP 64 bit Initiator template */
3293 FCPT_FIELDS64 fcpt64; /* FCP 64 bit target template */
James Smart57127f12007-10-27 13:37:05 -04003294 ASYNCSTAT_FIELDS asyncstat; /* async_status iocb */
James Smart76bb24e2007-10-27 13:38:00 -04003295 QUE_XRI64_CX_FIELDS quexri64cx; /* que_xri64_cx fields */
James Smart9c2face2008-01-11 01:53:18 -05003296 struct rcv_seq64 rcvseq64; /* RCV_SEQ64 and RCV_CONT64 */
dea31012005-04-17 16:05:31 -05003297
3298 uint32_t ulpWord[IOCB_WORD_SZ - 2]; /* generic 6 'words' */
3299 } un;
3300 union {
3301 struct {
3302#ifdef __BIG_ENDIAN_BITFIELD
3303 uint16_t ulpContext; /* High order bits word 6 */
3304 uint16_t ulpIoTag; /* Low order bits word 6 */
3305#else /* __LITTLE_ENDIAN_BITFIELD */
3306 uint16_t ulpIoTag; /* Low order bits word 6 */
3307 uint16_t ulpContext; /* High order bits word 6 */
3308#endif
3309 } t1;
3310 struct {
3311#ifdef __BIG_ENDIAN_BITFIELD
3312 uint16_t ulpContext; /* High order bits word 6 */
3313 uint16_t ulpIoTag1:2; /* Low order bits word 6 */
3314 uint16_t ulpIoTag0:14; /* Low order bits word 6 */
3315#else /* __LITTLE_ENDIAN_BITFIELD */
3316 uint16_t ulpIoTag0:14; /* Low order bits word 6 */
3317 uint16_t ulpIoTag1:2; /* Low order bits word 6 */
3318 uint16_t ulpContext; /* High order bits word 6 */
3319#endif
3320 } t2;
3321 } un1;
3322#define ulpContext un1.t1.ulpContext
3323#define ulpIoTag un1.t1.ulpIoTag
3324#define ulpIoTag0 un1.t2.ulpIoTag0
3325
3326#ifdef __BIG_ENDIAN_BITFIELD
3327 uint32_t ulpTimeout:8;
3328 uint32_t ulpXS:1;
3329 uint32_t ulpFCP2Rcvy:1;
3330 uint32_t ulpPU:2;
3331 uint32_t ulpIr:1;
3332 uint32_t ulpClass:3;
3333 uint32_t ulpCommand:8;
3334 uint32_t ulpStatus:4;
3335 uint32_t ulpBdeCount:2;
3336 uint32_t ulpLe:1;
3337 uint32_t ulpOwner:1; /* Low order bit word 7 */
3338#else /* __LITTLE_ENDIAN_BITFIELD */
3339 uint32_t ulpOwner:1; /* Low order bit word 7 */
3340 uint32_t ulpLe:1;
3341 uint32_t ulpBdeCount:2;
3342 uint32_t ulpStatus:4;
3343 uint32_t ulpCommand:8;
3344 uint32_t ulpClass:3;
3345 uint32_t ulpIr:1;
3346 uint32_t ulpPU:2;
3347 uint32_t ulpFCP2Rcvy:1;
3348 uint32_t ulpXS:1;
3349 uint32_t ulpTimeout:8;
3350#endif
James Smart92d7f7b2007-06-17 19:56:38 -05003351
James Smarted957682007-06-17 19:56:37 -05003352 union {
3353 struct rcv_sli3 rcvsli3; /* words 8 - 15 */
James Smart76bb24e2007-10-27 13:38:00 -04003354
3355 /* words 8-31 used for que_xri_cx iocb */
3356 struct que_xri64cx_ext_fields que_xri64cx_ext_words;
James Smart34b02dc2008-08-24 21:49:55 -04003357 struct fcp_irw_ext fcp_ext;
James Smarted957682007-06-17 19:56:37 -05003358 uint32_t sli3Words[24]; /* 96 extra bytes for SLI-3 */
3359 } unsli3;
dea31012005-04-17 16:05:31 -05003360
James Smarted957682007-06-17 19:56:37 -05003361#define ulpCt_h ulpXS
3362#define ulpCt_l ulpFCP2Rcvy
3363
3364#define IOCB_FCP 1 /* IOCB is used for FCP ELS cmds-ulpRsvByte */
3365#define IOCB_IP 2 /* IOCB is used for IP ELS cmds */
dea31012005-04-17 16:05:31 -05003366#define PARM_UNUSED 0 /* PU field (Word 4) not used */
3367#define PARM_REL_OFF 1 /* PU field (Word 4) = R. O. */
3368#define PARM_READ_CHECK 2 /* PU field (Word 4) = Data Transfer Length */
James Smart92d7f7b2007-06-17 19:56:38 -05003369#define PARM_NPIV_DID 3
dea31012005-04-17 16:05:31 -05003370#define CLASS1 0 /* Class 1 */
3371#define CLASS2 1 /* Class 2 */
3372#define CLASS3 2 /* Class 3 */
3373#define CLASS_FCP_INTERMIX 7 /* FCP Data->Cls 1, all else->Cls 2 */
3374
3375#define IOSTAT_SUCCESS 0x0 /* ulpStatus - HBA defined */
3376#define IOSTAT_FCP_RSP_ERROR 0x1
3377#define IOSTAT_REMOTE_STOP 0x2
3378#define IOSTAT_LOCAL_REJECT 0x3
3379#define IOSTAT_NPORT_RJT 0x4
3380#define IOSTAT_FABRIC_RJT 0x5
3381#define IOSTAT_NPORT_BSY 0x6
3382#define IOSTAT_FABRIC_BSY 0x7
3383#define IOSTAT_INTERMED_RSP 0x8
3384#define IOSTAT_LS_RJT 0x9
3385#define IOSTAT_BA_RJT 0xA
3386#define IOSTAT_RSVD1 0xB
3387#define IOSTAT_RSVD2 0xC
3388#define IOSTAT_RSVD3 0xD
3389#define IOSTAT_RSVD4 0xE
James Smart92d7f7b2007-06-17 19:56:38 -05003390#define IOSTAT_NEED_BUFFER 0xF
dea31012005-04-17 16:05:31 -05003391#define IOSTAT_DRIVER_REJECT 0x10 /* ulpStatus - Driver defined */
3392#define IOSTAT_DEFAULT 0xF /* Same as rsvd5 for now */
3393#define IOSTAT_CNT 0x11
3394
3395} IOCB_t;
3396
3397
3398#define SLI1_SLIM_SIZE (4 * 1024)
3399
3400/* Up to 498 IOCBs will fit into 16k
3401 * 256 (MAILBOX_t) + 140 (PCB_t) + ( 32 (IOCB_t) * 498 ) = < 16384
3402 */
James Smarted957682007-06-17 19:56:37 -05003403#define SLI2_SLIM_SIZE (64 * 1024)
dea31012005-04-17 16:05:31 -05003404
3405/* Maximum IOCBs that will fit in SLI2 slim */
3406#define MAX_SLI2_IOCB 498
James Smarted957682007-06-17 19:56:37 -05003407#define MAX_SLIM_IOCB_SIZE (SLI2_SLIM_SIZE - \
3408 (sizeof(MAILBOX_t) + sizeof(PCB_t)))
3409
3410/* HBQ entries are 4 words each = 4k */
3411#define LPFC_TOTAL_HBQ_SIZE (sizeof(struct lpfc_hbq_entry) * \
3412 lpfc_sli_hbq_count())
dea31012005-04-17 16:05:31 -05003413
3414struct lpfc_sli2_slim {
3415 MAILBOX_t mbx;
3416 PCB_t pcb;
James Smarted957682007-06-17 19:56:37 -05003417 IOCB_t IOCBs[MAX_SLIM_IOCB_SIZE];
dea31012005-04-17 16:05:31 -05003418};
3419
James Smart2e0fef82007-06-17 19:56:36 -05003420/*
3421 * This function checks PCI device to allow special handling for LC HBAs.
3422 *
3423 * Parameters:
3424 * device : struct pci_dev 's device field
3425 *
3426 * return 1 => TRUE
3427 * 0 => FALSE
3428 */
dea31012005-04-17 16:05:31 -05003429static inline int
3430lpfc_is_LC_HBA(unsigned short device)
3431{
3432 if ((device == PCI_DEVICE_ID_TFLY) ||
3433 (device == PCI_DEVICE_ID_PFLY) ||
3434 (device == PCI_DEVICE_ID_LP101) ||
3435 (device == PCI_DEVICE_ID_BMID) ||
3436 (device == PCI_DEVICE_ID_BSMB) ||
3437 (device == PCI_DEVICE_ID_ZMID) ||
3438 (device == PCI_DEVICE_ID_ZSMB) ||
James Smart09372822008-01-11 01:52:54 -05003439 (device == PCI_DEVICE_ID_SAT_MID) ||
3440 (device == PCI_DEVICE_ID_SAT_SMB) ||
dea31012005-04-17 16:05:31 -05003441 (device == PCI_DEVICE_ID_RFLY))
3442 return 1;
3443 else
3444 return 0;
3445}
James Smart858c9f62007-06-17 19:56:39 -05003446
3447/*
3448 * Determine if an IOCB failed because of a link event or firmware reset.
3449 */
3450
3451static inline int
3452lpfc_error_lost_link(IOCB_t *iocbp)
3453{
3454 return (iocbp->ulpStatus == IOSTAT_LOCAL_REJECT &&
3455 (iocbp->un.ulpWord[4] == IOERR_SLI_ABORTED ||
3456 iocbp->un.ulpWord[4] == IOERR_LINK_DOWN ||
3457 iocbp->un.ulpWord[4] == IOERR_SLI_DOWN));
3458}
James Smart84774a42008-08-24 21:50:06 -04003459
3460#define MENLO_TRANSPORT_TYPE 0xfe
3461#define MENLO_CONTEXT 0
3462#define MENLO_PU 3
3463#define MENLO_TIMEOUT 30
3464#define SETVAR_MLOMNT 0x103107
3465#define SETVAR_MLORST 0x103007