Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Low-Level PCI Access for i386 machines. |
| 3 | * |
| 4 | * (c) 1999 Martin Mares <mj@ucw.cz> |
| 5 | */ |
| 6 | |
| 7 | #undef DEBUG |
| 8 | |
| 9 | #ifdef DEBUG |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 10 | #define DBG(fmt, ...) printk(fmt, ##__VA_ARGS__) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | #else |
Joe Perches | c767a54 | 2012-05-21 19:50:07 -0700 | [diff] [blame] | 12 | #define DBG(fmt, ...) \ |
| 13 | do { \ |
| 14 | if (0) \ |
| 15 | printk(fmt, ##__VA_ARGS__); \ |
| 16 | } while (0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | #endif |
| 18 | |
| 19 | #define PCI_PROBE_BIOS 0x0001 |
| 20 | #define PCI_PROBE_CONF1 0x0002 |
| 21 | #define PCI_PROBE_CONF2 0x0004 |
| 22 | #define PCI_PROBE_MMCONF 0x0008 |
Linus Torvalds | 79e453d | 2006-09-19 08:15:22 -0700 | [diff] [blame] | 23 | #define PCI_PROBE_MASK 0x000f |
Andi Kleen | 0637a70 | 2006-09-26 10:52:41 +0200 | [diff] [blame] | 24 | #define PCI_PROBE_NOEARLY 0x0010 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 | #define PCI_NO_CHECKS 0x0400 |
| 27 | #define PCI_USE_PIRQ_MASK 0x0800 |
| 28 | #define PCI_ASSIGN_ROMS 0x1000 |
| 29 | #define PCI_BIOS_IRQ_SCAN 0x2000 |
| 30 | #define PCI_ASSIGN_ALL_BUSSES 0x4000 |
Gary Hade | 036fff4 | 2007-10-03 15:56:14 -0700 | [diff] [blame] | 31 | #define PCI_CAN_SKIP_ISA_ALIGN 0x8000 |
Linus Torvalds | 236e946 | 2009-06-24 16:23:03 -0700 | [diff] [blame] | 32 | #define PCI_USE__CRS 0x10000 |
Yinghai Lu | 5f0b297 | 2008-04-14 16:08:25 -0700 | [diff] [blame] | 33 | #define PCI_CHECK_ENABLE_AMD_MMCONF 0x20000 |
Robert Richter | 3a27dd1 | 2008-06-12 20:19:23 +0200 | [diff] [blame] | 34 | #define PCI_HAS_IO_ECS 0x40000 |
Linus Torvalds | dc7c65d | 2008-07-16 17:25:46 -0700 | [diff] [blame] | 35 | #define PCI_NOASSIGN_ROMS 0x80000 |
Bjorn Helgaas | 7bc5e3f | 2010-02-23 10:24:41 -0700 | [diff] [blame] | 36 | #define PCI_ROOT_NO_CRS 0x100000 |
Mike Habeck | 7bd1c36 | 2010-05-12 11:14:32 -0700 | [diff] [blame] | 37 | #define PCI_NOASSIGN_BARS 0x200000 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 38 | |
| 39 | extern unsigned int pci_probe; |
jayalk@intworks.biz | 120bb42 | 2005-03-21 20:20:42 -0800 | [diff] [blame] | 40 | extern unsigned long pirq_table_addr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | |
Matt Domsch | 6b4b78f | 2006-09-29 15:23:23 -0500 | [diff] [blame] | 42 | enum pci_bf_sort_state { |
| 43 | pci_bf_sort_default, |
| 44 | pci_force_nobf, |
| 45 | pci_force_bf, |
| 46 | pci_dmi_bf, |
| 47 | }; |
| 48 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | /* pci-i386.c */ |
| 50 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | void pcibios_resource_survey(void); |
Alex Nixon | 44de339 | 2010-03-18 14:28:12 -0400 | [diff] [blame] | 52 | void pcibios_set_cache_line_size(void); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 53 | |
| 54 | /* pci-pc.c */ |
| 55 | |
| 56 | extern int pcibios_last_bus; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 57 | extern struct pci_ops pci_root_ops; |
| 58 | |
Aristeu Rozanski | 5707b24 | 2009-07-09 22:21:13 -0300 | [diff] [blame] | 59 | void pcibios_scan_specific_bus(int busn); |
| 60 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 61 | /* pci-irq.c */ |
| 62 | |
| 63 | struct irq_info { |
| 64 | u8 bus, devfn; /* Bus, device and function */ |
| 65 | struct { |
Jaswinder Singh Rajput | 8248771 | 2008-12-27 18:32:28 +0530 | [diff] [blame] | 66 | u8 link; /* IRQ line ID, chipset dependent, |
| 67 | 0 = not routed */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 68 | u16 bitmap; /* Available IRQs */ |
| 69 | } __attribute__((packed)) irq[4]; |
| 70 | u8 slot; /* Slot number, 0=onboard */ |
| 71 | u8 rfu; |
| 72 | } __attribute__((packed)); |
| 73 | |
| 74 | struct irq_routing_table { |
| 75 | u32 signature; /* PIRQ_SIGNATURE should be here */ |
| 76 | u16 version; /* PIRQ_VERSION */ |
| 77 | u16 size; /* Table size in bytes */ |
| 78 | u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */ |
Jaswinder Singh Rajput | 8248771 | 2008-12-27 18:32:28 +0530 | [diff] [blame] | 79 | u16 exclusive_irqs; /* IRQs devoted exclusively to |
| 80 | PCI usage */ |
| 81 | u16 rtr_vendor, rtr_device; /* Vendor and device ID of |
| 82 | interrupt router */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 | u32 miniport_data; /* Crap */ |
| 84 | u8 rfu[11]; |
Jaswinder Singh Rajput | 8248771 | 2008-12-27 18:32:28 +0530 | [diff] [blame] | 85 | u8 checksum; /* Modulo 256 checksum must give 0 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 86 | struct irq_info slots[0]; |
| 87 | } __attribute__((packed)); |
| 88 | |
| 89 | extern unsigned int pcibios_irq_mask; |
| 90 | |
Thomas Gleixner | d19f61f | 2010-02-17 14:35:25 +0000 | [diff] [blame] | 91 | extern raw_spinlock_t pci_config_lock; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | |
| 93 | extern int (*pcibios_enable_irq)(struct pci_dev *dev); |
David Shaohua Li | 87bec66 | 2005-07-27 23:02:00 -0400 | [diff] [blame] | 94 | extern void (*pcibios_disable_irq)(struct pci_dev *dev); |
Andi Kleen | 928cf8c | 2005-12-12 22:17:10 -0800 | [diff] [blame] | 95 | |
Matthew Wilcox | b6ce068 | 2008-02-10 09:45:28 -0500 | [diff] [blame] | 96 | struct pci_raw_ops { |
| 97 | int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn, |
| 98 | int reg, int len, u32 *val); |
| 99 | int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn, |
| 100 | int reg, int len, u32 val); |
| 101 | }; |
| 102 | |
Jan Beulich | 72da0b0 | 2011-09-15 08:58:51 +0100 | [diff] [blame] | 103 | extern const struct pci_raw_ops *raw_pci_ops; |
| 104 | extern const struct pci_raw_ops *raw_pci_ext_ops; |
Matthew Wilcox | b6ce068 | 2008-02-10 09:45:28 -0500 | [diff] [blame] | 105 | |
Jiang Liu | c0fa407 | 2012-06-22 14:55:17 +0800 | [diff] [blame] | 106 | extern const struct pci_raw_ops pci_mmcfg; |
Jan Beulich | 72da0b0 | 2011-09-15 08:58:51 +0100 | [diff] [blame] | 107 | extern const struct pci_raw_ops pci_direct_conf1; |
H. Peter Anvin | 14d7ca5 | 2008-11-11 16:19:48 -0800 | [diff] [blame] | 108 | extern bool port_cf9_safe; |
Andi Kleen | 928cf8c | 2005-12-12 22:17:10 -0800 | [diff] [blame] | 109 | |
Robert Richter | 8dd779b | 2008-07-02 22:50:29 +0200 | [diff] [blame] | 110 | /* arch_initcall level */ |
Andi Kleen | 5e544d6 | 2006-09-26 10:52:40 +0200 | [diff] [blame] | 111 | extern int pci_direct_probe(void); |
| 112 | extern void pci_direct_init(int type); |
Andi Kleen | 92c05fc | 2006-03-23 14:35:12 -0800 | [diff] [blame] | 113 | extern void pci_pcbios_init(void); |
Robert Richter | 8dd779b | 2008-07-02 22:50:29 +0200 | [diff] [blame] | 114 | extern void __init dmi_check_pciprobe(void); |
| 115 | extern void __init dmi_check_skip_isa_align(void); |
| 116 | |
| 117 | /* some common used subsys_initcalls */ |
| 118 | extern int __init pci_acpi_init(void); |
Thomas Gleixner | ab3b379 | 2009-08-29 17:47:33 +0200 | [diff] [blame] | 119 | extern void __init pcibios_irq_init(void); |
Robert Richter | 8dd779b | 2008-07-02 22:50:29 +0200 | [diff] [blame] | 120 | extern int __init pcibios_init(void); |
Thomas Gleixner | b72d0db | 2009-08-29 16:24:51 +0200 | [diff] [blame] | 121 | extern int pci_legacy_init(void); |
Thomas Gleixner | 9325a28 | 2009-08-29 17:51:26 +0200 | [diff] [blame] | 122 | extern void pcibios_fixup_irqs(void); |
Andi Kleen | 5e544d6 | 2006-09-26 10:52:40 +0200 | [diff] [blame] | 123 | |
Olivier Galibert | b786739 | 2007-02-13 13:26:20 +0100 | [diff] [blame] | 124 | /* pci-mmconfig.c */ |
| 125 | |
Bjorn Helgaas | 56ddf4d | 2009-11-13 17:34:29 -0700 | [diff] [blame] | 126 | /* "PCI MMCONFIG %04x [bus %02x-%02x]" */ |
| 127 | #define PCI_MMCFG_RESOURCE_NAME_LEN (22 + 4 + 2 + 2) |
| 128 | |
Bjorn Helgaas | d215a9c | 2009-11-13 17:34:13 -0700 | [diff] [blame] | 129 | struct pci_mmcfg_region { |
Bjorn Helgaas | ff097dd | 2009-11-13 17:34:49 -0700 | [diff] [blame] | 130 | struct list_head list; |
Bjorn Helgaas | 56ddf4d | 2009-11-13 17:34:29 -0700 | [diff] [blame] | 131 | struct resource res; |
Bjorn Helgaas | d215a9c | 2009-11-13 17:34:13 -0700 | [diff] [blame] | 132 | u64 address; |
Bjorn Helgaas | 3f0f550 | 2009-11-13 17:34:39 -0700 | [diff] [blame] | 133 | char __iomem *virt; |
Bjorn Helgaas | d7e6b66 | 2009-11-13 17:34:18 -0700 | [diff] [blame] | 134 | u16 segment; |
| 135 | u8 start_bus; |
| 136 | u8 end_bus; |
Bjorn Helgaas | 56ddf4d | 2009-11-13 17:34:29 -0700 | [diff] [blame] | 137 | char name[PCI_MMCFG_RESOURCE_NAME_LEN]; |
Bjorn Helgaas | d215a9c | 2009-11-13 17:34:13 -0700 | [diff] [blame] | 138 | }; |
| 139 | |
OGAWA Hirofumi | 429d512 | 2007-02-13 13:26:20 +0100 | [diff] [blame] | 140 | extern int __init pci_mmcfg_arch_init(void); |
Yinghai Lu | 0b64ad7 | 2008-02-15 01:28:41 -0800 | [diff] [blame] | 141 | extern void __init pci_mmcfg_arch_free(void); |
Greg Kroah-Hartman | a18e369 | 2012-12-21 14:02:53 -0800 | [diff] [blame] | 142 | extern int pci_mmcfg_arch_map(struct pci_mmcfg_region *cfg); |
Jiang Liu | 9cf0105 | 2012-06-22 14:55:13 +0800 | [diff] [blame] | 143 | extern void pci_mmcfg_arch_unmap(struct pci_mmcfg_region *cfg); |
Greg Kroah-Hartman | a18e369 | 2012-12-21 14:02:53 -0800 | [diff] [blame] | 144 | extern int pci_mmconfig_insert(struct device *dev, u16 seg, u8 start, u8 end, |
| 145 | phys_addr_t addr); |
Jiang Liu | 9c95111 | 2012-06-22 14:55:15 +0800 | [diff] [blame] | 146 | extern int pci_mmconfig_delete(u16 seg, u8 start, u8 end); |
Bjorn Helgaas | f6e1d8c | 2009-11-13 17:35:04 -0700 | [diff] [blame] | 147 | extern struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus); |
dean gaudet | 3320ad9 | 2007-08-10 22:30:59 +0200 | [diff] [blame] | 148 | |
Bjorn Helgaas | ff097dd | 2009-11-13 17:34:49 -0700 | [diff] [blame] | 149 | extern struct list_head pci_mmcfg_list; |
Len Brown | c4bf2f3 | 2009-06-11 23:53:55 -0400 | [diff] [blame] | 150 | |
Bjorn Helgaas | df5eb1d | 2009-11-13 17:34:08 -0700 | [diff] [blame] | 151 | #define PCI_MMCFG_BUS_OFFSET(bus) ((bus) << 20) |
| 152 | |
dean gaudet | 3320ad9 | 2007-08-10 22:30:59 +0200 | [diff] [blame] | 153 | /* |
| 154 | * AMD Fam10h CPUs are buggy, and cannot access MMIO config space |
| 155 | * on their northbrige except through the * %eax register. As such, you MUST |
| 156 | * NOT use normal IOMEM accesses, you need to only use the magic mmio-config |
| 157 | * accessor functions. |
| 158 | * In fact just use pci_config_*, nothing else please. |
| 159 | */ |
| 160 | static inline unsigned char mmio_config_readb(void __iomem *pos) |
| 161 | { |
| 162 | u8 val; |
| 163 | asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos)); |
| 164 | return val; |
| 165 | } |
| 166 | |
| 167 | static inline unsigned short mmio_config_readw(void __iomem *pos) |
| 168 | { |
| 169 | u16 val; |
| 170 | asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos)); |
| 171 | return val; |
| 172 | } |
| 173 | |
| 174 | static inline unsigned int mmio_config_readl(void __iomem *pos) |
| 175 | { |
| 176 | u32 val; |
| 177 | asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos)); |
| 178 | return val; |
| 179 | } |
| 180 | |
| 181 | static inline void mmio_config_writeb(void __iomem *pos, u8 val) |
| 182 | { |
Jaswinder Singh Rajput | 8248771 | 2008-12-27 18:32:28 +0530 | [diff] [blame] | 183 | asm volatile("movb %%al,(%1)" : : "a" (val), "r" (pos) : "memory"); |
dean gaudet | 3320ad9 | 2007-08-10 22:30:59 +0200 | [diff] [blame] | 184 | } |
| 185 | |
| 186 | static inline void mmio_config_writew(void __iomem *pos, u16 val) |
| 187 | { |
Jaswinder Singh Rajput | 8248771 | 2008-12-27 18:32:28 +0530 | [diff] [blame] | 188 | asm volatile("movw %%ax,(%1)" : : "a" (val), "r" (pos) : "memory"); |
dean gaudet | 3320ad9 | 2007-08-10 22:30:59 +0200 | [diff] [blame] | 189 | } |
| 190 | |
| 191 | static inline void mmio_config_writel(void __iomem *pos, u32 val) |
| 192 | { |
Jaswinder Singh Rajput | 8248771 | 2008-12-27 18:32:28 +0530 | [diff] [blame] | 193 | asm volatile("movl %%eax,(%1)" : : "a" (val), "r" (pos) : "memory"); |
dean gaudet | 3320ad9 | 2007-08-10 22:30:59 +0200 | [diff] [blame] | 194 | } |
Thomas Gleixner | b72d0db | 2009-08-29 16:24:51 +0200 | [diff] [blame] | 195 | |
| 196 | #ifdef CONFIG_PCI |
| 197 | # ifdef CONFIG_ACPI |
| 198 | # define x86_default_pci_init pci_acpi_init |
| 199 | # else |
| 200 | # define x86_default_pci_init pci_legacy_init |
| 201 | # endif |
Thomas Gleixner | ab3b379 | 2009-08-29 17:47:33 +0200 | [diff] [blame] | 202 | # define x86_default_pci_init_irq pcibios_irq_init |
Thomas Gleixner | 9325a28 | 2009-08-29 17:51:26 +0200 | [diff] [blame] | 203 | # define x86_default_pci_fixup_irqs pcibios_fixup_irqs |
Thomas Gleixner | b72d0db | 2009-08-29 16:24:51 +0200 | [diff] [blame] | 204 | #else |
| 205 | # define x86_default_pci_init NULL |
Thomas Gleixner | ab3b379 | 2009-08-29 17:47:33 +0200 | [diff] [blame] | 206 | # define x86_default_pci_init_irq NULL |
Thomas Gleixner | 9325a28 | 2009-08-29 17:51:26 +0200 | [diff] [blame] | 207 | # define x86_default_pci_fixup_irqs NULL |
Thomas Gleixner | b72d0db | 2009-08-29 16:24:51 +0200 | [diff] [blame] | 208 | #endif |