blob: 6a635bd39867bd8c996229790bf3197b8b3b9d5f [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_IRQ_VECTORS_H
2#define _ASM_X86_IRQ_VECTORS_H
Thomas Gleixner9b7dc562008-05-02 20:10:09 +02003
Ingo Molnar9fc2e792009-01-31 02:48:17 +01004/*
5 * Linux IRQ vector layout.
6 *
7 * There are 256 IDT entries (per CPU - each entry is 8 bytes) which can
8 * be defined by Linux. They are used as a jump table by the CPU when a
9 * given vector is triggered - by a CPU-external, CPU-internal or
10 * software-triggered event.
11 *
12 * Linux sets the kernel code address each entry jumps to early during
13 * bootup, and never changes them. This is the general layout of the
14 * IDT entries:
15 *
16 * Vectors 0 ... 31 : system traps and exceptions - hardcoded events
17 * Vectors 32 ... 127 : device interrupts
18 * Vector 128 : legacy int80 syscall interface
19 * Vectors 129 ... 237 : device interrupts
20 * Vectors 238 ... 255 : special interrupts
21 *
22 * 64-bit x86 has per CPU IDT tables, 32-bit has one shared IDT table.
23 *
24 * This file enumerates the exact layout of them:
25 */
26
27#define NMI_VECTOR 0x02
Andi Kleen8fa8dd92009-05-27 21:56:58 +020028#define MCE_VECTOR 0x12
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020029
30/*
31 * IDT vectors usable for external interrupt sources start
32 * at 0x20:
33 */
Ingo Molnar9fc2e792009-01-31 02:48:17 +010034#define FIRST_EXTERNAL_VECTOR 0x20
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020035
36#ifdef CONFIG_X86_32
Ingo Molnar9fc2e792009-01-31 02:48:17 +010037# define SYSCALL_VECTOR 0x80
Pekka Enbergac3048d2009-04-09 11:52:29 +030038# define IA32_SYSCALL_VECTOR 0x80
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020039#else
Ingo Molnar9fc2e792009-01-31 02:48:17 +010040# define IA32_SYSCALL_VECTOR 0x80
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020041#endif
42
43/*
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020044 * Reserve the lowest usable priority level 0x20 - 0x2f for triggering
Yinghai Lu497c9a12008-08-19 20:50:28 -070045 * cleanup after irq migration.
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020046 */
Ingo Molnar9fc2e792009-01-31 02:48:17 +010047#define IRQ_MOVE_CLEANUP_VECTOR FIRST_EXTERNAL_VECTOR
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020048
49/*
Yinghai Lu497c9a12008-08-19 20:50:28 -070050 * Vectors 0x30-0x3f are used for ISA interrupts.
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020051 */
Ingo Molnar9fc2e792009-01-31 02:48:17 +010052#define IRQ0_VECTOR (FIRST_EXTERNAL_VECTOR + 0x10)
53
54#define IRQ1_VECTOR (IRQ0_VECTOR + 1)
55#define IRQ2_VECTOR (IRQ0_VECTOR + 2)
56#define IRQ3_VECTOR (IRQ0_VECTOR + 3)
57#define IRQ4_VECTOR (IRQ0_VECTOR + 4)
58#define IRQ5_VECTOR (IRQ0_VECTOR + 5)
59#define IRQ6_VECTOR (IRQ0_VECTOR + 6)
60#define IRQ7_VECTOR (IRQ0_VECTOR + 7)
61#define IRQ8_VECTOR (IRQ0_VECTOR + 8)
62#define IRQ9_VECTOR (IRQ0_VECTOR + 9)
63#define IRQ10_VECTOR (IRQ0_VECTOR + 10)
64#define IRQ11_VECTOR (IRQ0_VECTOR + 11)
65#define IRQ12_VECTOR (IRQ0_VECTOR + 12)
66#define IRQ13_VECTOR (IRQ0_VECTOR + 13)
67#define IRQ14_VECTOR (IRQ0_VECTOR + 14)
68#define IRQ15_VECTOR (IRQ0_VECTOR + 15)
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020069
70/*
71 * Special IRQ vectors used by the SMP architecture, 0xf0-0xff
72 *
73 * some of the following vectors are 'rare', they are merged
74 * into a single vector (CALL_FUNCTION_VECTOR) to save vector space.
75 * TLB, reschedule and local APIC vectors are performance-critical.
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020076 */
Ingo Molnar5da690d2009-01-31 02:10:03 +010077
78#define SPURIOUS_APIC_VECTOR 0xff
Ingo Molnar647ad942009-01-31 02:06:50 +010079/*
80 * Sanity check
81 */
82#if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
83# error SPURIOUS_APIC_VECTOR definition error
84#endif
85
Ingo Molnar5da690d2009-01-31 02:10:03 +010086#define ERROR_APIC_VECTOR 0xfe
87#define RESCHEDULE_VECTOR 0xfd
88#define CALL_FUNCTION_VECTOR 0xfc
89#define CALL_FUNCTION_SINGLE_VECTOR 0xfb
90#define THERMAL_APIC_VECTOR 0xfa
Andi Kleen7856f6c2009-04-28 23:32:56 +020091#define THRESHOLD_APIC_VECTOR 0xf9
Andi Kleen4ef702c2009-05-27 21:56:52 +020092#define REBOOT_VECTOR 0xf8
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020093
Ingo Molnar5da690d2009-01-31 02:10:03 +010094/* f0-f7 used for spreading out TLB flushes: */
95#define INVALIDATE_TLB_VECTOR_END 0xf7
96#define INVALIDATE_TLB_VECTOR_START 0xf0
Ingo Molnar9fc2e792009-01-31 02:48:17 +010097#define NUM_INVALIDATE_TLB_VECTORS 8
Ingo Molnar5da690d2009-01-31 02:10:03 +010098
Thomas Gleixner9b7dc562008-05-02 20:10:09 +020099/*
100 * Local APIC timer IRQ vector is on a different priority level,
101 * to work around the 'lost local interrupt if more than 2 IRQ
102 * sources per level' errata.
103 */
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100104#define LOCAL_TIMER_VECTOR 0xef
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200105
106/*
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600107 * Generic system vector for platform specific use
108 */
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500109#define X86_PLATFORM_IPI_VECTOR 0xed
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600110
111/*
Peter Zijlstrab6276f32009-04-06 11:45:03 +0200112 * Performance monitoring pending work vector:
113 */
114#define LOCAL_PENDING_VECTOR 0xec
115
Andi Kleen4ef702c2009-05-27 21:56:52 +0200116#define UV_BAU_MESSAGE 0xec
117
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100118/*
Andi Kleenccc3c312009-05-27 21:56:54 +0200119 * Self IPI vector for machine checks
120 */
121#define MCE_SELF_VECTOR 0xeb
122
123/*
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200124 * First APIC vector available to drivers: (vectors 0x30-0xee) we
125 * start at 0x31(0x41) to spread out vectors evenly between priority
126 * levels. (0x80 is the syscall vector)
127 */
Yinghai Lu497c9a12008-08-19 20:50:28 -0700128#define FIRST_DEVICE_VECTOR (IRQ15_VECTOR + 2)
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200129
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100130#define NR_VECTORS 256
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200131
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100132#define FPU_IRQ 13
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200133
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100134#define FIRST_VM86_IRQ 3
135#define LAST_VM86_IRQ 15
Ingo Molnard8106d22009-01-31 03:06:17 +0100136
137#ifndef __ASSEMBLY__
138static inline int invalid_vm86_irq(int irq)
139{
Cyrill Gorcunov57e37292009-02-23 22:56:59 +0300140 return irq < FIRST_VM86_IRQ || irq > LAST_VM86_IRQ;
Ingo Molnard8106d22009-01-31 03:06:17 +0100141}
142#endif
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200143
Ingo Molnar009eb3f2009-01-31 02:56:44 +0100144/*
145 * Size the maximum number of interrupts.
146 *
147 * If the irq_desc[] array has a sparse layout, we can size things
148 * generously - it scales up linearly with the maximum number of CPUs,
149 * and the maximum number of IO-APICs, whichever is higher.
150 *
151 * In other cases we size more conservatively, to not create too large
152 * static arrays.
153 */
154
Ingo Molnar9fc2e792009-01-31 02:48:17 +0100155#define NR_IRQS_LEGACY 16
Yinghai Lu99d093d2008-12-05 18:58:32 -0800156
Ingo Molnar009eb3f2009-01-31 02:56:44 +0100157#define CPU_VECTOR_LIMIT ( 8 * NR_CPUS )
158#define IO_APIC_VECTOR_LIMIT ( 32 * MAX_IO_APICS )
159
Ingo Molnar3e92ab32009-01-31 02:21:42 +0100160#ifdef CONFIG_X86_IO_APIC
Ingo Molnar009eb3f2009-01-31 02:56:44 +0100161# ifdef CONFIG_SPARSE_IRQ
Ingo Molnarc3796982009-01-31 02:50:46 +0100162# define NR_IRQS \
Ingo Molnar009eb3f2009-01-31 02:56:44 +0100163 (CPU_VECTOR_LIMIT > IO_APIC_VECTOR_LIMIT ? \
164 (NR_VECTORS + CPU_VECTOR_LIMIT) : \
165 (NR_VECTORS + IO_APIC_VECTOR_LIMIT))
166# else
167# if NR_CPUS < MAX_IO_APICS
168# define NR_IRQS (NR_VECTORS + 4*CPU_VECTOR_LIMIT)
169# else
170# define NR_IRQS (NR_VECTORS + IO_APIC_VECTOR_LIMIT)
171# endif
Ingo Molnarc3796982009-01-31 02:50:46 +0100172# endif
Ingo Molnar3e92ab32009-01-31 02:21:42 +0100173#else /* !CONFIG_X86_IO_APIC: */
Ingo Molnar009eb3f2009-01-31 02:56:44 +0100174# define NR_IRQS NR_IRQS_LEGACY
Yinghai Lu1b489762008-11-04 14:10:13 -0800175#endif
Thomas Gleixner9b7dc562008-05-02 20:10:09 +0200176
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700177#endif /* _ASM_X86_IRQ_VECTORS_H */