H. Peter Anvin | 1965aae | 2008-10-22 22:26:29 -0700 | [diff] [blame] | 1 | #ifndef _ASM_X86_IRQ_VECTORS_H |
| 2 | #define _ASM_X86_IRQ_VECTORS_H |
Thomas Gleixner | 9b7dc56 | 2008-05-02 20:10:09 +0200 | [diff] [blame] | 3 | |
Ingo Molnar | 9fc2e79 | 2009-01-31 02:48:17 +0100 | [diff] [blame] | 4 | /* |
| 5 | * Linux IRQ vector layout. |
| 6 | * |
| 7 | * There are 256 IDT entries (per CPU - each entry is 8 bytes) which can |
| 8 | * be defined by Linux. They are used as a jump table by the CPU when a |
| 9 | * given vector is triggered - by a CPU-external, CPU-internal or |
| 10 | * software-triggered event. |
| 11 | * |
| 12 | * Linux sets the kernel code address each entry jumps to early during |
| 13 | * bootup, and never changes them. This is the general layout of the |
| 14 | * IDT entries: |
| 15 | * |
| 16 | * Vectors 0 ... 31 : system traps and exceptions - hardcoded events |
| 17 | * Vectors 32 ... 127 : device interrupts |
| 18 | * Vector 128 : legacy int80 syscall interface |
| 19 | * Vectors 129 ... 237 : device interrupts |
| 20 | * Vectors 238 ... 255 : special interrupts |
| 21 | * |
| 22 | * 64-bit x86 has per CPU IDT tables, 32-bit has one shared IDT table. |
| 23 | * |
| 24 | * This file enumerates the exact layout of them: |
| 25 | */ |
| 26 | |
| 27 | #define NMI_VECTOR 0x02 |
Andi Kleen | 8fa8dd9 | 2009-05-27 21:56:58 +0200 | [diff] [blame] | 28 | #define MCE_VECTOR 0x12 |
Thomas Gleixner | 9b7dc56 | 2008-05-02 20:10:09 +0200 | [diff] [blame] | 29 | |
| 30 | /* |
| 31 | * IDT vectors usable for external interrupt sources start |
| 32 | * at 0x20: |
| 33 | */ |
Ingo Molnar | 9fc2e79 | 2009-01-31 02:48:17 +0100 | [diff] [blame] | 34 | #define FIRST_EXTERNAL_VECTOR 0x20 |
Thomas Gleixner | 9b7dc56 | 2008-05-02 20:10:09 +0200 | [diff] [blame] | 35 | |
| 36 | #ifdef CONFIG_X86_32 |
Ingo Molnar | 9fc2e79 | 2009-01-31 02:48:17 +0100 | [diff] [blame] | 37 | # define SYSCALL_VECTOR 0x80 |
Pekka Enberg | ac3048d | 2009-04-09 11:52:29 +0300 | [diff] [blame] | 38 | # define IA32_SYSCALL_VECTOR 0x80 |
Thomas Gleixner | 9b7dc56 | 2008-05-02 20:10:09 +0200 | [diff] [blame] | 39 | #else |
Ingo Molnar | 9fc2e79 | 2009-01-31 02:48:17 +0100 | [diff] [blame] | 40 | # define IA32_SYSCALL_VECTOR 0x80 |
Thomas Gleixner | 9b7dc56 | 2008-05-02 20:10:09 +0200 | [diff] [blame] | 41 | #endif |
| 42 | |
| 43 | /* |
Thomas Gleixner | 9b7dc56 | 2008-05-02 20:10:09 +0200 | [diff] [blame] | 44 | * Reserve the lowest usable priority level 0x20 - 0x2f for triggering |
Yinghai Lu | 497c9a1 | 2008-08-19 20:50:28 -0700 | [diff] [blame] | 45 | * cleanup after irq migration. |
Thomas Gleixner | 9b7dc56 | 2008-05-02 20:10:09 +0200 | [diff] [blame] | 46 | */ |
Ingo Molnar | 9fc2e79 | 2009-01-31 02:48:17 +0100 | [diff] [blame] | 47 | #define IRQ_MOVE_CLEANUP_VECTOR FIRST_EXTERNAL_VECTOR |
Thomas Gleixner | 9b7dc56 | 2008-05-02 20:10:09 +0200 | [diff] [blame] | 48 | |
| 49 | /* |
Yinghai Lu | 497c9a1 | 2008-08-19 20:50:28 -0700 | [diff] [blame] | 50 | * Vectors 0x30-0x3f are used for ISA interrupts. |
Thomas Gleixner | 9b7dc56 | 2008-05-02 20:10:09 +0200 | [diff] [blame] | 51 | */ |
Ingo Molnar | 9fc2e79 | 2009-01-31 02:48:17 +0100 | [diff] [blame] | 52 | #define IRQ0_VECTOR (FIRST_EXTERNAL_VECTOR + 0x10) |
| 53 | |
| 54 | #define IRQ1_VECTOR (IRQ0_VECTOR + 1) |
| 55 | #define IRQ2_VECTOR (IRQ0_VECTOR + 2) |
| 56 | #define IRQ3_VECTOR (IRQ0_VECTOR + 3) |
| 57 | #define IRQ4_VECTOR (IRQ0_VECTOR + 4) |
| 58 | #define IRQ5_VECTOR (IRQ0_VECTOR + 5) |
| 59 | #define IRQ6_VECTOR (IRQ0_VECTOR + 6) |
| 60 | #define IRQ7_VECTOR (IRQ0_VECTOR + 7) |
| 61 | #define IRQ8_VECTOR (IRQ0_VECTOR + 8) |
| 62 | #define IRQ9_VECTOR (IRQ0_VECTOR + 9) |
| 63 | #define IRQ10_VECTOR (IRQ0_VECTOR + 10) |
| 64 | #define IRQ11_VECTOR (IRQ0_VECTOR + 11) |
| 65 | #define IRQ12_VECTOR (IRQ0_VECTOR + 12) |
| 66 | #define IRQ13_VECTOR (IRQ0_VECTOR + 13) |
| 67 | #define IRQ14_VECTOR (IRQ0_VECTOR + 14) |
| 68 | #define IRQ15_VECTOR (IRQ0_VECTOR + 15) |
Thomas Gleixner | 9b7dc56 | 2008-05-02 20:10:09 +0200 | [diff] [blame] | 69 | |
| 70 | /* |
| 71 | * Special IRQ vectors used by the SMP architecture, 0xf0-0xff |
| 72 | * |
| 73 | * some of the following vectors are 'rare', they are merged |
| 74 | * into a single vector (CALL_FUNCTION_VECTOR) to save vector space. |
| 75 | * TLB, reschedule and local APIC vectors are performance-critical. |
Thomas Gleixner | 9b7dc56 | 2008-05-02 20:10:09 +0200 | [diff] [blame] | 76 | */ |
Ingo Molnar | 5da690d | 2009-01-31 02:10:03 +0100 | [diff] [blame] | 77 | |
| 78 | #define SPURIOUS_APIC_VECTOR 0xff |
Ingo Molnar | 647ad94 | 2009-01-31 02:06:50 +0100 | [diff] [blame] | 79 | /* |
| 80 | * Sanity check |
| 81 | */ |
| 82 | #if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F) |
| 83 | # error SPURIOUS_APIC_VECTOR definition error |
| 84 | #endif |
| 85 | |
Ingo Molnar | 5da690d | 2009-01-31 02:10:03 +0100 | [diff] [blame] | 86 | #define ERROR_APIC_VECTOR 0xfe |
| 87 | #define RESCHEDULE_VECTOR 0xfd |
| 88 | #define CALL_FUNCTION_VECTOR 0xfc |
| 89 | #define CALL_FUNCTION_SINGLE_VECTOR 0xfb |
| 90 | #define THERMAL_APIC_VECTOR 0xfa |
Andi Kleen | 7856f6c | 2009-04-28 23:32:56 +0200 | [diff] [blame] | 91 | #define THRESHOLD_APIC_VECTOR 0xf9 |
Andi Kleen | 4ef702c | 2009-05-27 21:56:52 +0200 | [diff] [blame] | 92 | #define REBOOT_VECTOR 0xf8 |
Thomas Gleixner | 9b7dc56 | 2008-05-02 20:10:09 +0200 | [diff] [blame] | 93 | |
Ingo Molnar | 5da690d | 2009-01-31 02:10:03 +0100 | [diff] [blame] | 94 | /* f0-f7 used for spreading out TLB flushes: */ |
| 95 | #define INVALIDATE_TLB_VECTOR_END 0xf7 |
| 96 | #define INVALIDATE_TLB_VECTOR_START 0xf0 |
Ingo Molnar | 9fc2e79 | 2009-01-31 02:48:17 +0100 | [diff] [blame] | 97 | #define NUM_INVALIDATE_TLB_VECTORS 8 |
Ingo Molnar | 5da690d | 2009-01-31 02:10:03 +0100 | [diff] [blame] | 98 | |
Thomas Gleixner | 9b7dc56 | 2008-05-02 20:10:09 +0200 | [diff] [blame] | 99 | /* |
| 100 | * Local APIC timer IRQ vector is on a different priority level, |
| 101 | * to work around the 'lost local interrupt if more than 2 IRQ |
| 102 | * sources per level' errata. |
| 103 | */ |
Ingo Molnar | 9fc2e79 | 2009-01-31 02:48:17 +0100 | [diff] [blame] | 104 | #define LOCAL_TIMER_VECTOR 0xef |
Thomas Gleixner | 9b7dc56 | 2008-05-02 20:10:09 +0200 | [diff] [blame] | 105 | |
| 106 | /* |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 107 | * Generic system vector for platform specific use |
| 108 | */ |
Dimitri Sivanich | 4a4de9c | 2009-10-14 09:22:57 -0500 | [diff] [blame] | 109 | #define X86_PLATFORM_IPI_VECTOR 0xed |
Dimitri Sivanich | acaabe7 | 2009-03-04 12:56:05 -0600 | [diff] [blame] | 110 | |
| 111 | /* |
Peter Zijlstra | b6276f3 | 2009-04-06 11:45:03 +0200 | [diff] [blame] | 112 | * Performance monitoring pending work vector: |
| 113 | */ |
| 114 | #define LOCAL_PENDING_VECTOR 0xec |
| 115 | |
Andi Kleen | 4ef702c | 2009-05-27 21:56:52 +0200 | [diff] [blame] | 116 | #define UV_BAU_MESSAGE 0xec |
| 117 | |
Ingo Molnar | 9fc2e79 | 2009-01-31 02:48:17 +0100 | [diff] [blame] | 118 | /* |
Andi Kleen | ccc3c31 | 2009-05-27 21:56:54 +0200 | [diff] [blame] | 119 | * Self IPI vector for machine checks |
| 120 | */ |
| 121 | #define MCE_SELF_VECTOR 0xeb |
| 122 | |
| 123 | /* |
Thomas Gleixner | 9b7dc56 | 2008-05-02 20:10:09 +0200 | [diff] [blame] | 124 | * First APIC vector available to drivers: (vectors 0x30-0xee) we |
| 125 | * start at 0x31(0x41) to spread out vectors evenly between priority |
| 126 | * levels. (0x80 is the syscall vector) |
| 127 | */ |
Yinghai Lu | 497c9a1 | 2008-08-19 20:50:28 -0700 | [diff] [blame] | 128 | #define FIRST_DEVICE_VECTOR (IRQ15_VECTOR + 2) |
Thomas Gleixner | 9b7dc56 | 2008-05-02 20:10:09 +0200 | [diff] [blame] | 129 | |
Ingo Molnar | 9fc2e79 | 2009-01-31 02:48:17 +0100 | [diff] [blame] | 130 | #define NR_VECTORS 256 |
Thomas Gleixner | 9b7dc56 | 2008-05-02 20:10:09 +0200 | [diff] [blame] | 131 | |
Ingo Molnar | 9fc2e79 | 2009-01-31 02:48:17 +0100 | [diff] [blame] | 132 | #define FPU_IRQ 13 |
Thomas Gleixner | 9b7dc56 | 2008-05-02 20:10:09 +0200 | [diff] [blame] | 133 | |
Ingo Molnar | 9fc2e79 | 2009-01-31 02:48:17 +0100 | [diff] [blame] | 134 | #define FIRST_VM86_IRQ 3 |
| 135 | #define LAST_VM86_IRQ 15 |
Ingo Molnar | d8106d2 | 2009-01-31 03:06:17 +0100 | [diff] [blame] | 136 | |
| 137 | #ifndef __ASSEMBLY__ |
| 138 | static inline int invalid_vm86_irq(int irq) |
| 139 | { |
Cyrill Gorcunov | 57e3729 | 2009-02-23 22:56:59 +0300 | [diff] [blame] | 140 | return irq < FIRST_VM86_IRQ || irq > LAST_VM86_IRQ; |
Ingo Molnar | d8106d2 | 2009-01-31 03:06:17 +0100 | [diff] [blame] | 141 | } |
| 142 | #endif |
Thomas Gleixner | 9b7dc56 | 2008-05-02 20:10:09 +0200 | [diff] [blame] | 143 | |
Ingo Molnar | 009eb3f | 2009-01-31 02:56:44 +0100 | [diff] [blame] | 144 | /* |
| 145 | * Size the maximum number of interrupts. |
| 146 | * |
| 147 | * If the irq_desc[] array has a sparse layout, we can size things |
| 148 | * generously - it scales up linearly with the maximum number of CPUs, |
| 149 | * and the maximum number of IO-APICs, whichever is higher. |
| 150 | * |
| 151 | * In other cases we size more conservatively, to not create too large |
| 152 | * static arrays. |
| 153 | */ |
| 154 | |
Ingo Molnar | 9fc2e79 | 2009-01-31 02:48:17 +0100 | [diff] [blame] | 155 | #define NR_IRQS_LEGACY 16 |
Yinghai Lu | 99d093d | 2008-12-05 18:58:32 -0800 | [diff] [blame] | 156 | |
Ingo Molnar | 009eb3f | 2009-01-31 02:56:44 +0100 | [diff] [blame] | 157 | #define CPU_VECTOR_LIMIT ( 8 * NR_CPUS ) |
| 158 | #define IO_APIC_VECTOR_LIMIT ( 32 * MAX_IO_APICS ) |
| 159 | |
Ingo Molnar | 3e92ab3 | 2009-01-31 02:21:42 +0100 | [diff] [blame] | 160 | #ifdef CONFIG_X86_IO_APIC |
Ingo Molnar | 009eb3f | 2009-01-31 02:56:44 +0100 | [diff] [blame] | 161 | # ifdef CONFIG_SPARSE_IRQ |
Ingo Molnar | c379698 | 2009-01-31 02:50:46 +0100 | [diff] [blame] | 162 | # define NR_IRQS \ |
Ingo Molnar | 009eb3f | 2009-01-31 02:56:44 +0100 | [diff] [blame] | 163 | (CPU_VECTOR_LIMIT > IO_APIC_VECTOR_LIMIT ? \ |
| 164 | (NR_VECTORS + CPU_VECTOR_LIMIT) : \ |
| 165 | (NR_VECTORS + IO_APIC_VECTOR_LIMIT)) |
| 166 | # else |
| 167 | # if NR_CPUS < MAX_IO_APICS |
| 168 | # define NR_IRQS (NR_VECTORS + 4*CPU_VECTOR_LIMIT) |
| 169 | # else |
| 170 | # define NR_IRQS (NR_VECTORS + IO_APIC_VECTOR_LIMIT) |
| 171 | # endif |
Ingo Molnar | c379698 | 2009-01-31 02:50:46 +0100 | [diff] [blame] | 172 | # endif |
Ingo Molnar | 3e92ab3 | 2009-01-31 02:21:42 +0100 | [diff] [blame] | 173 | #else /* !CONFIG_X86_IO_APIC: */ |
Ingo Molnar | 009eb3f | 2009-01-31 02:56:44 +0100 | [diff] [blame] | 174 | # define NR_IRQS NR_IRQS_LEGACY |
Yinghai Lu | 1b48976 | 2008-11-04 14:10:13 -0800 | [diff] [blame] | 175 | #endif |
Thomas Gleixner | 9b7dc56 | 2008-05-02 20:10:09 +0200 | [diff] [blame] | 176 | |
H. Peter Anvin | 1965aae | 2008-10-22 22:26:29 -0700 | [diff] [blame] | 177 | #endif /* _ASM_X86_IRQ_VECTORS_H */ |