blob: 1a0ab375ce4370ac5e2b77dcd89e8762ab6e943a [file] [log] [blame]
Giridhar Malavali6e980162010-03-19 17:03:58 -07001/*
2 * QLogic Fibre Channel HBA Driver
Andrew Vasquez07e264b2011-03-30 11:46:23 -07003 * Copyright (c) 2003-2011 QLogic Corporation
Giridhar Malavali6e980162010-03-19 17:03:58 -07004 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
7#ifndef __QLA_BSG_H
8#define __QLA_BSG_H
9
10/* BSG Vendor specific commands */
11#define QL_VND_LOOPBACK 0x01
12#define QL_VND_A84_RESET 0x02
13#define QL_VND_A84_UPDATE_FW 0x03
14#define QL_VND_A84_MGMT_CMD 0x04
15#define QL_VND_IIDMA 0x05
16#define QL_VND_FCP_PRIO_CFG_CMD 0x06
Harish Zunjarraof19af162010-10-15 11:27:43 -070017#define QL_VND_READ_FLASH 0x07
18#define QL_VND_UPDATE_FLASH 0x08
Joe Carnuccio697a4bc2011-08-16 11:31:52 -070019#define QL_VND_SET_FRU_VERSION 0x0B
20#define QL_VND_READ_FRU_STATUS 0x0C
21#define QL_VND_WRITE_FRU_STATUS 0x0D
Joe Carnuccio9ebb5d92012-08-22 14:20:56 -040022#define QL_VND_WRITE_I2C 0x10
23#define QL_VND_READ_I2C 0x11
Joe Carnuccio697a4bc2011-08-16 11:31:52 -070024
25/* BSG Vendor specific subcode returns */
26#define EXT_STATUS_OK 0
27#define EXT_STATUS_ERR 1
28#define EXT_STATUS_INVALID_PARAM 6
29#define EXT_STATUS_MAILBOX 11
30#define EXT_STATUS_NO_MEMORY 17
Giridhar Malavali6e980162010-03-19 17:03:58 -070031
32/* BSG definations for interpreting CommandSent field */
33#define INT_DEF_LB_LOOPBACK_CMD 0
34#define INT_DEF_LB_ECHO_CMD 1
35
Sarang Radke23f2ebd2010-05-28 15:08:21 -070036/* Loopback related definations */
37#define EXTERNAL_LOOPBACK 0xF2
38#define ENABLE_INTERNAL_LOOPBACK 0x02
39#define INTERNAL_LOOPBACK_MASK 0x000E
40#define MAX_ELS_FRAME_PAYLOAD 252
41#define ELS_OPCODE_BYTE 0x10
42
Giridhar Malavali6e980162010-03-19 17:03:58 -070043/* BSG Vendor specific definations */
44#define A84_ISSUE_WRITE_TYPE_CMD 0
45#define A84_ISSUE_READ_TYPE_CMD 1
46#define A84_CLEANUP_CMD 2
47#define A84_ISSUE_RESET_OP_FW 3
48#define A84_ISSUE_RESET_DIAG_FW 4
49#define A84_ISSUE_UPDATE_OPFW_CMD 5
50#define A84_ISSUE_UPDATE_DIAGFW_CMD 6
51
52struct qla84_mgmt_param {
53 union {
54 struct {
55 uint32_t start_addr;
56 } mem; /* for QLA84_MGMT_READ/WRITE_MEM */
57 struct {
58 uint32_t id;
59#define QLA84_MGMT_CONFIG_ID_UIF 1
60#define QLA84_MGMT_CONFIG_ID_FCOE_COS 2
61#define QLA84_MGMT_CONFIG_ID_PAUSE 3
62#define QLA84_MGMT_CONFIG_ID_TIMEOUTS 4
63
64 uint32_t param0;
65 uint32_t param1;
66 } config; /* for QLA84_MGMT_CHNG_CONFIG */
67
68 struct {
69 uint32_t type;
70#define QLA84_MGMT_INFO_CONFIG_LOG_DATA 1 /* Get Config Log Data */
71#define QLA84_MGMT_INFO_LOG_DATA 2 /* Get Log Data */
72#define QLA84_MGMT_INFO_PORT_STAT 3 /* Get Port Statistics */
73#define QLA84_MGMT_INFO_LIF_STAT 4 /* Get LIF Statistics */
74#define QLA84_MGMT_INFO_ASIC_STAT 5 /* Get ASIC Statistics */
75#define QLA84_MGMT_INFO_CONFIG_PARAMS 6 /* Get Config Parameters */
76#define QLA84_MGMT_INFO_PANIC_LOG 7 /* Get Panic Log */
77
78 uint32_t context;
79/*
80* context definitions for QLA84_MGMT_INFO_CONFIG_LOG_DATA
81*/
82#define IC_LOG_DATA_LOG_ID_DEBUG_LOG 0
83#define IC_LOG_DATA_LOG_ID_LEARN_LOG 1
84#define IC_LOG_DATA_LOG_ID_FC_ACL_INGRESS_LOG 2
85#define IC_LOG_DATA_LOG_ID_FC_ACL_EGRESS_LOG 3
86#define IC_LOG_DATA_LOG_ID_ETHERNET_ACL_INGRESS_LOG 4
87#define IC_LOG_DATA_LOG_ID_ETHERNET_ACL_EGRESS_LOG 5
88#define IC_LOG_DATA_LOG_ID_MESSAGE_TRANSMIT_LOG 6
89#define IC_LOG_DATA_LOG_ID_MESSAGE_RECEIVE_LOG 7
90#define IC_LOG_DATA_LOG_ID_LINK_EVENT_LOG 8
91#define IC_LOG_DATA_LOG_ID_DCX_LOG 9
92
93/*
94* context definitions for QLA84_MGMT_INFO_PORT_STAT
95*/
96#define IC_PORT_STATISTICS_PORT_NUMBER_ETHERNET_PORT0 0
97#define IC_PORT_STATISTICS_PORT_NUMBER_ETHERNET_PORT1 1
98#define IC_PORT_STATISTICS_PORT_NUMBER_NSL_PORT0 2
99#define IC_PORT_STATISTICS_PORT_NUMBER_NSL_PORT1 3
100#define IC_PORT_STATISTICS_PORT_NUMBER_FC_PORT0 4
101#define IC_PORT_STATISTICS_PORT_NUMBER_FC_PORT1 5
102
103
104/*
105* context definitions for QLA84_MGMT_INFO_LIF_STAT
106*/
107#define IC_LIF_STATISTICS_LIF_NUMBER_ETHERNET_PORT0 0
108#define IC_LIF_STATISTICS_LIF_NUMBER_ETHERNET_PORT1 1
109#define IC_LIF_STATISTICS_LIF_NUMBER_FC_PORT0 2
110#define IC_LIF_STATISTICS_LIF_NUMBER_FC_PORT1 3
111#define IC_LIF_STATISTICS_LIF_NUMBER_CPU 6
112
113 } info; /* for QLA84_MGMT_GET_INFO */
114 } u;
115};
116
117struct qla84_msg_mgmt {
118 uint16_t cmd;
119#define QLA84_MGMT_READ_MEM 0x00
120#define QLA84_MGMT_WRITE_MEM 0x01
121#define QLA84_MGMT_CHNG_CONFIG 0x02
122#define QLA84_MGMT_GET_INFO 0x03
123 uint16_t rsrvd;
124 struct qla84_mgmt_param mgmtp;/* parameters for cmd */
125 uint32_t len; /* bytes in payload following this struct */
126 uint8_t payload[0]; /* payload for cmd */
127};
128
129struct qla_bsg_a84_mgmt {
130 struct qla84_msg_mgmt mgmt;
131} __attribute__ ((packed));
132
133struct qla_scsi_addr {
134 uint16_t bus;
135 uint16_t target;
136} __attribute__ ((packed));
137
138struct qla_ext_dest_addr {
139 union {
140 uint8_t wwnn[8];
141 uint8_t wwpn[8];
142 uint8_t id[4];
143 struct qla_scsi_addr scsi_addr;
144 } dest_addr;
145 uint16_t dest_type;
146#define EXT_DEF_TYPE_WWPN 2
147 uint16_t lun;
148 uint16_t padding[2];
149} __attribute__ ((packed));
150
151struct qla_port_param {
152 struct qla_ext_dest_addr fc_scsi_addr;
153 uint16_t mode;
154 uint16_t speed;
155} __attribute__ ((packed));
Joe Carnuccio697a4bc2011-08-16 11:31:52 -0700156
157
158/* FRU VPD */
159
160#define MAX_FRU_SIZE 36
161
162struct qla_field_address {
163 uint16_t offset;
164 uint16_t device;
165 uint16_t option;
166} __packed;
167
168struct qla_field_info {
169 uint8_t version[MAX_FRU_SIZE];
170} __packed;
171
172struct qla_image_version {
173 struct qla_field_address field_address;
174 struct qla_field_info field_info;
175} __packed;
176
177struct qla_image_version_list {
178 uint32_t count;
179 struct qla_image_version version[0];
180} __packed;
181
182struct qla_status_reg {
183 struct qla_field_address field_address;
184 uint8_t status_reg;
185 uint8_t reserved[7];
186} __packed;
187
Joe Carnuccio9ebb5d92012-08-22 14:20:56 -0400188struct qla_i2c_access {
189 uint16_t device;
190 uint16_t offset;
191 uint16_t option;
192 uint16_t length;
193 uint8_t buffer[0x40];
194} __packed;
195
Giridhar Malavali6e980162010-03-19 17:03:58 -0700196#endif