blob: 0bc727534108d5a2d5d527e75eaa8020a3ccd239 [file] [log] [blame]
Chris Leechc13c8262006-05-23 17:18:44 -07001/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000021#ifndef LINUX_DMAENGINE_H
22#define LINUX_DMAENGINE_H
David Woodhouse1c0f16e2006-06-27 02:53:56 -070023
Chris Leechc13c8262006-05-23 17:18:44 -070024#include <linux/device.h>
25#include <linux/uio.h>
Paul Gortmaker187f1882011-11-23 20:12:59 -050026#include <linux/bug.h>
Vinod Koul90b44f82011-07-25 19:57:52 +053027#include <linux/scatterlist.h>
Paul Gortmakera8efa9d2011-07-29 16:55:11 +100028#include <linux/bitmap.h>
Viresh Kumardcc043d2012-02-01 16:12:18 +053029#include <linux/types.h>
Paul Gortmakera8efa9d2011-07-29 16:55:11 +100030#include <asm/page.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000031
Chris Leechc13c8262006-05-23 17:18:44 -070032/**
Randy Dunlapfe4ada22006-07-03 19:44:51 -070033 * typedef dma_cookie_t - an opaque DMA cookie
Chris Leechc13c8262006-05-23 17:18:44 -070034 *
35 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
36 */
37typedef s32 dma_cookie_t;
Steven J. Magnani76bd0612010-02-28 22:18:16 -070038#define DMA_MIN_COOKIE 1
39#define DMA_MAX_COOKIE INT_MAX
Chris Leechc13c8262006-05-23 17:18:44 -070040
Dan Carpenter71ea1482013-08-10 10:46:50 +030041static inline int dma_submit_error(dma_cookie_t cookie)
42{
43 return cookie < 0 ? cookie : 0;
44}
Chris Leechc13c8262006-05-23 17:18:44 -070045
46/**
47 * enum dma_status - DMA transaction status
48 * @DMA_SUCCESS: transaction completed successfully
49 * @DMA_IN_PROGRESS: transaction not yet processed
Linus Walleij07934482010-03-26 16:50:49 -070050 * @DMA_PAUSED: transaction is paused
Chris Leechc13c8262006-05-23 17:18:44 -070051 * @DMA_ERROR: transaction failed
52 */
53enum dma_status {
54 DMA_SUCCESS,
55 DMA_IN_PROGRESS,
Linus Walleij07934482010-03-26 16:50:49 -070056 DMA_PAUSED,
Chris Leechc13c8262006-05-23 17:18:44 -070057 DMA_ERROR,
58};
59
60/**
Dan Williams7405f742007-01-02 11:10:43 -070061 * enum dma_transaction_type - DMA transaction types/indexes
Dan Williams138f4c32009-09-08 17:42:51 -070062 *
63 * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
64 * automatically set as dma devices are registered.
Dan Williams7405f742007-01-02 11:10:43 -070065 */
66enum dma_transaction_type {
67 DMA_MEMCPY,
68 DMA_XOR,
Dan Williamsb2f46fd2009-07-14 12:20:36 -070069 DMA_PQ,
Dan Williams099f53c2009-04-08 14:28:37 -070070 DMA_XOR_VAL,
71 DMA_PQ_VAL,
Dan Williams7405f742007-01-02 11:10:43 -070072 DMA_INTERRUPT,
Ira Snydera86ee032010-09-30 11:46:44 +000073 DMA_SG,
Dan Williams59b5ec22009-01-06 11:38:15 -070074 DMA_PRIVATE,
Dan Williams138f4c32009-09-08 17:42:51 -070075 DMA_ASYNC_TX,
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070076 DMA_SLAVE,
Sascha Hauer782bc952010-09-30 13:56:32 +000077 DMA_CYCLIC,
Jassi Brarb14dab72011-10-13 12:33:30 +053078 DMA_INTERLEAVE,
Dan Williams7405f742007-01-02 11:10:43 -070079/* last transaction type for creation of the capabilities mask */
Jassi Brarb14dab72011-10-13 12:33:30 +053080 DMA_TX_TYPE_END,
81};
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -070082
Vinod Koul49920bc2011-10-13 15:15:27 +053083/**
84 * enum dma_transfer_direction - dma transfer mode and direction indicator
85 * @DMA_MEM_TO_MEM: Async/Memcpy mode
86 * @DMA_MEM_TO_DEV: Slave mode & From Memory to Device
87 * @DMA_DEV_TO_MEM: Slave mode & From Device to Memory
88 * @DMA_DEV_TO_DEV: Slave mode & From Device to Device
89 */
90enum dma_transfer_direction {
91 DMA_MEM_TO_MEM,
92 DMA_MEM_TO_DEV,
93 DMA_DEV_TO_MEM,
94 DMA_DEV_TO_DEV,
Shawn Guo62268ce2011-12-13 23:48:03 +080095 DMA_TRANS_NONE,
Vinod Koul49920bc2011-10-13 15:15:27 +053096};
Dan Williams7405f742007-01-02 11:10:43 -070097
98/**
Jassi Brarb14dab72011-10-13 12:33:30 +053099 * Interleaved Transfer Request
100 * ----------------------------
101 * A chunk is collection of contiguous bytes to be transfered.
102 * The gap(in bytes) between two chunks is called inter-chunk-gap(ICG).
103 * ICGs may or maynot change between chunks.
104 * A FRAME is the smallest series of contiguous {chunk,icg} pairs,
105 * that when repeated an integral number of times, specifies the transfer.
106 * A transfer template is specification of a Frame, the number of times
107 * it is to be repeated and other per-transfer attributes.
108 *
109 * Practically, a client driver would have ready a template for each
110 * type of transfer it is going to need during its lifetime and
111 * set only 'src_start' and 'dst_start' before submitting the requests.
112 *
113 *
114 * | Frame-1 | Frame-2 | ~ | Frame-'numf' |
115 * |====....==.===...=...|====....==.===...=...| ~ |====....==.===...=...|
116 *
117 * == Chunk size
118 * ... ICG
119 */
120
121/**
122 * struct data_chunk - Element of scatter-gather list that makes a frame.
123 * @size: Number of bytes to read from source.
124 * size_dst := fn(op, size_src), so doesn't mean much for destination.
125 * @icg: Number of bytes to jump after last src/dst address of this
126 * chunk and before first src/dst address for next chunk.
127 * Ignored for dst(assumed 0), if dst_inc is true and dst_sgl is false.
128 * Ignored for src(assumed 0), if src_inc is true and src_sgl is false.
129 */
130struct data_chunk {
131 size_t size;
132 size_t icg;
133};
134
135/**
136 * struct dma_interleaved_template - Template to convey DMAC the transfer pattern
137 * and attributes.
138 * @src_start: Bus address of source for the first chunk.
139 * @dst_start: Bus address of destination for the first chunk.
140 * @dir: Specifies the type of Source and Destination.
141 * @src_inc: If the source address increments after reading from it.
142 * @dst_inc: If the destination address increments after writing to it.
143 * @src_sgl: If the 'icg' of sgl[] applies to Source (scattered read).
144 * Otherwise, source is read contiguously (icg ignored).
145 * Ignored if src_inc is false.
146 * @dst_sgl: If the 'icg' of sgl[] applies to Destination (scattered write).
147 * Otherwise, destination is filled contiguously (icg ignored).
148 * Ignored if dst_inc is false.
149 * @numf: Number of frames in this template.
150 * @frame_size: Number of chunks in a frame i.e, size of sgl[].
151 * @sgl: Array of {chunk,icg} pairs that make up a frame.
152 */
153struct dma_interleaved_template {
154 dma_addr_t src_start;
155 dma_addr_t dst_start;
156 enum dma_transfer_direction dir;
157 bool src_inc;
158 bool dst_inc;
159 bool src_sgl;
160 bool dst_sgl;
161 size_t numf;
162 size_t frame_size;
163 struct data_chunk sgl[0];
164};
165
166/**
Dan Williams636bdea2008-04-17 20:17:26 -0700167 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700168 * control completion, and communicate status.
Dan Williamsd4c56f92008-02-02 19:49:58 -0700169 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700170 * this transaction
Guennadi Liakhovetskia88f6662009-12-10 18:35:15 +0100171 * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700172 * acknowledges receipt, i.e. has has a chance to establish any dependency
173 * chains
Dan Williamse1d181e2008-07-04 00:13:40 -0700174 * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
175 * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
Maciej Sosnowski4f005db2009-04-23 12:31:51 +0200176 * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
177 * (if not set, do the source dma-unmapping as page)
178 * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
179 * (if not set, do the destination dma-unmapping as page)
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700180 * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
181 * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
182 * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
183 * sources that were the result of a previous operation, in the case of a PQ
184 * operation it continues the calculation with new sources
Dan Williams0403e382009-09-08 17:42:50 -0700185 * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
186 * on the result of this operation
Dan Williamsd4c56f92008-02-02 19:49:58 -0700187 */
Dan Williams636bdea2008-04-17 20:17:26 -0700188enum dma_ctrl_flags {
Dan Williamsd4c56f92008-02-02 19:49:58 -0700189 DMA_PREP_INTERRUPT = (1 << 0),
Dan Williams636bdea2008-04-17 20:17:26 -0700190 DMA_CTRL_ACK = (1 << 1),
Dan Williamse1d181e2008-07-04 00:13:40 -0700191 DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
192 DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
Maciej Sosnowski4f005db2009-04-23 12:31:51 +0200193 DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
194 DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
Dan Williamsf9dd2132009-09-08 17:42:29 -0700195 DMA_PREP_PQ_DISABLE_P = (1 << 6),
196 DMA_PREP_PQ_DISABLE_Q = (1 << 7),
197 DMA_PREP_CONTINUE = (1 << 8),
Dan Williams0403e382009-09-08 17:42:50 -0700198 DMA_PREP_FENCE = (1 << 9),
Dan Williamsd4c56f92008-02-02 19:49:58 -0700199};
200
201/**
Linus Walleijc3635c72010-03-26 16:44:01 -0700202 * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
203 * on a running channel.
204 * @DMA_TERMINATE_ALL: terminate all ongoing transfers
205 * @DMA_PAUSE: pause ongoing transfers
206 * @DMA_RESUME: resume paused transfer
Linus Walleijc156d0a2010-08-04 13:37:33 +0200207 * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers
208 * that need to runtime reconfigure the slave channels (as opposed to passing
209 * configuration data in statically from the platform). An additional
210 * argument of struct dma_slave_config must be passed in with this
211 * command.
Ira Snyder968f19a2010-09-30 11:46:46 +0000212 * @FSLDMA_EXTERNAL_START: this command will put the Freescale DMA controller
213 * into external start mode.
Linus Walleijc3635c72010-03-26 16:44:01 -0700214 */
215enum dma_ctrl_cmd {
216 DMA_TERMINATE_ALL,
217 DMA_PAUSE,
218 DMA_RESUME,
Linus Walleijc156d0a2010-08-04 13:37:33 +0200219 DMA_SLAVE_CONFIG,
Ira Snyder968f19a2010-09-30 11:46:46 +0000220 FSLDMA_EXTERNAL_START,
Linus Walleijc3635c72010-03-26 16:44:01 -0700221};
222
223/**
Dan Williamsad283ea2009-08-29 19:09:26 -0700224 * enum sum_check_bits - bit position of pq_check_flags
225 */
226enum sum_check_bits {
227 SUM_CHECK_P = 0,
228 SUM_CHECK_Q = 1,
229};
230
231/**
232 * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
233 * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
234 * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
235 */
236enum sum_check_flags {
237 SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
238 SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
239};
240
241
242/**
Dan Williams7405f742007-01-02 11:10:43 -0700243 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
244 * See linux/cpumask.h
245 */
246typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
247
248/**
Chris Leechc13c8262006-05-23 17:18:44 -0700249 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
Chris Leechc13c8262006-05-23 17:18:44 -0700250 * @memcpy_count: transaction counter
251 * @bytes_transferred: byte counter
252 */
253
254struct dma_chan_percpu {
Chris Leechc13c8262006-05-23 17:18:44 -0700255 /* stats */
256 unsigned long memcpy_count;
257 unsigned long bytes_transferred;
258};
259
260/**
261 * struct dma_chan - devices supply DMA channels, clients use them
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700262 * @device: ptr to the dma device who supplies this channel, always !%NULL
Chris Leechc13c8262006-05-23 17:18:44 -0700263 * @cookie: last cookie value returned to client
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000264 * @completed_cookie: last completed cookie for this channel
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700265 * @chan_id: channel ID for sysfs
Dan Williams41d5e592009-01-06 11:38:21 -0700266 * @dev: class device for sysfs
Chris Leechc13c8262006-05-23 17:18:44 -0700267 * @device_node: used to add this to the device chan list
268 * @local: per-cpu pointer to a struct dma_chan_percpu
Dan Williams7cc5bf92008-07-08 11:58:21 -0700269 * @client-count: how many clients are using this channel
Dan Williamsbec08512009-01-06 11:38:14 -0700270 * @table_count: number of appearances in the mem-to-mem allocation table
Dan Williams287d8592009-02-18 14:48:26 -0800271 * @private: private data for certain client-channel associations
Chris Leechc13c8262006-05-23 17:18:44 -0700272 */
273struct dma_chan {
Chris Leechc13c8262006-05-23 17:18:44 -0700274 struct dma_device *device;
275 dma_cookie_t cookie;
Russell King - ARM Linux4d4e58d2012-03-06 22:34:06 +0000276 dma_cookie_t completed_cookie;
Chris Leechc13c8262006-05-23 17:18:44 -0700277
278 /* sysfs */
279 int chan_id;
Dan Williams41d5e592009-01-06 11:38:21 -0700280 struct dma_chan_dev *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700281
Chris Leechc13c8262006-05-23 17:18:44 -0700282 struct list_head device_node;
Tejun Heoa29d8b82010-02-02 14:39:15 +0900283 struct dma_chan_percpu __percpu *local;
Dan Williams7cc5bf92008-07-08 11:58:21 -0700284 int client_count;
Dan Williamsbec08512009-01-06 11:38:14 -0700285 int table_count;
Dan Williams287d8592009-02-18 14:48:26 -0800286 void *private;
Chris Leechc13c8262006-05-23 17:18:44 -0700287};
288
Dan Williams41d5e592009-01-06 11:38:21 -0700289/**
290 * struct dma_chan_dev - relate sysfs device node to backing channel device
291 * @chan - driver channel device
292 * @device - sysfs device
Dan Williams864498a2009-01-06 11:38:21 -0700293 * @dev_id - parent dma_device dev_id
294 * @idr_ref - reference count to gate release of dma_device dev_id
Dan Williams41d5e592009-01-06 11:38:21 -0700295 */
296struct dma_chan_dev {
297 struct dma_chan *chan;
298 struct device device;
Dan Williams864498a2009-01-06 11:38:21 -0700299 int dev_id;
300 atomic_t *idr_ref;
Dan Williams41d5e592009-01-06 11:38:21 -0700301};
302
Linus Walleijc156d0a2010-08-04 13:37:33 +0200303/**
304 * enum dma_slave_buswidth - defines bus with of the DMA slave
305 * device, source or target buses
306 */
307enum dma_slave_buswidth {
308 DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
309 DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
310 DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
311 DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
312 DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
313};
314
315/**
316 * struct dma_slave_config - dma slave channel runtime config
317 * @direction: whether the data shall go in or out on this slave
318 * channel, right now. DMA_TO_DEVICE and DMA_FROM_DEVICE are
319 * legal values, DMA_BIDIRECTIONAL is not acceptable since we
320 * need to differentiate source and target addresses.
321 * @src_addr: this is the physical address where DMA slave data
322 * should be read (RX), if the source is memory this argument is
323 * ignored.
324 * @dst_addr: this is the physical address where DMA slave data
325 * should be written (TX), if the source is memory this argument
326 * is ignored.
327 * @src_addr_width: this is the width in bytes of the source (RX)
328 * register where DMA data shall be read. If the source
329 * is memory this may be ignored depending on architecture.
330 * Legal values: 1, 2, 4, 8.
331 * @dst_addr_width: same as src_addr_width but for destination
332 * target (TX) mutatis mutandis.
333 * @src_maxburst: the maximum number of words (note: words, as in
334 * units of the src_addr_width member, not bytes) that can be sent
335 * in one burst to the device. Typically something like half the
336 * FIFO depth on I/O peripherals so you don't overflow it. This
337 * may or may not be applicable on memory sources.
338 * @dst_maxburst: same as src_maxburst but for destination target
339 * mutatis mutandis.
Viresh Kumardcc043d2012-02-01 16:12:18 +0530340 * @device_fc: Flow Controller Settings. Only valid for slave channels. Fill
341 * with 'true' if peripheral should be flow controller. Direction will be
342 * selected at Runtime.
Laxman Dewangan4fd1e322012-06-06 10:55:26 +0530343 * @slave_id: Slave requester id. Only valid for slave channels. The dma
344 * slave peripheral will have unique id as dma requester which need to be
345 * pass as slave config.
Linus Walleijc156d0a2010-08-04 13:37:33 +0200346 *
347 * This struct is passed in as configuration data to a DMA engine
348 * in order to set up a certain channel for DMA transport at runtime.
349 * The DMA device/engine has to provide support for an additional
350 * command in the channel config interface, DMA_SLAVE_CONFIG
351 * and this struct will then be passed in as an argument to the
352 * DMA engine device_control() function.
353 *
354 * The rationale for adding configuration information to this struct
355 * is as follows: if it is likely that most DMA slave controllers in
356 * the world will support the configuration option, then make it
357 * generic. If not: if it is fixed so that it be sent in static from
358 * the platform data, then prefer to do that. Else, if it is neither
359 * fixed at runtime, nor generic enough (such as bus mastership on
360 * some CPU family and whatnot) then create a custom slave config
361 * struct and pass that, then make this config a member of that
362 * struct, if applicable.
363 */
364struct dma_slave_config {
Vinod Koul49920bc2011-10-13 15:15:27 +0530365 enum dma_transfer_direction direction;
Linus Walleijc156d0a2010-08-04 13:37:33 +0200366 dma_addr_t src_addr;
367 dma_addr_t dst_addr;
368 enum dma_slave_buswidth src_addr_width;
369 enum dma_slave_buswidth dst_addr_width;
370 u32 src_maxburst;
371 u32 dst_maxburst;
Viresh Kumardcc043d2012-02-01 16:12:18 +0530372 bool device_fc;
Laxman Dewangan4fd1e322012-06-06 10:55:26 +0530373 unsigned int slave_id;
Linus Walleijc156d0a2010-08-04 13:37:33 +0200374};
375
Vinod Koul221a27c72013-07-08 14:15:25 +0530376/* struct dma_slave_caps - expose capabilities of a slave channel only
377 *
378 * @src_addr_widths: bit mask of src addr widths the channel supports
379 * @dstn_addr_widths: bit mask of dstn addr widths the channel supports
380 * @directions: bit mask of slave direction the channel supported
381 * since the enum dma_transfer_direction is not defined as bits for each
382 * type of direction, the dma controller should fill (1 << <TYPE>) and same
383 * should be checked by controller as well
384 * @cmd_pause: true, if pause and thereby resume is supported
385 * @cmd_terminate: true, if terminate cmd is supported
Vinod Koul221a27c72013-07-08 14:15:25 +0530386 */
387struct dma_slave_caps {
388 u32 src_addr_widths;
389 u32 dstn_addr_widths;
390 u32 directions;
391 bool cmd_pause;
392 bool cmd_terminate;
Vinod Koul221a27c72013-07-08 14:15:25 +0530393};
394
Dan Williams41d5e592009-01-06 11:38:21 -0700395static inline const char *dma_chan_name(struct dma_chan *chan)
396{
397 return dev_name(&chan->dev->device);
398}
Dan Williamsd379b012007-07-09 11:56:42 -0700399
Chris Leechc13c8262006-05-23 17:18:44 -0700400void dma_chan_cleanup(struct kref *kref);
401
Chris Leechc13c8262006-05-23 17:18:44 -0700402/**
Dan Williams59b5ec22009-01-06 11:38:15 -0700403 * typedef dma_filter_fn - callback filter for dma_request_channel
404 * @chan: channel to be reviewed
405 * @filter_param: opaque parameter passed through dma_request_channel
406 *
407 * When this optional parameter is specified in a call to dma_request_channel a
408 * suitable channel is passed to this routine for further dispositioning before
409 * being returned. Where 'suitable' indicates a non-busy channel that
Dan Williams7dd60252009-01-06 11:38:19 -0700410 * satisfies the given capability mask. It returns 'true' to indicate that the
411 * channel is suitable.
Dan Williams59b5ec22009-01-06 11:38:15 -0700412 */
Dan Williams7dd60252009-01-06 11:38:19 -0700413typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
Dan Williams59b5ec22009-01-06 11:38:15 -0700414
Dan Williams7405f742007-01-02 11:10:43 -0700415typedef void (*dma_async_tx_callback)(void *dma_async_param);
416/**
417 * struct dma_async_tx_descriptor - async transaction descriptor
418 * ---dma generic offload fields---
419 * @cookie: tracking cookie for this transaction, set to -EBUSY if
420 * this tx is sitting on a dependency list
Dan Williams636bdea2008-04-17 20:17:26 -0700421 * @flags: flags to augment operation preparation, control completion, and
422 * communicate status
Dan Williams7405f742007-01-02 11:10:43 -0700423 * @phys: physical address of the descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700424 * @chan: target channel for this operation
425 * @tx_submit: set the prepared descriptor(s) to be executed by the engine
Dan Williams7405f742007-01-02 11:10:43 -0700426 * @callback: routine to call after this operation is complete
427 * @callback_param: general parameter to pass to the callback routine
428 * ---async_tx api specific fields---
Dan Williams19242d72008-04-17 20:17:25 -0700429 * @next: at completion submit this descriptor
Dan Williams7405f742007-01-02 11:10:43 -0700430 * @parent: pointer to the next level up in the dependency chain
Dan Williams19242d72008-04-17 20:17:25 -0700431 * @lock: protect the parent and next pointers
Dan Williams7405f742007-01-02 11:10:43 -0700432 */
433struct dma_async_tx_descriptor {
434 dma_cookie_t cookie;
Dan Williams636bdea2008-04-17 20:17:26 -0700435 enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
Dan Williams7405f742007-01-02 11:10:43 -0700436 dma_addr_t phys;
Dan Williams7405f742007-01-02 11:10:43 -0700437 struct dma_chan *chan;
438 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
Dan Williams7405f742007-01-02 11:10:43 -0700439 dma_async_tx_callback callback;
440 void *callback_param;
Dan Williams5fc6d892010-10-07 16:44:50 -0700441#ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williams19242d72008-04-17 20:17:25 -0700442 struct dma_async_tx_descriptor *next;
Dan Williams7405f742007-01-02 11:10:43 -0700443 struct dma_async_tx_descriptor *parent;
444 spinlock_t lock;
Dan Williamscaa20d972010-05-17 16:24:16 -0700445#endif
Dan Williams7405f742007-01-02 11:10:43 -0700446};
447
Dan Williams5fc6d892010-10-07 16:44:50 -0700448#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williamscaa20d972010-05-17 16:24:16 -0700449static inline void txd_lock(struct dma_async_tx_descriptor *txd)
450{
451}
452static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
453{
454}
455static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
456{
457 BUG();
458}
459static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
460{
461}
462static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
463{
464}
465static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
466{
467 return NULL;
468}
469static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
470{
471 return NULL;
472}
473
474#else
475static inline void txd_lock(struct dma_async_tx_descriptor *txd)
476{
477 spin_lock_bh(&txd->lock);
478}
479static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
480{
481 spin_unlock_bh(&txd->lock);
482}
483static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
484{
485 txd->next = next;
486 next->parent = txd;
487}
488static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
489{
490 txd->parent = NULL;
491}
492static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
493{
494 txd->next = NULL;
495}
496static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
497{
498 return txd->parent;
499}
500static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
501{
502 return txd->next;
503}
504#endif
505
Chris Leechc13c8262006-05-23 17:18:44 -0700506/**
Linus Walleij07934482010-03-26 16:50:49 -0700507 * struct dma_tx_state - filled in to report the status of
508 * a transfer.
509 * @last: last completed DMA cookie
510 * @used: last issued DMA cookie (i.e. the one in progress)
511 * @residue: the remaining number of bytes left to transmit
512 * on the selected transfer for states DMA_IN_PROGRESS and
513 * DMA_PAUSED if this is implemented in the driver, else 0
514 */
515struct dma_tx_state {
516 dma_cookie_t last;
517 dma_cookie_t used;
518 u32 residue;
519};
520
521/**
Chris Leechc13c8262006-05-23 17:18:44 -0700522 * struct dma_device - info on the entity supplying DMA services
523 * @chancnt: how many DMA channels are supported
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900524 * @privatecnt: how many DMA channels are requested by dma_request_channel
Chris Leechc13c8262006-05-23 17:18:44 -0700525 * @channels: the list of struct dma_chan
526 * @global_node: list_head for global dma_device_list
Dan Williams7405f742007-01-02 11:10:43 -0700527 * @cap_mask: one or more dma_capability flags
528 * @max_xor: maximum number of xor sources, 0 if no capability
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700529 * @max_pq: maximum number of PQ sources and PQ-continue capability
Dan Williams83544ae2009-09-08 17:42:53 -0700530 * @copy_align: alignment shift for memcpy operations
531 * @xor_align: alignment shift for xor operations
532 * @pq_align: alignment shift for pq operations
533 * @fill_align: alignment shift for memset operations
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700534 * @dev_id: unique device ID
Dan Williams7405f742007-01-02 11:10:43 -0700535 * @dev: struct device reference for dma mapping api
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700536 * @device_alloc_chan_resources: allocate resources and return the
537 * number of allocated descriptors
538 * @device_free_chan_resources: release DMA channel's resources
Dan Williams7405f742007-01-02 11:10:43 -0700539 * @device_prep_dma_memcpy: prepares a memcpy operation
540 * @device_prep_dma_xor: prepares a xor operation
Dan Williams099f53c2009-04-08 14:28:37 -0700541 * @device_prep_dma_xor_val: prepares a xor validation operation
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700542 * @device_prep_dma_pq: prepares a pq operation
543 * @device_prep_dma_pq_val: prepares a pqzero_sum operation
Dan Williams7405f742007-01-02 11:10:43 -0700544 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700545 * @device_prep_slave_sg: prepares a slave dma operation
Sascha Hauer782bc952010-09-30 13:56:32 +0000546 * @device_prep_dma_cyclic: prepare a cyclic dma operation suitable for audio.
547 * The function takes a buffer of size buf_len. The callback function will
548 * be called after period_len bytes have been transferred.
Jassi Brarb14dab72011-10-13 12:33:30 +0530549 * @device_prep_interleaved_dma: Transfer expression in a generic way.
Linus Walleijc3635c72010-03-26 16:44:01 -0700550 * @device_control: manipulate all pending operations on a channel, returns
551 * zero or error code
Linus Walleij07934482010-03-26 16:50:49 -0700552 * @device_tx_status: poll for transaction completion, the optional
553 * txstate parameter can be supplied with a pointer to get a
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300554 * struct with auxiliary transfer status information, otherwise the call
Linus Walleij07934482010-03-26 16:50:49 -0700555 * will just return a simple status code
Dan Williams7405f742007-01-02 11:10:43 -0700556 * @device_issue_pending: push pending transactions to hardware
Vinod Koul221a27c72013-07-08 14:15:25 +0530557 * @device_slave_caps: return the slave channel capabilities
Chris Leechc13c8262006-05-23 17:18:44 -0700558 */
559struct dma_device {
560
561 unsigned int chancnt;
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900562 unsigned int privatecnt;
Chris Leechc13c8262006-05-23 17:18:44 -0700563 struct list_head channels;
564 struct list_head global_node;
Dan Williams7405f742007-01-02 11:10:43 -0700565 dma_cap_mask_t cap_mask;
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700566 unsigned short max_xor;
567 unsigned short max_pq;
Dan Williams83544ae2009-09-08 17:42:53 -0700568 u8 copy_align;
569 u8 xor_align;
570 u8 pq_align;
571 u8 fill_align;
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700572 #define DMA_HAS_PQ_CONTINUE (1 << 15)
Chris Leechc13c8262006-05-23 17:18:44 -0700573
Chris Leechc13c8262006-05-23 17:18:44 -0700574 int dev_id;
Dan Williams7405f742007-01-02 11:10:43 -0700575 struct device *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700576
Dan Williamsaa1e6f12009-01-06 11:38:17 -0700577 int (*device_alloc_chan_resources)(struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700578 void (*device_free_chan_resources)(struct dma_chan *chan);
Dan Williams7405f742007-01-02 11:10:43 -0700579
580 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
Dan Williams00367312008-02-02 19:49:57 -0700581 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700582 size_t len, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700583 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
Dan Williams00367312008-02-02 19:49:57 -0700584 struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
Dan Williamsd4c56f92008-02-02 19:49:58 -0700585 unsigned int src_cnt, size_t len, unsigned long flags);
Dan Williams099f53c2009-04-08 14:28:37 -0700586 struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
Dan Williams00367312008-02-02 19:49:57 -0700587 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
Dan Williamsad283ea2009-08-29 19:09:26 -0700588 size_t len, enum sum_check_flags *result, unsigned long flags);
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700589 struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
590 struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
591 unsigned int src_cnt, const unsigned char *scf,
592 size_t len, unsigned long flags);
593 struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
594 struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
595 unsigned int src_cnt, const unsigned char *scf, size_t len,
596 enum sum_check_flags *pqres, unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700597 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
Dan Williams636bdea2008-04-17 20:17:26 -0700598 struct dma_chan *chan, unsigned long flags);
Ira Snydera86ee032010-09-30 11:46:44 +0000599 struct dma_async_tx_descriptor *(*device_prep_dma_sg)(
600 struct dma_chan *chan,
601 struct scatterlist *dst_sg, unsigned int dst_nents,
602 struct scatterlist *src_sg, unsigned int src_nents,
603 unsigned long flags);
Dan Williams7405f742007-01-02 11:10:43 -0700604
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700605 struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
606 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Koul49920bc2011-10-13 15:15:27 +0530607 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500608 unsigned long flags, void *context);
Sascha Hauer782bc952010-09-30 13:56:32 +0000609 struct dma_async_tx_descriptor *(*device_prep_dma_cyclic)(
610 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500611 size_t period_len, enum dma_transfer_direction direction,
Peter Ujfalusiec8b5e42012-09-14 15:05:47 +0300612 unsigned long flags, void *context);
Jassi Brarb14dab72011-10-13 12:33:30 +0530613 struct dma_async_tx_descriptor *(*device_prep_interleaved_dma)(
614 struct dma_chan *chan, struct dma_interleaved_template *xt,
615 unsigned long flags);
Linus Walleij05827632010-05-17 16:30:42 -0700616 int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
617 unsigned long arg);
Haavard Skinnemoendc0ee6432008-07-08 11:59:35 -0700618
Linus Walleij07934482010-03-26 16:50:49 -0700619 enum dma_status (*device_tx_status)(struct dma_chan *chan,
620 dma_cookie_t cookie,
621 struct dma_tx_state *txstate);
Dan Williams7405f742007-01-02 11:10:43 -0700622 void (*device_issue_pending)(struct dma_chan *chan);
Vinod Koul221a27c72013-07-08 14:15:25 +0530623 int (*device_slave_caps)(struct dma_chan *chan, struct dma_slave_caps *caps);
Chris Leechc13c8262006-05-23 17:18:44 -0700624};
625
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000626static inline int dmaengine_device_control(struct dma_chan *chan,
627 enum dma_ctrl_cmd cmd,
628 unsigned long arg)
629{
Jon Mason944ea4d2012-11-11 23:03:20 +0000630 if (chan->device->device_control)
631 return chan->device->device_control(chan, cmd, arg);
Andy Shevchenko978c4172013-02-14 11:00:16 +0200632
633 return -ENOSYS;
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000634}
635
636static inline int dmaengine_slave_config(struct dma_chan *chan,
637 struct dma_slave_config *config)
638{
639 return dmaengine_device_control(chan, DMA_SLAVE_CONFIG,
640 (unsigned long)config);
641}
642
Andy Shevchenko61cc13a2013-01-10 10:52:56 +0200643static inline bool is_slave_direction(enum dma_transfer_direction direction)
644{
645 return (direction == DMA_MEM_TO_DEV) || (direction == DMA_DEV_TO_MEM);
646}
647
Vinod Koul90b44f82011-07-25 19:57:52 +0530648static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_single(
Kuninori Morimoto922ee082012-04-25 20:50:53 +0200649 struct dma_chan *chan, dma_addr_t buf, size_t len,
Vinod Koul49920bc2011-10-13 15:15:27 +0530650 enum dma_transfer_direction dir, unsigned long flags)
Vinod Koul90b44f82011-07-25 19:57:52 +0530651{
652 struct scatterlist sg;
Kuninori Morimoto922ee082012-04-25 20:50:53 +0200653 sg_init_table(&sg, 1);
654 sg_dma_address(&sg) = buf;
655 sg_dma_len(&sg) = len;
Vinod Koul90b44f82011-07-25 19:57:52 +0530656
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500657 return chan->device->device_prep_slave_sg(chan, &sg, 1,
658 dir, flags, NULL);
Vinod Koul90b44f82011-07-25 19:57:52 +0530659}
660
Alexandre Bounine16052822012-03-08 16:11:18 -0500661static inline struct dma_async_tx_descriptor *dmaengine_prep_slave_sg(
662 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
663 enum dma_transfer_direction dir, unsigned long flags)
664{
665 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500666 dir, flags, NULL);
Alexandre Bounine16052822012-03-08 16:11:18 -0500667}
668
Alexandre Bouninee42d98e2012-05-31 16:26:38 -0700669#ifdef CONFIG_RAPIDIO_DMA_ENGINE
670struct rio_dma_ext;
671static inline struct dma_async_tx_descriptor *dmaengine_prep_rio_sg(
672 struct dma_chan *chan, struct scatterlist *sgl, unsigned int sg_len,
673 enum dma_transfer_direction dir, unsigned long flags,
674 struct rio_dma_ext *rio_ext)
675{
676 return chan->device->device_prep_slave_sg(chan, sgl, sg_len,
677 dir, flags, rio_ext);
678}
679#endif
680
Alexandre Bounine16052822012-03-08 16:11:18 -0500681static inline struct dma_async_tx_descriptor *dmaengine_prep_dma_cyclic(
682 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
Peter Ujfalusie7736cd2012-09-24 10:58:04 +0300683 size_t period_len, enum dma_transfer_direction dir,
684 unsigned long flags)
Alexandre Bounine16052822012-03-08 16:11:18 -0500685{
686 return chan->device->device_prep_dma_cyclic(chan, buf_addr, buf_len,
Peter Ujfalusiec8b5e42012-09-14 15:05:47 +0300687 period_len, dir, flags, NULL);
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000688}
689
Barry Songa14acb42012-11-06 21:32:39 +0800690static inline struct dma_async_tx_descriptor *dmaengine_prep_interleaved_dma(
691 struct dma_chan *chan, struct dma_interleaved_template *xt,
692 unsigned long flags)
693{
694 return chan->device->device_prep_interleaved_dma(chan, xt, flags);
695}
696
Vinod Koul221a27c72013-07-08 14:15:25 +0530697static inline int dma_get_slave_caps(struct dma_chan *chan, struct dma_slave_caps *caps)
698{
699 if (!chan || !caps)
700 return -EINVAL;
701
702 /* check if the channel supports slave transactions */
703 if (!test_bit(DMA_SLAVE, chan->device->cap_mask.bits))
704 return -ENXIO;
705
706 if (chan->device->device_slave_caps)
707 return chan->device->device_slave_caps(chan, caps);
708
709 return -ENXIO;
710}
711
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000712static inline int dmaengine_terminate_all(struct dma_chan *chan)
713{
714 return dmaengine_device_control(chan, DMA_TERMINATE_ALL, 0);
715}
716
717static inline int dmaengine_pause(struct dma_chan *chan)
718{
719 return dmaengine_device_control(chan, DMA_PAUSE, 0);
720}
721
722static inline int dmaengine_resume(struct dma_chan *chan)
723{
724 return dmaengine_device_control(chan, DMA_RESUME, 0);
725}
726
Lars-Peter Clausen3052cc22012-06-11 20:11:40 +0200727static inline enum dma_status dmaengine_tx_status(struct dma_chan *chan,
728 dma_cookie_t cookie, struct dma_tx_state *state)
729{
730 return chan->device->device_tx_status(chan, cookie, state);
731}
732
Russell King - ARM Linux98d530f2011-01-01 23:00:23 +0000733static inline dma_cookie_t dmaengine_submit(struct dma_async_tx_descriptor *desc)
Sascha Hauer6e3ecaf2010-09-30 13:56:33 +0000734{
735 return desc->tx_submit(desc);
736}
737
Dan Williams83544ae2009-09-08 17:42:53 -0700738static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
739{
740 size_t mask;
741
742 if (!align)
743 return true;
744 mask = (1 << align) - 1;
745 if (mask & (off1 | off2 | len))
746 return false;
747 return true;
748}
749
750static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
751 size_t off2, size_t len)
752{
753 return dmaengine_check_align(dev->copy_align, off1, off2, len);
754}
755
756static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
757 size_t off2, size_t len)
758{
759 return dmaengine_check_align(dev->xor_align, off1, off2, len);
760}
761
762static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
763 size_t off2, size_t len)
764{
765 return dmaengine_check_align(dev->pq_align, off1, off2, len);
766}
767
768static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
769 size_t off2, size_t len)
770{
771 return dmaengine_check_align(dev->fill_align, off1, off2, len);
772}
773
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700774static inline void
775dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
776{
777 dma->max_pq = maxpq;
778 if (has_pq_continue)
779 dma->max_pq |= DMA_HAS_PQ_CONTINUE;
780}
781
782static inline bool dmaf_continue(enum dma_ctrl_flags flags)
783{
784 return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
785}
786
787static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
788{
789 enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
790
791 return (flags & mask) == mask;
792}
793
794static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
795{
796 return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
797}
798
Mathieu Lacaged3f3cf82010-08-14 15:02:44 +0200799static inline unsigned short dma_dev_to_maxpq(struct dma_device *dma)
Dan Williamsb2f46fd2009-07-14 12:20:36 -0700800{
801 return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
802}
803
804/* dma_maxpq - reduce maxpq in the face of continued operations
805 * @dma - dma device with PQ capability
806 * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
807 *
808 * When an engine does not support native continuation we need 3 extra
809 * source slots to reuse P and Q with the following coefficients:
810 * 1/ {00} * P : remove P from Q', but use it as a source for P'
811 * 2/ {01} * Q : use Q to continue Q' calculation
812 * 3/ {00} * Q : subtract Q from P' to cancel (2)
813 *
814 * In the case where P is disabled we only need 1 extra source:
815 * 1/ {01} * Q : use Q to continue Q' calculation
816 */
817static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
818{
819 if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
820 return dma_dev_to_maxpq(dma);
821 else if (dmaf_p_disabled_continue(flags))
822 return dma_dev_to_maxpq(dma) - 1;
823 else if (dmaf_continue(flags))
824 return dma_dev_to_maxpq(dma) - 3;
825 BUG();
826}
827
Chris Leechc13c8262006-05-23 17:18:44 -0700828/* --- public DMA engine API --- */
829
Dan Williams649274d2009-01-11 00:20:39 -0800830#ifdef CONFIG_DMA_ENGINE
Dan Williams209b84a2009-01-06 11:38:17 -0700831void dmaengine_get(void);
832void dmaengine_put(void);
Dan Williams649274d2009-01-11 00:20:39 -0800833#else
834static inline void dmaengine_get(void)
835{
836}
837static inline void dmaengine_put(void)
838{
839}
840#endif
841
David S. Millerb4bd07c2009-02-06 22:06:43 -0800842#ifdef CONFIG_NET_DMA
843#define net_dmaengine_get() dmaengine_get()
844#define net_dmaengine_put() dmaengine_put()
845#else
846static inline void net_dmaengine_get(void)
847{
848}
849static inline void net_dmaengine_put(void)
850{
851}
852#endif
853
Dan Williams729b5d12009-03-25 09:13:25 -0700854#ifdef CONFIG_ASYNC_TX_DMA
855#define async_dmaengine_get() dmaengine_get()
856#define async_dmaengine_put() dmaengine_put()
Dan Williams5fc6d892010-10-07 16:44:50 -0700857#ifndef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH
Dan Williams138f4c32009-09-08 17:42:51 -0700858#define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
859#else
Dan Williams729b5d12009-03-25 09:13:25 -0700860#define async_dma_find_channel(type) dma_find_channel(type)
Dan Williams5fc6d892010-10-07 16:44:50 -0700861#endif /* CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH */
Dan Williams729b5d12009-03-25 09:13:25 -0700862#else
863static inline void async_dmaengine_get(void)
864{
865}
866static inline void async_dmaengine_put(void)
867{
868}
869static inline struct dma_chan *
870async_dma_find_channel(enum dma_transaction_type type)
871{
872 return NULL;
873}
Dan Williams138f4c32009-09-08 17:42:51 -0700874#endif /* CONFIG_ASYNC_TX_DMA */
Dan Williams729b5d12009-03-25 09:13:25 -0700875
Dan Williams7405f742007-01-02 11:10:43 -0700876dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
877 void *dest, void *src, size_t len);
878dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
879 struct page *page, unsigned int offset, void *kdata, size_t len);
880dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -0700881 struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
Dan Williams7405f742007-01-02 11:10:43 -0700882 unsigned int src_off, size_t len);
883void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
884 struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700885
Dan Williams08398752008-07-17 17:59:56 -0700886static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
Dan Williams7405f742007-01-02 11:10:43 -0700887{
Dan Williams636bdea2008-04-17 20:17:26 -0700888 tx->flags |= DMA_CTRL_ACK;
889}
890
Guennadi Liakhovetskief560682009-01-19 15:36:21 -0700891static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
892{
893 tx->flags &= ~DMA_CTRL_ACK;
894}
895
Dan Williams08398752008-07-17 17:59:56 -0700896static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
Dan Williams636bdea2008-04-17 20:17:26 -0700897{
Dan Williams08398752008-07-17 17:59:56 -0700898 return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
Chris Leechc13c8262006-05-23 17:18:44 -0700899}
900
Dan Williams7405f742007-01-02 11:10:43 -0700901#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
902static inline void
903__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
904{
905 set_bit(tx_type, dstp->bits);
906}
907
Atsushi Nemoto0f571512009-03-06 20:07:14 +0900908#define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
909static inline void
910__dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
911{
912 clear_bit(tx_type, dstp->bits);
913}
914
Dan Williams33df8ca2009-01-06 11:38:15 -0700915#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
916static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
917{
918 bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
919}
920
Dan Williams7405f742007-01-02 11:10:43 -0700921#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
922static inline int
923__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
924{
925 return test_bit(tx_type, srcp->bits);
926}
927
928#define for_each_dma_cap_mask(cap, mask) \
Akinobu Mitae5a087f2012-10-26 23:35:15 +0900929 for_each_set_bit(cap, mask.bits, DMA_TX_TYPE_END)
Dan Williams7405f742007-01-02 11:10:43 -0700930
Chris Leechc13c8262006-05-23 17:18:44 -0700931/**
Dan Williams7405f742007-01-02 11:10:43 -0700932 * dma_async_issue_pending - flush pending transactions to HW
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700933 * @chan: target DMA channel
Chris Leechc13c8262006-05-23 17:18:44 -0700934 *
935 * This allows drivers to push copies to HW in batches,
936 * reducing MMIO writes where possible.
937 */
Dan Williams7405f742007-01-02 11:10:43 -0700938static inline void dma_async_issue_pending(struct dma_chan *chan)
Chris Leechc13c8262006-05-23 17:18:44 -0700939{
Dan Williamsec8670f2008-03-01 07:51:29 -0700940 chan->device->device_issue_pending(chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700941}
942
943/**
Dan Williams7405f742007-01-02 11:10:43 -0700944 * dma_async_is_tx_complete - poll for transaction completion
Chris Leechc13c8262006-05-23 17:18:44 -0700945 * @chan: DMA channel
946 * @cookie: transaction identifier to check status of
947 * @last: returns last completed cookie, can be NULL
948 * @used: returns last issued cookie, can be NULL
949 *
950 * If @last and @used are passed in, upon return they reflect the driver
951 * internal state and can be used with dma_async_is_complete() to check
952 * the status of multiple cookies without re-checking hardware state.
953 */
Dan Williams7405f742007-01-02 11:10:43 -0700954static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -0700955 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
956{
Linus Walleij07934482010-03-26 16:50:49 -0700957 struct dma_tx_state state;
958 enum dma_status status;
959
960 status = chan->device->device_tx_status(chan, cookie, &state);
961 if (last)
962 *last = state.last;
963 if (used)
964 *used = state.used;
965 return status;
Chris Leechc13c8262006-05-23 17:18:44 -0700966}
967
968/**
969 * dma_async_is_complete - test a cookie against chan state
970 * @cookie: transaction identifier to test status of
971 * @last_complete: last know completed transaction
972 * @last_used: last cookie value handed out
973 *
Bartlomiej Zolnierkiewicze239345f2012-11-08 10:01:01 +0000974 * dma_async_is_complete() is used in dma_async_is_tx_complete()
Sebastian Siewior8a5703f2008-04-21 22:38:45 +0000975 * the test logic is separated for lightweight testing of multiple cookies
Chris Leechc13c8262006-05-23 17:18:44 -0700976 */
977static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
978 dma_cookie_t last_complete, dma_cookie_t last_used)
979{
980 if (last_complete <= last_used) {
981 if ((cookie <= last_complete) || (cookie > last_used))
982 return DMA_SUCCESS;
983 } else {
984 if ((cookie <= last_complete) && (cookie > last_used))
985 return DMA_SUCCESS;
986 }
987 return DMA_IN_PROGRESS;
988}
989
Dan Williamsbca34692010-03-26 16:52:10 -0700990static inline void
991dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
992{
993 if (st) {
994 st->last = last;
995 st->used = used;
996 st->residue = residue;
997 }
998}
999
Dan Williams07f22112009-01-05 17:14:31 -07001000#ifdef CONFIG_DMA_ENGINE
Jon Mason4a43f392013-09-09 16:51:59 -07001001struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
1002enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
Dan Williams07f22112009-01-05 17:14:31 -07001003enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
Dan Williamsc50331e2009-01-19 15:33:14 -07001004void dma_issue_pending_all(void);
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001005struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
1006 dma_filter_fn fn, void *fn_param);
Markus Pargmannbef29ec2013-02-24 16:36:09 +01001007struct dma_chan *dma_request_slave_channel(struct device *dev, const char *name);
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001008void dma_release_channel(struct dma_chan *chan);
Dan Williams07f22112009-01-05 17:14:31 -07001009#else
Jon Mason4a43f392013-09-09 16:51:59 -07001010static inline struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type)
1011{
1012 return NULL;
1013}
1014static inline enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie)
1015{
1016 return DMA_SUCCESS;
1017}
Dan Williams07f22112009-01-05 17:14:31 -07001018static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
1019{
1020 return DMA_SUCCESS;
1021}
Dan Williamsc50331e2009-01-19 15:33:14 -07001022static inline void dma_issue_pending_all(void)
1023{
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001024}
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001025static inline struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask,
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001026 dma_filter_fn fn, void *fn_param)
1027{
1028 return NULL;
1029}
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001030static inline struct dma_chan *dma_request_slave_channel(struct device *dev,
Markus Pargmannbef29ec2013-02-24 16:36:09 +01001031 const char *name)
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001032{
Vinod Kould18d5f52012-09-25 16:18:55 +05301033 return NULL;
Jon Hunter9a6cecc2012-09-14 17:41:57 -05001034}
Guennadi Liakhovetski8f33d522010-12-22 14:46:46 +01001035static inline void dma_release_channel(struct dma_chan *chan)
1036{
Dan Williamsc50331e2009-01-19 15:33:14 -07001037}
Dan Williams07f22112009-01-05 17:14:31 -07001038#endif
Chris Leechc13c8262006-05-23 17:18:44 -07001039
1040/* --- DMA device --- */
1041
1042int dma_async_device_register(struct dma_device *device);
1043void dma_async_device_unregister(struct dma_device *device);
Dan Williams07f22112009-01-05 17:14:31 -07001044void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
Zhangfei Gao7bb587f2013-06-28 20:39:12 +08001045struct dma_chan *dma_get_slave_channel(struct dma_chan *chan);
Dave Jianga2bd1142012-04-04 16:10:46 -07001046struct dma_chan *net_dma_find_channel(void);
Dan Williams59b5ec22009-01-06 11:38:15 -07001047#define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
Matt Porter864ef692013-02-01 18:22:52 +00001048#define dma_request_slave_channel_compat(mask, x, y, dev, name) \
1049 __dma_request_slave_channel_compat(&(mask), x, y, dev, name)
1050
1051static inline struct dma_chan
Lars-Peter Clausena53e28d2013-03-25 13:23:52 +01001052*__dma_request_slave_channel_compat(const dma_cap_mask_t *mask,
1053 dma_filter_fn fn, void *fn_param,
1054 struct device *dev, char *name)
Matt Porter864ef692013-02-01 18:22:52 +00001055{
1056 struct dma_chan *chan;
1057
1058 chan = dma_request_slave_channel(dev, name);
1059 if (chan)
1060 return chan;
1061
1062 return __dma_request_channel(mask, fn, fn_param);
1063}
Chris Leechc13c8262006-05-23 17:18:44 -07001064
Chris Leechde5506e2006-05-23 17:50:37 -07001065/* --- Helper iov-locking functions --- */
1066
1067struct dma_page_list {
Al Virob2ddb902008-03-29 03:09:38 +00001068 char __user *base_address;
Chris Leechde5506e2006-05-23 17:50:37 -07001069 int nr_pages;
1070 struct page **pages;
1071};
1072
1073struct dma_pinned_list {
1074 int nr_iovecs;
1075 struct dma_page_list page_list[0];
1076};
1077
1078struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
1079void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
1080
1081dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
1082 struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
1083dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
1084 struct dma_pinned_list *pinned_list, struct page *page,
1085 unsigned int offset, size_t len);
1086
Chris Leechc13c8262006-05-23 17:18:44 -07001087#endif /* DMAENGINE_H */