blob: d683a2090249d2be5a91a0c61ae1289be5fe229b [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010029#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100035#include <drm/drm_dp_mst_helper.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010036
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010037/**
38 * _wait_for - magic (register) wait macro
39 *
40 * Does the right thing for modeset paths when run under kdgb or similar atomic
41 * contexts. Note that it's important that we check the condition again after
42 * having timed out, since the timeout could be due to preemption or similar and
43 * we've never had a chance to check the condition before the timeout.
44 */
Chris Wilson481b6af2010-08-23 17:43:35 +010045#define _wait_for(COND, MS, W) ({ \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010046 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010047 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040048 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010049 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010050 if (!(COND)) \
51 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010052 break; \
53 } \
Ben Widawsky0cc27642012-09-01 22:59:48 -070054 if (W && drm_can_sleep()) { \
55 msleep(W); \
56 } else { \
57 cpu_relax(); \
58 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010059 } \
60 ret__; \
61})
62
Chris Wilson481b6af2010-08-23 17:43:35 +010063#define wait_for(COND, MS) _wait_for(COND, MS, 1)
64#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
Daniel Vetter6effa332013-03-28 11:31:04 +010065#define wait_for_atomic_us(COND, US) _wait_for((COND), \
66 DIV_ROUND_UP((US), 1000), 0)
Chris Wilson481b6af2010-08-23 17:43:35 +010067
Jani Nikula49938ac2014-01-10 17:10:20 +020068#define KHz(x) (1000 * (x))
69#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +010070
Jesse Barnes79e53942008-11-07 14:24:08 -080071/*
72 * Display related stuff
73 */
74
75/* store information about an Ixxx DVO */
76/* The i830->i865 use multiple DVOs with multiple i2cs */
77/* the i915, i945 have a single sDVO i2c bus - which is different */
78#define MAX_OUTPUTS 6
79/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Sagar Kamble4726e0b2014-03-10 17:06:23 +053081/* Maximum cursor sizes */
82#define GEN2_CURSOR_WIDTH 64
83#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +000084#define MAX_CURSOR_WIDTH 256
85#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +053086
Jesse Barnes79e53942008-11-07 14:24:08 -080087#define INTEL_I2C_BUS_DVO 1
88#define INTEL_I2C_BUS_SDVO 2
89
90/* these are outputs from the chip - integrated only
91 external chips are via DVO or SDVO output */
92#define INTEL_OUTPUT_UNUSED 0
93#define INTEL_OUTPUT_ANALOG 1
94#define INTEL_OUTPUT_DVO 2
95#define INTEL_OUTPUT_SDVO 3
96#define INTEL_OUTPUT_LVDS 4
97#define INTEL_OUTPUT_TVOUT 5
Eric Anholt7d573822009-01-02 13:33:00 -080098#define INTEL_OUTPUT_HDMI 6
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099#define INTEL_OUTPUT_DISPLAYPORT 7
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800100#define INTEL_OUTPUT_EDP 8
Jani Nikula72ffa332013-08-27 15:12:17 +0300101#define INTEL_OUTPUT_DSI 9
102#define INTEL_OUTPUT_UNKNOWN 10
Dave Airlie0e32b392014-05-02 14:02:48 +1000103#define INTEL_OUTPUT_DP_MST 11
Jesse Barnes79e53942008-11-07 14:24:08 -0800104
105#define INTEL_DVO_CHIP_NONE 0
106#define INTEL_DVO_CHIP_LVDS 1
107#define INTEL_DVO_CHIP_TMDS 2
108#define INTEL_DVO_CHIP_TVOUT 4
109
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530110#define INTEL_DSI_VIDEO_MODE 0
111#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113struct intel_framebuffer {
114 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000115 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -0800116};
117
Chris Wilson37811fc2010-08-25 22:45:57 +0100118struct intel_fbdev {
119 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800120 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +0100121 struct list_head fbdev_list;
122 struct drm_display_mode *our_mode;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800123 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100124};
Jesse Barnes79e53942008-11-07 14:24:08 -0800125
Eric Anholt21d40d32010-03-25 11:11:14 -0700126struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100127 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200128 /*
129 * The new crtc this encoder will be driven from. Only differs from
130 * base->crtc while a modeset is in progress.
131 */
132 struct intel_crtc *new_crtc;
133
Jesse Barnes79e53942008-11-07 14:24:08 -0800134 int type;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200135 unsigned int cloneable;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200136 bool connectors_active;
Eric Anholt21d40d32010-03-25 11:11:14 -0700137 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100138 bool (*compute_config)(struct intel_encoder *,
139 struct intel_crtc_config *);
Daniel Vetterdafd2262012-11-26 17:22:07 +0100140 void (*pre_pll_enable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200141 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200142 void (*enable)(struct intel_encoder *);
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100143 void (*mode_set)(struct intel_encoder *intel_encoder);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200144 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200145 void (*post_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200146 /* Read out the current hw state of this connector, returning true if
147 * the encoder is active. If the encoder is enabled it also set the pipe
148 * it is connected to in the pipe parameter. */
149 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700150 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200151 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800152 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
153 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700154 void (*get_config)(struct intel_encoder *,
155 struct intel_crtc_config *pipe_config);
Imre Deak07f9cd02014-08-18 14:42:45 +0300156 /*
157 * Called during system suspend after all pending requests for the
158 * encoder are flushed (for example for DP AUX transactions) and
159 * device interrupts are disabled.
160 */
161 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800162 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500163 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800164};
165
Jani Nikula1d508702012-10-19 14:51:49 +0300166struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300167 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530168 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300169 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200170
171 /* backlight */
172 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200173 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200174 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300175 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200176 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200177 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200178 bool combination_mode; /* gen 2/4 only */
179 bool active_low_pwm;
Jani Nikula58c68772013-11-08 16:48:54 +0200180 struct backlight_device *device;
181 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300182};
183
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800184struct intel_connector {
185 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200186 /*
187 * The fixed encoder this connector is connected to.
188 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100189 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200190
191 /*
192 * The new encoder this connector will be driven. Only differs from
193 * encoder while a modeset is in progress.
194 */
195 struct intel_encoder *new_encoder;
196
Daniel Vetterf0947c32012-07-02 13:10:34 +0200197 /* Reads out the current hw, returning true if the connector is enabled
198 * and active (i.e. dpms ON state). */
199 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300200
Imre Deak4932e2c2014-02-11 17:12:48 +0200201 /*
202 * Removes all interfaces through which the connector is accessible
203 * - like sysfs, debugfs entries -, so that no new operations can be
204 * started on the connector. Also makes sure all currently pending
205 * operations finish before returing.
206 */
207 void (*unregister)(struct intel_connector *);
208
Jani Nikula1d508702012-10-19 14:51:49 +0300209 /* Panel info for eDP and LVDS */
210 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300211
212 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
213 struct edid *edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200214
215 /* since POLL and HPD connectors may use the same HPD line keep the native
216 state of connector->polled in case hotplug storm detection changes it */
217 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000218
219 void *port; /* store this opaque as its illegal to dereference it */
220
221 struct intel_dp *mst_port;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800222};
223
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300224typedef struct dpll {
225 /* given values */
226 int n;
227 int m1, m2;
228 int p1, p2;
229 /* derived values */
230 int dot;
231 int vco;
232 int m;
233 int p;
234} intel_clock_t;
235
Jesse Barnes46f297f2014-03-07 08:57:48 -0800236struct intel_plane_config {
Jesse Barnes46f297f2014-03-07 08:57:48 -0800237 bool tiled;
238 int size;
239 u32 base;
240};
241
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100242struct intel_crtc_config {
Daniel Vetterbb760062013-06-06 14:55:52 +0200243 /**
244 * quirks - bitfield with hw state readout quirks
245 *
246 * For various reasons the hw state readout code might not be able to
247 * completely faithfully read out the current state. These cases are
248 * tracked with quirk flags so that fastboot and state checker can act
249 * accordingly.
250 */
Daniel Vetter99535992014-04-13 12:00:33 +0200251#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
252#define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
Daniel Vetterbb760062013-06-06 14:55:52 +0200253 unsigned long quirks;
254
Ville Syrjälä5113bc92013-09-04 18:25:29 +0300255 /* User requested mode, only valid as a starting point to
256 * compute adjusted_mode, except in the case of (S)DVO where
257 * it's also for the output timings of the (S)DVO chip.
258 * adjusted_mode will then correspond to the S(DVO) chip's
259 * preferred input timings. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100260 struct drm_display_mode requested_mode;
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300261 /* Actual pipe timings ie. what we program into the pipe timing
Damien Lespiau241bfc32013-09-25 16:45:37 +0100262 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100263 struct drm_display_mode adjusted_mode;
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300264
265 /* Pipe source size (ie. panel fitter input size)
266 * All planes will be positioned inside this space,
267 * and get clipped at the edges. */
268 int pipe_src_w, pipe_src_h;
269
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100270 /* Whether to set up the PCH/FDI. Note that we never allow sharing
271 * between pch encoders and cpu encoders. */
272 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100273
Daniel Vetter3b117c82013-04-17 20:15:07 +0200274 /* CPU Transcoder for the pipe. Currently this can only differ from the
275 * pipe on Haswell (where we have a special eDP transcoder). */
276 enum transcoder cpu_transcoder;
277
Daniel Vetter50f3b012013-03-27 00:44:56 +0100278 /*
279 * Use reduced/limited/broadcast rbg range, compressing from the full
280 * range fed into the crtcs.
281 */
282 bool limited_color_range;
283
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200284 /* DP has a bunch of special case unfortunately, so mark the pipe
285 * accordingly. */
286 bool has_dp_encoder;
Daniel Vetterd8b32242013-04-25 17:54:44 +0200287
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200288 /* Whether we should send NULL infoframes. Required for audio. */
289 bool has_hdmi_sink;
290
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200291 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
292 * has_dp_encoder is set. */
293 bool has_audio;
294
Daniel Vetterd8b32242013-04-25 17:54:44 +0200295 /*
296 * Enable dithering, used when the selected pipe bpp doesn't match the
297 * plane bpp.
298 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100299 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100300
301 /* Controls for the clock computation, to override various stages. */
302 bool clock_set;
303
Daniel Vetter09ede542013-04-30 14:01:45 +0200304 /* SDVO TV has a bunch of special case. To make multifunction encoders
305 * work correctly, we need to track this at runtime.*/
306 bool sdvo_tv_clock;
307
Daniel Vettere29c22c2013-02-21 00:00:16 +0100308 /*
309 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
310 * required. This is set in the 2nd loop of calling encoder's
311 * ->compute_config if the first pick doesn't work out.
312 */
313 bool bw_constrained;
314
Daniel Vetterf47709a2013-03-28 10:42:02 +0100315 /* Settings for the intel dpll used on pretty much everything but
316 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300317 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100318
Daniel Vettera43f6e02013-06-07 23:10:32 +0200319 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
320 enum intel_dpll_id shared_dpll;
321
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300322 /* PORT_CLK_SEL for DDI ports. */
323 uint32_t ddi_pll_sel;
324
Daniel Vetter66e985c2013-06-05 13:34:20 +0200325 /* Actual register state of the dpll, for shared dpll cross-checking. */
326 struct intel_dpll_hw_state dpll_hw_state;
327
Daniel Vetter965e0c42013-03-27 00:44:57 +0100328 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200329 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200330
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530331 /* m2_n2 for eDP downclock */
332 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700333 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530334
Daniel Vetterff9a6752013-06-01 17:16:21 +0200335 /*
336 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300337 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
338 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100339 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200340 int port_clock;
341
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100342 /* Used by SDVO (and if we ever fix it, HDMI). */
343 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700344
345 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700346 struct {
347 u32 control;
348 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200349 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700350 } gmch_pfit;
351
352 /* Panel fitter placement and size for Ironlake+ */
353 struct {
354 u32 pos;
355 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100356 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200357 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700358 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100359
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100360 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100361 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100362 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300363
364 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300365
366 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000367
368 bool dp_encoder_is_mst;
369 int pbn;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100370};
371
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300372struct intel_pipe_wm {
373 struct intel_wm_level wm[5];
374 uint32_t linetime;
375 bool fbc_wm_enabled;
Ville Syrjälä2a44b762014-03-07 18:32:09 +0200376 bool pipe_enabled;
377 bool sprites_enabled;
378 bool sprites_scaled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300379};
380
Sourab Gupta84c33a62014-06-02 16:47:17 +0530381struct intel_mmio_flip {
382 u32 seqno;
383 u32 ring_id;
384};
385
Jesse Barnes79e53942008-11-07 14:24:08 -0800386struct intel_crtc {
387 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700388 enum pipe pipe;
389 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800390 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200391 /*
392 * Whether the crtc and the connected output pipeline is active. Implies
393 * that crtc->enabled is set, i.e. the current mode configuration has
394 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200395 */
396 bool active;
Imre Deak6efdf352013-10-16 17:25:52 +0300397 unsigned long enabled_power_domains;
Ville Syrjälä4c445e02013-10-09 17:24:58 +0300398 bool primary_enabled; /* is the primary plane (partially) visible? */
Jesse Barnes652c3932009-08-17 13:31:43 -0700399 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200400 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500401 struct intel_unpin_work *unpin_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100402
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000403 atomic_t unpin_work_count;
404
Daniel Vettere506a0c2012-07-05 12:17:29 +0200405 /* Display surface base address adjustement for pageflips. Note that on
406 * gen4+ this only adjusts up to a tile, offsets within a tile are
407 * handled in the hw itself (with the TILEOFF register). */
408 unsigned long dspaddr_offset;
409
Chris Wilson05394f32010-11-08 19:18:58 +0000410 struct drm_i915_gem_object *cursor_bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100411 uint32_t cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100412 int16_t cursor_width, cursor_height;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300413 uint32_t cursor_cntl;
Ville Syrjälädc41c152014-08-13 11:57:05 +0300414 uint32_t cursor_size;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300415 uint32_t cursor_base;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700416
Jesse Barnes46f297f2014-03-07 08:57:48 -0800417 struct intel_plane_config plane_config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100418 struct intel_crtc_config config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +0200419 struct intel_crtc_config *new_config;
Ville Syrjälä76688512014-01-10 11:28:06 +0200420 bool new_enabled;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100421
Ville Syrjälä10d83732013-01-29 18:13:34 +0200422 /* reset counter value when the last flip was submitted */
423 unsigned int reset_counter;
Paulo Zanoni86642812013-04-12 17:57:57 -0300424
425 /* Access to these should be protected by dev_priv->irq_lock. */
426 bool cpu_fifo_underrun_disabled;
427 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300428
429 /* per-pipe watermark state */
430 struct {
431 /* watermarks currently being used */
432 struct intel_pipe_wm active;
433 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300434
Ville Syrjälä80715b22014-05-15 20:23:23 +0300435 int scanline_offset;
Sourab Gupta84c33a62014-06-02 16:47:17 +0530436 struct intel_mmio_flip mmio_flip;
Jesse Barnes79e53942008-11-07 14:24:08 -0800437};
438
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300439struct intel_plane_wm_parameters {
440 uint32_t horiz_pixels;
Damien Lespiaued57cb82014-07-15 09:21:24 +0200441 uint32_t vert_pixels;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300442 uint8_t bytes_per_pixel;
443 bool enabled;
444 bool scaled;
445};
446
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800447struct intel_plane {
448 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700449 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800450 enum pipe pipe;
451 struct drm_i915_gem_object *obj;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100452 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800453 int max_downscale;
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700454 int crtc_x, crtc_y;
455 unsigned int crtc_w, crtc_h;
456 uint32_t src_x, src_y;
457 uint32_t src_w, src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530458 unsigned int rotation;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300459
460 /* Since we need to change the watermarks before/after
461 * enabling/disabling the planes, we need to store the parameters here
462 * as the other pieces of the struct may not reflect the values we want
463 * for the watermark calculations. Currently only Haswell uses this.
464 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300465 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300466
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800467 void (*update_plane)(struct drm_plane *plane,
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300468 struct drm_crtc *crtc,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800469 struct drm_framebuffer *fb,
470 struct drm_i915_gem_object *obj,
471 int crtc_x, int crtc_y,
472 unsigned int crtc_w, unsigned int crtc_h,
473 uint32_t x, uint32_t y,
474 uint32_t src_w, uint32_t src_h);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300475 void (*disable_plane)(struct drm_plane *plane,
476 struct drm_crtc *crtc);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800477 int (*update_colorkey)(struct drm_plane *plane,
478 struct drm_intel_sprite_colorkey *key);
479 void (*get_colorkey)(struct drm_plane *plane,
480 struct drm_intel_sprite_colorkey *key);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800481};
482
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300483struct intel_watermark_params {
484 unsigned long fifo_size;
485 unsigned long max_wm;
486 unsigned long default_wm;
487 unsigned long guard_size;
488 unsigned long cacheline_size;
489};
490
491struct cxsr_latency {
492 int is_desktop;
493 int is_ddr3;
494 unsigned long fsb_freq;
495 unsigned long mem_freq;
496 unsigned long display_sr;
497 unsigned long display_hpll_disable;
498 unsigned long cursor_sr;
499 unsigned long cursor_hpll_disable;
500};
501
Jesse Barnes79e53942008-11-07 14:24:08 -0800502#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800503#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100504#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800505#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800506#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roper155e6362014-07-07 18:21:47 -0700507#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800508
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300509struct intel_hdmi {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300510 u32 hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300511 int ddc_bus;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300512 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200513 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300514 bool has_hdmi_sink;
515 bool has_audio;
516 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200517 bool rgb_quant_range_selectable;
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530518 enum hdmi_picture_aspect aspect_ratio;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300519 void (*write_infoframe)(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100520 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200521 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300522 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200523 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300524 struct drm_display_mode *adjusted_mode);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300525};
526
Dave Airlie0e32b392014-05-02 14:02:48 +1000527struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400528#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300529
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +0530530/**
531 * HIGH_RR is the highest eDP panel refresh rate read from EDID
532 * LOW_RR is the lowest eDP panel refresh rate found from EDID
533 * parsing for same resolution.
534 */
535enum edp_drrs_refresh_rate_type {
536 DRRS_HIGH_RR,
537 DRRS_LOW_RR,
538 DRRS_MAX_RR, /* RR count */
539};
540
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300541struct intel_dp {
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300542 uint32_t output_reg;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300543 uint32_t aux_ch_ctl_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300544 uint32_t DP;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300545 bool has_audio;
546 enum hdmi_force_audio force_audio;
547 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200548 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300549 uint8_t link_bw;
550 uint8_t lane_count;
551 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300552 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400553 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Jani Nikula9d1a1032014-03-14 16:51:15 +0200554 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300555 uint8_t train_set[4];
556 int panel_power_up_delay;
557 int panel_power_down_delay;
558 int panel_power_cycle_delay;
559 int backlight_on_delay;
560 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300561 struct delayed_work panel_vdd_work;
562 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200563 unsigned long last_power_cycle;
564 unsigned long last_power_on;
565 unsigned long last_backlight_off;
Dave Airlie5d42f822014-08-05 09:04:59 +1000566
Clint Taylor01527b32014-07-07 13:01:46 -0700567 struct notifier_block edp_notifier;
568
Todd Previte06ea66b2014-01-20 10:19:39 -0700569 bool use_tps3;
Dave Airlie0e32b392014-05-02 14:02:48 +1000570 bool can_mst; /* this port supports mst */
571 bool is_mst;
572 int active_mst_links;
573 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +0300574 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000575
Dave Airlie0e32b392014-05-02 14:02:48 +1000576 /* mst connector list */
577 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
578 struct drm_dp_mst_topology_mgr mst_mgr;
579
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000580 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000581 /*
582 * This function returns the value we have to program the AUX_CTL
583 * register with to kick off an AUX transaction.
584 */
585 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
586 bool has_aux_irq,
587 int send_bytes,
588 uint32_t aux_clock_divider);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +0530589 struct {
590 enum drrs_support_type type;
591 enum edp_drrs_refresh_rate_type refresh_rate_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530592 struct mutex mutex;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +0530593 } drrs_state;
594
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300595};
596
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200597struct intel_digital_port {
598 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200599 enum port port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -0700600 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200601 struct intel_dp dp;
602 struct intel_hdmi hdmi;
Dave Airlie13cf5502014-06-18 11:29:35 +1000603 bool (*hpd_pulse)(struct intel_digital_port *, bool);
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200604};
605
Dave Airlie0e32b392014-05-02 14:02:48 +1000606struct intel_dp_mst_encoder {
607 struct intel_encoder base;
608 enum pipe pipe;
609 struct intel_digital_port *primary;
610 void *port; /* store this opaque as its illegal to dereference it */
611};
612
Jesse Barnes89b667f2013-04-18 14:51:36 -0700613static inline int
614vlv_dport_to_channel(struct intel_digital_port *dport)
615{
616 switch (dport->port) {
617 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +0300618 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800619 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700620 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800621 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700622 default:
623 BUG();
624 }
625}
626
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +0300627static inline int
628vlv_pipe_to_channel(enum pipe pipe)
629{
630 switch (pipe) {
631 case PIPE_A:
632 case PIPE_C:
633 return DPIO_CH0;
634 case PIPE_B:
635 return DPIO_CH1;
636 default:
637 BUG();
638 }
639}
640
Chris Wilsonf875c152010-09-09 15:44:14 +0100641static inline struct drm_crtc *
642intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
643{
644 struct drm_i915_private *dev_priv = dev->dev_private;
645 return dev_priv->pipe_to_crtc_mapping[pipe];
646}
647
Chris Wilson417ae142011-01-19 15:04:42 +0000648static inline struct drm_crtc *
649intel_get_crtc_for_plane(struct drm_device *dev, int plane)
650{
651 struct drm_i915_private *dev_priv = dev->dev_private;
652 return dev_priv->plane_to_crtc_mapping[plane];
653}
654
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100655struct intel_unpin_work {
656 struct work_struct work;
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000657 struct drm_crtc *crtc;
Chris Wilson05394f32010-11-08 19:18:58 +0000658 struct drm_i915_gem_object *old_fb_obj;
659 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100660 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +0000661 atomic_t pending;
662#define INTEL_FLIP_INACTIVE 0
663#define INTEL_FLIP_PENDING 1
664#define INTEL_FLIP_COMPLETE 2
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +0300665 u32 flip_count;
666 u32 gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100667 bool enable_stall_check;
668};
669
Daniel Vetterd9e55602012-07-04 22:16:09 +0200670struct intel_set_config {
Daniel Vetter1aa4b622012-07-05 16:20:48 +0200671 struct drm_encoder **save_connector_encoders;
672 struct drm_crtc **save_encoder_crtcs;
Ville Syrjälä76688512014-01-10 11:28:06 +0200673 bool *save_crtc_enabled;
Daniel Vetter5e2b5842012-07-04 22:41:29 +0200674
675 bool fb_changed;
676 bool mode_changed;
Daniel Vetterd9e55602012-07-04 22:16:09 +0200677};
678
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300679struct intel_load_detect_pipe {
680 struct drm_framebuffer *release_fb;
681 bool load_detect_temp;
682 int dpms_mode;
683};
Daniel Vetterb9805142012-08-31 17:37:33 +0200684
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300685static inline struct intel_encoder *
686intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +0100687{
688 return to_intel_connector(connector)->encoder;
689}
690
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200691static inline struct intel_digital_port *
692enc_to_dig_port(struct drm_encoder *encoder)
693{
694 return container_of(encoder, struct intel_digital_port, base.base);
695}
696
Dave Airlie0e32b392014-05-02 14:02:48 +1000697static inline struct intel_dp_mst_encoder *
698enc_to_mst(struct drm_encoder *encoder)
699{
700 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
701}
702
Imre Deak9ff8c9b2013-05-08 13:14:02 +0300703static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
704{
705 return &enc_to_dig_port(encoder)->dp;
706}
707
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200708static inline struct intel_digital_port *
709dp_to_dig_port(struct intel_dp *intel_dp)
710{
711 return container_of(intel_dp, struct intel_digital_port, dp);
712}
713
714static inline struct intel_digital_port *
715hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
716{
717 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300718}
719
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000720
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300721/* i915_irq.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300722bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
723 enum pipe pipe, bool enable);
724bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
725 enum transcoder pch_transcoder,
726 bool enable);
Daniel Vetter480c8032014-07-16 09:49:40 +0200727void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
728void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
729void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
730void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
731void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
732void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Paulo Zanoni730488b2014-03-07 20:12:32 -0300733void intel_runtime_pm_disable_interrupts(struct drm_device *dev);
734void intel_runtime_pm_restore_interrupts(struct drm_device *dev);
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700735static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
736{
737 /*
738 * We only use drm_irq_uninstall() at unload and VT switch, so
739 * this is the only thing we need to check.
740 */
741 return !dev_priv->pm._irqs_disabled;
742}
743
Ville Syrjäläa225f072014-04-29 13:35:45 +0300744int intel_get_crtc_scanline(struct intel_crtc *crtc);
Ville Syrjälä56b80e12014-05-16 19:40:22 +0300745void i9xx_check_fifo_underruns(struct drm_device *dev);
Paulo Zanonid49bdb02014-07-04 11:50:31 -0300746void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300748/* intel_crt.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300749void intel_crt_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800750
Jesse Barnes79e53942008-11-07 14:24:08 -0800751
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300752/* intel_ddi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300753void intel_prepare_ddi(struct drm_device *dev);
754void hsw_fdi_link_train(struct drm_crtc *crtc);
755void intel_ddi_init(struct drm_device *dev, enum port port);
756enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
757bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
758int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
759void intel_ddi_pll_init(struct drm_device *dev);
760void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
761void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
762 enum transcoder cpu_transcoder);
763void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
764void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Paulo Zanoni566b7342013-11-25 15:27:08 -0200765bool intel_ddi_pll_select(struct intel_crtc *crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -0300766void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
767void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
768bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
769void intel_ddi_fdi_disable(struct drm_crtc *crtc);
770void intel_ddi_get_config(struct intel_encoder *encoder,
771 struct intel_crtc_config *pipe_config);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300772
Dave Airlie44905a22014-05-02 13:36:43 +1000773void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
Dave Airlie0e32b392014-05-02 14:02:48 +1000774void intel_ddi_clock_get(struct intel_encoder *encoder,
775 struct intel_crtc_config *pipe_config);
776void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300777
778/* intel_display.c */
Damien Lespiauba0fbca2014-01-08 14:18:23 +0000779const char *intel_output_name(int output);
Chris Wilson5dce5b932014-01-20 10:17:36 +0000780bool intel_has_pending_fb_unpin(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300781int intel_pch_rawclk(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -0300782void intel_mark_busy(struct drm_device *dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +0200783void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
784 struct intel_engine_cs *ring);
785void intel_frontbuffer_flip_prepare(struct drm_device *dev,
786 unsigned frontbuffer_bits);
787void intel_frontbuffer_flip_complete(struct drm_device *dev,
788 unsigned frontbuffer_bits);
789void intel_frontbuffer_flush(struct drm_device *dev,
790 unsigned frontbuffer_bits);
791/**
792 * intel_frontbuffer_flip - prepare frontbuffer flip
793 * @dev: DRM device
794 * @frontbuffer_bits: frontbuffer plane tracking bits
795 *
796 * This function gets called after scheduling a flip on @obj. This is for
797 * synchronous plane updates which will happen on the next vblank and which will
798 * not get delayed by pending gpu rendering.
799 *
800 * Can be called without any locks held.
801 */
802static inline
803void intel_frontbuffer_flip(struct drm_device *dev,
804 unsigned frontbuffer_bits)
805{
806 intel_frontbuffer_flush(dev, frontbuffer_bits);
807}
808
809void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
Paulo Zanoni87440422013-09-24 15:48:31 -0300810void intel_mark_idle(struct drm_device *dev);
811void intel_crtc_restore_mode(struct drm_crtc *crtc);
Borun Fub04c5bd2014-07-12 10:02:27 +0530812void intel_crtc_control(struct drm_crtc *crtc, bool enable);
Paulo Zanoni87440422013-09-24 15:48:31 -0300813void intel_crtc_update_dpms(struct drm_crtc *crtc);
814void intel_encoder_destroy(struct drm_encoder *encoder);
815void intel_connector_dpms(struct drm_connector *, int mode);
816bool intel_connector_get_hw_state(struct intel_connector *connector);
817void intel_modeset_check_state(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300818bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
819 struct intel_digital_port *port);
Paulo Zanoni87440422013-09-24 15:48:31 -0300820void intel_connector_attach_encoder(struct intel_connector *connector,
821 struct intel_encoder *encoder);
822struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
823struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
824 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +0200825enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300826int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
827 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -0300828enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
829 enum pipe pipe);
830void intel_wait_for_vblank(struct drm_device *dev, int pipe);
831void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
832int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800833void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
834 struct intel_digital_port *dport);
Paulo Zanoni87440422013-09-24 15:48:31 -0300835bool intel_get_load_detect_pipe(struct drm_connector *connector,
836 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -0500837 struct intel_load_detect_pipe *old,
838 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -0300839void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300840 struct intel_load_detect_pipe *old);
Paulo Zanoni87440422013-09-24 15:48:31 -0300841int intel_pin_and_fence_fb_obj(struct drm_device *dev,
842 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100843 struct intel_engine_cs *pipelined);
Paulo Zanoni87440422013-09-24 15:48:31 -0300844void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
Daniel Vettera8bb6812014-02-10 18:00:39 +0100845struct drm_framebuffer *
846__intel_framebuffer_create(struct drm_device *dev,
Paulo Zanoni87440422013-09-24 15:48:31 -0300847 struct drm_mode_fb_cmd2 *mode_cmd,
848 struct drm_i915_gem_object *obj);
Paulo Zanoni87440422013-09-24 15:48:31 -0300849void intel_prepare_page_flip(struct drm_device *dev, int plane);
850void intel_finish_page_flip(struct drm_device *dev, int pipe);
851void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Daniel Vetter716c2e52014-06-25 22:02:02 +0300852
853/* shared dpll functions */
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300854struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
855void assert_shared_dpll(struct drm_i915_private *dev_priv,
856 struct intel_shared_dpll *pll,
857 bool state);
858#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
859#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
Daniel Vetter716c2e52014-06-25 22:02:02 +0300860struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc);
861void intel_put_shared_dpll(struct intel_crtc *crtc);
862
863/* modesetting asserts */
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300864void assert_pll(struct drm_i915_private *dev_priv,
865 enum pipe pipe, bool state);
866#define assert_pll_enabled(d, p) assert_pll(d, p, true)
867#define assert_pll_disabled(d, p) assert_pll(d, p, false)
868void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
869 enum pipe pipe, bool state);
870#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
871#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -0300872void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300873#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
874#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -0300875void intel_write_eld(struct drm_encoder *encoder,
876 struct drm_display_mode *mode);
877unsigned long intel_gen4_compute_page_offset(int *x, int *y,
878 unsigned int tiling_mode,
879 unsigned int bpp,
880 unsigned int pitch);
881void intel_display_handle_reset(struct drm_device *dev);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -0300882void hsw_enable_pc8(struct drm_i915_private *dev_priv);
883void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -0300884void intel_dp_get_m_n(struct intel_crtc *crtc,
885 struct intel_crtc_config *pipe_config);
Vandana Kannanf769cd22014-08-05 07:51:22 -0700886void intel_dp_set_m_n(struct intel_crtc *crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -0300887int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
888void
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300889ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
890 int dotclock);
Paulo Zanoni87440422013-09-24 15:48:31 -0300891bool intel_crtc_active(struct drm_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +0300892void hsw_enable_ips(struct intel_crtc *crtc);
893void hsw_disable_ips(struct intel_crtc *crtc);
Imre Deakda7e29b2014-02-18 00:02:02 +0200894void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
Imre Deak319be8a2014-03-04 19:22:57 +0200895enum intel_display_power_domain
896intel_display_port_power_domain(struct intel_encoder *intel_encoder);
Daniel Vetterf6a83282014-02-11 15:28:57 -0800897void intel_mode_from_pipe_config(struct drm_display_mode *mode,
898 struct intel_crtc_config *pipe_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800899int intel_format_to_fourcc(int format);
Ville Syrjälä46a55d32014-05-21 14:04:46 +0300900void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +0300901void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300902
903/* intel_dp.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300904void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
905bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
906 struct intel_connector *intel_connector);
Paulo Zanoni87440422013-09-24 15:48:31 -0300907void intel_dp_start_link_train(struct intel_dp *intel_dp);
908void intel_dp_complete_link_train(struct intel_dp *intel_dp);
909void intel_dp_stop_link_train(struct intel_dp *intel_dp);
910void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
911void intel_dp_encoder_destroy(struct drm_encoder *encoder);
912void intel_dp_check_link_status(struct intel_dp *intel_dp);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -0200913int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -0300914bool intel_dp_compute_config(struct intel_encoder *encoder,
915 struct intel_crtc_config *pipe_config);
Ville Syrjälä5d8a7752013-11-01 18:22:39 +0200916bool intel_dp_is_edp(struct drm_device *dev, enum port port);
Dave Airlie13cf5502014-06-18 11:29:35 +1000917bool intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
918 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +0100919void intel_edp_backlight_on(struct intel_dp *intel_dp);
920void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +0200921void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +0300922void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +0100923void intel_edp_panel_on(struct intel_dp *intel_dp);
924void intel_edp_panel_off(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -0300925void intel_edp_psr_enable(struct intel_dp *intel_dp);
926void intel_edp_psr_disable(struct intel_dp *intel_dp);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530927void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate);
Daniel Vetter9ca15302014-07-11 10:30:16 -0700928void intel_edp_psr_invalidate(struct drm_device *dev,
929 unsigned frontbuffer_bits);
930void intel_edp_psr_flush(struct drm_device *dev,
931 unsigned frontbuffer_bits);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700932void intel_edp_psr_init(struct drm_device *dev);
933
Dave Airlie0e32b392014-05-02 14:02:48 +1000934int intel_dp_handle_hpd_irq(struct intel_digital_port *digport, bool long_hpd);
935void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
936void intel_dp_mst_suspend(struct drm_device *dev);
937void intel_dp_mst_resume(struct drm_device *dev);
938int intel_dp_max_link_bw(struct intel_dp *intel_dp);
939void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
940/* intel_dp_mst.c */
941int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
942void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300943/* intel_dsi.c */
Damien Lespiau4328633d2014-05-28 12:30:56 +0100944void intel_dsi_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300945
946
947/* intel_dvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300948void intel_dvo_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300949
950
Daniel Vetter0632fef2013-10-08 17:44:49 +0200951/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter4520f532013-10-09 09:18:51 +0200952#ifdef CONFIG_DRM_I915_FBDEV
953extern int intel_fbdev_init(struct drm_device *dev);
954extern void intel_fbdev_initial_config(struct drm_device *dev);
955extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100956extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +0200957extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
958extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +0200959#else
960static inline int intel_fbdev_init(struct drm_device *dev)
961{
962 return 0;
963}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300964
Daniel Vetter4520f532013-10-09 09:18:51 +0200965static inline void intel_fbdev_initial_config(struct drm_device *dev)
966{
967}
968
969static inline void intel_fbdev_fini(struct drm_device *dev)
970{
971}
972
Chris Wilson82e3b8c2014-08-13 13:09:46 +0100973static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +0200974{
975}
976
Daniel Vetter0632fef2013-10-08 17:44:49 +0200977static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +0200978{
979}
980#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300981
982/* intel_hdmi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300983void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
984void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
985 struct intel_connector *intel_connector);
986struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
987bool intel_hdmi_compute_config(struct intel_encoder *encoder,
988 struct intel_crtc_config *pipe_config);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300989
990
991/* intel_lvds.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300992void intel_lvds_init(struct drm_device *dev);
993bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300994
995
996/* intel_modes.c */
997int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -0300998 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300999int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001000void intel_attach_force_audio_property(struct drm_connector *connector);
1001void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001002
1003
1004/* intel_overlay.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001005void intel_setup_overlay(struct drm_device *dev);
1006void intel_cleanup_overlay(struct drm_device *dev);
1007int intel_overlay_switch_off(struct intel_overlay *overlay);
1008int intel_overlay_put_image(struct drm_device *dev, void *data,
1009 struct drm_file *file_priv);
1010int intel_overlay_attrs(struct drm_device *dev, void *data,
1011 struct drm_file *file_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001012
1013
1014/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001015int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301016 struct drm_display_mode *fixed_mode,
1017 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001018void intel_panel_fini(struct intel_panel *panel);
1019void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1020 struct drm_display_mode *adjusted_mode);
1021void intel_pch_panel_fitting(struct intel_crtc *crtc,
1022 struct intel_crtc_config *pipe_config,
1023 int fitting_mode);
1024void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1025 struct intel_crtc_config *pipe_config,
1026 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001027void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1028 u32 level, u32 max);
Paulo Zanoni87440422013-09-24 15:48:31 -03001029int intel_panel_setup_backlight(struct drm_connector *connector);
Jesse Barnes752aa882013-10-31 18:55:49 +02001030void intel_panel_enable_backlight(struct intel_connector *connector);
1031void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af12013-11-08 16:48:53 +02001032void intel_panel_destroy_backlight(struct drm_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +02001033void intel_panel_init_backlight_funcs(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001034enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301035extern struct drm_display_mode *intel_find_panel_downclock(
1036 struct drm_device *dev,
1037 struct drm_display_mode *fixed_mode,
1038 struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001039
1040/* intel_pm.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001041void intel_init_clock_gating(struct drm_device *dev);
1042void intel_suspend_hw(struct drm_device *dev);
Damien Lespiau546c81f2014-05-13 15:30:26 +01001043int ilk_wm_max_level(const struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001044void intel_update_watermarks(struct drm_crtc *crtc);
1045void intel_update_sprite_watermarks(struct drm_plane *plane,
1046 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02001047 uint32_t sprite_width,
1048 uint32_t sprite_height,
1049 int pixel_size,
Paulo Zanoni87440422013-09-24 15:48:31 -03001050 bool enabled, bool scaled);
1051void intel_init_pm(struct drm_device *dev);
Daniel Vetterf742a552013-12-06 10:17:53 +01001052void intel_pm_setup(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001053bool intel_fbc_enabled(struct drm_device *dev);
1054void intel_update_fbc(struct drm_device *dev);
1055void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1056void intel_gpu_ips_teardown(void);
Imre Deakda7e29b2014-02-18 00:02:02 +02001057int intel_power_domains_init(struct drm_i915_private *);
1058void intel_power_domains_remove(struct drm_i915_private *);
1059bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001060 enum intel_display_power_domain domain);
Imre Deakbfafe932014-06-05 20:31:47 +03001061bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
1062 enum intel_display_power_domain domain);
Imre Deakda7e29b2014-02-18 00:02:02 +02001063void intel_display_power_get(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001064 enum intel_display_power_domain domain);
Imre Deakda7e29b2014-02-18 00:02:02 +02001065void intel_display_power_put(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001066 enum intel_display_power_domain domain);
Imre Deakda7e29b2014-02-18 00:02:02 +02001067void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
Imre Deakae484342014-03-31 15:10:44 +03001068void intel_init_gt_powersave(struct drm_device *dev);
1069void intel_cleanup_gt_powersave(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001070void intel_enable_gt_powersave(struct drm_device *dev);
1071void intel_disable_gt_powersave(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07001072void intel_suspend_gt_powersave(struct drm_device *dev);
Imre Deakc6df39b2014-04-14 20:24:29 +03001073void intel_reset_gt_powersave(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001074void ironlake_teardown_rc6(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001075void gen6_update_ring_freq(struct drm_device *dev);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001076void gen6_rps_idle(struct drm_i915_private *dev_priv);
1077void gen6_rps_boost(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001078void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1079void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001080void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
Imre Deakc6df39b2014-04-14 20:24:29 +03001081void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001082void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1083void intel_init_runtime_pm(struct drm_i915_private *dev_priv);
1084void intel_fini_runtime_pm(struct drm_i915_private *dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001085void ilk_wm_get_hw_state(struct drm_device *dev);
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03001086
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001087
1088/* intel_sdvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001089bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001090
1091
1092/* intel_sprite.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001093int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001094void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -03001095 enum plane plane);
Ville Syrjäläe57465f2014-08-05 11:26:53 +05301096int intel_plane_restore(struct drm_plane *plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001097void intel_plane_disable(struct drm_plane *plane);
1098int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1099 struct drm_file *file_priv);
1100int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
1101 struct drm_file *file_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001102
1103
1104/* intel_tv.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001105void intel_tv_init(struct drm_device *dev);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001106
Jesse Barnes79e53942008-11-07 14:24:08 -08001107#endif /* __INTEL_DRV_H__ */