blob: 302713821f0867c2f5b6389b7a6cdfa39b80dec0 [file] [log] [blame]
Ben Skeggsebb945a2012-07-20 08:17:34 +10001/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggsfdb751e2014-08-10 04:10:23 +100025#include <nvif/os.h>
26#include <nvif/class.h>
27
28/*XXX*/
Ben Skeggsebb945a2012-07-20 08:17:34 +100029#include <core/client.h>
Ben Skeggsebb945a2012-07-20 08:17:34 +100030
Ben Skeggsebb945a2012-07-20 08:17:34 +100031#include "nouveau_drm.h"
32#include "nouveau_dma.h"
33#include "nouveau_bo.h"
34#include "nouveau_chan.h"
35#include "nouveau_fence.h"
36#include "nouveau_abi16.h"
37
38MODULE_PARM_DESC(vram_pushbuf, "Create DMA push buffers in VRAM");
Pierre Moreau703fa262014-08-18 22:43:24 +020039int nouveau_vram_pushbuf;
Ben Skeggsebb945a2012-07-20 08:17:34 +100040module_param_named(vram_pushbuf, nouveau_vram_pushbuf, int, 0400);
41
42int
43nouveau_channel_idle(struct nouveau_channel *chan)
44{
Ben Skeggsa01ca782015-08-20 14:54:15 +100045 struct nouveau_cli *cli = (void *)chan->user.client;
Ben Skeggsebb945a2012-07-20 08:17:34 +100046 struct nouveau_fence *fence = NULL;
47 int ret;
48
Ben Skeggs264ce192013-02-14 13:43:21 +100049 ret = nouveau_fence_new(chan, false, &fence);
Ben Skeggsebb945a2012-07-20 08:17:34 +100050 if (!ret) {
51 ret = nouveau_fence_wait(fence, false, false);
52 nouveau_fence_unref(&fence);
53 }
54
55 if (ret)
Ben Skeggs9ad97ed2015-08-20 14:54:13 +100056 NV_PRINTK(err, cli, "failed to idle channel 0x%08x [%s]\n",
Ben Skeggsa01ca782015-08-20 14:54:15 +100057 chan->user.handle, nvxx_client(&cli->base)->name);
Ben Skeggsebb945a2012-07-20 08:17:34 +100058 return ret;
59}
60
61void
62nouveau_channel_del(struct nouveau_channel **pchan)
63{
64 struct nouveau_channel *chan = *pchan;
65 if (chan) {
Ben Skeggsebb945a2012-07-20 08:17:34 +100066 if (chan->fence) {
67 nouveau_channel_idle(chan);
68 nouveau_fence(chan->drm)->context_del(chan);
69 }
Ben Skeggs0ad72862014-08-10 04:10:22 +100070 nvif_object_fini(&chan->nvsw);
71 nvif_object_fini(&chan->gart);
72 nvif_object_fini(&chan->vram);
Ben Skeggsa01ca782015-08-20 14:54:15 +100073 nvif_object_fini(&chan->user);
Ben Skeggs0ad72862014-08-10 04:10:22 +100074 nvif_object_fini(&chan->push.ctxdma);
Ben Skeggsebb945a2012-07-20 08:17:34 +100075 nouveau_bo_vma_del(chan->push.buffer, &chan->push.vma);
76 nouveau_bo_unmap(chan->push.buffer);
Marcin Slusarz124ea292012-11-25 23:02:28 +010077 if (chan->push.buffer && chan->push.buffer->pin_refcnt)
78 nouveau_bo_unpin(chan->push.buffer);
Ben Skeggsebb945a2012-07-20 08:17:34 +100079 nouveau_bo_ref(NULL, &chan->push.buffer);
80 kfree(chan);
81 }
82 *pchan = NULL;
83}
84
85static int
Ben Skeggs0ad72862014-08-10 04:10:22 +100086nouveau_channel_prep(struct nouveau_drm *drm, struct nvif_device *device,
87 u32 handle, u32 size, struct nouveau_channel **pchan)
Ben Skeggsebb945a2012-07-20 08:17:34 +100088{
Ben Skeggsa01ca782015-08-20 14:54:15 +100089 struct nouveau_cli *cli = (void *)device->object.client;
Ben Skeggsbe83cd42015-01-14 15:36:34 +100090 struct nvkm_mmu *mmu = nvxx_mmu(device);
Ben Skeggs4acfd702014-08-10 04:10:24 +100091 struct nv_dma_v0 args = {};
Ben Skeggsebb945a2012-07-20 08:17:34 +100092 struct nouveau_channel *chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +100093 u32 target;
94 int ret;
95
96 chan = *pchan = kzalloc(sizeof(*chan), GFP_KERNEL);
97 if (!chan)
98 return -ENOMEM;
99
Ben Skeggsa01ca782015-08-20 14:54:15 +1000100 chan->device = device;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000101 chan->drm = drm;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000102
103 /* allocate memory for dma push buffer */
Alexandre Courbota81349a2014-10-27 18:49:18 +0900104 target = TTM_PL_FLAG_TT | TTM_PL_FLAG_UNCACHED;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000105 if (nouveau_vram_pushbuf)
106 target = TTM_PL_FLAG_VRAM;
107
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +0100108 ret = nouveau_bo_new(drm->dev, size, 0, target, 0, 0, NULL, NULL,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000109 &chan->push.buffer);
110 if (ret == 0) {
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000111 ret = nouveau_bo_pin(chan->push.buffer, target, false);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000112 if (ret == 0)
113 ret = nouveau_bo_map(chan->push.buffer);
114 }
115
116 if (ret) {
117 nouveau_channel_del(pchan);
118 return ret;
119 }
120
121 /* create dma object covering the *entire* memory space that the
122 * pushbuf lives in, this is because the GEM code requires that
123 * we be able to call out to other (indirect) push buffers
124 */
125 chan->push.vma.offset = chan->push.buffer->bo.offset;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000126
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000127 if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs0ad72862014-08-10 04:10:22 +1000128 ret = nouveau_bo_vma_add(chan->push.buffer, cli->vm,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000129 &chan->push.vma);
130 if (ret) {
131 nouveau_channel_del(pchan);
132 return ret;
133 }
134
Ben Skeggs4acfd702014-08-10 04:10:24 +1000135 args.target = NV_DMA_V0_TARGET_VM;
136 args.access = NV_DMA_V0_ACCESS_VM;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000137 args.start = 0;
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000138 args.limit = cli->vm->mmu->limit - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000139 } else
140 if (chan->push.buffer->bo.mem.mem_type == TTM_PL_VRAM) {
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000141 if (device->info.family == NV_DEVICE_INFO_V0_TNT) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000142 /* nv04 vram pushbuf hack, retarget to its location in
143 * the framebuffer bar rather than direct vram access..
144 * nfi why this exists, it came from the -nv ddx.
145 */
Ben Skeggs4acfd702014-08-10 04:10:24 +1000146 args.target = NV_DMA_V0_TARGET_PCI;
147 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggs989aa5b2015-01-12 12:33:37 +1000148 args.start = nv_device_resource_start(nvxx_device(device), 1);
Ben Skeggsf392ec42014-08-10 04:10:28 +1000149 args.limit = args.start + device->info.ram_user - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000150 } else {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000151 args.target = NV_DMA_V0_TARGET_VRAM;
152 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000153 args.start = 0;
Ben Skeggsf392ec42014-08-10 04:10:28 +1000154 args.limit = device->info.ram_user - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000155 }
156 } else {
157 if (chan->drm->agp.stat == ENABLED) {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000158 args.target = NV_DMA_V0_TARGET_AGP;
159 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000160 args.start = chan->drm->agp.base;
161 args.limit = chan->drm->agp.base +
162 chan->drm->agp.size - 1;
163 } else {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000164 args.target = NV_DMA_V0_TARGET_VM;
165 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000166 args.start = 0;
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000167 args.limit = mmu->limit - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000168 }
169 }
170
Ben Skeggsa01ca782015-08-20 14:54:15 +1000171 ret = nvif_object_init(&device->object, NVDRM_PUSH |
Ben Skeggs4acfd702014-08-10 04:10:24 +1000172 (handle & 0xffff), NV_DMA_FROM_MEMORY,
Ben Skeggs0ad72862014-08-10 04:10:22 +1000173 &args, sizeof(args), &chan->push.ctxdma);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000174 if (ret) {
175 nouveau_channel_del(pchan);
176 return ret;
177 }
178
179 return 0;
180}
181
Marcin Slusarz5b8a43a2012-08-19 23:00:00 +0200182static int
Ben Skeggs0ad72862014-08-10 04:10:22 +1000183nouveau_channel_ind(struct nouveau_drm *drm, struct nvif_device *device,
184 u32 handle, u32 engine, struct nouveau_channel **pchan)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000185{
Ben Skeggsa1020af2015-04-14 11:47:24 +1000186 static const u16 oclasses[] = { MAXWELL_CHANNEL_GPFIFO_A,
187 KEPLER_CHANNEL_GPFIFO_A,
Ben Skeggsbbf89062014-08-10 04:10:25 +1000188 FERMI_CHANNEL_GPFIFO,
189 G82_CHANNEL_GPFIFO,
190 NV50_CHANNEL_GPFIFO,
Ben Skeggsc97f8c92012-08-19 16:03:00 +1000191 0 };
Ben Skeggsebb945a2012-07-20 08:17:34 +1000192 const u16 *oclass = oclasses;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000193 union {
194 struct nv50_channel_gpfifo_v0 nv50;
195 struct kepler_channel_gpfifo_a_v0 kepler;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000196 } args;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000197 struct nouveau_channel *chan;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000198 u32 size;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000199 int ret;
200
201 /* allocate dma push buffer */
Ben Skeggs0ad72862014-08-10 04:10:22 +1000202 ret = nouveau_channel_prep(drm, device, handle, 0x12000, &chan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000203 *pchan = chan;
204 if (ret)
205 return ret;
206
207 /* create channel object */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000208 do {
Ben Skeggsbbf89062014-08-10 04:10:25 +1000209 if (oclass[0] >= KEPLER_CHANNEL_GPFIFO_A) {
210 args.kepler.version = 0;
211 args.kepler.engine = engine;
212 args.kepler.pushbuf = chan->push.ctxdma.handle;
213 args.kepler.ilength = 0x02000;
214 args.kepler.ioffset = 0x10000 + chan->push.vma.offset;
215 size = sizeof(args.kepler);
216 } else {
217 args.nv50.version = 0;
218 args.nv50.pushbuf = chan->push.ctxdma.handle;
219 args.nv50.ilength = 0x02000;
220 args.nv50.ioffset = 0x10000 + chan->push.vma.offset;
221 size = sizeof(args.nv50);
222 }
223
Ben Skeggsa01ca782015-08-20 14:54:15 +1000224 ret = nvif_object_init(&device->object, handle, *oclass++,
225 &args, size, &chan->user);
Ben Skeggsbbf89062014-08-10 04:10:25 +1000226 if (ret == 0) {
Ben Skeggsa01ca782015-08-20 14:54:15 +1000227 if (chan->user.oclass >= KEPLER_CHANNEL_GPFIFO_A)
228 chan->chid = args.kepler.chid;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000229 else
Ben Skeggsa01ca782015-08-20 14:54:15 +1000230 chan->chid = args.nv50.chid;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000231 return ret;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000232 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000233 } while (*oclass);
234
235 nouveau_channel_del(pchan);
236 return ret;
237}
238
239static int
Ben Skeggs0ad72862014-08-10 04:10:22 +1000240nouveau_channel_dma(struct nouveau_drm *drm, struct nvif_device *device,
241 u32 handle, struct nouveau_channel **pchan)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000242{
Ben Skeggsbbf89062014-08-10 04:10:25 +1000243 static const u16 oclasses[] = { NV40_CHANNEL_DMA,
244 NV17_CHANNEL_DMA,
245 NV10_CHANNEL_DMA,
246 NV03_CHANNEL_DMA,
Ben Skeggsc97f8c92012-08-19 16:03:00 +1000247 0 };
Ben Skeggsebb945a2012-07-20 08:17:34 +1000248 const u16 *oclass = oclasses;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000249 struct nv03_channel_dma_v0 args;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000250 struct nouveau_channel *chan;
251 int ret;
252
253 /* allocate dma push buffer */
Ben Skeggs0ad72862014-08-10 04:10:22 +1000254 ret = nouveau_channel_prep(drm, device, handle, 0x10000, &chan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000255 *pchan = chan;
256 if (ret)
257 return ret;
258
259 /* create channel object */
Ben Skeggsbbf89062014-08-10 04:10:25 +1000260 args.version = 0;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000261 args.pushbuf = chan->push.ctxdma.handle;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000262 args.offset = chan->push.vma.offset;
263
264 do {
Ben Skeggsa01ca782015-08-20 14:54:15 +1000265 ret = nvif_object_init(&device->object, handle, *oclass++,
266 &args, sizeof(args), &chan->user);
Ben Skeggsbbf89062014-08-10 04:10:25 +1000267 if (ret == 0) {
Ben Skeggsa01ca782015-08-20 14:54:15 +1000268 chan->chid = args.chid;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000269 return ret;
Ben Skeggsbbf89062014-08-10 04:10:25 +1000270 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000271 } while (ret && *oclass);
272
273 nouveau_channel_del(pchan);
274 return ret;
275}
276
277static int
278nouveau_channel_init(struct nouveau_channel *chan, u32 vram, u32 gart)
279{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000280 struct nvif_device *device = chan->device;
Ben Skeggsa01ca782015-08-20 14:54:15 +1000281 struct nouveau_cli *cli = (void *)chan->user.client;
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000282 struct nvkm_mmu *mmu = nvxx_mmu(device);
283 struct nvkm_sw_chan *swch;
Ben Skeggs4acfd702014-08-10 04:10:24 +1000284 struct nv_dma_v0 args = {};
Ben Skeggsebb945a2012-07-20 08:17:34 +1000285 int ret, i;
286
Ben Skeggsa01ca782015-08-20 14:54:15 +1000287 nvif_object_map(&chan->user);
Ben Skeggs6c6ae062014-08-10 04:10:25 +1000288
Ben Skeggsebb945a2012-07-20 08:17:34 +1000289 /* allocate dma objects to cover all allowed vram, and gart */
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000290 if (device->info.family < NV_DEVICE_INFO_V0_FERMI) {
291 if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000292 args.target = NV_DMA_V0_TARGET_VM;
293 args.access = NV_DMA_V0_ACCESS_VM;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000294 args.start = 0;
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000295 args.limit = cli->vm->mmu->limit - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000296 } else {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000297 args.target = NV_DMA_V0_TARGET_VRAM;
298 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000299 args.start = 0;
Ben Skeggsf392ec42014-08-10 04:10:28 +1000300 args.limit = device->info.ram_user - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000301 }
302
Ben Skeggsa01ca782015-08-20 14:54:15 +1000303 ret = nvif_object_init(&chan->user, vram, NV_DMA_IN_MEMORY,
304 &args, sizeof(args), &chan->vram);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000305 if (ret)
306 return ret;
307
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000308 if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000309 args.target = NV_DMA_V0_TARGET_VM;
310 args.access = NV_DMA_V0_ACCESS_VM;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000311 args.start = 0;
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000312 args.limit = cli->vm->mmu->limit - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000313 } else
314 if (chan->drm->agp.stat == ENABLED) {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000315 args.target = NV_DMA_V0_TARGET_AGP;
316 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000317 args.start = chan->drm->agp.base;
318 args.limit = chan->drm->agp.base +
319 chan->drm->agp.size - 1;
320 } else {
Ben Skeggs4acfd702014-08-10 04:10:24 +1000321 args.target = NV_DMA_V0_TARGET_VM;
322 args.access = NV_DMA_V0_ACCESS_RDWR;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000323 args.start = 0;
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000324 args.limit = mmu->limit - 1;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000325 }
326
Ben Skeggsa01ca782015-08-20 14:54:15 +1000327 ret = nvif_object_init(&chan->user, gart, NV_DMA_IN_MEMORY,
328 &args, sizeof(args), &chan->gart);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000329 if (ret)
330 return ret;
331 }
332
333 /* initialise dma tracking parameters */
Ben Skeggsa01ca782015-08-20 14:54:15 +1000334 switch (chan->user.oclass & 0x00ff) {
Ben Skeggs503b0f12012-08-14 14:53:51 +1000335 case 0x006b:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000336 case 0x006e:
337 chan->user_put = 0x40;
338 chan->user_get = 0x44;
339 chan->dma.max = (0x10000 / 4) - 2;
340 break;
341 default:
342 chan->user_put = 0x40;
343 chan->user_get = 0x44;
344 chan->user_get_hi = 0x60;
345 chan->dma.ib_base = 0x10000 / 4;
346 chan->dma.ib_max = (0x02000 / 8) - 1;
347 chan->dma.ib_put = 0;
348 chan->dma.ib_free = chan->dma.ib_max - chan->dma.ib_put;
349 chan->dma.max = chan->dma.ib_base;
350 break;
351 }
352
353 chan->dma.put = 0;
354 chan->dma.cur = chan->dma.put;
355 chan->dma.free = chan->dma.max - chan->dma.cur;
356
357 ret = RING_SPACE(chan, NOUVEAU_DMA_SKIPS);
358 if (ret)
359 return ret;
360
361 for (i = 0; i < NOUVEAU_DMA_SKIPS; i++)
362 OUT_RING(chan, 0x00000000);
363
Ben Skeggs69a61462013-11-13 10:58:51 +1000364 /* allocate software object class (used for fences on <= nv05) */
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000365 if (device->info.family < NV_DEVICE_INFO_V0_CELSIUS) {
Ben Skeggsa01ca782015-08-20 14:54:15 +1000366 ret = nvif_object_init(&chan->user, 0x006e, 0x006e,
Ben Skeggs0ad72862014-08-10 04:10:22 +1000367 NULL, 0, &chan->nvsw);
Ben Skeggs49981042012-08-06 19:38:25 +1000368 if (ret)
369 return ret;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000370
Ben Skeggs989aa5b2015-01-12 12:33:37 +1000371 swch = (void *)nvxx_object(&chan->nvsw)->parent;
Ben Skeggs49981042012-08-06 19:38:25 +1000372 swch->flip = nouveau_flip_complete;
373 swch->flip_data = chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000374
Ben Skeggsebb945a2012-07-20 08:17:34 +1000375 ret = RING_SPACE(chan, 2);
376 if (ret)
377 return ret;
378
379 BEGIN_NV04(chan, NvSubSw, 0x0000, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000380 OUT_RING (chan, chan->nvsw.handle);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000381 FIRE_RING (chan);
382 }
383
384 /* initialise synchronisation */
Ben Skeggs4894f662014-10-20 15:49:33 +1000385 return nouveau_fence(chan->drm)->context_new(chan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000386}
387
388int
Ben Skeggs0ad72862014-08-10 04:10:22 +1000389nouveau_channel_new(struct nouveau_drm *drm, struct nvif_device *device,
390 u32 handle, u32 arg0, u32 arg1,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000391 struct nouveau_channel **pchan)
392{
Ben Skeggsa01ca782015-08-20 14:54:15 +1000393 struct nouveau_cli *cli = (void *)device->object.client;
Ben Skeggs67e26e42014-10-20 15:49:33 +1000394 bool super;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000395 int ret;
396
Ben Skeggs67e26e42014-10-20 15:49:33 +1000397 /* hack until fencenv50 is fixed, and agp access relaxed */
398 super = cli->base.super;
399 cli->base.super = true;
400
Ben Skeggs0ad72862014-08-10 04:10:22 +1000401 ret = nouveau_channel_ind(drm, device, handle, arg0, pchan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000402 if (ret) {
Ben Skeggs9ad97ed2015-08-20 14:54:13 +1000403 NV_PRINTK(dbg, cli, "ib channel create, %d\n", ret);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000404 ret = nouveau_channel_dma(drm, device, handle, pchan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000405 if (ret) {
Ben Skeggs9ad97ed2015-08-20 14:54:13 +1000406 NV_PRINTK(dbg, cli, "dma channel create, %d\n", ret);
Ben Skeggs67e26e42014-10-20 15:49:33 +1000407 goto done;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000408 }
409 }
410
Ben Skeggs49981042012-08-06 19:38:25 +1000411 ret = nouveau_channel_init(*pchan, arg0, arg1);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000412 if (ret) {
Ben Skeggs9ad97ed2015-08-20 14:54:13 +1000413 NV_PRINTK(err, cli, "channel failed to initialise, %d\n", ret);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000414 nouveau_channel_del(pchan);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000415 }
416
Ben Skeggs67e26e42014-10-20 15:49:33 +1000417done:
418 cli->base.super = super;
419 return ret;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000420}