blob: d986afb7032bbaf5ad70a32c59e67701b741e8e6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
16#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070017#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070018#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#include <asm/errno.h>
21#include <asm/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#include "pci.h"
24#include "msi.h"
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026static int pci_msi_enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010028/* Arch hooks */
29
Michael Ellerman11df1f02009-01-19 11:31:00 +110030#ifndef arch_msi_check_device
31int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010032{
33 return 0;
34}
Michael Ellerman11df1f02009-01-19 11:31:00 +110035#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010036
Michael Ellerman11df1f02009-01-19 11:31:00 +110037#ifndef arch_setup_msi_irqs
38int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010039{
40 struct msi_desc *entry;
41 int ret;
42
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040043 /*
44 * If an architecture wants to support multiple MSI, it needs to
45 * override arch_setup_msi_irqs()
46 */
47 if (type == PCI_CAP_ID_MSI && nvec > 1)
48 return 1;
49
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010050 list_for_each_entry(entry, &dev->msi_list, list) {
51 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +110052 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010053 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +110054 if (ret > 0)
55 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010056 }
57
58 return 0;
59}
Michael Ellerman11df1f02009-01-19 11:31:00 +110060#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010061
Michael Ellerman11df1f02009-01-19 11:31:00 +110062#ifndef arch_teardown_msi_irqs
63void arch_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010064{
65 struct msi_desc *entry;
66
67 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040068 int i, nvec;
69 if (entry->irq == 0)
70 continue;
71 nvec = 1 << entry->msi_attrib.multiple;
72 for (i = 0; i < nvec; i++)
73 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010074 }
75}
Michael Ellerman11df1f02009-01-19 11:31:00 +110076#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010077
Matthew Wilcox110828c2009-06-16 06:31:45 -060078static void msi_set_enable(struct pci_dev *dev, int pos, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080079{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080080 u16 control;
81
Matthew Wilcox110828c2009-06-16 06:31:45 -060082 BUG_ON(!pos);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080083
Matthew Wilcox110828c2009-06-16 06:31:45 -060084 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
85 control &= ~PCI_MSI_FLAGS_ENABLE;
86 if (enable)
87 control |= PCI_MSI_FLAGS_ENABLE;
88 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +090089}
90
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080091static void msix_set_enable(struct pci_dev *dev, int enable)
92{
93 int pos;
94 u16 control;
95
96 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
97 if (pos) {
98 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
99 control &= ~PCI_MSIX_FLAGS_ENABLE;
100 if (enable)
101 control |= PCI_MSIX_FLAGS_ENABLE;
102 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
103 }
104}
105
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500106static inline __attribute_const__ u32 msi_mask(unsigned x)
107{
Matthew Wilcox0b49ec32009-02-08 20:27:47 -0700108 /* Don't shift by >= width of type */
109 if (x >= 5)
110 return 0xffffffff;
111 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500112}
113
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400114static inline __attribute_const__ u32 msi_capable_mask(u16 control)
Mitch Williams988cbb12007-03-30 11:54:08 -0700115{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400116 return msi_mask((control >> 1) & 7);
117}
Mitch Williams988cbb12007-03-30 11:54:08 -0700118
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400119static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
120{
121 return msi_mask((control >> 4) & 7);
Mitch Williams988cbb12007-03-30 11:54:08 -0700122}
123
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600124/*
125 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
126 * mask all MSI interrupts by clearing the MSI enable bit does not work
127 * reliably as devices without an INTx disable bit will then generate a
128 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600129 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900130static u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400132 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400134 if (!desc->msi_attrib.maskbit)
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900135 return 0;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400136
137 mask_bits &= ~mask;
138 mask_bits |= flag;
139 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900140
141 return mask_bits;
142}
143
144static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
145{
146 desc->masked = __msi_mask_irq(desc, mask, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400147}
148
149/*
150 * This internal function does not flush PCI writes to the device.
151 * All users must ensure that they read from the device before either
152 * assuming that the device state is up to date, or returning out of this
153 * file. This saves a few milliseconds when initialising devices with lots
154 * of MSI-X interrupts.
155 */
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900156static u32 __msix_mask_irq(struct msi_desc *desc, u32 flag)
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400157{
158 u32 mask_bits = desc->masked;
159 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900160 PCI_MSIX_ENTRY_VECTOR_CTRL;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400161 mask_bits &= ~1;
162 mask_bits |= flag;
163 writel(mask_bits, desc->mask_base + offset);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900164
165 return mask_bits;
166}
167
168static void msix_mask_irq(struct msi_desc *desc, u32 flag)
169{
170 desc->masked = __msix_mask_irq(desc, flag);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400171}
172
173static void msi_set_mask_bit(unsigned irq, u32 flag)
174{
175 struct msi_desc *desc = get_irq_msi(irq);
176
177 if (desc->msi_attrib.is_msix) {
178 msix_mask_irq(desc, flag);
179 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400180 } else {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400181 unsigned offset = irq - desc->dev->irq;
182 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400184}
185
186void mask_msi_irq(unsigned int irq)
187{
188 msi_set_mask_bit(irq, 1);
189}
190
191void unmask_msi_irq(unsigned int irq)
192{
193 msi_set_mask_bit(irq, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194}
195
Yinghai Lu3145e942008-12-05 18:58:34 -0800196void read_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700197{
Yinghai Lu3145e942008-12-05 18:58:34 -0800198 struct msi_desc *entry = get_irq_desc_msi(desc);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400199 if (entry->msi_attrib.is_msix) {
200 void __iomem *base = entry->mask_base +
201 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
202
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900203 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
204 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
205 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400206 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700207 struct pci_dev *dev = entry->dev;
208 int pos = entry->msi_attrib.pos;
209 u16 data;
210
211 pci_read_config_dword(dev, msi_lower_address_reg(pos),
212 &msg->address_lo);
213 if (entry->msi_attrib.is_64) {
214 pci_read_config_dword(dev, msi_upper_address_reg(pos),
215 &msg->address_hi);
216 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
217 } else {
218 msg->address_hi = 0;
Roland Dreiercbf5d9e2007-10-03 11:15:11 -0700219 pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700220 }
221 msg->data = data;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700222 }
223}
224
Yinghai Lu3145e942008-12-05 18:58:34 -0800225void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700226{
Yinghai Lu3145e942008-12-05 18:58:34 -0800227 struct irq_desc *desc = irq_to_desc(irq);
228
229 read_msi_msg_desc(desc, msg);
230}
231
232void write_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
233{
234 struct msi_desc *entry = get_irq_desc_msi(desc);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400235 if (entry->msi_attrib.is_msix) {
236 void __iomem *base;
237 base = entry->mask_base +
238 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
239
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900240 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
241 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
242 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400243 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700244 struct pci_dev *dev = entry->dev;
245 int pos = entry->msi_attrib.pos;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400246 u16 msgctl;
247
248 pci_read_config_word(dev, msi_control_reg(pos), &msgctl);
249 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
250 msgctl |= entry->msi_attrib.multiple << 4;
251 pci_write_config_word(dev, msi_control_reg(pos), msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700252
253 pci_write_config_dword(dev, msi_lower_address_reg(pos),
254 msg->address_lo);
255 if (entry->msi_attrib.is_64) {
256 pci_write_config_dword(dev, msi_upper_address_reg(pos),
257 msg->address_hi);
258 pci_write_config_word(dev, msi_data_reg(pos, 1),
259 msg->data);
260 } else {
261 pci_write_config_word(dev, msi_data_reg(pos, 0),
262 msg->data);
263 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700264 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700265 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700266}
267
Yinghai Lu3145e942008-12-05 18:58:34 -0800268void write_msi_msg(unsigned int irq, struct msi_msg *msg)
269{
270 struct irq_desc *desc = irq_to_desc(irq);
271
272 write_msi_msg_desc(desc, msg);
273}
274
Michael Ellerman032de8e2007-04-18 19:39:22 +1000275static int msi_free_irqs(struct pci_dev* dev);
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900276
Matthew Wilcox379f5322009-03-17 08:54:07 -0400277static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278{
Matthew Wilcox379f5322009-03-17 08:54:07 -0400279 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
280 if (!desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 return NULL;
282
Matthew Wilcox379f5322009-03-17 08:54:07 -0400283 INIT_LIST_HEAD(&desc->list);
284 desc->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285
Matthew Wilcox379f5322009-03-17 08:54:07 -0400286 return desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287}
288
David Millerba698ad2007-10-25 01:16:30 -0700289static void pci_intx_for_msi(struct pci_dev *dev, int enable)
290{
291 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
292 pci_intx(dev, enable);
293}
294
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100295static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800296{
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700297 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800298 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700299 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800300
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800301 if (!dev->msi_enabled)
302 return;
303
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700304 entry = get_irq_msi(dev->irq);
305 pos = entry->msi_attrib.pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800306
David Millerba698ad2007-10-25 01:16:30 -0700307 pci_intx_for_msi(dev, 0);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600308 msi_set_enable(dev, pos, 0);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700309 write_msi_msg(dev->irq, &entry->msg);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700310
311 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400312 msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700313 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400314 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Shaohua Li41017f02006-02-08 17:11:38 +0800315 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100316}
317
318static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800319{
Shaohua Li41017f02006-02-08 17:11:38 +0800320 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800321 struct msi_desc *entry;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700322 u16 control;
Shaohua Li41017f02006-02-08 17:11:38 +0800323
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700324 if (!dev->msix_enabled)
325 return;
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700326 BUG_ON(list_empty(&dev->msi_list));
327 entry = list_entry(dev->msi_list.next, struct msi_desc, list);
328 pos = entry->msi_attrib.pos;
329 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700330
Shaohua Li41017f02006-02-08 17:11:38 +0800331 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700332 pci_intx_for_msi(dev, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700333 control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
334 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800335
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000336 list_for_each_entry(entry, &dev->msi_list, list) {
337 write_msi_msg(entry->irq, &entry->msg);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400338 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800339 }
Shaohua Li41017f02006-02-08 17:11:38 +0800340
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700341 control &= ~PCI_MSIX_FLAGS_MASKALL;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700342 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800343}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100344
345void pci_restore_msi_state(struct pci_dev *dev)
346{
347 __pci_restore_msi_state(dev);
348 __pci_restore_msix_state(dev);
349}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600350EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352/**
353 * msi_capability_init - configure device's MSI capability structure
354 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400355 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400357 * Setup the MSI capability structure of the device with the requested
358 * number of interrupts. A return value of zero indicates the successful
359 * setup of an entry with the new MSI irq. A negative return value indicates
360 * an error, and a positive return value indicates the number of interrupts
361 * which could have been allocated.
362 */
363static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364{
365 struct msi_desc *entry;
Michael Ellerman7fe37302007-04-18 19:39:21 +1000366 int pos, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 u16 control;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400368 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
370 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600371 msi_set_enable(dev, pos, 0); /* Disable MSI during set up */
372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 pci_read_config_word(dev, msi_control_reg(pos), &control);
374 /* MSI Entry Initialization */
Matthew Wilcox379f5322009-03-17 08:54:07 -0400375 entry = alloc_msi_entry(dev);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700376 if (!entry)
377 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700378
Matthew Wilcox24d27552009-03-17 08:54:06 -0400379 entry->msi_attrib.is_msix = 0;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700380 entry->msi_attrib.is_64 = is_64bit_address(control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 entry->msi_attrib.entry_nr = 0;
382 entry->msi_attrib.maskbit = is_mask_bit_support(control);
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700383 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700384 entry->msi_attrib.pos = pos;
Hidetoshi Seto0db29af2008-12-24 17:27:04 +0900385
Hidetoshi Seto67b5db62009-04-20 10:54:59 +0900386 entry->mask_pos = msi_mask_reg(pos, entry->msi_attrib.is_64);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400387 /* All MSIs are unmasked by default, Mask them all */
388 if (entry->msi_attrib.maskbit)
389 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
390 mask = msi_capable_mask(control);
391 msi_mask_irq(entry, mask, mask);
392
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700393 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000394
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 /* Configure MSI capability structure */
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400396 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000397 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900398 msi_mask_irq(entry, mask, ~mask);
Michael Ellerman032de8e2007-04-18 19:39:22 +1000399 msi_free_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000400 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500401 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700402
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700404 pci_intx_for_msi(dev, 0);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600405 msi_set_enable(dev, pos, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800406 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
Michael Ellerman7fe37302007-04-18 19:39:21 +1000408 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 return 0;
410}
411
412/**
413 * msix_capability_init - configure device's MSI-X capability
414 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700415 * @entries: pointer to an array of struct msix_entry entries
416 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600418 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700419 * single MSI-X irq. A return of zero indicates the successful setup of
420 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 **/
422static int msix_capability_init(struct pci_dev *dev,
423 struct msix_entry *entries, int nvec)
424{
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000425 struct msi_desc *entry;
Michael Ellerman9c831332007-04-18 19:39:21 +1000426 int pos, i, j, nr_entries, ret;
Grant Grundlera0454b42006-02-16 23:58:29 -0800427 unsigned long phys_addr;
428 u32 table_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 u16 control;
430 u8 bir;
431 void __iomem *base;
432
433 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700434 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
435
436 /* Ensure MSI-X is disabled while it is set up */
437 control &= ~PCI_MSIX_FLAGS_ENABLE;
438 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
439
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 /* Request & Map MSI-X table region */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 nr_entries = multi_msix_capable(control);
Grant Grundlera0454b42006-02-16 23:58:29 -0800442
443 pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
Grant Grundlera0454b42006-02-16 23:58:29 -0800445 table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
446 phys_addr = pci_resource_start (dev, bir) + table_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 base = ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
448 if (base == NULL)
449 return -ENOMEM;
450
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 for (i = 0; i < nvec; i++) {
Matthew Wilcox379f5322009-03-17 08:54:07 -0400452 entry = alloc_msi_entry(dev);
Hidetoshi Seto0d073482009-06-24 12:08:27 +0900453 if (!entry) {
454 if (!i)
455 iounmap(base);
456 else
457 msi_free_irqs(dev);
458 /* No enough memory. Don't try again */
459 return -ENOMEM;
460 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461
462 j = entries[i].entry;
Matthew Wilcox24d27552009-03-17 08:54:06 -0400463 entry->msi_attrib.is_msix = 1;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700464 entry->msi_attrib.is_64 = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 entry->msi_attrib.entry_nr = j;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700466 entry->msi_attrib.default_irq = dev->irq;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700467 entry->msi_attrib.pos = pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 entry->mask_base = base;
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700469
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700470 list_add_tail(&entry->list, &dev->msi_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 }
Michael Ellerman9c831332007-04-18 19:39:21 +1000472
473 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Michael Ellermanb5fbf532009-02-11 22:27:02 +1100474 if (ret < 0) {
475 /* If we had some success report the number of irqs
476 * we succeeded in setting up. */
Michael Ellerman9c831332007-04-18 19:39:21 +1000477 int avail = 0;
478 list_for_each_entry(entry, &dev->msi_list, list) {
479 if (entry->irq != 0) {
480 avail++;
Michael Ellerman9c831332007-04-18 19:39:21 +1000481 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 }
Michael Ellerman9c831332007-04-18 19:39:21 +1000483
Michael Ellermanb5fbf532009-02-11 22:27:02 +1100484 if (avail != 0)
485 ret = avail;
486 }
Michael Ellerman032de8e2007-04-18 19:39:22 +1000487
Michael Ellermanb5fbf532009-02-11 22:27:02 +1100488 if (ret) {
489 msi_free_irqs(dev);
490 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 }
Michael Ellerman9c831332007-04-18 19:39:21 +1000492
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700493 /*
494 * Some devices require MSI-X to be enabled before we can touch the
495 * MSI-X registers. We need to mask all the vectors to prevent
496 * interrupts coming in before they're fully set up.
497 */
498 control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
499 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
500
Michael Ellerman9c831332007-04-18 19:39:21 +1000501 i = 0;
502 list_for_each_entry(entry, &dev->msi_list, list) {
503 entries[i].vector = entry->irq;
504 set_irq_msi(entry->irq, entry);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700505 j = entries[i].entry;
506 entry->masked = readl(base + j * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900507 PCI_MSIX_ENTRY_VECTOR_CTRL);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700508 msix_mask_irq(entry, 1);
Michael Ellerman9c831332007-04-18 19:39:21 +1000509 i++;
510 }
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700511
512 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700513 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800514 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700516 control &= ~PCI_MSIX_FLAGS_MASKALL;
517 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600518
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 return 0;
520}
521
522/**
Michael Ellerman17bbc122007-04-05 17:19:07 +1000523 * pci_msi_check_device - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400524 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000525 * @nvec: how many MSIs have been requested ?
Michael Ellermanb1e23032007-03-22 21:51:39 +1100526 * @type: are we checking for MSI or MSI-X ?
Brice Goglin24334a12006-08-31 01:55:07 -0400527 *
Brice Goglin0306ebf2006-10-05 10:24:31 +0200528 * Look at global flags, the device itself, and its parent busses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000529 * to determine if MSI/-X are supported for the device. If MSI/-X is
530 * supported return 0, else return an error code.
Brice Goglin24334a12006-08-31 01:55:07 -0400531 **/
Michael Ellermanc9953a72007-04-05 17:19:08 +1000532static int pci_msi_check_device(struct pci_dev* dev, int nvec, int type)
Brice Goglin24334a12006-08-31 01:55:07 -0400533{
534 struct pci_bus *bus;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000535 int ret;
Brice Goglin24334a12006-08-31 01:55:07 -0400536
Brice Goglin0306ebf2006-10-05 10:24:31 +0200537 /* MSI must be globally enabled and supported by the device */
Brice Goglin24334a12006-08-31 01:55:07 -0400538 if (!pci_msi_enable || !dev || dev->no_msi)
539 return -EINVAL;
540
Michael Ellerman314e77b2007-04-05 17:19:12 +1000541 /*
542 * You can't ask to have 0 or less MSIs configured.
543 * a) it's stupid ..
544 * b) the list manipulation code assumes nvec >= 1.
545 */
546 if (nvec < 1)
547 return -ERANGE;
548
Brice Goglin0306ebf2006-10-05 10:24:31 +0200549 /* Any bridge which does NOT route MSI transactions from it's
550 * secondary bus to it's primary bus must set NO_MSI flag on
551 * the secondary pci_bus.
552 * We expect only arch-specific PCI host bus controller driver
553 * or quirks for specific PCI bridges to be setting NO_MSI.
554 */
Brice Goglin24334a12006-08-31 01:55:07 -0400555 for (bus = dev->bus; bus; bus = bus->parent)
556 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
557 return -EINVAL;
558
Michael Ellermanc9953a72007-04-05 17:19:08 +1000559 ret = arch_msi_check_device(dev, nvec, type);
560 if (ret)
561 return ret;
562
Michael Ellermanb1e23032007-03-22 21:51:39 +1100563 if (!pci_find_capability(dev, type))
564 return -EINVAL;
565
Brice Goglin24334a12006-08-31 01:55:07 -0400566 return 0;
567}
568
569/**
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400570 * pci_enable_msi_block - configure device's MSI capability structure
571 * @dev: device to configure
572 * @nvec: number of interrupts to configure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400574 * Allocate IRQs for a device with the MSI capability.
575 * This function returns a negative errno if an error occurs. If it
576 * is unable to allocate the number of interrupts requested, it returns
577 * the number of interrupts it might be able to allocate. If it successfully
578 * allocates at least the number of interrupts requested, it returns 0 and
579 * updates the @dev's irq member to the lowest new interrupt number; the
580 * other interrupt numbers allocated to this device are consecutive.
581 */
582int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583{
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400584 int status, pos, maxvec;
585 u16 msgctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400587 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
588 if (!pos)
589 return -EINVAL;
590 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
591 maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
592 if (nvec > maxvec)
593 return maxvec;
594
595 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellermanc9953a72007-04-05 17:19:08 +1000596 if (status)
597 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700599 WARN_ON(!!dev->msi_enabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400601 /* Check whether driver already requested MSI-X irqs */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800602 if (dev->msix_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600603 dev_info(&dev->dev, "can't enable MSI "
604 "(MSI-X already enabled)\n");
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800605 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 }
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400607
608 status = msi_capability_init(dev, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 return status;
610}
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400611EXPORT_SYMBOL(pci_enable_msi_block);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400613void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400615 struct msi_desc *desc;
616 u32 mask;
617 u16 ctrl;
Matthew Wilcox110828c2009-06-16 06:31:45 -0600618 unsigned pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100620 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700621 return;
622
Matthew Wilcox110828c2009-06-16 06:31:45 -0600623 BUG_ON(list_empty(&dev->msi_list));
624 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
625 pos = desc->msi_attrib.pos;
626
627 msi_set_enable(dev, pos, 0);
David Millerba698ad2007-10-25 01:16:30 -0700628 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800629 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700630
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900631 /* Return the device with MSI unmasked as initial states */
Matthew Wilcox110828c2009-06-16 06:31:45 -0600632 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400633 mask = msi_capable_mask(ctrl);
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900634 /* Keep cached state to be restored */
635 __msi_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100636
637 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400638 dev->irq = desc->msi_attrib.default_irq;
Yinghai Lud52877c2008-04-23 14:58:09 -0700639}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400640
Yinghai Lud52877c2008-04-23 14:58:09 -0700641void pci_disable_msi(struct pci_dev* dev)
642{
643 struct msi_desc *entry;
644
645 if (!pci_msi_enable || !dev || !dev->msi_enabled)
646 return;
647
648 pci_msi_shutdown(dev);
649
650 entry = list_entry(dev->msi_list.next, struct msi_desc, list);
Matthew Wilcox379f5322009-03-17 08:54:07 -0400651 if (entry->msi_attrib.is_msix)
Yinghai Lud52877c2008-04-23 14:58:09 -0700652 return;
653
654 msi_free_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100656EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657
Michael Ellerman032de8e2007-04-18 19:39:22 +1000658static int msi_free_irqs(struct pci_dev* dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659{
Michael Ellerman032de8e2007-04-18 19:39:22 +1000660 struct msi_desc *entry, *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661
David Millerb3b7cc72007-05-11 13:26:44 -0700662 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400663 int i, nvec;
664 if (!entry->irq)
665 continue;
666 nvec = 1 << entry->msi_attrib.multiple;
667 for (i = 0; i < nvec; i++)
668 BUG_ON(irq_has_action(entry->irq + i));
David Millerb3b7cc72007-05-11 13:26:44 -0700669 }
Michael Ellerman7ede9c12007-03-22 21:51:34 +1100670
Michael Ellerman032de8e2007-04-18 19:39:22 +1000671 arch_teardown_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672
Michael Ellerman032de8e2007-04-18 19:39:22 +1000673 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
Matthew Wilcox24d27552009-03-17 08:54:06 -0400674 if (entry->msi_attrib.is_msix) {
Eric W. Biederman78b76112007-06-01 00:46:33 -0700675 if (list_is_last(&entry->list, &dev->msi_list))
676 iounmap(entry->mask_base);
Michael Ellerman032de8e2007-04-18 19:39:22 +1000677 }
678 list_del(&entry->list);
679 kfree(entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 }
681
682 return 0;
683}
684
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685/**
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100686 * pci_msix_table_size - return the number of device's MSI-X table entries
687 * @dev: pointer to the pci_dev data structure of MSI-X device function
688 */
689int pci_msix_table_size(struct pci_dev *dev)
690{
691 int pos;
692 u16 control;
693
694 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
695 if (!pos)
696 return 0;
697
698 pci_read_config_word(dev, msi_control_reg(pos), &control);
699 return multi_msix_capable(control);
700}
701
702/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 * pci_enable_msix - configure device's MSI-X capability structure
704 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700705 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700706 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 *
708 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700709 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 * MSI-X mode enabled on its hardware device function. A return of zero
711 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700712 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300714 * of irqs or MSI-X vectors available. Driver should use the returned value to
715 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 **/
717int pci_enable_msix(struct pci_dev* dev, struct msix_entry *entries, int nvec)
718{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100719 int status, nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700720 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721
Michael Ellermanc9953a72007-04-05 17:19:08 +1000722 if (!entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 return -EINVAL;
724
Michael Ellermanc9953a72007-04-05 17:19:08 +1000725 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
726 if (status)
727 return status;
728
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100729 nr_entries = pci_msix_table_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300731 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732
733 /* Check for any invalid entries */
734 for (i = 0; i < nvec; i++) {
735 if (entries[i].entry >= nr_entries)
736 return -EINVAL; /* invalid entry */
737 for (j = i + 1; j < nvec; j++) {
738 if (entries[i].entry == entries[j].entry)
739 return -EINVAL; /* duplicate entry */
740 }
741 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700742 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700743
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700744 /* Check whether driver already requested for MSI irq */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800745 if (dev->msi_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600746 dev_info(&dev->dev, "can't enable MSI-X "
747 "(MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 return -EINVAL;
749 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 status = msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 return status;
752}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100753EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100755static void msix_free_all_irqs(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756{
Michael Ellerman032de8e2007-04-18 19:39:22 +1000757 msi_free_irqs(dev);
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100758}
759
Yinghai Lud52877c2008-04-23 14:58:09 -0700760void pci_msix_shutdown(struct pci_dev* dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100761{
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900762 struct msi_desc *entry;
763
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100764 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700765 return;
766
Hidetoshi Seto12abb8b2009-06-24 12:08:09 +0900767 /* Return the device with MSI-X masked as initial states */
768 list_for_each_entry(entry, &dev->msi_list, list) {
769 /* Keep cached states to be restored */
770 __msix_mask_irq(entry, 1);
771 }
772
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800773 msix_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700774 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800775 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -0700776}
777void pci_disable_msix(struct pci_dev* dev)
778{
779 if (!pci_msi_enable || !dev || !dev->msix_enabled)
780 return;
781
782 pci_msix_shutdown(dev);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700783
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100784 msix_free_all_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100786EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787
788/**
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700789 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 * @dev: pointer to the pci_dev data structure of MSI(X) device function
791 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600792 * Being called during hotplug remove, from which the device function
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700793 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 * allocated for this device function, are reclaimed to unused state,
795 * which may be used later on.
796 **/
797void msi_remove_pci_irq_vectors(struct pci_dev* dev)
798{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 if (!pci_msi_enable || !dev)
800 return;
801
Michael Ellerman032de8e2007-04-18 19:39:22 +1000802 if (dev->msi_enabled)
803 msi_free_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100805 if (dev->msix_enabled)
806 msix_free_all_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807}
808
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700809void pci_no_msi(void)
810{
811 pci_msi_enable = 0;
812}
Michael Ellermanc9953a72007-04-05 17:19:08 +1000813
Andrew Patterson07ae95f2008-11-10 15:31:05 -0700814/**
815 * pci_msi_enabled - is MSI enabled?
816 *
817 * Returns true if MSI has not been disabled by the command-line option
818 * pci=nomsi.
819 **/
820int pci_msi_enabled(void)
821{
822 return pci_msi_enable;
823}
824EXPORT_SYMBOL(pci_msi_enabled);
825
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000826void pci_msi_init_pci_dev(struct pci_dev *dev)
827{
828 INIT_LIST_HEAD(&dev->msi_list);
829}