blob: 422d169cca1b8352d1032bd8cc2a12507010a757 [file] [log] [blame]
Shawn Guo7c1da582013-02-04 23:09:16 +08001
2/*
3 * Copyright 2013 Freescale Semiconductor, Inc.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 */
10
Troy Kiskye6117ff2013-11-14 14:02:10 -070011#include <dt-bindings/interrupt-controller/irq.h>
Shawn Guoe1641532013-02-20 10:32:52 +080012#include "imx6q-pinfunc.h"
Shawn Guoc56009b2f2013-07-11 13:58:36 +080013#include "imx6qdl.dtsi"
Shawn Guo7c1da582013-02-04 23:09:16 +080014
15/ {
Sascha Hauera26be0f2014-01-16 13:44:19 +010016 aliases {
17 spi4 = &ecspi5;
18 };
19
Shawn Guo7c1da582013-02-04 23:09:16 +080020 cpus {
21 #address-cells = <1>;
22 #size-cells = <0>;
23
24 cpu@0 {
25 compatible = "arm,cortex-a9";
Lorenzo Pieralisi7925e892013-04-18 18:34:06 +010026 device_type = "cpu";
Shawn Guo7c1da582013-02-04 23:09:16 +080027 reg = <0>;
28 next-level-cache = <&L2>;
29 operating-points = <
30 /* kHz uV */
31 1200000 1275000
32 996000 1250000
33 792000 1150000
Anson Huang26ea5802013-12-16 16:07:37 -050034 396000 975000
Shawn Guo7c1da582013-02-04 23:09:16 +080035 >;
Anson Huang69171ed2013-12-19 09:16:48 -050036 fsl,soc-operating-points = <
37 /* ARM kHz SOC-PU uV */
38 1200000 1275000
39 996000 1250000
40 792000 1175000
41 396000 1175000
42 >;
Shawn Guo7c1da582013-02-04 23:09:16 +080043 clock-latency = <61036>; /* two CLK32 periods */
44 clocks = <&clks 104>, <&clks 6>, <&clks 16>,
45 <&clks 17>, <&clks 170>;
46 clock-names = "arm", "pll2_pfd2_396m", "step",
47 "pll1_sw", "pll1_sys";
48 arm-supply = <&reg_arm>;
49 pu-supply = <&reg_pu>;
50 soc-supply = <&reg_soc>;
51 };
52
53 cpu@1 {
54 compatible = "arm,cortex-a9";
Lorenzo Pieralisi7925e892013-04-18 18:34:06 +010055 device_type = "cpu";
Shawn Guo7c1da582013-02-04 23:09:16 +080056 reg = <1>;
57 next-level-cache = <&L2>;
58 };
59
60 cpu@2 {
61 compatible = "arm,cortex-a9";
Lorenzo Pieralisi7925e892013-04-18 18:34:06 +010062 device_type = "cpu";
Shawn Guo7c1da582013-02-04 23:09:16 +080063 reg = <2>;
64 next-level-cache = <&L2>;
65 };
66
67 cpu@3 {
68 compatible = "arm,cortex-a9";
Lorenzo Pieralisi7925e892013-04-18 18:34:06 +010069 device_type = "cpu";
Shawn Guo7c1da582013-02-04 23:09:16 +080070 reg = <3>;
71 next-level-cache = <&L2>;
72 };
73 };
74
75 soc {
Shawn Guo951ebf52013-07-23 15:25:13 +080076 ocram: sram@00900000 {
77 compatible = "mmio-sram";
78 reg = <0x00900000 0x40000>;
79 clocks = <&clks 142>;
80 };
81
Shawn Guo7c1da582013-02-04 23:09:16 +080082 aips-bus@02000000 { /* AIPS1 */
83 spba-bus@02000000 {
84 ecspi5: ecspi@02018000 {
85 #address-cells = <1>;
86 #size-cells = <0>;
87 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
88 reg = <0x02018000 0x4000>;
Troy Kiskye6117ff2013-11-14 14:02:10 -070089 interrupts = <0 35 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7c1da582013-02-04 23:09:16 +080090 clocks = <&clks 116>, <&clks 116>;
91 clock-names = "ipg", "per";
92 status = "disabled";
93 };
94 };
95
96 iomuxc: iomuxc@020e0000 {
97 compatible = "fsl,imx6q-iomuxc";
Shawn Guob72ce922013-07-12 11:38:50 +080098
99 ipu2 {
100 pinctrl_ipu2_1: ipu2grp-1 {
101 fsl,pins = <
102 MX6QDL_PAD_DI0_DISP_CLK__IPU2_DI0_DISP_CLK 0x10
103 MX6QDL_PAD_DI0_PIN15__IPU2_DI0_PIN15 0x10
104 MX6QDL_PAD_DI0_PIN2__IPU2_DI0_PIN02 0x10
105 MX6QDL_PAD_DI0_PIN3__IPU2_DI0_PIN03 0x10
106 MX6QDL_PAD_DI0_PIN4__IPU2_DI0_PIN04 0x80000000
107 MX6QDL_PAD_DISP0_DAT0__IPU2_DISP0_DATA00 0x10
108 MX6QDL_PAD_DISP0_DAT1__IPU2_DISP0_DATA01 0x10
109 MX6QDL_PAD_DISP0_DAT2__IPU2_DISP0_DATA02 0x10
110 MX6QDL_PAD_DISP0_DAT3__IPU2_DISP0_DATA03 0x10
111 MX6QDL_PAD_DISP0_DAT4__IPU2_DISP0_DATA04 0x10
112 MX6QDL_PAD_DISP0_DAT5__IPU2_DISP0_DATA05 0x10
113 MX6QDL_PAD_DISP0_DAT6__IPU2_DISP0_DATA06 0x10
114 MX6QDL_PAD_DISP0_DAT7__IPU2_DISP0_DATA07 0x10
115 MX6QDL_PAD_DISP0_DAT8__IPU2_DISP0_DATA08 0x10
116 MX6QDL_PAD_DISP0_DAT9__IPU2_DISP0_DATA09 0x10
117 MX6QDL_PAD_DISP0_DAT10__IPU2_DISP0_DATA10 0x10
118 MX6QDL_PAD_DISP0_DAT11__IPU2_DISP0_DATA11 0x10
119 MX6QDL_PAD_DISP0_DAT12__IPU2_DISP0_DATA12 0x10
120 MX6QDL_PAD_DISP0_DAT13__IPU2_DISP0_DATA13 0x10
121 MX6QDL_PAD_DISP0_DAT14__IPU2_DISP0_DATA14 0x10
122 MX6QDL_PAD_DISP0_DAT15__IPU2_DISP0_DATA15 0x10
123 MX6QDL_PAD_DISP0_DAT16__IPU2_DISP0_DATA16 0x10
124 MX6QDL_PAD_DISP0_DAT17__IPU2_DISP0_DATA17 0x10
125 MX6QDL_PAD_DISP0_DAT18__IPU2_DISP0_DATA18 0x10
126 MX6QDL_PAD_DISP0_DAT19__IPU2_DISP0_DATA19 0x10
127 MX6QDL_PAD_DISP0_DAT20__IPU2_DISP0_DATA20 0x10
128 MX6QDL_PAD_DISP0_DAT21__IPU2_DISP0_DATA21 0x10
129 MX6QDL_PAD_DISP0_DAT22__IPU2_DISP0_DATA22 0x10
130 MX6QDL_PAD_DISP0_DAT23__IPU2_DISP0_DATA23 0x10
131 >;
132 };
133 };
Shawn Guo7c1da582013-02-04 23:09:16 +0800134 };
135 };
136
Richard Zhu0fb1f802013-07-16 11:28:46 +0800137 sata: sata@02200000 {
138 compatible = "fsl,imx6q-ahci";
139 reg = <0x02200000 0x4000>;
Troy Kiskye6117ff2013-11-14 14:02:10 -0700140 interrupts = <0 39 IRQ_TYPE_LEVEL_HIGH>;
Richard Zhu0fb1f802013-07-16 11:28:46 +0800141 clocks = <&clks 154>, <&clks 187>, <&clks 105>;
142 clock-names = "sata", "sata_ref", "ahb";
143 status = "disabled";
144 };
145
Shawn Guo7c1da582013-02-04 23:09:16 +0800146 ipu2: ipu@02800000 {
147 #crtc-cells = <1>;
148 compatible = "fsl,imx6q-ipu";
149 reg = <0x02800000 0x400000>;
Troy Kiskye6117ff2013-11-14 14:02:10 -0700150 interrupts = <0 8 IRQ_TYPE_LEVEL_HIGH>,
151 <0 7 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7c1da582013-02-04 23:09:16 +0800152 clocks = <&clks 133>, <&clks 134>, <&clks 137>;
153 clock-names = "bus", "di0", "di1";
Philipp Zabel09ebf362013-03-28 17:35:20 +0100154 resets = <&src 4>;
Shawn Guo7c1da582013-02-04 23:09:16 +0800155 };
156 };
157};
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100158
159&ldb {
160 clocks = <&clks 33>, <&clks 34>,
161 <&clks 39>, <&clks 40>, <&clks 41>, <&clks 42>,
162 <&clks 135>, <&clks 136>;
163 clock-names = "di0_pll", "di1_pll",
164 "di0_sel", "di1_sel", "di2_sel", "di3_sel",
165 "di0", "di1";
166
167 lvds-channel@0 {
168 crtcs = <&ipu1 0>, <&ipu1 1>, <&ipu2 0>, <&ipu2 1>;
169 };
170
171 lvds-channel@1 {
172 crtcs = <&ipu1 0>, <&ipu1 1>, <&ipu2 0>, <&ipu2 1>;
173 };
174};