blob: c8f038cb4c5e5a154519cd2bc17d2c80960f5aea [file] [log] [blame]
Vladimir Barinov310355c2008-02-18 11:40:22 +01001/*
2 * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
3 *
Vladimir Barinovd6b52032008-09-29 23:14:11 +04004 * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
Vladimir Barinov310355c2008-02-18 11:40:22 +01005 * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/init.h>
13#include <linux/module.h>
14#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Vladimir Barinov310355c2008-02-18 11:40:22 +010016#include <linux/delay.h>
17#include <linux/io.h>
18#include <linux/clk.h>
19
20#include <sound/core.h>
21#include <sound/pcm.h>
22#include <sound/pcm_params.h>
23#include <sound/initval.h>
24#include <sound/soc.h>
25
Mark Brownff7d04b2009-07-08 16:54:51 +010026#include <mach/asp.h>
27
Vladimir Barinov310355c2008-02-18 11:40:22 +010028#include "davinci-pcm.h"
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +020029#include "davinci-i2s.h"
Vladimir Barinov310355c2008-02-18 11:40:22 +010030
David Brownella62114c2009-05-14 12:47:42 -070031
32/*
33 * NOTE: terminology here is confusing.
34 *
35 * - This driver supports the "Audio Serial Port" (ASP),
36 * found on dm6446, dm355, and other DaVinci chips.
37 *
38 * - But it labels it a "Multi-channel Buffered Serial Port"
39 * (McBSP) as on older chips like the dm642 ... which was
40 * backward-compatible, possibly explaining that confusion.
41 *
42 * - OMAP chips have a controller called McBSP, which is
43 * incompatible with the DaVinci flavor of McBSP.
44 *
45 * - Newer DaVinci chips have a controller called McASP,
46 * incompatible with ASP and with either McBSP.
47 *
48 * In short: this uses ASP to implement I2S, not McBSP.
49 * And it won't be the only DaVinci implemention of I2S.
50 */
Vladimir Barinov310355c2008-02-18 11:40:22 +010051#define DAVINCI_MCBSP_DRR_REG 0x00
52#define DAVINCI_MCBSP_DXR_REG 0x04
53#define DAVINCI_MCBSP_SPCR_REG 0x08
54#define DAVINCI_MCBSP_RCR_REG 0x0c
55#define DAVINCI_MCBSP_XCR_REG 0x10
56#define DAVINCI_MCBSP_SRGR_REG 0x14
57#define DAVINCI_MCBSP_PCR_REG 0x24
58
59#define DAVINCI_MCBSP_SPCR_RRST (1 << 0)
60#define DAVINCI_MCBSP_SPCR_RINTM(v) ((v) << 4)
61#define DAVINCI_MCBSP_SPCR_XRST (1 << 16)
62#define DAVINCI_MCBSP_SPCR_XINTM(v) ((v) << 20)
63#define DAVINCI_MCBSP_SPCR_GRST (1 << 22)
64#define DAVINCI_MCBSP_SPCR_FRST (1 << 23)
65#define DAVINCI_MCBSP_SPCR_FREE (1 << 25)
66
67#define DAVINCI_MCBSP_RCR_RWDLEN1(v) ((v) << 5)
68#define DAVINCI_MCBSP_RCR_RFRLEN1(v) ((v) << 8)
69#define DAVINCI_MCBSP_RCR_RDATDLY(v) ((v) << 16)
Troy Kiskyf5cfa952009-07-04 19:29:57 -070070#define DAVINCI_MCBSP_RCR_RFIG (1 << 18)
Vladimir Barinov310355c2008-02-18 11:40:22 +010071#define DAVINCI_MCBSP_RCR_RWDLEN2(v) ((v) << 21)
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +020072#define DAVINCI_MCBSP_RCR_RFRLEN2(v) ((v) << 24)
73#define DAVINCI_MCBSP_RCR_RPHASE BIT(31)
Vladimir Barinov310355c2008-02-18 11:40:22 +010074
75#define DAVINCI_MCBSP_XCR_XWDLEN1(v) ((v) << 5)
76#define DAVINCI_MCBSP_XCR_XFRLEN1(v) ((v) << 8)
77#define DAVINCI_MCBSP_XCR_XDATDLY(v) ((v) << 16)
78#define DAVINCI_MCBSP_XCR_XFIG (1 << 18)
79#define DAVINCI_MCBSP_XCR_XWDLEN2(v) ((v) << 21)
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +020080#define DAVINCI_MCBSP_XCR_XFRLEN2(v) ((v) << 24)
81#define DAVINCI_MCBSP_XCR_XPHASE BIT(31)
Vladimir Barinov310355c2008-02-18 11:40:22 +010082
83#define DAVINCI_MCBSP_SRGR_FWID(v) ((v) << 8)
84#define DAVINCI_MCBSP_SRGR_FPER(v) ((v) << 16)
85#define DAVINCI_MCBSP_SRGR_FSGM (1 << 28)
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +020086#define DAVINCI_MCBSP_SRGR_CLKSM BIT(29)
Vladimir Barinov310355c2008-02-18 11:40:22 +010087
88#define DAVINCI_MCBSP_PCR_CLKRP (1 << 0)
89#define DAVINCI_MCBSP_PCR_CLKXP (1 << 1)
90#define DAVINCI_MCBSP_PCR_FSRP (1 << 2)
91#define DAVINCI_MCBSP_PCR_FSXP (1 << 3)
Hugo Villeneuveb402dff2008-11-08 13:26:09 -050092#define DAVINCI_MCBSP_PCR_SCLKME (1 << 7)
Vladimir Barinov310355c2008-02-18 11:40:22 +010093#define DAVINCI_MCBSP_PCR_CLKRM (1 << 8)
94#define DAVINCI_MCBSP_PCR_CLKXM (1 << 9)
95#define DAVINCI_MCBSP_PCR_FSRM (1 << 10)
96#define DAVINCI_MCBSP_PCR_FSXM (1 << 11)
97
Vladimir Barinov310355c2008-02-18 11:40:22 +010098enum {
99 DAVINCI_MCBSP_WORD_8 = 0,
100 DAVINCI_MCBSP_WORD_12,
101 DAVINCI_MCBSP_WORD_16,
102 DAVINCI_MCBSP_WORD_20,
103 DAVINCI_MCBSP_WORD_24,
104 DAVINCI_MCBSP_WORD_32,
105};
106
Troy Kisky0d6c9772009-11-18 17:49:51 -0700107static const unsigned char data_type[SNDRV_PCM_FORMAT_S32_LE + 1] = {
108 [SNDRV_PCM_FORMAT_S8] = 1,
109 [SNDRV_PCM_FORMAT_S16_LE] = 2,
110 [SNDRV_PCM_FORMAT_S32_LE] = 4,
111};
112
113static const unsigned char asp_word_length[SNDRV_PCM_FORMAT_S32_LE + 1] = {
114 [SNDRV_PCM_FORMAT_S8] = DAVINCI_MCBSP_WORD_8,
115 [SNDRV_PCM_FORMAT_S16_LE] = DAVINCI_MCBSP_WORD_16,
116 [SNDRV_PCM_FORMAT_S32_LE] = DAVINCI_MCBSP_WORD_32,
117};
118
119static const unsigned char double_fmt[SNDRV_PCM_FORMAT_S32_LE + 1] = {
120 [SNDRV_PCM_FORMAT_S8] = SNDRV_PCM_FORMAT_S16_LE,
121 [SNDRV_PCM_FORMAT_S16_LE] = SNDRV_PCM_FORMAT_S32_LE,
122};
123
Vladimir Barinov310355c2008-02-18 11:40:22 +0100124struct davinci_mcbsp_dev {
Troy Kisky92e2a6f2009-09-11 14:29:03 -0700125 struct davinci_pcm_dma_params dma_params[2];
Vladimir Barinov310355c2008-02-18 11:40:22 +0100126 void __iomem *base;
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700127#define MOD_DSP_A 0
128#define MOD_DSP_B 1
129 int mode;
Troy Kiskyc392bec2009-07-04 19:29:52 -0700130 u32 pcr;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100131 struct clk *clk;
Troy Kisky0d6c9772009-11-18 17:49:51 -0700132 /*
133 * Combining both channels into 1 element will at least double the
134 * amount of time between servicing the dma channel, increase
135 * effiency, and reduce the chance of overrun/underrun. But,
136 * it will result in the left & right channels being swapped.
137 *
138 * If relabeling the left and right channels is not possible,
139 * you may want to let the codec know to swap them back.
140 *
141 * It may allow x10 the amount of time to service dma requests,
142 * if the codec is master and is using an unnecessarily fast bit clock
143 * (ie. tlvaic23b), independent of the sample rate. So, having an
144 * entire frame at once means it can be serviced at the sample rate
145 * instead of the bit clock rate.
146 *
147 * In the now unlikely case that an underrun still
148 * occurs, both the left and right samples will be repeated
149 * so that no pops are heard, and the left and right channels
150 * won't end up being swapped because of the underrun.
151 */
152 unsigned enable_channel_combine:1;
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200153
154 unsigned int fmt;
155 int clk_div;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100156};
157
158static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
159 int reg, u32 val)
160{
161 __raw_writel(val, dev->base + reg);
162}
163
164static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
165{
166 return __raw_readl(dev->base + reg);
167}
168
Troy Kiskyc392bec2009-07-04 19:29:52 -0700169static void toggle_clock(struct davinci_mcbsp_dev *dev, int playback)
170{
171 u32 m = playback ? DAVINCI_MCBSP_PCR_CLKXP : DAVINCI_MCBSP_PCR_CLKRP;
172 /* The clock needs to toggle to complete reset.
173 * So, fake it by toggling the clk polarity.
174 */
175 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr ^ m);
176 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr);
177}
178
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700179static void davinci_mcbsp_start(struct davinci_mcbsp_dev *dev,
180 struct snd_pcm_substream *substream)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100181{
182 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530183 struct snd_soc_device *socdev = rtd->socdev;
Mark Brown87689d52008-12-02 16:01:14 +0000184 struct snd_soc_platform *platform = socdev->card->platform;
Troy Kiskyc392bec2009-07-04 19:29:52 -0700185 int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Troy Kisky35cf6352009-07-04 19:29:51 -0700186 u32 spcr;
Troy Kiskyc392bec2009-07-04 19:29:52 -0700187 u32 mask = playback ? DAVINCI_MCBSP_SPCR_XRST : DAVINCI_MCBSP_SPCR_RRST;
Troy Kisky35cf6352009-07-04 19:29:51 -0700188 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700189 if (spcr & mask) {
190 /* start off disabled */
191 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG,
192 spcr & ~mask);
193 toggle_clock(dev, playback);
194 }
Troy Kisky1bef4492009-07-04 19:29:55 -0700195 if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM |
196 DAVINCI_MCBSP_PCR_CLKXM | DAVINCI_MCBSP_PCR_CLKRM)) {
197 /* Start the sample generator */
198 spcr |= DAVINCI_MCBSP_SPCR_GRST;
199 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
200 }
Vladimir Barinov310355c2008-02-18 11:40:22 +0100201
Troy Kisky1bef4492009-07-04 19:29:55 -0700202 if (playback) {
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530203 /* Stop the DMA to avoid data loss */
204 /* while the transmitter is out of reset to handle XSYNCERR */
205 if (platform->pcm_ops->trigger) {
Troy Kiskyeba575c2009-07-04 19:29:54 -0700206 int ret = platform->pcm_ops->trigger(substream,
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530207 SNDRV_PCM_TRIGGER_STOP);
208 if (ret < 0)
209 printk(KERN_DEBUG "Playback DMA stop failed\n");
210 }
211
212 /* Enable the transmitter */
Troy Kisky35cf6352009-07-04 19:29:51 -0700213 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
214 spcr |= DAVINCI_MCBSP_SPCR_XRST;
215 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530216
217 /* wait for any unexpected frame sync error to occur */
218 udelay(100);
219
220 /* Disable the transmitter to clear any outstanding XSYNCERR */
Troy Kisky35cf6352009-07-04 19:29:51 -0700221 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
222 spcr &= ~DAVINCI_MCBSP_SPCR_XRST;
223 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700224 toggle_clock(dev, playback);
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530225
226 /* Restart the DMA */
227 if (platform->pcm_ops->trigger) {
Troy Kiskyeba575c2009-07-04 19:29:54 -0700228 int ret = platform->pcm_ops->trigger(substream,
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530229 SNDRV_PCM_TRIGGER_START);
230 if (ret < 0)
231 printk(KERN_DEBUG "Playback DMA start failed\n");
232 }
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530233 }
234
Troy Kisky1bef4492009-07-04 19:29:55 -0700235 /* Enable transmitter or receiver */
Troy Kisky35cf6352009-07-04 19:29:51 -0700236 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
Troy Kisky1bef4492009-07-04 19:29:55 -0700237 spcr |= mask;
238
239 if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM)) {
240 /* Start frame sync */
241 spcr |= DAVINCI_MCBSP_SPCR_FRST;
242 }
Troy Kisky35cf6352009-07-04 19:29:51 -0700243 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100244}
245
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700246static void davinci_mcbsp_stop(struct davinci_mcbsp_dev *dev, int playback)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100247{
Troy Kisky35cf6352009-07-04 19:29:51 -0700248 u32 spcr;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100249
250 /* Reset transmitter/receiver and sample rate/frame sync generators */
Troy Kisky35cf6352009-07-04 19:29:51 -0700251 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
252 spcr &= ~(DAVINCI_MCBSP_SPCR_GRST | DAVINCI_MCBSP_SPCR_FRST);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700253 spcr &= playback ? ~DAVINCI_MCBSP_SPCR_XRST : ~DAVINCI_MCBSP_SPCR_RRST;
Troy Kisky35cf6352009-07-04 19:29:51 -0700254 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700255 toggle_clock(dev, playback);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100256}
257
Troy Kisky21903c12008-12-18 12:36:43 -0700258#define DEFAULT_BITPERSAMPLE 16
259
Liam Girdwood9cb132d2008-07-07 16:07:42 +0100260static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
Vladimir Barinov310355c2008-02-18 11:40:22 +0100261 unsigned int fmt)
262{
263 struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
Troy Kisky21903c12008-12-18 12:36:43 -0700264 unsigned int pcr;
265 unsigned int srgr;
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200266 /* Attention srgr is updated by hw_params! */
Troy Kisky21903c12008-12-18 12:36:43 -0700267 srgr = DAVINCI_MCBSP_SRGR_FSGM |
268 DAVINCI_MCBSP_SRGR_FPER(DEFAULT_BITPERSAMPLE * 2 - 1) |
269 DAVINCI_MCBSP_SRGR_FWID(DEFAULT_BITPERSAMPLE - 1);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100270
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200271 dev->fmt = fmt;
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700272 /* set master/slave audio interface */
Vladimir Barinov310355c2008-02-18 11:40:22 +0100273 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
274 case SND_SOC_DAIFMT_CBS_CFS:
Troy Kisky21903c12008-12-18 12:36:43 -0700275 /* cpu is master */
276 pcr = DAVINCI_MCBSP_PCR_FSXM |
277 DAVINCI_MCBSP_PCR_FSRM |
278 DAVINCI_MCBSP_PCR_CLKXM |
279 DAVINCI_MCBSP_PCR_CLKRM;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100280 break;
Hugo Villeneuveb402dff2008-11-08 13:26:09 -0500281 case SND_SOC_DAIFMT_CBM_CFS:
282 /* McBSP CLKR pin is the input for the Sample Rate Generator.
283 * McBSP FSR and FSX are driven by the Sample Rate Generator. */
Troy Kisky21903c12008-12-18 12:36:43 -0700284 pcr = DAVINCI_MCBSP_PCR_SCLKME |
285 DAVINCI_MCBSP_PCR_FSXM |
286 DAVINCI_MCBSP_PCR_FSRM;
Hugo Villeneuveb402dff2008-11-08 13:26:09 -0500287 break;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100288 case SND_SOC_DAIFMT_CBM_CFM:
Troy Kisky21903c12008-12-18 12:36:43 -0700289 /* codec is master */
290 pcr = 0;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100291 break;
292 default:
Troy Kisky21903c12008-12-18 12:36:43 -0700293 printk(KERN_ERR "%s:bad master\n", __func__);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100294 return -EINVAL;
295 }
296
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700297 /* interface format */
Troy Kisky69ab8202008-12-18 12:36:44 -0700298 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Troy Kisky69ab8202008-12-18 12:36:44 -0700299 case SND_SOC_DAIFMT_I2S:
Troy Kisky07d8d9d2008-12-19 13:05:24 -0700300 /* Davinci doesn't support TRUE I2S, but some codecs will have
301 * the left and right channels contiguous. This allows
302 * dsp_a mode to be used with an inverted normal frame clk.
303 * If your codec is master and does not have contiguous
304 * channels, then you will have sound on only one channel.
305 * Try using a different mode, or codec as slave.
306 *
307 * The TLV320AIC33 is an example of a codec where this works.
308 * It has a variable bit clock frequency allowing it to have
309 * valid data on every bit clock.
310 *
311 * The TLV320AIC23 is an example of a codec where this does not
312 * work. It has a fixed bit clock frequency with progressively
313 * more empty bit clock slots between channels as the sample
314 * rate is lowered.
315 */
316 fmt ^= SND_SOC_DAIFMT_NB_IF;
317 case SND_SOC_DAIFMT_DSP_A:
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700318 dev->mode = MOD_DSP_A;
319 break;
320 case SND_SOC_DAIFMT_DSP_B:
321 dev->mode = MOD_DSP_B;
Troy Kisky69ab8202008-12-18 12:36:44 -0700322 break;
323 default:
324 printk(KERN_ERR "%s:bad format\n", __func__);
325 return -EINVAL;
326 }
327
Vladimir Barinov310355c2008-02-18 11:40:22 +0100328 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
Troy Kisky9e031622008-12-19 13:05:23 -0700329 case SND_SOC_DAIFMT_NB_NF:
Troy Kisky664b4af2008-12-18 12:36:41 -0700330 /* CLKRP Receive clock polarity,
331 * 1 - sampled on rising edge of CLKR
332 * valid on rising edge
333 * CLKXP Transmit clock polarity,
334 * 1 - clocked on falling edge of CLKX
335 * valid on rising edge
336 * FSRP Receive frame sync pol, 0 - active high
337 * FSXP Transmit frame sync pol, 0 - active high
338 */
Troy Kisky21903c12008-12-18 12:36:43 -0700339 pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100340 break;
Troy Kisky9e031622008-12-19 13:05:23 -0700341 case SND_SOC_DAIFMT_IB_IF:
Troy Kisky664b4af2008-12-18 12:36:41 -0700342 /* CLKRP Receive clock polarity,
343 * 0 - sampled on falling edge of CLKR
344 * valid on falling edge
345 * CLKXP Transmit clock polarity,
346 * 0 - clocked on rising edge of CLKX
347 * valid on falling edge
348 * FSRP Receive frame sync pol, 1 - active low
349 * FSXP Transmit frame sync pol, 1 - active low
350 */
Troy Kisky21903c12008-12-18 12:36:43 -0700351 pcr |= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100352 break;
Troy Kisky9e031622008-12-19 13:05:23 -0700353 case SND_SOC_DAIFMT_NB_IF:
Troy Kisky664b4af2008-12-18 12:36:41 -0700354 /* CLKRP Receive clock polarity,
355 * 1 - sampled on rising edge of CLKR
356 * valid on rising edge
357 * CLKXP Transmit clock polarity,
358 * 1 - clocked on falling edge of CLKX
359 * valid on rising edge
360 * FSRP Receive frame sync pol, 1 - active low
361 * FSXP Transmit frame sync pol, 1 - active low
362 */
Troy Kisky21903c12008-12-18 12:36:43 -0700363 pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP |
364 DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100365 break;
Troy Kisky9e031622008-12-19 13:05:23 -0700366 case SND_SOC_DAIFMT_IB_NF:
Troy Kisky664b4af2008-12-18 12:36:41 -0700367 /* CLKRP Receive clock polarity,
368 * 0 - sampled on falling edge of CLKR
369 * valid on falling edge
370 * CLKXP Transmit clock polarity,
371 * 0 - clocked on rising edge of CLKX
372 * valid on falling edge
373 * FSRP Receive frame sync pol, 0 - active high
374 * FSXP Transmit frame sync pol, 0 - active high
375 */
Vladimir Barinov310355c2008-02-18 11:40:22 +0100376 break;
377 default:
378 return -EINVAL;
379 }
Troy Kisky21903c12008-12-18 12:36:43 -0700380 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700381 dev->pcr = pcr;
Troy Kisky21903c12008-12-18 12:36:43 -0700382 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, pcr);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100383 return 0;
384}
385
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200386static int davinci_i2s_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
387 int div_id, int div)
388{
389 struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
390
391 if (div_id != DAVINCI_MCBSP_CLKGDV)
392 return -ENODEV;
393
394 dev->clk_div = div;
395 return 0;
396}
397
Vladimir Barinov310355c2008-02-18 11:40:22 +0100398static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000399 struct snd_pcm_hw_params *params,
400 struct snd_soc_dai *dai)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100401{
Troy Kisky9bb74152009-08-06 16:55:31 -0700402 struct davinci_mcbsp_dev *dev = dai->private_data;
Troy Kisky81ac55a2009-09-11 14:29:02 -0700403 struct davinci_pcm_dma_params *dma_params =
Troy Kisky92e2a6f2009-09-11 14:29:03 -0700404 &dev->dma_params[substream->stream];
Vladimir Barinov310355c2008-02-18 11:40:22 +0100405 struct snd_interval *i = NULL;
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200406 int mcbsp_word_length, master;
407 unsigned int rcr, xcr, srgr, clk_div, freq, framesize;
Troy Kisky35cf6352009-07-04 19:29:51 -0700408 u32 spcr;
Troy Kisky0d6c9772009-11-18 17:49:51 -0700409 snd_pcm_format_t fmt;
410 unsigned element_cnt = 1;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100411
412 /* general line settings */
Troy Kisky35cf6352009-07-04 19:29:51 -0700413 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
Naresh Medisettycb6e2062008-11-18 11:01:03 +0530414 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
Troy Kisky35cf6352009-07-04 19:29:51 -0700415 spcr |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
416 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Naresh Medisettycb6e2062008-11-18 11:01:03 +0530417 } else {
Troy Kisky35cf6352009-07-04 19:29:51 -0700418 spcr |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
419 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Naresh Medisettycb6e2062008-11-18 11:01:03 +0530420 }
Vladimir Barinov310355c2008-02-18 11:40:22 +0100421
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200422 master = dev->fmt & SND_SOC_DAIFMT_MASTER_MASK;
423 fmt = params_format(params);
424 mcbsp_word_length = asp_word_length[fmt];
Vladimir Barinov310355c2008-02-18 11:40:22 +0100425
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200426 switch (master) {
427 case SND_SOC_DAIFMT_CBS_CFS:
428 freq = clk_get_rate(dev->clk);
429 srgr = DAVINCI_MCBSP_SRGR_FSGM |
430 DAVINCI_MCBSP_SRGR_CLKSM;
431 srgr |= DAVINCI_MCBSP_SRGR_FWID(mcbsp_word_length *
432 8 - 1);
433 /* symmetric waveforms */
434 clk_div = freq / (mcbsp_word_length * 16) /
435 params->rate_num * params->rate_den;
436 srgr |= DAVINCI_MCBSP_SRGR_FPER(mcbsp_word_length *
437 16 - 1);
438 clk_div &= 0xFF;
439 srgr |= clk_div;
440 break;
441 case SND_SOC_DAIFMT_CBM_CFS:
442 srgr = DAVINCI_MCBSP_SRGR_FSGM;
443 clk_div = dev->clk_div - 1;
444 srgr |= DAVINCI_MCBSP_SRGR_FWID(mcbsp_word_length * 8 - 1);
445 srgr |= DAVINCI_MCBSP_SRGR_FPER(mcbsp_word_length * 16 - 1);
446 clk_div &= 0xFF;
447 srgr |= clk_div;
448 break;
449 case SND_SOC_DAIFMT_CBM_CFM:
450 /* Clock and frame sync given from external sources */
451 i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
452 srgr = DAVINCI_MCBSP_SRGR_FSGM;
453 srgr |= DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1);
454 pr_debug("%s - %d FWID set: re-read srgr = %X\n",
455 __func__, __LINE__, snd_interval_value(i) - 1);
456
457 i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
458 srgr |= DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1);
459 break;
460 default:
461 return -EINVAL;
462 }
Troy Kisky35cf6352009-07-04 19:29:51 -0700463 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100464
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700465 rcr = DAVINCI_MCBSP_RCR_RFIG;
466 xcr = DAVINCI_MCBSP_XCR_XFIG;
467 if (dev->mode == MOD_DSP_B) {
468 rcr |= DAVINCI_MCBSP_RCR_RDATDLY(0);
469 xcr |= DAVINCI_MCBSP_XCR_XDATDLY(0);
470 } else {
471 rcr |= DAVINCI_MCBSP_RCR_RDATDLY(1);
472 xcr |= DAVINCI_MCBSP_XCR_XDATDLY(1);
473 }
Vladimir Barinov310355c2008-02-18 11:40:22 +0100474 /* Determine xfer data type */
Troy Kisky0d6c9772009-11-18 17:49:51 -0700475 fmt = params_format(params);
476 if ((fmt > SNDRV_PCM_FORMAT_S32_LE) || !data_type[fmt]) {
Jean Delvare9b6e12e2008-08-26 15:47:55 +0200477 printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
Vladimir Barinov310355c2008-02-18 11:40:22 +0100478 return -EINVAL;
479 }
480
Troy Kisky0d6c9772009-11-18 17:49:51 -0700481 if (params_channels(params) == 2) {
482 element_cnt = 2;
483 if (double_fmt[fmt] && dev->enable_channel_combine) {
484 element_cnt = 1;
485 fmt = double_fmt[fmt];
486 }
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200487 switch (master) {
488 case SND_SOC_DAIFMT_CBS_CFS:
489 case SND_SOC_DAIFMT_CBS_CFM:
490 rcr |= DAVINCI_MCBSP_RCR_RFRLEN2(0);
491 xcr |= DAVINCI_MCBSP_XCR_XFRLEN2(0);
492 rcr |= DAVINCI_MCBSP_RCR_RPHASE;
493 xcr |= DAVINCI_MCBSP_XCR_XPHASE;
494 break;
495 case SND_SOC_DAIFMT_CBM_CFM:
496 case SND_SOC_DAIFMT_CBM_CFS:
497 rcr |= DAVINCI_MCBSP_RCR_RFRLEN2(element_cnt - 1);
498 xcr |= DAVINCI_MCBSP_XCR_XFRLEN2(element_cnt - 1);
499 break;
500 default:
501 return -EINVAL;
502 }
Troy Kisky0d6c9772009-11-18 17:49:51 -0700503 }
504 dma_params->acnt = dma_params->data_type = data_type[fmt];
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400505 dma_params->fifo_level = 0;
Troy Kisky0d6c9772009-11-18 17:49:51 -0700506 mcbsp_word_length = asp_word_length[fmt];
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200507
508 switch (master) {
509 case SND_SOC_DAIFMT_CBS_CFS:
510 case SND_SOC_DAIFMT_CBS_CFM:
511 rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(0);
512 xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(0);
513 break;
514 case SND_SOC_DAIFMT_CBM_CFM:
515 case SND_SOC_DAIFMT_CBM_CFS:
516 rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(element_cnt - 1);
517 xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(element_cnt - 1);
518 break;
519 default:
520 return -EINVAL;
521 }
Vladimir Barinov310355c2008-02-18 11:40:22 +0100522
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700523 rcr |= DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
524 DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length);
525 xcr |= DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
526 DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length);
527
528 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Troy Kisky35cf6352009-07-04 19:29:51 -0700529 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700530 else
531 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200532
533 pr_debug("%s - %d srgr=%X\n", __func__, __LINE__, srgr);
534 pr_debug("%s - %d xcr=%X\n", __func__, __LINE__, xcr);
535 pr_debug("%s - %d rcr=%X\n", __func__, __LINE__, rcr);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100536 return 0;
537}
538
Troy Kiskyaf0adf32009-07-04 19:29:59 -0700539static int davinci_i2s_prepare(struct snd_pcm_substream *substream,
540 struct snd_soc_dai *dai)
541{
Troy Kisky9bb74152009-08-06 16:55:31 -0700542 struct davinci_mcbsp_dev *dev = dai->private_data;
Troy Kiskyaf0adf32009-07-04 19:29:59 -0700543 int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
544 davinci_mcbsp_stop(dev, playback);
545 if ((dev->pcr & DAVINCI_MCBSP_PCR_FSXM) == 0) {
546 /* codec is master */
547 davinci_mcbsp_start(dev, substream);
548 }
549 return 0;
550}
551
Mark Browndee89c42008-11-18 22:11:38 +0000552static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
553 struct snd_soc_dai *dai)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100554{
Troy Kisky9bb74152009-08-06 16:55:31 -0700555 struct davinci_mcbsp_dev *dev = dai->private_data;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100556 int ret = 0;
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700557 int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Troy Kiskyaf0adf32009-07-04 19:29:59 -0700558 if ((dev->pcr & DAVINCI_MCBSP_PCR_FSXM) == 0)
559 return 0; /* return if codec is master */
Vladimir Barinov310355c2008-02-18 11:40:22 +0100560
561 switch (cmd) {
562 case SNDRV_PCM_TRIGGER_START:
563 case SNDRV_PCM_TRIGGER_RESUME:
564 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700565 davinci_mcbsp_start(dev, substream);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100566 break;
567 case SNDRV_PCM_TRIGGER_STOP:
568 case SNDRV_PCM_TRIGGER_SUSPEND:
569 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700570 davinci_mcbsp_stop(dev, playback);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100571 break;
572 default:
573 ret = -EINVAL;
574 }
Vladimir Barinov310355c2008-02-18 11:40:22 +0100575 return ret;
576}
577
Troy Kiskyaf0adf32009-07-04 19:29:59 -0700578static void davinci_i2s_shutdown(struct snd_pcm_substream *substream,
579 struct snd_soc_dai *dai)
580{
Troy Kisky9bb74152009-08-06 16:55:31 -0700581 struct davinci_mcbsp_dev *dev = dai->private_data;
Troy Kiskyaf0adf32009-07-04 19:29:59 -0700582 int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
583 davinci_mcbsp_stop(dev, playback);
584}
585
Chaithrika U S5204d492009-06-05 06:28:23 -0400586#define DAVINCI_I2S_RATES SNDRV_PCM_RATE_8000_96000
587
588static struct snd_soc_dai_ops davinci_i2s_dai_ops = {
Mark Brown3f405b42009-07-07 19:18:46 +0100589 .shutdown = davinci_i2s_shutdown,
590 .prepare = davinci_i2s_prepare,
Chaithrika U S5204d492009-06-05 06:28:23 -0400591 .trigger = davinci_i2s_trigger,
592 .hw_params = davinci_i2s_hw_params,
593 .set_fmt = davinci_i2s_set_dai_fmt,
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200594 .set_clkdiv = davinci_i2s_dai_set_clkdiv,
Chaithrika U S5204d492009-06-05 06:28:23 -0400595
596};
597
598struct snd_soc_dai davinci_i2s_dai = {
599 .name = "davinci-i2s",
600 .id = 0,
601 .playback = {
602 .channels_min = 2,
603 .channels_max = 2,
604 .rates = DAVINCI_I2S_RATES,
605 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
606 .capture = {
607 .channels_min = 2,
608 .channels_max = 2,
609 .rates = DAVINCI_I2S_RATES,
610 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
611 .ops = &davinci_i2s_dai_ops,
612
613};
614EXPORT_SYMBOL_GPL(davinci_i2s_dai);
615
616static int davinci_i2s_probe(struct platform_device *pdev)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100617{
Chaithrika U S5204d492009-06-05 06:28:23 -0400618 struct snd_platform_data *pdata = pdev->dev.platform_data;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100619 struct davinci_mcbsp_dev *dev;
Chaithrika U S5204d492009-06-05 06:28:23 -0400620 struct resource *mem, *ioarea, *res;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100621 int ret;
622
623 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
624 if (!mem) {
625 dev_err(&pdev->dev, "no mem resource?\n");
626 return -ENODEV;
627 }
628
629 ioarea = request_mem_region(mem->start, (mem->end - mem->start) + 1,
630 pdev->name);
631 if (!ioarea) {
632 dev_err(&pdev->dev, "McBSP region already claimed\n");
633 return -EBUSY;
634 }
635
636 dev = kzalloc(sizeof(struct davinci_mcbsp_dev), GFP_KERNEL);
637 if (!dev) {
638 ret = -ENOMEM;
639 goto err_release_region;
640 }
Troy Kisky1e224f32009-11-18 17:49:53 -0700641 if (pdata) {
Troy Kisky0d6c9772009-11-18 17:49:51 -0700642 dev->enable_channel_combine = pdata->enable_channel_combine;
Troy Kisky1e224f32009-11-18 17:49:53 -0700643 dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].sram_size =
644 pdata->sram_size_playback;
645 dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].sram_size =
646 pdata->sram_size_capture;
647 }
Kevin Hilman3e46a442009-07-15 10:42:09 -0700648 dev->clk = clk_get(&pdev->dev, NULL);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100649 if (IS_ERR(dev->clk)) {
650 ret = -ENODEV;
651 goto err_free_mem;
652 }
653 clk_enable(dev->clk);
654
655 dev->base = (void __iomem *)IO_ADDRESS(mem->start);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100656
Troy Kisky92e2a6f2009-09-11 14:29:03 -0700657 dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].dma_addr =
Vladimir Barinov310355c2008-02-18 11:40:22 +0100658 (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DXR_REG);
659
Troy Kisky92e2a6f2009-09-11 14:29:03 -0700660 dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].dma_addr =
Vladimir Barinov310355c2008-02-18 11:40:22 +0100661 (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DRR_REG);
662
Chaithrika U S5204d492009-06-05 06:28:23 -0400663 /* first TX, then RX */
664 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
665 if (!res) {
666 dev_err(&pdev->dev, "no DMA resource\n");
Chaithrika U Sefd13be2009-06-08 06:49:41 -0400667 ret = -ENXIO;
Chaithrika U S5204d492009-06-05 06:28:23 -0400668 goto err_free_mem;
669 }
Troy Kisky92e2a6f2009-09-11 14:29:03 -0700670 dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].channel = res->start;
Chaithrika U S5204d492009-06-05 06:28:23 -0400671
672 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
673 if (!res) {
674 dev_err(&pdev->dev, "no DMA resource\n");
Chaithrika U Sefd13be2009-06-08 06:49:41 -0400675 ret = -ENXIO;
Chaithrika U S5204d492009-06-05 06:28:23 -0400676 goto err_free_mem;
677 }
Troy Kisky92e2a6f2009-09-11 14:29:03 -0700678 dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].channel = res->start;
Chaithrika U S5204d492009-06-05 06:28:23 -0400679
680 davinci_i2s_dai.private_data = dev;
Daniel Mack5f712b22010-03-22 10:11:15 +0100681 davinci_i2s_dai.capture.dma_data = dev->dma_params;
682 davinci_i2s_dai.playback.dma_data = dev->dma_params;
Chaithrika U S5204d492009-06-05 06:28:23 -0400683 ret = snd_soc_register_dai(&davinci_i2s_dai);
684 if (ret != 0)
685 goto err_free_mem;
686
Vladimir Barinov310355c2008-02-18 11:40:22 +0100687 return 0;
688
689err_free_mem:
690 kfree(dev);
691err_release_region:
692 release_mem_region(mem->start, (mem->end - mem->start) + 1);
693
694 return ret;
695}
696
Chaithrika U S5204d492009-06-05 06:28:23 -0400697static int davinci_i2s_remove(struct platform_device *pdev)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100698{
Chaithrika U S5204d492009-06-05 06:28:23 -0400699 struct davinci_mcbsp_dev *dev = davinci_i2s_dai.private_data;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100700 struct resource *mem;
701
Chaithrika U S5204d492009-06-05 06:28:23 -0400702 snd_soc_unregister_dai(&davinci_i2s_dai);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100703 clk_disable(dev->clk);
704 clk_put(dev->clk);
705 dev->clk = NULL;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100706 kfree(dev);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100707 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
708 release_mem_region(mem->start, (mem->end - mem->start) + 1);
Chaithrika U S5204d492009-06-05 06:28:23 -0400709
710 return 0;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100711}
712
Chaithrika U S5204d492009-06-05 06:28:23 -0400713static struct platform_driver davinci_mcbsp_driver = {
714 .probe = davinci_i2s_probe,
715 .remove = davinci_i2s_remove,
716 .driver = {
717 .name = "davinci-asp",
718 .owner = THIS_MODULE,
719 },
Eric Miao6335d052009-03-03 09:41:00 +0800720};
721
Takashi Iwaic9b3a402008-12-10 07:47:22 +0100722static int __init davinci_i2s_init(void)
Mark Brown3f4b7832008-12-03 19:26:35 +0000723{
Chaithrika U S5204d492009-06-05 06:28:23 -0400724 return platform_driver_register(&davinci_mcbsp_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000725}
726module_init(davinci_i2s_init);
727
728static void __exit davinci_i2s_exit(void)
729{
Chaithrika U S5204d492009-06-05 06:28:23 -0400730 platform_driver_unregister(&davinci_mcbsp_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000731}
732module_exit(davinci_i2s_exit);
733
Vladimir Barinov310355c2008-02-18 11:40:22 +0100734MODULE_AUTHOR("Vladimir Barinov");
735MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
736MODULE_LICENSE("GPL");