blob: e033b93f5e1b09dca8ff7b9eccea4ae4fcd48551 [file] [log] [blame]
Rong Wang161e7732011-11-17 23:17:04 +08001/*
2 * Driver for CSR SiRFprimaII onboard UARTs.
3 *
4 * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
5 *
6 * Licensed under GPLv2 or later.
7 */
8
9#include <linux/module.h>
10#include <linux/ioport.h>
11#include <linux/platform_device.h>
12#include <linux/init.h>
13#include <linux/sysrq.h>
14#include <linux/console.h>
15#include <linux/tty.h>
16#include <linux/tty_flip.h>
17#include <linux/serial_core.h>
18#include <linux/serial.h>
19#include <linux/clk.h>
20#include <linux/of.h>
21#include <linux/slab.h>
22#include <linux/io.h>
Qipan Li2eb56182013-08-15 06:52:15 +080023#include <linux/of_gpio.h>
Qipan Li8316d042013-08-19 11:47:53 +080024#include <linux/dmaengine.h>
25#include <linux/dma-direction.h>
26#include <linux/dma-mapping.h>
Rong Wang161e7732011-11-17 23:17:04 +080027#include <asm/irq.h>
28#include <asm/mach/irq.h>
Rong Wang161e7732011-11-17 23:17:04 +080029
30#include "sirfsoc_uart.h"
31
32static unsigned int
33sirfsoc_uart_pio_tx_chars(struct sirfsoc_uart_port *sirfport, int count);
34static unsigned int
35sirfsoc_uart_pio_rx_chars(struct uart_port *port, unsigned int max_rx_count);
36static struct uart_driver sirfsoc_uart_drv;
37
Qipan Li8316d042013-08-19 11:47:53 +080038static void sirfsoc_uart_tx_dma_complete_callback(void *param);
39static void sirfsoc_uart_start_next_rx_dma(struct uart_port *port);
40static void sirfsoc_uart_rx_dma_complete_callback(void *param);
Rong Wang161e7732011-11-17 23:17:04 +080041static const struct sirfsoc_baudrate_to_regv baudrate_to_regv[] = {
42 {4000000, 2359296},
43 {3500000, 1310721},
44 {3000000, 1572865},
45 {2500000, 1245186},
46 {2000000, 1572866},
47 {1500000, 1245188},
48 {1152000, 1638404},
49 {1000000, 1572869},
50 {921600, 1114120},
51 {576000, 1245196},
52 {500000, 1245198},
53 {460800, 1572876},
54 {230400, 1310750},
55 {115200, 1310781},
56 {57600, 1310843},
57 {38400, 1114328},
58 {19200, 1114545},
59 {9600, 1114979},
60};
61
Qipan Lia6ffe892015-04-29 06:45:08 +000062static struct sirfsoc_uart_port *sirf_ports[SIRFSOC_UART_NR];
Rong Wang161e7732011-11-17 23:17:04 +080063
64static inline struct sirfsoc_uart_port *to_sirfport(struct uart_port *port)
65{
66 return container_of(port, struct sirfsoc_uart_port, port);
67}
68
69static inline unsigned int sirfsoc_uart_tx_empty(struct uart_port *port)
70{
71 unsigned long reg;
Qipan Li5df83112013-08-12 18:15:35 +080072 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
73 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
74 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
75 reg = rd_regl(port, ureg->sirfsoc_tx_fifo_status);
76
77 return (reg & ufifo_st->ff_empty(port->line)) ? TIOCSER_TEMT : 0;
Rong Wang161e7732011-11-17 23:17:04 +080078}
79
80static unsigned int sirfsoc_uart_get_mctrl(struct uart_port *port)
81{
82 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +080083 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Qipan Li2eb56182013-08-15 06:52:15 +080084 if (!sirfport->hw_flow_ctrl || !sirfport->ms_enabled)
Rong Wang161e7732011-11-17 23:17:04 +080085 goto cts_asserted;
Qipan Li2eb56182013-08-15 06:52:15 +080086 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
Qipan Li5df83112013-08-12 18:15:35 +080087 if (!(rd_regl(port, ureg->sirfsoc_afc_ctrl) &
88 SIRFUART_AFC_CTS_STATUS))
Rong Wang161e7732011-11-17 23:17:04 +080089 goto cts_asserted;
90 else
91 goto cts_deasserted;
Qipan Li2eb56182013-08-15 06:52:15 +080092 } else {
93 if (!gpio_get_value(sirfport->cts_gpio))
94 goto cts_asserted;
95 else
96 goto cts_deasserted;
Rong Wang161e7732011-11-17 23:17:04 +080097 }
98cts_deasserted:
99 return TIOCM_CAR | TIOCM_DSR;
100cts_asserted:
101 return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
102}
103
104static void sirfsoc_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
105{
106 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800107 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Rong Wang161e7732011-11-17 23:17:04 +0800108 unsigned int assert = mctrl & TIOCM_RTS;
109 unsigned int val = assert ? SIRFUART_AFC_CTRL_RX_THD : 0x0;
110 unsigned int current_val;
Qipan Li2eb56182013-08-15 06:52:15 +0800111
112 if (!sirfport->hw_flow_ctrl || !sirfport->ms_enabled)
113 return;
114 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
Qipan Li5df83112013-08-12 18:15:35 +0800115 current_val = rd_regl(port, ureg->sirfsoc_afc_ctrl) & ~0xFF;
Rong Wang161e7732011-11-17 23:17:04 +0800116 val |= current_val;
Qipan Li5df83112013-08-12 18:15:35 +0800117 wr_regl(port, ureg->sirfsoc_afc_ctrl, val);
Qipan Li2eb56182013-08-15 06:52:15 +0800118 } else {
119 if (!val)
120 gpio_set_value(sirfport->rts_gpio, 1);
121 else
122 gpio_set_value(sirfport->rts_gpio, 0);
Rong Wang161e7732011-11-17 23:17:04 +0800123 }
124}
125
126static void sirfsoc_uart_stop_tx(struct uart_port *port)
127{
Barry Song909102d2013-08-07 13:35:38 +0800128 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800129 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
130 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Barry Song909102d2013-08-07 13:35:38 +0800131
Qipan Li9be16b32014-01-30 13:57:29 +0800132 if (sirfport->tx_dma_chan) {
Qipan Li8316d042013-08-19 11:47:53 +0800133 if (sirfport->tx_dma_state == TX_DMA_RUNNING) {
134 dmaengine_pause(sirfport->tx_dma_chan);
135 sirfport->tx_dma_state = TX_DMA_PAUSE;
136 } else {
Barry Song057badd2015-01-03 17:02:57 +0800137 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800138 wr_regl(port, ureg->sirfsoc_int_en_reg,
139 rd_regl(port, ureg->sirfsoc_int_en_reg) &
140 ~uint_en->sirfsoc_txfifo_empty_en);
141 else
142 wr_regl(port, SIRFUART_INT_EN_CLR,
143 uint_en->sirfsoc_txfifo_empty_en);
144 }
145 } else {
Barry Song057badd2015-01-03 17:02:57 +0800146 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800147 wr_regl(port, ureg->sirfsoc_int_en_reg,
148 rd_regl(port, ureg->sirfsoc_int_en_reg) &
149 ~uint_en->sirfsoc_txfifo_empty_en);
150 else
151 wr_regl(port, SIRFUART_INT_EN_CLR,
152 uint_en->sirfsoc_txfifo_empty_en);
153 }
154}
155
156static void sirfsoc_uart_tx_with_dma(struct sirfsoc_uart_port *sirfport)
157{
158 struct uart_port *port = &sirfport->port;
159 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
160 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
161 struct circ_buf *xmit = &port->state->xmit;
162 unsigned long tran_size;
163 unsigned long tran_start;
164 unsigned long pio_tx_size;
165
166 tran_size = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
167 tran_start = (unsigned long)(xmit->buf + xmit->tail);
168 if (uart_circ_empty(xmit) || uart_tx_stopped(port) ||
169 !tran_size)
170 return;
171 if (sirfport->tx_dma_state == TX_DMA_PAUSE) {
172 dmaengine_resume(sirfport->tx_dma_chan);
173 return;
174 }
175 if (sirfport->tx_dma_state == TX_DMA_RUNNING)
176 return;
Barry Song057badd2015-01-03 17:02:57 +0800177 if (!sirfport->is_atlas7)
Qipan Li5df83112013-08-12 18:15:35 +0800178 wr_regl(port, ureg->sirfsoc_int_en_reg,
Qipan Li8316d042013-08-19 11:47:53 +0800179 rd_regl(port, ureg->sirfsoc_int_en_reg)&
180 ~(uint_en->sirfsoc_txfifo_empty_en));
181 else
Qipan Li5df83112013-08-12 18:15:35 +0800182 wr_regl(port, SIRFUART_INT_EN_CLR,
183 uint_en->sirfsoc_txfifo_empty_en);
Qipan Li8316d042013-08-19 11:47:53 +0800184 /*
185 * DMA requires buffer address and buffer length are both aligned with
186 * 4 bytes, so we use PIO for
187 * 1. if address is not aligned with 4bytes, use PIO for the first 1~3
188 * bytes, and move to DMA for the left part aligned with 4bytes
189 * 2. if buffer length is not aligned with 4bytes, use DMA for aligned
190 * part first, move to PIO for the left 1~3 bytes
191 */
192 if (tran_size < 4 || BYTES_TO_ALIGN(tran_start)) {
193 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_STOP);
194 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
195 rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl)|
196 SIRFUART_IO_MODE);
197 if (BYTES_TO_ALIGN(tran_start)) {
198 pio_tx_size = sirfsoc_uart_pio_tx_chars(sirfport,
199 BYTES_TO_ALIGN(tran_start));
200 tran_size -= pio_tx_size;
201 }
202 if (tran_size < 4)
203 sirfsoc_uart_pio_tx_chars(sirfport, tran_size);
Barry Song057badd2015-01-03 17:02:57 +0800204 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800205 wr_regl(port, ureg->sirfsoc_int_en_reg,
206 rd_regl(port, ureg->sirfsoc_int_en_reg)|
207 uint_en->sirfsoc_txfifo_empty_en);
208 else
209 wr_regl(port, ureg->sirfsoc_int_en_reg,
210 uint_en->sirfsoc_txfifo_empty_en);
211 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
212 } else {
213 /* tx transfer mode switch into dma mode */
214 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_STOP);
215 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
216 rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl)&
217 ~SIRFUART_IO_MODE);
218 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
219 tran_size &= ~(0x3);
Qipan Li5df83112013-08-12 18:15:35 +0800220
Qipan Li8316d042013-08-19 11:47:53 +0800221 sirfport->tx_dma_addr = dma_map_single(port->dev,
222 xmit->buf + xmit->tail,
223 tran_size, DMA_TO_DEVICE);
224 sirfport->tx_dma_desc = dmaengine_prep_slave_single(
225 sirfport->tx_dma_chan, sirfport->tx_dma_addr,
226 tran_size, DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
227 if (!sirfport->tx_dma_desc) {
228 dev_err(port->dev, "DMA prep slave single fail\n");
229 return;
230 }
231 sirfport->tx_dma_desc->callback =
232 sirfsoc_uart_tx_dma_complete_callback;
233 sirfport->tx_dma_desc->callback_param = (void *)sirfport;
234 sirfport->transfer_size = tran_size;
235
236 dmaengine_submit(sirfport->tx_dma_desc);
237 dma_async_issue_pending(sirfport->tx_dma_chan);
238 sirfport->tx_dma_state = TX_DMA_RUNNING;
239 }
Rong Wang161e7732011-11-17 23:17:04 +0800240}
241
Jingoo Hanada1f442013-08-08 17:41:43 +0900242static void sirfsoc_uart_start_tx(struct uart_port *port)
Rong Wang161e7732011-11-17 23:17:04 +0800243{
244 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800245 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
246 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Li9be16b32014-01-30 13:57:29 +0800247 if (sirfport->tx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +0800248 sirfsoc_uart_tx_with_dma(sirfport);
249 else {
Qipan Li7282cec2014-07-03 21:26:59 +0800250 sirfsoc_uart_pio_tx_chars(sirfport,
251 SIRFSOC_UART_IO_TX_REASONABLE_CNT);
Qipan Li8316d042013-08-19 11:47:53 +0800252 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_START);
Barry Song057badd2015-01-03 17:02:57 +0800253 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800254 wr_regl(port, ureg->sirfsoc_int_en_reg,
255 rd_regl(port, ureg->sirfsoc_int_en_reg)|
256 uint_en->sirfsoc_txfifo_empty_en);
257 else
258 wr_regl(port, ureg->sirfsoc_int_en_reg,
259 uint_en->sirfsoc_txfifo_empty_en);
260 }
Rong Wang161e7732011-11-17 23:17:04 +0800261}
262
263static void sirfsoc_uart_stop_rx(struct uart_port *port)
264{
Barry Song909102d2013-08-07 13:35:38 +0800265 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800266 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
267 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Li8316d042013-08-19 11:47:53 +0800268
Qipan Li5df83112013-08-12 18:15:35 +0800269 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
Qipan Li9be16b32014-01-30 13:57:29 +0800270 if (sirfport->rx_dma_chan) {
Barry Song057badd2015-01-03 17:02:57 +0800271 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800272 wr_regl(port, ureg->sirfsoc_int_en_reg,
273 rd_regl(port, ureg->sirfsoc_int_en_reg) &
274 ~(SIRFUART_RX_DMA_INT_EN(port, uint_en) |
275 uint_en->sirfsoc_rx_done_en));
276 else
277 wr_regl(port, SIRFUART_INT_EN_CLR,
278 SIRFUART_RX_DMA_INT_EN(port, uint_en)|
279 uint_en->sirfsoc_rx_done_en);
280 dmaengine_terminate_all(sirfport->rx_dma_chan);
281 } else {
Barry Song057badd2015-01-03 17:02:57 +0800282 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800283 wr_regl(port, ureg->sirfsoc_int_en_reg,
284 rd_regl(port, ureg->sirfsoc_int_en_reg)&
285 ~(SIRFUART_RX_IO_INT_EN(port, uint_en)));
286 else
287 wr_regl(port, SIRFUART_INT_EN_CLR,
288 SIRFUART_RX_IO_INT_EN(port, uint_en));
289 }
Rong Wang161e7732011-11-17 23:17:04 +0800290}
291
292static void sirfsoc_uart_disable_ms(struct uart_port *port)
293{
294 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800295 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
296 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Barry Song909102d2013-08-07 13:35:38 +0800297
Rong Wang161e7732011-11-17 23:17:04 +0800298 if (!sirfport->hw_flow_ctrl)
299 return;
Qipan Li2eb56182013-08-15 06:52:15 +0800300 sirfport->ms_enabled = false;
301 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
302 wr_regl(port, ureg->sirfsoc_afc_ctrl,
303 rd_regl(port, ureg->sirfsoc_afc_ctrl) & ~0x3FF);
Barry Song057badd2015-01-03 17:02:57 +0800304 if (!sirfport->is_atlas7)
Qipan Li2eb56182013-08-15 06:52:15 +0800305 wr_regl(port, ureg->sirfsoc_int_en_reg,
306 rd_regl(port, ureg->sirfsoc_int_en_reg)&
307 ~uint_en->sirfsoc_cts_en);
308 else
309 wr_regl(port, SIRFUART_INT_EN_CLR,
310 uint_en->sirfsoc_cts_en);
Qipan Li5df83112013-08-12 18:15:35 +0800311 } else
Qipan Li2eb56182013-08-15 06:52:15 +0800312 disable_irq(gpio_to_irq(sirfport->cts_gpio));
313}
314
315static irqreturn_t sirfsoc_uart_usp_cts_handler(int irq, void *dev_id)
316{
317 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)dev_id;
318 struct uart_port *port = &sirfport->port;
Qipan Li07d410e2014-05-26 19:02:07 +0800319 spin_lock(&port->lock);
Qipan Li2eb56182013-08-15 06:52:15 +0800320 if (gpio_is_valid(sirfport->cts_gpio) && sirfport->ms_enabled)
321 uart_handle_cts_change(port,
322 !gpio_get_value(sirfport->cts_gpio));
Qipan Li07d410e2014-05-26 19:02:07 +0800323 spin_unlock(&port->lock);
Qipan Li2eb56182013-08-15 06:52:15 +0800324 return IRQ_HANDLED;
Rong Wang161e7732011-11-17 23:17:04 +0800325}
326
327static void sirfsoc_uart_enable_ms(struct uart_port *port)
328{
329 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800330 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
331 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Barry Song909102d2013-08-07 13:35:38 +0800332
Rong Wang161e7732011-11-17 23:17:04 +0800333 if (!sirfport->hw_flow_ctrl)
334 return;
Qipan Li2eb56182013-08-15 06:52:15 +0800335 sirfport->ms_enabled = true;
336 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
337 wr_regl(port, ureg->sirfsoc_afc_ctrl,
338 rd_regl(port, ureg->sirfsoc_afc_ctrl) |
339 SIRFUART_AFC_TX_EN | SIRFUART_AFC_RX_EN);
Barry Song057badd2015-01-03 17:02:57 +0800340 if (!sirfport->is_atlas7)
Qipan Li2eb56182013-08-15 06:52:15 +0800341 wr_regl(port, ureg->sirfsoc_int_en_reg,
342 rd_regl(port, ureg->sirfsoc_int_en_reg)
343 | uint_en->sirfsoc_cts_en);
344 else
345 wr_regl(port, ureg->sirfsoc_int_en_reg,
346 uint_en->sirfsoc_cts_en);
Qipan Li5df83112013-08-12 18:15:35 +0800347 } else
Qipan Li2eb56182013-08-15 06:52:15 +0800348 enable_irq(gpio_to_irq(sirfport->cts_gpio));
Rong Wang161e7732011-11-17 23:17:04 +0800349}
350
351static void sirfsoc_uart_break_ctl(struct uart_port *port, int break_state)
352{
Qipan Li5df83112013-08-12 18:15:35 +0800353 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
354 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
355 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
356 unsigned long ulcon = rd_regl(port, ureg->sirfsoc_line_ctrl);
357 if (break_state)
358 ulcon |= SIRFUART_SET_BREAK;
359 else
360 ulcon &= ~SIRFUART_SET_BREAK;
361 wr_regl(port, ureg->sirfsoc_line_ctrl, ulcon);
362 }
Rong Wang161e7732011-11-17 23:17:04 +0800363}
364
365static unsigned int
366sirfsoc_uart_pio_rx_chars(struct uart_port *port, unsigned int max_rx_count)
367{
Qipan Li5df83112013-08-12 18:15:35 +0800368 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
369 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
370 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
Rong Wang161e7732011-11-17 23:17:04 +0800371 unsigned int ch, rx_count = 0;
Qipan Li5df83112013-08-12 18:15:35 +0800372 struct tty_struct *tty;
373 tty = tty_port_tty_get(&port->state->port);
374 if (!tty)
375 return -ENODEV;
376 while (!(rd_regl(port, ureg->sirfsoc_rx_fifo_status) &
377 ufifo_st->ff_empty(port->line))) {
378 ch = rd_regl(port, ureg->sirfsoc_rx_fifo_data) |
379 SIRFUART_DUMMY_READ;
Rong Wang161e7732011-11-17 23:17:04 +0800380 if (unlikely(uart_handle_sysrq_char(port, ch)))
381 continue;
382 uart_insert_char(port, 0, 0, ch, TTY_NORMAL);
383 rx_count++;
384 if (rx_count >= max_rx_count)
385 break;
386 }
387
Qipan Li8316d042013-08-19 11:47:53 +0800388 sirfport->rx_io_count += rx_count;
Rong Wang161e7732011-11-17 23:17:04 +0800389 port->icount.rx += rx_count;
Viresh Kumar8b9ade92013-08-19 20:14:28 +0530390
Rong Wang161e7732011-11-17 23:17:04 +0800391 return rx_count;
392}
393
394static unsigned int
395sirfsoc_uart_pio_tx_chars(struct sirfsoc_uart_port *sirfport, int count)
396{
397 struct uart_port *port = &sirfport->port;
Qipan Li5df83112013-08-12 18:15:35 +0800398 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
399 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
Rong Wang161e7732011-11-17 23:17:04 +0800400 struct circ_buf *xmit = &port->state->xmit;
401 unsigned int num_tx = 0;
402 while (!uart_circ_empty(xmit) &&
Qipan Li5df83112013-08-12 18:15:35 +0800403 !(rd_regl(port, ureg->sirfsoc_tx_fifo_status) &
404 ufifo_st->ff_full(port->line)) &&
Rong Wang161e7732011-11-17 23:17:04 +0800405 count--) {
Qipan Li5df83112013-08-12 18:15:35 +0800406 wr_regl(port, ureg->sirfsoc_tx_fifo_data,
407 xmit->buf[xmit->tail]);
Rong Wang161e7732011-11-17 23:17:04 +0800408 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
409 port->icount.tx++;
410 num_tx++;
411 }
412 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
413 uart_write_wakeup(port);
414 return num_tx;
415}
416
Qipan Li8316d042013-08-19 11:47:53 +0800417static void sirfsoc_uart_tx_dma_complete_callback(void *param)
418{
419 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
420 struct uart_port *port = &sirfport->port;
421 struct circ_buf *xmit = &port->state->xmit;
422 unsigned long flags;
423
Qipan Li07d410e2014-05-26 19:02:07 +0800424 spin_lock_irqsave(&port->lock, flags);
Qipan Li8316d042013-08-19 11:47:53 +0800425 xmit->tail = (xmit->tail + sirfport->transfer_size) &
426 (UART_XMIT_SIZE - 1);
427 port->icount.tx += sirfport->transfer_size;
428 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
429 uart_write_wakeup(port);
430 if (sirfport->tx_dma_addr)
431 dma_unmap_single(port->dev, sirfport->tx_dma_addr,
432 sirfport->transfer_size, DMA_TO_DEVICE);
Qipan Li8316d042013-08-19 11:47:53 +0800433 sirfport->tx_dma_state = TX_DMA_IDLE;
434 sirfsoc_uart_tx_with_dma(sirfport);
Qipan Li07d410e2014-05-26 19:02:07 +0800435 spin_unlock_irqrestore(&port->lock, flags);
Qipan Li8316d042013-08-19 11:47:53 +0800436}
437
438static void sirfsoc_uart_insert_rx_buf_to_tty(
439 struct sirfsoc_uart_port *sirfport, int count)
440{
441 struct uart_port *port = &sirfport->port;
442 struct tty_port *tport = &port->state->port;
443 int inserted;
444
445 inserted = tty_insert_flip_string(tport,
446 sirfport->rx_dma_items[sirfport->rx_completed].xmit.buf, count);
447 port->icount.rx += inserted;
Qipan Li8316d042013-08-19 11:47:53 +0800448}
449
450static void sirfsoc_rx_submit_one_dma_desc(struct uart_port *port, int index)
451{
452 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
453
454 sirfport->rx_dma_items[index].xmit.tail =
455 sirfport->rx_dma_items[index].xmit.head = 0;
456 sirfport->rx_dma_items[index].desc =
457 dmaengine_prep_slave_single(sirfport->rx_dma_chan,
458 sirfport->rx_dma_items[index].dma_addr, SIRFSOC_RX_DMA_BUF_SIZE,
459 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
460 if (!sirfport->rx_dma_items[index].desc) {
461 dev_err(port->dev, "DMA slave single fail\n");
462 return;
463 }
464 sirfport->rx_dma_items[index].desc->callback =
465 sirfsoc_uart_rx_dma_complete_callback;
466 sirfport->rx_dma_items[index].desc->callback_param = sirfport;
467 sirfport->rx_dma_items[index].cookie =
468 dmaengine_submit(sirfport->rx_dma_items[index].desc);
469 dma_async_issue_pending(sirfport->rx_dma_chan);
470}
471
472static void sirfsoc_rx_tmo_process_tl(unsigned long param)
473{
474 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
475 struct uart_port *port = &sirfport->port;
476 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
477 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
478 struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
479 unsigned int count;
480 unsigned long flags;
Qipan Lidf8d4aa2014-01-03 15:44:08 +0800481 struct dma_tx_state tx_state;
Qipan Li8316d042013-08-19 11:47:53 +0800482
Qipan Li07d410e2014-05-26 19:02:07 +0800483 spin_lock_irqsave(&port->lock, flags);
Qipan Lidf8d4aa2014-01-03 15:44:08 +0800484 while (DMA_COMPLETE == dmaengine_tx_status(sirfport->rx_dma_chan,
485 sirfport->rx_dma_items[sirfport->rx_completed].cookie, &tx_state)) {
Qipan Li8316d042013-08-19 11:47:53 +0800486 sirfsoc_uart_insert_rx_buf_to_tty(sirfport,
487 SIRFSOC_RX_DMA_BUF_SIZE);
Qipan Li59f8a622013-09-21 09:02:10 +0800488 sirfport->rx_completed++;
Qipan Li8316d042013-08-19 11:47:53 +0800489 sirfport->rx_completed %= SIRFSOC_RX_LOOP_BUF_CNT;
490 }
491 count = CIRC_CNT(sirfport->rx_dma_items[sirfport->rx_issued].xmit.head,
492 sirfport->rx_dma_items[sirfport->rx_issued].xmit.tail,
493 SIRFSOC_RX_DMA_BUF_SIZE);
494 if (count > 0)
495 sirfsoc_uart_insert_rx_buf_to_tty(sirfport, count);
496 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
497 rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) |
498 SIRFUART_IO_MODE);
Qipan Lifb78b812014-01-27 14:23:39 +0800499 sirfsoc_uart_pio_rx_chars(port, 4 - sirfport->rx_io_count);
Qipan Li8316d042013-08-19 11:47:53 +0800500 if (sirfport->rx_io_count == 4) {
Qipan Li8316d042013-08-19 11:47:53 +0800501 sirfport->rx_io_count = 0;
502 wr_regl(port, ureg->sirfsoc_int_st_reg,
503 uint_st->sirfsoc_rx_done);
Barry Song057badd2015-01-03 17:02:57 +0800504 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800505 wr_regl(port, ureg->sirfsoc_int_en_reg,
506 rd_regl(port, ureg->sirfsoc_int_en_reg) &
507 ~(uint_en->sirfsoc_rx_done_en));
508 else
509 wr_regl(port, SIRFUART_INT_EN_CLR,
510 uint_en->sirfsoc_rx_done_en);
Qipan Li8316d042013-08-19 11:47:53 +0800511 sirfsoc_uart_start_next_rx_dma(port);
512 } else {
Qipan Li8316d042013-08-19 11:47:53 +0800513 wr_regl(port, ureg->sirfsoc_int_st_reg,
514 uint_st->sirfsoc_rx_done);
Barry Song057badd2015-01-03 17:02:57 +0800515 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800516 wr_regl(port, ureg->sirfsoc_int_en_reg,
517 rd_regl(port, ureg->sirfsoc_int_en_reg) |
518 (uint_en->sirfsoc_rx_done_en));
519 else
520 wr_regl(port, ureg->sirfsoc_int_en_reg,
521 uint_en->sirfsoc_rx_done_en);
Qipan Li8316d042013-08-19 11:47:53 +0800522 }
Qipan Li07d410e2014-05-26 19:02:07 +0800523 spin_unlock_irqrestore(&port->lock, flags);
524 tty_flip_buffer_push(&port->state->port);
Qipan Li8316d042013-08-19 11:47:53 +0800525}
526
527static void sirfsoc_uart_handle_rx_tmo(struct sirfsoc_uart_port *sirfport)
528{
529 struct uart_port *port = &sirfport->port;
530 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
531 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
532 struct dma_tx_state tx_state;
Qipan Li8316d042013-08-19 11:47:53 +0800533 dmaengine_tx_status(sirfport->rx_dma_chan,
534 sirfport->rx_dma_items[sirfport->rx_issued].cookie, &tx_state);
535 dmaengine_terminate_all(sirfport->rx_dma_chan);
536 sirfport->rx_dma_items[sirfport->rx_issued].xmit.head =
537 SIRFSOC_RX_DMA_BUF_SIZE - tx_state.residue;
Barry Song057badd2015-01-03 17:02:57 +0800538 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800539 wr_regl(port, ureg->sirfsoc_int_en_reg,
540 rd_regl(port, ureg->sirfsoc_int_en_reg) &
541 ~(uint_en->sirfsoc_rx_timeout_en));
542 else
543 wr_regl(port, SIRFUART_INT_EN_CLR,
544 uint_en->sirfsoc_rx_timeout_en);
Qipan Li8316d042013-08-19 11:47:53 +0800545 tasklet_schedule(&sirfport->rx_tmo_process_tasklet);
546}
547
548static void sirfsoc_uart_handle_rx_done(struct sirfsoc_uart_port *sirfport)
549{
550 struct uart_port *port = &sirfport->port;
551 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
552 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
553 struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
554
555 sirfsoc_uart_pio_rx_chars(port, 4 - sirfport->rx_io_count);
556 if (sirfport->rx_io_count == 4) {
557 sirfport->rx_io_count = 0;
Barry Song057badd2015-01-03 17:02:57 +0800558 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800559 wr_regl(port, ureg->sirfsoc_int_en_reg,
560 rd_regl(port, ureg->sirfsoc_int_en_reg) &
561 ~(uint_en->sirfsoc_rx_done_en));
562 else
563 wr_regl(port, SIRFUART_INT_EN_CLR,
564 uint_en->sirfsoc_rx_done_en);
565 wr_regl(port, ureg->sirfsoc_int_st_reg,
566 uint_st->sirfsoc_rx_timeout);
567 sirfsoc_uart_start_next_rx_dma(port);
568 }
569}
570
Rong Wang161e7732011-11-17 23:17:04 +0800571static irqreturn_t sirfsoc_uart_isr(int irq, void *dev_id)
572{
573 unsigned long intr_status;
574 unsigned long cts_status;
575 unsigned long flag = TTY_NORMAL;
576 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)dev_id;
577 struct uart_port *port = &sirfport->port;
Qipan Li5df83112013-08-12 18:15:35 +0800578 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
579 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
580 struct sirfsoc_int_status *uint_st = &sirfport->uart_reg->uart_int_st;
581 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Rong Wang161e7732011-11-17 23:17:04 +0800582 struct uart_state *state = port->state;
583 struct circ_buf *xmit = &port->state->xmit;
Barry Song5425e032012-12-25 17:32:04 +0800584 spin_lock(&port->lock);
Qipan Li5df83112013-08-12 18:15:35 +0800585 intr_status = rd_regl(port, ureg->sirfsoc_int_st_reg);
586 wr_regl(port, ureg->sirfsoc_int_st_reg, intr_status);
Qipan Li8316d042013-08-19 11:47:53 +0800587 intr_status &= rd_regl(port, ureg->sirfsoc_int_en_reg);
Qipan Li5df83112013-08-12 18:15:35 +0800588 if (unlikely(intr_status & (SIRFUART_ERR_INT_STAT(port, uint_st)))) {
589 if (intr_status & uint_st->sirfsoc_rxd_brk) {
590 port->icount.brk++;
Rong Wang161e7732011-11-17 23:17:04 +0800591 if (uart_handle_break(port))
592 goto recv_char;
Rong Wang161e7732011-11-17 23:17:04 +0800593 }
Qipan Li5df83112013-08-12 18:15:35 +0800594 if (intr_status & uint_st->sirfsoc_rx_oflow)
Rong Wang161e7732011-11-17 23:17:04 +0800595 port->icount.overrun++;
Qipan Li5df83112013-08-12 18:15:35 +0800596 if (intr_status & uint_st->sirfsoc_frm_err) {
Rong Wang161e7732011-11-17 23:17:04 +0800597 port->icount.frame++;
598 flag = TTY_FRAME;
599 }
Qipan Li5df83112013-08-12 18:15:35 +0800600 if (intr_status & uint_st->sirfsoc_parity_err)
Rong Wang161e7732011-11-17 23:17:04 +0800601 flag = TTY_PARITY;
Qipan Li5df83112013-08-12 18:15:35 +0800602 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
603 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
604 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_START);
Rong Wang161e7732011-11-17 23:17:04 +0800605 intr_status &= port->read_status_mask;
606 uart_insert_char(port, intr_status,
Qipan Li5df83112013-08-12 18:15:35 +0800607 uint_en->sirfsoc_rx_oflow_en, 0, flag);
Rong Wang161e7732011-11-17 23:17:04 +0800608 }
609recv_char:
Qipan Li5df83112013-08-12 18:15:35 +0800610 if ((sirfport->uart_reg->uart_type == SIRF_REAL_UART) &&
Qipan Li8316d042013-08-19 11:47:53 +0800611 (intr_status & SIRFUART_CTS_INT_ST(uint_st)) &&
612 !sirfport->tx_dma_state) {
Qipan Li5df83112013-08-12 18:15:35 +0800613 cts_status = rd_regl(port, ureg->sirfsoc_afc_ctrl) &
614 SIRFUART_AFC_CTS_STATUS;
615 if (cts_status != 0)
616 cts_status = 0;
617 else
618 cts_status = 1;
619 uart_handle_cts_change(port, cts_status);
620 wake_up_interruptible(&state->port.delta_msr_wait);
Rong Wang161e7732011-11-17 23:17:04 +0800621 }
Qipan Li9be16b32014-01-30 13:57:29 +0800622 if (sirfport->rx_dma_chan) {
Qipan Li8316d042013-08-19 11:47:53 +0800623 if (intr_status & uint_st->sirfsoc_rx_timeout)
624 sirfsoc_uart_handle_rx_tmo(sirfport);
625 if (intr_status & uint_st->sirfsoc_rx_done)
626 sirfsoc_uart_handle_rx_done(sirfport);
627 } else {
628 if (intr_status & SIRFUART_RX_IO_INT_ST(uint_st))
629 sirfsoc_uart_pio_rx_chars(port,
630 SIRFSOC_UART_IO_RX_MAX_CNT);
631 }
Qipan Li07d410e2014-05-26 19:02:07 +0800632 spin_unlock(&port->lock);
633 tty_flip_buffer_push(&state->port);
634 spin_lock(&port->lock);
Qipan Li5df83112013-08-12 18:15:35 +0800635 if (intr_status & uint_st->sirfsoc_txfifo_empty) {
Qipan Li9be16b32014-01-30 13:57:29 +0800636 if (sirfport->tx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +0800637 sirfsoc_uart_tx_with_dma(sirfport);
638 else {
639 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
640 spin_unlock(&port->lock);
641 return IRQ_HANDLED;
642 } else {
643 sirfsoc_uart_pio_tx_chars(sirfport,
Rong Wang161e7732011-11-17 23:17:04 +0800644 SIRFSOC_UART_IO_TX_REASONABLE_CNT);
Qipan Li8316d042013-08-19 11:47:53 +0800645 if ((uart_circ_empty(xmit)) &&
Qipan Li5df83112013-08-12 18:15:35 +0800646 (rd_regl(port, ureg->sirfsoc_tx_fifo_status) &
Qipan Li8316d042013-08-19 11:47:53 +0800647 ufifo_st->ff_empty(port->line)))
648 sirfsoc_uart_stop_tx(port);
649 }
Rong Wang161e7732011-11-17 23:17:04 +0800650 }
651 }
Barry Song5425e032012-12-25 17:32:04 +0800652 spin_unlock(&port->lock);
Qipan Li07d410e2014-05-26 19:02:07 +0800653
Rong Wang161e7732011-11-17 23:17:04 +0800654 return IRQ_HANDLED;
655}
656
Qipan Li8316d042013-08-19 11:47:53 +0800657static void sirfsoc_uart_rx_dma_complete_tl(unsigned long param)
658{
659 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
660 struct uart_port *port = &sirfport->port;
Qipan Li59f8a622013-09-21 09:02:10 +0800661 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
662 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Li8316d042013-08-19 11:47:53 +0800663 unsigned long flags;
Qipan Lidf8d4aa2014-01-03 15:44:08 +0800664 struct dma_tx_state tx_state;
Daniel Thompson58eb97c2014-05-29 11:13:43 +0100665 spin_lock_irqsave(&port->lock, flags);
Qipan Lidf8d4aa2014-01-03 15:44:08 +0800666 while (DMA_COMPLETE == dmaengine_tx_status(sirfport->rx_dma_chan,
667 sirfport->rx_dma_items[sirfport->rx_completed].cookie, &tx_state)) {
Qipan Li8316d042013-08-19 11:47:53 +0800668 sirfsoc_uart_insert_rx_buf_to_tty(sirfport,
669 SIRFSOC_RX_DMA_BUF_SIZE);
Qipan Li59f8a622013-09-21 09:02:10 +0800670 if (rd_regl(port, ureg->sirfsoc_int_en_reg) &
671 uint_en->sirfsoc_rx_timeout_en)
672 sirfsoc_rx_submit_one_dma_desc(port,
673 sirfport->rx_completed++);
674 else
675 sirfport->rx_completed++;
Qipan Li8316d042013-08-19 11:47:53 +0800676 sirfport->rx_completed %= SIRFSOC_RX_LOOP_BUF_CNT;
677 }
Qipan Li07d410e2014-05-26 19:02:07 +0800678 spin_unlock_irqrestore(&port->lock, flags);
679 tty_flip_buffer_push(&port->state->port);
Qipan Li8316d042013-08-19 11:47:53 +0800680}
681
682static void sirfsoc_uart_rx_dma_complete_callback(void *param)
683{
684 struct sirfsoc_uart_port *sirfport = (struct sirfsoc_uart_port *)param;
Qipan Li07d410e2014-05-26 19:02:07 +0800685 unsigned long flags;
686
687 spin_lock_irqsave(&sirfport->port.lock, flags);
Qipan Li8316d042013-08-19 11:47:53 +0800688 sirfport->rx_issued++;
689 sirfport->rx_issued %= SIRFSOC_RX_LOOP_BUF_CNT;
Qipan Li8316d042013-08-19 11:47:53 +0800690 tasklet_schedule(&sirfport->rx_dma_complete_tasklet);
Qipan Li07d410e2014-05-26 19:02:07 +0800691 spin_unlock_irqrestore(&sirfport->port.lock, flags);
Qipan Li8316d042013-08-19 11:47:53 +0800692}
693
694/* submit rx dma task into dmaengine */
695static void sirfsoc_uart_start_next_rx_dma(struct uart_port *port)
696{
697 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
698 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
699 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Li8316d042013-08-19 11:47:53 +0800700 int i;
Qipan Li8316d042013-08-19 11:47:53 +0800701 sirfport->rx_io_count = 0;
702 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
703 rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) &
704 ~SIRFUART_IO_MODE);
Qipan Li8316d042013-08-19 11:47:53 +0800705 for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++)
706 sirfsoc_rx_submit_one_dma_desc(port, i);
707 sirfport->rx_completed = sirfport->rx_issued = 0;
Barry Song057badd2015-01-03 17:02:57 +0800708 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800709 wr_regl(port, ureg->sirfsoc_int_en_reg,
710 rd_regl(port, ureg->sirfsoc_int_en_reg) |
711 SIRFUART_RX_DMA_INT_EN(port, uint_en));
712 else
713 wr_regl(port, ureg->sirfsoc_int_en_reg,
714 SIRFUART_RX_DMA_INT_EN(port, uint_en));
Qipan Li8316d042013-08-19 11:47:53 +0800715}
716
Rong Wang161e7732011-11-17 23:17:04 +0800717static void sirfsoc_uart_start_rx(struct uart_port *port)
718{
Barry Song909102d2013-08-07 13:35:38 +0800719 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800720 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
721 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Qipan Li8316d042013-08-19 11:47:53 +0800722
723 sirfport->rx_io_count = 0;
Qipan Li5df83112013-08-12 18:15:35 +0800724 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
725 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
726 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_START);
Qipan Li9be16b32014-01-30 13:57:29 +0800727 if (sirfport->rx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +0800728 sirfsoc_uart_start_next_rx_dma(port);
729 else {
Barry Song057badd2015-01-03 17:02:57 +0800730 if (!sirfport->is_atlas7)
Qipan Li8316d042013-08-19 11:47:53 +0800731 wr_regl(port, ureg->sirfsoc_int_en_reg,
732 rd_regl(port, ureg->sirfsoc_int_en_reg) |
733 SIRFUART_RX_IO_INT_EN(port, uint_en));
734 else
735 wr_regl(port, ureg->sirfsoc_int_en_reg,
736 SIRFUART_RX_IO_INT_EN(port, uint_en));
737 }
Rong Wang161e7732011-11-17 23:17:04 +0800738}
739
740static unsigned int
Qipan Li5df83112013-08-12 18:15:35 +0800741sirfsoc_usp_calc_sample_div(unsigned long set_rate,
742 unsigned long ioclk_rate, unsigned long *sample_reg)
743{
744 unsigned long min_delta = ~0UL;
745 unsigned short sample_div;
746 unsigned long ioclk_div = 0;
747 unsigned long temp_delta;
748
749 for (sample_div = SIRF_MIN_SAMPLE_DIV;
750 sample_div <= SIRF_MAX_SAMPLE_DIV; sample_div++) {
751 temp_delta = ioclk_rate -
752 (ioclk_rate + (set_rate * sample_div) / 2)
753 / (set_rate * sample_div) * set_rate * sample_div;
754
755 temp_delta = (temp_delta > 0) ? temp_delta : -temp_delta;
756 if (temp_delta < min_delta) {
757 ioclk_div = (2 * ioclk_rate /
758 (set_rate * sample_div) + 1) / 2 - 1;
759 if (ioclk_div > SIRF_IOCLK_DIV_MAX)
760 continue;
761 min_delta = temp_delta;
762 *sample_reg = sample_div;
763 if (!temp_delta)
764 break;
765 }
766 }
767 return ioclk_div;
768}
769
770static unsigned int
771sirfsoc_uart_calc_sample_div(unsigned long baud_rate,
772 unsigned long ioclk_rate, unsigned long *set_baud)
Rong Wang161e7732011-11-17 23:17:04 +0800773{
774 unsigned long min_delta = ~0UL;
775 unsigned short sample_div;
776 unsigned int regv = 0;
777 unsigned long ioclk_div;
778 unsigned long baud_tmp;
779 int temp_delta;
780
781 for (sample_div = SIRF_MIN_SAMPLE_DIV;
782 sample_div <= SIRF_MAX_SAMPLE_DIV; sample_div++) {
783 ioclk_div = (ioclk_rate / (baud_rate * (sample_div + 1))) - 1;
784 if (ioclk_div > SIRF_IOCLK_DIV_MAX)
785 continue;
786 baud_tmp = ioclk_rate / ((ioclk_div + 1) * (sample_div + 1));
787 temp_delta = baud_tmp - baud_rate;
788 temp_delta = (temp_delta > 0) ? temp_delta : -temp_delta;
789 if (temp_delta < min_delta) {
790 regv = regv & (~SIRF_IOCLK_DIV_MASK);
791 regv = regv | ioclk_div;
792 regv = regv & (~SIRF_SAMPLE_DIV_MASK);
793 regv = regv | (sample_div << SIRF_SAMPLE_DIV_SHIFT);
794 min_delta = temp_delta;
Qipan Li5df83112013-08-12 18:15:35 +0800795 *set_baud = baud_tmp;
Rong Wang161e7732011-11-17 23:17:04 +0800796 }
797 }
798 return regv;
799}
800
801static void sirfsoc_uart_set_termios(struct uart_port *port,
802 struct ktermios *termios,
803 struct ktermios *old)
804{
805 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +0800806 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
807 struct sirfsoc_int_en *uint_en = &sirfport->uart_reg->uart_int_en;
Rong Wang161e7732011-11-17 23:17:04 +0800808 unsigned long config_reg = 0;
809 unsigned long baud_rate;
Qipan Li5df83112013-08-12 18:15:35 +0800810 unsigned long set_baud;
Rong Wang161e7732011-11-17 23:17:04 +0800811 unsigned long flags;
812 unsigned long ic;
813 unsigned int clk_div_reg = 0;
Qipan Li8316d042013-08-19 11:47:53 +0800814 unsigned long txfifo_op_reg, ioclk_rate;
Rong Wang161e7732011-11-17 23:17:04 +0800815 unsigned long rx_time_out;
816 int threshold_div;
Qipan Li5df83112013-08-12 18:15:35 +0800817 u32 data_bit_len, stop_bit_len, len_val;
818 unsigned long sample_div_reg = 0xf;
819 ioclk_rate = port->uartclk;
Rong Wang161e7732011-11-17 23:17:04 +0800820
Rong Wang161e7732011-11-17 23:17:04 +0800821 switch (termios->c_cflag & CSIZE) {
822 default:
823 case CS8:
Qipan Li5df83112013-08-12 18:15:35 +0800824 data_bit_len = 8;
Rong Wang161e7732011-11-17 23:17:04 +0800825 config_reg |= SIRFUART_DATA_BIT_LEN_8;
826 break;
827 case CS7:
Qipan Li5df83112013-08-12 18:15:35 +0800828 data_bit_len = 7;
Rong Wang161e7732011-11-17 23:17:04 +0800829 config_reg |= SIRFUART_DATA_BIT_LEN_7;
830 break;
831 case CS6:
Qipan Li5df83112013-08-12 18:15:35 +0800832 data_bit_len = 6;
Rong Wang161e7732011-11-17 23:17:04 +0800833 config_reg |= SIRFUART_DATA_BIT_LEN_6;
834 break;
835 case CS5:
Qipan Li5df83112013-08-12 18:15:35 +0800836 data_bit_len = 5;
Rong Wang161e7732011-11-17 23:17:04 +0800837 config_reg |= SIRFUART_DATA_BIT_LEN_5;
838 break;
839 }
Qipan Li5df83112013-08-12 18:15:35 +0800840 if (termios->c_cflag & CSTOPB) {
Rong Wang161e7732011-11-17 23:17:04 +0800841 config_reg |= SIRFUART_STOP_BIT_LEN_2;
Qipan Li5df83112013-08-12 18:15:35 +0800842 stop_bit_len = 2;
843 } else
844 stop_bit_len = 1;
845
Rong Wang161e7732011-11-17 23:17:04 +0800846 spin_lock_irqsave(&port->lock, flags);
Qipan Li5df83112013-08-12 18:15:35 +0800847 port->read_status_mask = uint_en->sirfsoc_rx_oflow_en;
Rong Wang161e7732011-11-17 23:17:04 +0800848 port->ignore_status_mask = 0;
Qipan Li5df83112013-08-12 18:15:35 +0800849 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
850 if (termios->c_iflag & INPCK)
851 port->read_status_mask |= uint_en->sirfsoc_frm_err_en |
852 uint_en->sirfsoc_parity_err_en;
Qipan Li2eb56182013-08-15 06:52:15 +0800853 } else {
Qipan Li5df83112013-08-12 18:15:35 +0800854 if (termios->c_iflag & INPCK)
855 port->read_status_mask |= uint_en->sirfsoc_frm_err_en;
856 }
Peter Hurleyef8b9dd2014-06-16 08:10:41 -0400857 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
Qipan Li5df83112013-08-12 18:15:35 +0800858 port->read_status_mask |= uint_en->sirfsoc_rxd_brk_en;
859 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
860 if (termios->c_iflag & IGNPAR)
861 port->ignore_status_mask |=
862 uint_en->sirfsoc_frm_err_en |
863 uint_en->sirfsoc_parity_err_en;
864 if (termios->c_cflag & PARENB) {
865 if (termios->c_cflag & CMSPAR) {
866 if (termios->c_cflag & PARODD)
867 config_reg |= SIRFUART_STICK_BIT_MARK;
868 else
869 config_reg |= SIRFUART_STICK_BIT_SPACE;
870 } else if (termios->c_cflag & PARODD) {
871 config_reg |= SIRFUART_STICK_BIT_ODD;
872 } else {
873 config_reg |= SIRFUART_STICK_BIT_EVEN;
874 }
Rong Wang161e7732011-11-17 23:17:04 +0800875 }
Qipan Li2eb56182013-08-15 06:52:15 +0800876 } else {
Qipan Li5df83112013-08-12 18:15:35 +0800877 if (termios->c_iflag & IGNPAR)
878 port->ignore_status_mask |=
879 uint_en->sirfsoc_frm_err_en;
880 if (termios->c_cflag & PARENB)
881 dev_warn(port->dev,
882 "USP-UART not support parity err\n");
883 }
884 if (termios->c_iflag & IGNBRK) {
885 port->ignore_status_mask |=
886 uint_en->sirfsoc_rxd_brk_en;
887 if (termios->c_iflag & IGNPAR)
888 port->ignore_status_mask |=
889 uint_en->sirfsoc_rx_oflow_en;
890 }
891 if ((termios->c_cflag & CREAD) == 0)
892 port->ignore_status_mask |= SIRFUART_DUMMY_READ;
Rong Wang161e7732011-11-17 23:17:04 +0800893 /* Hardware Flow Control Settings */
894 if (UART_ENABLE_MS(port, termios->c_cflag)) {
895 if (!sirfport->ms_enabled)
896 sirfsoc_uart_enable_ms(port);
897 } else {
898 if (sirfport->ms_enabled)
899 sirfsoc_uart_disable_ms(port);
900 }
Qipan Li5df83112013-08-12 18:15:35 +0800901 baud_rate = uart_get_baud_rate(port, termios, old, 0, 4000000);
902 if (ioclk_rate == 150000000) {
Barry Songac4ce712013-01-16 14:49:27 +0800903 for (ic = 0; ic < SIRF_BAUD_RATE_SUPPORT_NR; ic++)
904 if (baud_rate == baudrate_to_regv[ic].baud_rate)
905 clk_div_reg = baudrate_to_regv[ic].reg_val;
906 }
Qipan Li5df83112013-08-12 18:15:35 +0800907 set_baud = baud_rate;
908 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
909 if (unlikely(clk_div_reg == 0))
910 clk_div_reg = sirfsoc_uart_calc_sample_div(baud_rate,
911 ioclk_rate, &set_baud);
912 wr_regl(port, ureg->sirfsoc_divisor, clk_div_reg);
Qipan Li2eb56182013-08-15 06:52:15 +0800913 } else {
Qipan Li5df83112013-08-12 18:15:35 +0800914 clk_div_reg = sirfsoc_usp_calc_sample_div(baud_rate,
915 ioclk_rate, &sample_div_reg);
916 sample_div_reg--;
917 set_baud = ((ioclk_rate / (clk_div_reg+1) - 1) /
918 (sample_div_reg + 1));
919 /* setting usp mode 2 */
Qipan Li459f15c2013-08-25 20:18:40 +0800920 len_val = ((1 << SIRFSOC_USP_MODE2_RXD_DELAY_OFFSET) |
921 (1 << SIRFSOC_USP_MODE2_TXD_DELAY_OFFSET));
922 len_val |= ((clk_div_reg & SIRFSOC_USP_MODE2_CLK_DIVISOR_MASK)
923 << SIRFSOC_USP_MODE2_CLK_DIVISOR_OFFSET);
924 wr_regl(port, ureg->sirfsoc_mode2, len_val);
Qipan Li5df83112013-08-12 18:15:35 +0800925 }
Rong Wang161e7732011-11-17 23:17:04 +0800926 if (tty_termios_baud_rate(termios))
Qipan Li5df83112013-08-12 18:15:35 +0800927 tty_termios_encode_baud_rate(termios, set_baud, set_baud);
928 /* set receive timeout && data bits len */
929 rx_time_out = SIRFSOC_UART_RX_TIMEOUT(set_baud, 20000);
930 rx_time_out = SIRFUART_RECV_TIMEOUT_VALUE(rx_time_out);
Qipan Li8316d042013-08-19 11:47:53 +0800931 txfifo_op_reg = rd_regl(port, ureg->sirfsoc_tx_fifo_op);
Qipan Li459f15c2013-08-25 20:18:40 +0800932 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_STOP);
Qipan Li5df83112013-08-12 18:15:35 +0800933 wr_regl(port, ureg->sirfsoc_tx_fifo_op,
Qipan Li8316d042013-08-19 11:47:53 +0800934 (txfifo_op_reg & ~SIRFUART_FIFO_START));
Qipan Li5df83112013-08-12 18:15:35 +0800935 if (sirfport->uart_reg->uart_type == SIRF_REAL_UART) {
936 config_reg |= SIRFUART_RECV_TIMEOUT(port, rx_time_out);
937 wr_regl(port, ureg->sirfsoc_line_ctrl, config_reg);
Qipan Li2eb56182013-08-15 06:52:15 +0800938 } else {
Qipan Li5df83112013-08-12 18:15:35 +0800939 /*tx frame ctrl*/
Qipan Li459f15c2013-08-25 20:18:40 +0800940 len_val = (data_bit_len - 1) << SIRFSOC_USP_TX_DATA_LEN_OFFSET;
941 len_val |= (data_bit_len + 1 + stop_bit_len - 1) <<
942 SIRFSOC_USP_TX_FRAME_LEN_OFFSET;
943 len_val |= ((data_bit_len - 1) <<
944 SIRFSOC_USP_TX_SHIFTER_LEN_OFFSET);
945 len_val |= (((clk_div_reg & 0xc00) >> 10) <<
946 SIRFSOC_USP_TX_CLK_DIVISOR_OFFSET);
Qipan Li5df83112013-08-12 18:15:35 +0800947 wr_regl(port, ureg->sirfsoc_tx_frame_ctrl, len_val);
948 /*rx frame ctrl*/
Qipan Li459f15c2013-08-25 20:18:40 +0800949 len_val = (data_bit_len - 1) << SIRFSOC_USP_RX_DATA_LEN_OFFSET;
950 len_val |= (data_bit_len + 1 + stop_bit_len - 1) <<
951 SIRFSOC_USP_RX_FRAME_LEN_OFFSET;
952 len_val |= (data_bit_len - 1) <<
953 SIRFSOC_USP_RX_SHIFTER_LEN_OFFSET;
954 len_val |= (((clk_div_reg & 0xf000) >> 12) <<
955 SIRFSOC_USP_RX_CLK_DIVISOR_OFFSET);
Qipan Li5df83112013-08-12 18:15:35 +0800956 wr_regl(port, ureg->sirfsoc_rx_frame_ctrl, len_val);
957 /*async param*/
958 wr_regl(port, ureg->sirfsoc_async_param_reg,
959 (SIRFUART_RECV_TIMEOUT(port, rx_time_out)) |
Qipan Li459f15c2013-08-25 20:18:40 +0800960 (sample_div_reg & SIRFSOC_USP_ASYNC_DIV2_MASK) <<
961 SIRFSOC_USP_ASYNC_DIV2_OFFSET);
Qipan Li5df83112013-08-12 18:15:35 +0800962 }
Qipan Li9be16b32014-01-30 13:57:29 +0800963 if (sirfport->tx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +0800964 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, SIRFUART_DMA_MODE);
965 else
966 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl, SIRFUART_IO_MODE);
Qipan Li9be16b32014-01-30 13:57:29 +0800967 if (sirfport->rx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +0800968 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, SIRFUART_DMA_MODE);
969 else
970 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl, SIRFUART_IO_MODE);
Rong Wang161e7732011-11-17 23:17:04 +0800971 /* Reset Rx/Tx FIFO Threshold level for proper baudrate */
Qipan Li5df83112013-08-12 18:15:35 +0800972 if (set_baud < 1000000)
Rong Wang161e7732011-11-17 23:17:04 +0800973 threshold_div = 1;
974 else
975 threshold_div = 2;
Qipan Li8316d042013-08-19 11:47:53 +0800976 wr_regl(port, ureg->sirfsoc_tx_fifo_ctrl,
977 SIRFUART_FIFO_THD(port) / threshold_div);
978 wr_regl(port, ureg->sirfsoc_rx_fifo_ctrl,
979 SIRFUART_FIFO_THD(port) / threshold_div);
980 txfifo_op_reg |= SIRFUART_FIFO_START;
981 wr_regl(port, ureg->sirfsoc_tx_fifo_op, txfifo_op_reg);
Qipan Li5df83112013-08-12 18:15:35 +0800982 uart_update_timeout(port, termios->c_cflag, set_baud);
Rong Wang161e7732011-11-17 23:17:04 +0800983 sirfsoc_uart_start_rx(port);
Qipan Li5df83112013-08-12 18:15:35 +0800984 wr_regl(port, ureg->sirfsoc_tx_rx_en, SIRFUART_TX_EN | SIRFUART_RX_EN);
Rong Wang161e7732011-11-17 23:17:04 +0800985 spin_unlock_irqrestore(&port->lock, flags);
986}
987
Qipan Li388faf92014-01-03 15:44:07 +0800988static void sirfsoc_uart_pm(struct uart_port *port, unsigned int state,
989 unsigned int oldstate)
990{
991 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li4b8038d2015-04-20 08:10:22 +0000992 if (!state)
Qipan Li388faf92014-01-03 15:44:07 +0800993 clk_prepare_enable(sirfport->clk);
Qipan Li4b8038d2015-04-20 08:10:22 +0000994 else
Qipan Li388faf92014-01-03 15:44:07 +0800995 clk_disable_unprepare(sirfport->clk);
996}
997
Rong Wang161e7732011-11-17 23:17:04 +0800998static int sirfsoc_uart_startup(struct uart_port *port)
999{
1000 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li15cdcb12013-08-19 11:47:52 +08001001 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Rong Wang161e7732011-11-17 23:17:04 +08001002 unsigned int index = port->line;
1003 int ret;
1004 set_irq_flags(port->irq, IRQF_VALID | IRQF_NOAUTOEN);
1005 ret = request_irq(port->irq,
1006 sirfsoc_uart_isr,
1007 0,
1008 SIRFUART_PORT_NAME,
1009 sirfport);
1010 if (ret != 0) {
1011 dev_err(port->dev, "UART%d request IRQ line (%d) failed.\n",
1012 index, port->irq);
1013 goto irq_err;
1014 }
Qipan Li15cdcb12013-08-19 11:47:52 +08001015
1016 /* initial hardware settings */
1017 wr_regl(port, ureg->sirfsoc_tx_dma_io_ctrl,
1018 rd_regl(port, ureg->sirfsoc_tx_dma_io_ctrl) |
1019 SIRFUART_IO_MODE);
1020 wr_regl(port, ureg->sirfsoc_rx_dma_io_ctrl,
1021 rd_regl(port, ureg->sirfsoc_rx_dma_io_ctrl) |
1022 SIRFUART_IO_MODE);
1023 wr_regl(port, ureg->sirfsoc_tx_dma_io_len, 0);
1024 wr_regl(port, ureg->sirfsoc_rx_dma_io_len, 0);
1025 wr_regl(port, ureg->sirfsoc_tx_rx_en, SIRFUART_RX_EN | SIRFUART_TX_EN);
1026 if (sirfport->uart_reg->uart_type == SIRF_USP_UART)
1027 wr_regl(port, ureg->sirfsoc_mode1,
1028 SIRFSOC_USP_ENDIAN_CTRL_LSBF |
1029 SIRFSOC_USP_EN);
1030 wr_regl(port, ureg->sirfsoc_tx_fifo_op, SIRFUART_FIFO_RESET);
1031 wr_regl(port, ureg->sirfsoc_tx_fifo_op, 0);
1032 wr_regl(port, ureg->sirfsoc_rx_fifo_op, SIRFUART_FIFO_RESET);
1033 wr_regl(port, ureg->sirfsoc_rx_fifo_op, 0);
1034 wr_regl(port, ureg->sirfsoc_tx_fifo_ctrl, SIRFUART_FIFO_THD(port));
1035 wr_regl(port, ureg->sirfsoc_rx_fifo_ctrl, SIRFUART_FIFO_THD(port));
Qipan Li9be16b32014-01-30 13:57:29 +08001036 if (sirfport->rx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +08001037 wr_regl(port, ureg->sirfsoc_rx_fifo_level_chk,
Qipan Li9be16b32014-01-30 13:57:29 +08001038 SIRFUART_RX_FIFO_CHK_SC(port->line, 0x4) |
1039 SIRFUART_RX_FIFO_CHK_LC(port->line, 0xe) |
1040 SIRFUART_RX_FIFO_CHK_HC(port->line, 0x1b));
1041 if (sirfport->tx_dma_chan) {
Qipan Li8316d042013-08-19 11:47:53 +08001042 sirfport->tx_dma_state = TX_DMA_IDLE;
1043 wr_regl(port, ureg->sirfsoc_tx_fifo_level_chk,
1044 SIRFUART_TX_FIFO_CHK_SC(port->line, 0x1b) |
1045 SIRFUART_TX_FIFO_CHK_LC(port->line, 0xe) |
1046 SIRFUART_TX_FIFO_CHK_HC(port->line, 0x4));
1047 }
Qipan Li2eb56182013-08-15 06:52:15 +08001048 sirfport->ms_enabled = false;
1049 if (sirfport->uart_reg->uart_type == SIRF_USP_UART &&
1050 sirfport->hw_flow_ctrl) {
1051 set_irq_flags(gpio_to_irq(sirfport->cts_gpio),
1052 IRQF_VALID | IRQF_NOAUTOEN);
1053 ret = request_irq(gpio_to_irq(sirfport->cts_gpio),
1054 sirfsoc_uart_usp_cts_handler, IRQF_TRIGGER_FALLING |
1055 IRQF_TRIGGER_RISING, "usp_cts_irq", sirfport);
1056 if (ret != 0) {
1057 dev_err(port->dev, "UART-USP:request gpio irq fail\n");
1058 goto init_rx_err;
1059 }
1060 }
1061
Rong Wang161e7732011-11-17 23:17:04 +08001062 enable_irq(port->irq);
Qipan Li2eb56182013-08-15 06:52:15 +08001063
Qipan Li15cdcb12013-08-19 11:47:52 +08001064 return 0;
Qipan Li2eb56182013-08-15 06:52:15 +08001065init_rx_err:
1066 free_irq(port->irq, sirfport);
Rong Wang161e7732011-11-17 23:17:04 +08001067irq_err:
1068 return ret;
1069}
1070
1071static void sirfsoc_uart_shutdown(struct uart_port *port)
1072{
1073 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
Qipan Li5df83112013-08-12 18:15:35 +08001074 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
Barry Song057badd2015-01-03 17:02:57 +08001075 if (!sirfport->is_atlas7)
Qipan Li5df83112013-08-12 18:15:35 +08001076 wr_regl(port, ureg->sirfsoc_int_en_reg, 0);
Barry Song909102d2013-08-07 13:35:38 +08001077 else
1078 wr_regl(port, SIRFUART_INT_EN_CLR, ~0UL);
1079
Rong Wang161e7732011-11-17 23:17:04 +08001080 free_irq(port->irq, sirfport);
Qipan Li2eb56182013-08-15 06:52:15 +08001081 if (sirfport->ms_enabled)
Rong Wang161e7732011-11-17 23:17:04 +08001082 sirfsoc_uart_disable_ms(port);
Qipan Li2eb56182013-08-15 06:52:15 +08001083 if (sirfport->uart_reg->uart_type == SIRF_USP_UART &&
1084 sirfport->hw_flow_ctrl) {
1085 gpio_set_value(sirfport->rts_gpio, 1);
1086 free_irq(gpio_to_irq(sirfport->cts_gpio), sirfport);
Rong Wang161e7732011-11-17 23:17:04 +08001087 }
Qipan Li9be16b32014-01-30 13:57:29 +08001088 if (sirfport->tx_dma_chan)
Qipan Li8316d042013-08-19 11:47:53 +08001089 sirfport->tx_dma_state = TX_DMA_IDLE;
Rong Wang161e7732011-11-17 23:17:04 +08001090}
1091
1092static const char *sirfsoc_uart_type(struct uart_port *port)
1093{
1094 return port->type == SIRFSOC_PORT_TYPE ? SIRFUART_PORT_NAME : NULL;
1095}
1096
1097static int sirfsoc_uart_request_port(struct uart_port *port)
1098{
Qipan Li5df83112013-08-12 18:15:35 +08001099 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
1100 struct sirfsoc_uart_param *uart_param = &sirfport->uart_reg->uart_param;
Rong Wang161e7732011-11-17 23:17:04 +08001101 void *ret;
1102 ret = request_mem_region(port->mapbase,
Qipan Li5df83112013-08-12 18:15:35 +08001103 SIRFUART_MAP_SIZE, uart_param->port_name);
Rong Wang161e7732011-11-17 23:17:04 +08001104 return ret ? 0 : -EBUSY;
1105}
1106
1107static void sirfsoc_uart_release_port(struct uart_port *port)
1108{
1109 release_mem_region(port->mapbase, SIRFUART_MAP_SIZE);
1110}
1111
1112static void sirfsoc_uart_config_port(struct uart_port *port, int flags)
1113{
1114 if (flags & UART_CONFIG_TYPE) {
1115 port->type = SIRFSOC_PORT_TYPE;
1116 sirfsoc_uart_request_port(port);
1117 }
1118}
1119
1120static struct uart_ops sirfsoc_uart_ops = {
1121 .tx_empty = sirfsoc_uart_tx_empty,
1122 .get_mctrl = sirfsoc_uart_get_mctrl,
1123 .set_mctrl = sirfsoc_uart_set_mctrl,
1124 .stop_tx = sirfsoc_uart_stop_tx,
1125 .start_tx = sirfsoc_uart_start_tx,
1126 .stop_rx = sirfsoc_uart_stop_rx,
1127 .enable_ms = sirfsoc_uart_enable_ms,
1128 .break_ctl = sirfsoc_uart_break_ctl,
1129 .startup = sirfsoc_uart_startup,
1130 .shutdown = sirfsoc_uart_shutdown,
1131 .set_termios = sirfsoc_uart_set_termios,
Qipan Li388faf92014-01-03 15:44:07 +08001132 .pm = sirfsoc_uart_pm,
Rong Wang161e7732011-11-17 23:17:04 +08001133 .type = sirfsoc_uart_type,
1134 .release_port = sirfsoc_uart_release_port,
1135 .request_port = sirfsoc_uart_request_port,
1136 .config_port = sirfsoc_uart_config_port,
1137};
1138
1139#ifdef CONFIG_SERIAL_SIRFSOC_CONSOLE
Qipan Li5df83112013-08-12 18:15:35 +08001140static int __init
1141sirfsoc_uart_console_setup(struct console *co, char *options)
Rong Wang161e7732011-11-17 23:17:04 +08001142{
1143 unsigned int baud = 115200;
1144 unsigned int bits = 8;
1145 unsigned int parity = 'n';
1146 unsigned int flow = 'n';
Qipan Lia6ffe892015-04-29 06:45:08 +00001147 struct sirfsoc_uart_port *sirfport;
1148 struct sirfsoc_register *ureg;
Rong Wang161e7732011-11-17 23:17:04 +08001149 if (co->index < 0 || co->index >= SIRFSOC_UART_NR)
1150 return -EINVAL;
Qipan Lia6ffe892015-04-29 06:45:08 +00001151 sirfport = sirf_ports[co->index];
1152 if (!sirfport)
1153 return -ENODEV;
1154 ureg = &sirfport->uart_reg->uart_reg;
1155 if (!sirfport->port.mapbase)
Rong Wang161e7732011-11-17 23:17:04 +08001156 return -ENODEV;
1157
Qipan Li5df83112013-08-12 18:15:35 +08001158 /* enable usp in mode1 register */
1159 if (sirfport->uart_reg->uart_type == SIRF_USP_UART)
Qipan Lia6ffe892015-04-29 06:45:08 +00001160 wr_regl(&sirfport->port, ureg->sirfsoc_mode1, SIRFSOC_USP_EN |
Qipan Li5df83112013-08-12 18:15:35 +08001161 SIRFSOC_USP_ENDIAN_CTRL_LSBF);
Rong Wang161e7732011-11-17 23:17:04 +08001162 if (options)
1163 uart_parse_options(options, &baud, &parity, &bits, &flow);
Qipan Lia6ffe892015-04-29 06:45:08 +00001164 sirfport->port.cons = co;
Qipan Li5df83112013-08-12 18:15:35 +08001165
Qipan Li8316d042013-08-19 11:47:53 +08001166 /* default console tx/rx transfer using io mode */
Qipan Li9be16b32014-01-30 13:57:29 +08001167 sirfport->rx_dma_chan = NULL;
1168 sirfport->tx_dma_chan = NULL;
Qipan Lia6ffe892015-04-29 06:45:08 +00001169 return uart_set_options(&sirfport->port, co, baud, parity, bits, flow);
Rong Wang161e7732011-11-17 23:17:04 +08001170}
1171
1172static void sirfsoc_uart_console_putchar(struct uart_port *port, int ch)
1173{
Qipan Li5df83112013-08-12 18:15:35 +08001174 struct sirfsoc_uart_port *sirfport = to_sirfport(port);
1175 struct sirfsoc_register *ureg = &sirfport->uart_reg->uart_reg;
1176 struct sirfsoc_fifo_status *ufifo_st = &sirfport->uart_reg->fifo_status;
Rong Wang161e7732011-11-17 23:17:04 +08001177 while (rd_regl(port,
Qipan Li5df83112013-08-12 18:15:35 +08001178 ureg->sirfsoc_tx_fifo_status) & ufifo_st->ff_full(port->line))
Rong Wang161e7732011-11-17 23:17:04 +08001179 cpu_relax();
Barry Song205c3842014-05-05 08:05:51 +08001180 wr_regl(port, ureg->sirfsoc_tx_fifo_data, ch);
Rong Wang161e7732011-11-17 23:17:04 +08001181}
1182
1183static void sirfsoc_uart_console_write(struct console *co, const char *s,
1184 unsigned int count)
1185{
Qipan Lia6ffe892015-04-29 06:45:08 +00001186 struct sirfsoc_uart_port *sirfport = sirf_ports[co->index];
1187
1188 uart_console_write(&sirfport->port, s, count,
1189 sirfsoc_uart_console_putchar);
Rong Wang161e7732011-11-17 23:17:04 +08001190}
1191
1192static struct console sirfsoc_uart_console = {
1193 .name = SIRFSOC_UART_NAME,
1194 .device = uart_console_device,
1195 .flags = CON_PRINTBUFFER,
1196 .index = -1,
1197 .write = sirfsoc_uart_console_write,
1198 .setup = sirfsoc_uart_console_setup,
1199 .data = &sirfsoc_uart_drv,
1200};
1201
1202static int __init sirfsoc_uart_console_init(void)
1203{
1204 register_console(&sirfsoc_uart_console);
1205 return 0;
1206}
1207console_initcall(sirfsoc_uart_console_init);
1208#endif
1209
1210static struct uart_driver sirfsoc_uart_drv = {
1211 .owner = THIS_MODULE,
1212 .driver_name = SIRFUART_PORT_NAME,
1213 .nr = SIRFSOC_UART_NR,
1214 .dev_name = SIRFSOC_UART_NAME,
1215 .major = SIRFSOC_UART_MAJOR,
1216 .minor = SIRFSOC_UART_MINOR,
1217#ifdef CONFIG_SERIAL_SIRFSOC_CONSOLE
1218 .cons = &sirfsoc_uart_console,
1219#else
1220 .cons = NULL,
1221#endif
1222};
1223
Fabian Fredericked0bb232015-03-16 20:17:11 +01001224static const struct of_device_id sirfsoc_uart_ids[] = {
Qipan Li5df83112013-08-12 18:15:35 +08001225 { .compatible = "sirf,prima2-uart", .data = &sirfsoc_uart,},
Barry Song057badd2015-01-03 17:02:57 +08001226 { .compatible = "sirf,atlas7-uart", .data = &sirfsoc_uart},
Qipan Li5df83112013-08-12 18:15:35 +08001227 { .compatible = "sirf,prima2-usp-uart", .data = &sirfsoc_usp},
1228 {}
1229};
1230MODULE_DEVICE_TABLE(of, sirfsoc_uart_ids);
1231
Jingoo Hanada1f442013-08-08 17:41:43 +09001232static int sirfsoc_uart_probe(struct platform_device *pdev)
Rong Wang161e7732011-11-17 23:17:04 +08001233{
1234 struct sirfsoc_uart_port *sirfport;
1235 struct uart_port *port;
1236 struct resource *res;
1237 int ret;
Qipan Li9be16b32014-01-30 13:57:29 +08001238 int i, j;
1239 struct dma_slave_config slv_cfg = {
1240 .src_maxburst = 2,
1241 };
1242 struct dma_slave_config tx_slv_cfg = {
1243 .dst_maxburst = 2,
1244 };
Qipan Li5df83112013-08-12 18:15:35 +08001245 const struct of_device_id *match;
Rong Wang161e7732011-11-17 23:17:04 +08001246
Qipan Li5df83112013-08-12 18:15:35 +08001247 match = of_match_node(sirfsoc_uart_ids, pdev->dev.of_node);
Qipan Lia6ffe892015-04-29 06:45:08 +00001248 sirfport = devm_kzalloc(&pdev->dev, sizeof(*sirfport), GFP_KERNEL);
1249 if (!sirfport) {
1250 ret = -ENOMEM;
Rong Wang161e7732011-11-17 23:17:04 +08001251 goto err;
1252 }
Qipan Lia6ffe892015-04-29 06:45:08 +00001253 sirfport->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1254 sirf_ports[sirfport->port.line] = sirfport;
1255 sirfport->port.iotype = UPIO_MEM;
1256 sirfport->port.flags = UPF_BOOT_AUTOCONF;
Rong Wang161e7732011-11-17 23:17:04 +08001257 port = &sirfport->port;
1258 port->dev = &pdev->dev;
1259 port->private_data = sirfport;
Qipan Li5df83112013-08-12 18:15:35 +08001260 sirfport->uart_reg = (struct sirfsoc_uart_register *)match->data;
Rong Wang161e7732011-11-17 23:17:04 +08001261
Qipan Li2eb56182013-08-15 06:52:15 +08001262 sirfport->hw_flow_ctrl = of_property_read_bool(pdev->dev.of_node,
1263 "sirf,uart-has-rtscts");
Qipan Li9be16b32014-01-30 13:57:29 +08001264 if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-uart"))
Qipan Li5df83112013-08-12 18:15:35 +08001265 sirfport->uart_reg->uart_type = SIRF_REAL_UART;
Qipan Li2eb56182013-08-15 06:52:15 +08001266 if (of_device_is_compatible(pdev->dev.of_node, "sirf,prima2-usp-uart")) {
Qipan Li5df83112013-08-12 18:15:35 +08001267 sirfport->uart_reg->uart_type = SIRF_USP_UART;
Qipan Li2eb56182013-08-15 06:52:15 +08001268 if (!sirfport->hw_flow_ctrl)
1269 goto usp_no_flow_control;
1270 if (of_find_property(pdev->dev.of_node, "cts-gpios", NULL))
1271 sirfport->cts_gpio = of_get_named_gpio(
1272 pdev->dev.of_node, "cts-gpios", 0);
1273 else
1274 sirfport->cts_gpio = -1;
1275 if (of_find_property(pdev->dev.of_node, "rts-gpios", NULL))
1276 sirfport->rts_gpio = of_get_named_gpio(
1277 pdev->dev.of_node, "rts-gpios", 0);
1278 else
1279 sirfport->rts_gpio = -1;
1280
1281 if ((!gpio_is_valid(sirfport->cts_gpio) ||
1282 !gpio_is_valid(sirfport->rts_gpio))) {
1283 ret = -EINVAL;
1284 dev_err(&pdev->dev,
Qipan Li67bc3062013-08-19 11:47:51 +08001285 "Usp flow control must have cts and rts gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001286 goto err;
1287 }
1288 ret = devm_gpio_request(&pdev->dev, sirfport->cts_gpio,
Qipan Li67bc3062013-08-19 11:47:51 +08001289 "usp-cts-gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001290 if (ret) {
Qipan Li67bc3062013-08-19 11:47:51 +08001291 dev_err(&pdev->dev, "Unable request cts gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001292 goto err;
1293 }
1294 gpio_direction_input(sirfport->cts_gpio);
1295 ret = devm_gpio_request(&pdev->dev, sirfport->rts_gpio,
Qipan Li67bc3062013-08-19 11:47:51 +08001296 "usp-rts-gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001297 if (ret) {
Qipan Li67bc3062013-08-19 11:47:51 +08001298 dev_err(&pdev->dev, "Unable request rts gpio");
Qipan Li2eb56182013-08-15 06:52:15 +08001299 goto err;
1300 }
1301 gpio_direction_output(sirfport->rts_gpio, 1);
1302 }
1303usp_no_flow_control:
Barry Song057badd2015-01-03 17:02:57 +08001304 if (of_device_is_compatible(pdev->dev.of_node, "sirf,atlas7-uart"))
1305 sirfport->is_atlas7 = true;
Barry Song909102d2013-08-07 13:35:38 +08001306
Rong Wang161e7732011-11-17 23:17:04 +08001307 if (of_property_read_u32(pdev->dev.of_node,
1308 "fifosize",
1309 &port->fifosize)) {
1310 dev_err(&pdev->dev,
1311 "Unable to find fifosize in uart node.\n");
1312 ret = -EFAULT;
1313 goto err;
1314 }
1315
1316 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1317 if (res == NULL) {
1318 dev_err(&pdev->dev, "Insufficient resources.\n");
1319 ret = -EFAULT;
1320 goto err;
1321 }
Qipan Li8316d042013-08-19 11:47:53 +08001322 tasklet_init(&sirfport->rx_dma_complete_tasklet,
1323 sirfsoc_uart_rx_dma_complete_tl, (unsigned long)sirfport);
1324 tasklet_init(&sirfport->rx_tmo_process_tasklet,
1325 sirfsoc_rx_tmo_process_tl, (unsigned long)sirfport);
Rong Wang161e7732011-11-17 23:17:04 +08001326 port->mapbase = res->start;
1327 port->membase = devm_ioremap(&pdev->dev, res->start, resource_size(res));
1328 if (!port->membase) {
1329 dev_err(&pdev->dev, "Cannot remap resource.\n");
1330 ret = -ENOMEM;
1331 goto err;
1332 }
1333 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1334 if (res == NULL) {
1335 dev_err(&pdev->dev, "Insufficient resources.\n");
1336 ret = -EFAULT;
Julia Lawall9250dd52012-09-01 18:33:09 +02001337 goto err;
Rong Wang161e7732011-11-17 23:17:04 +08001338 }
1339 port->irq = res->start;
1340
Qipan Liadeede72015-04-20 08:10:23 +00001341 sirfport->clk = devm_clk_get(&pdev->dev, NULL);
Barry Songac4ce712013-01-16 14:49:27 +08001342 if (IS_ERR(sirfport->clk)) {
1343 ret = PTR_ERR(sirfport->clk);
Barry Songa3437562013-08-15 06:52:14 +08001344 goto err;
Barry Songac4ce712013-01-16 14:49:27 +08001345 }
Barry Songac4ce712013-01-16 14:49:27 +08001346 port->uartclk = clk_get_rate(sirfport->clk);
1347
Rong Wang161e7732011-11-17 23:17:04 +08001348 port->ops = &sirfsoc_uart_ops;
1349 spin_lock_init(&port->lock);
1350
1351 platform_set_drvdata(pdev, sirfport);
1352 ret = uart_add_one_port(&sirfsoc_uart_drv, port);
1353 if (ret != 0) {
1354 dev_err(&pdev->dev, "Cannot add UART port(%d).\n", pdev->id);
Qipan Liadeede72015-04-20 08:10:23 +00001355 goto err;
Rong Wang161e7732011-11-17 23:17:04 +08001356 }
1357
Qipan Li9be16b32014-01-30 13:57:29 +08001358 sirfport->rx_dma_chan = dma_request_slave_channel(port->dev, "rx");
1359 for (i = 0; sirfport->rx_dma_chan && i < SIRFSOC_RX_LOOP_BUF_CNT; i++) {
1360 sirfport->rx_dma_items[i].xmit.buf =
1361 dma_alloc_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
1362 &sirfport->rx_dma_items[i].dma_addr, GFP_KERNEL);
1363 if (!sirfport->rx_dma_items[i].xmit.buf) {
1364 dev_err(port->dev, "Uart alloc bufa failed\n");
1365 ret = -ENOMEM;
1366 goto alloc_coherent_err;
1367 }
1368 sirfport->rx_dma_items[i].xmit.head =
1369 sirfport->rx_dma_items[i].xmit.tail = 0;
1370 }
1371 if (sirfport->rx_dma_chan)
1372 dmaengine_slave_config(sirfport->rx_dma_chan, &slv_cfg);
1373 sirfport->tx_dma_chan = dma_request_slave_channel(port->dev, "tx");
1374 if (sirfport->tx_dma_chan)
1375 dmaengine_slave_config(sirfport->tx_dma_chan, &tx_slv_cfg);
Rong Wang161e7732011-11-17 23:17:04 +08001376
Qipan Li9be16b32014-01-30 13:57:29 +08001377 return 0;
1378alloc_coherent_err:
1379 for (j = 0; j < i; j++)
1380 dma_free_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
1381 sirfport->rx_dma_items[j].xmit.buf,
1382 sirfport->rx_dma_items[j].dma_addr);
1383 dma_release_channel(sirfport->rx_dma_chan);
Rong Wang161e7732011-11-17 23:17:04 +08001384err:
1385 return ret;
1386}
1387
1388static int sirfsoc_uart_remove(struct platform_device *pdev)
1389{
1390 struct sirfsoc_uart_port *sirfport = platform_get_drvdata(pdev);
1391 struct uart_port *port = &sirfport->port;
Rong Wang161e7732011-11-17 23:17:04 +08001392 uart_remove_one_port(&sirfsoc_uart_drv, port);
Qipan Li9be16b32014-01-30 13:57:29 +08001393 if (sirfport->rx_dma_chan) {
1394 int i;
1395 dmaengine_terminate_all(sirfport->rx_dma_chan);
1396 dma_release_channel(sirfport->rx_dma_chan);
1397 for (i = 0; i < SIRFSOC_RX_LOOP_BUF_CNT; i++)
1398 dma_free_coherent(port->dev, SIRFSOC_RX_DMA_BUF_SIZE,
1399 sirfport->rx_dma_items[i].xmit.buf,
1400 sirfport->rx_dma_items[i].dma_addr);
1401 }
1402 if (sirfport->tx_dma_chan) {
1403 dmaengine_terminate_all(sirfport->tx_dma_chan);
1404 dma_release_channel(sirfport->tx_dma_chan);
1405 }
Rong Wang161e7732011-11-17 23:17:04 +08001406 return 0;
1407}
1408
Qipan Li99e626f2014-01-03 15:44:06 +08001409#ifdef CONFIG_PM_SLEEP
Rong Wang161e7732011-11-17 23:17:04 +08001410static int
Qipan Li99e626f2014-01-03 15:44:06 +08001411sirfsoc_uart_suspend(struct device *pdev)
Rong Wang161e7732011-11-17 23:17:04 +08001412{
Qipan Li99e626f2014-01-03 15:44:06 +08001413 struct sirfsoc_uart_port *sirfport = dev_get_drvdata(pdev);
Rong Wang161e7732011-11-17 23:17:04 +08001414 struct uart_port *port = &sirfport->port;
1415 uart_suspend_port(&sirfsoc_uart_drv, port);
1416 return 0;
1417}
1418
Qipan Li99e626f2014-01-03 15:44:06 +08001419static int sirfsoc_uart_resume(struct device *pdev)
Rong Wang161e7732011-11-17 23:17:04 +08001420{
Qipan Li99e626f2014-01-03 15:44:06 +08001421 struct sirfsoc_uart_port *sirfport = dev_get_drvdata(pdev);
Rong Wang161e7732011-11-17 23:17:04 +08001422 struct uart_port *port = &sirfport->port;
1423 uart_resume_port(&sirfsoc_uart_drv, port);
1424 return 0;
1425}
Qipan Li99e626f2014-01-03 15:44:06 +08001426#endif
1427
1428static const struct dev_pm_ops sirfsoc_uart_pm_ops = {
1429 SET_SYSTEM_SLEEP_PM_OPS(sirfsoc_uart_suspend, sirfsoc_uart_resume)
1430};
Rong Wang161e7732011-11-17 23:17:04 +08001431
Rong Wang161e7732011-11-17 23:17:04 +08001432static struct platform_driver sirfsoc_uart_driver = {
1433 .probe = sirfsoc_uart_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001434 .remove = sirfsoc_uart_remove,
Rong Wang161e7732011-11-17 23:17:04 +08001435 .driver = {
1436 .name = SIRFUART_PORT_NAME,
Rong Wang161e7732011-11-17 23:17:04 +08001437 .of_match_table = sirfsoc_uart_ids,
Qipan Li99e626f2014-01-03 15:44:06 +08001438 .pm = &sirfsoc_uart_pm_ops,
Rong Wang161e7732011-11-17 23:17:04 +08001439 },
1440};
1441
1442static int __init sirfsoc_uart_init(void)
1443{
1444 int ret = 0;
1445
1446 ret = uart_register_driver(&sirfsoc_uart_drv);
1447 if (ret)
1448 goto out;
1449
1450 ret = platform_driver_register(&sirfsoc_uart_driver);
1451 if (ret)
1452 uart_unregister_driver(&sirfsoc_uart_drv);
1453out:
1454 return ret;
1455}
1456module_init(sirfsoc_uart_init);
1457
1458static void __exit sirfsoc_uart_exit(void)
1459{
1460 platform_driver_unregister(&sirfsoc_uart_driver);
1461 uart_unregister_driver(&sirfsoc_uart_drv);
1462}
1463module_exit(sirfsoc_uart_exit);
1464
1465MODULE_LICENSE("GPL v2");
1466MODULE_AUTHOR("Bin Shi <Bin.Shi@csr.com>, Rong Wang<Rong.Wang@csr.com>");
1467MODULE_DESCRIPTION("CSR SiRFprimaII Uart Driver");