blob: e893318560db9f79300579ff01e73b07b5baae38 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
Heikki Krogerusb8014792012-10-18 17:34:08 +03002 * Core driver for the Synopsys DesignWare DMA Controller
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07003 *
4 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05305 * Copyright (C) 2010-2011 ST Microelectronics
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03006 * Copyright (C) 2013 Intel Corporation
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
Heikki Krogerusb8014792012-10-18 17:34:08 +030012
Viresh Kumar327e6972012-02-01 16:12:26 +053013#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070014#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/dma-mapping.h>
Andy Shevchenkof8122a82013-01-16 15:48:50 +020017#include <linux/dmapool.h>
Thierry Reding73312052013-01-21 11:09:00 +010018#include <linux/err.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070019#include <linux/init.h>
20#include <linux/interrupt.h>
21#include <linux/io.h>
22#include <linux/mm.h>
23#include <linux/module.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070024#include <linux/slab.h>
Andy Shevchenkobb32baf2014-11-05 18:34:48 +020025#include <linux/pm_runtime.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070026
Andy Shevchenko61a76492013-06-05 15:26:44 +030027#include "../dmaengine.h"
Andy Shevchenko9cade1a2013-06-05 15:26:45 +030028#include "internal.h"
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070029
30/*
31 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
32 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
33 * of which use ARM any more). See the "Databook" from Synopsys for
34 * information beyond what licensees probably provide.
35 *
Andy Shevchenkodd5720b2014-02-12 11:16:17 +020036 * The driver has been tested with the Atmel AT32AP7000, which does not
37 * support descriptor writeback.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070038 */
39
Viresh Kumar327e6972012-02-01 16:12:26 +053040#define DWC_DEFAULT_CTLLO(_chan) ({ \
Viresh Kumar327e6972012-02-01 16:12:26 +053041 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
42 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020043 bool _is_slave = is_slave_direction(_dwc->direction); \
Andy Shevchenko495aea42013-01-10 11:11:41 +020044 u8 _smsize = _is_slave ? _sconfig->src_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053045 DW_DMA_MSIZE_16; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020046 u8 _dmsize = _is_slave ? _sconfig->dst_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053047 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000048 \
Viresh Kumar327e6972012-02-01 16:12:26 +053049 (DWC_CTLL_DST_MSIZE(_dmsize) \
50 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000051 | DWC_CTLL_LLP_D_EN \
52 | DWC_CTLL_LLP_S_EN \
Arnd Bergmannf7760762013-03-26 16:53:57 +020053 | DWC_CTLL_DMS(_dwc->dst_master) \
54 | DWC_CTLL_SMS(_dwc->src_master)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000055 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070056
57/*
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070058 * Number of descriptors to allocate for each channel. This should be
59 * made configurable somehow; preferably, the clients (at least the
60 * ones using slave transfers) should be able to give us a hint.
61 */
62#define NR_DESCS_PER_CHANNEL 64
63
Andy Shevchenko029a40e2015-01-02 16:17:24 +020064/* The set of bus widths supported by the DMA controller */
65#define DW_DMA_BUSWIDTHS \
66 BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) | \
67 BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
68 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
69 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES)
70
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070071/*----------------------------------------------------------------------*/
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070072
Dan Williams41d5e592009-01-06 11:38:21 -070073static struct device *chan2dev(struct dma_chan *chan)
74{
75 return &chan->dev->device;
76}
Dan Williams41d5e592009-01-06 11:38:21 -070077
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070078static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
79{
Andy Shevchenkoe63a47a32012-10-18 17:34:12 +030080 return to_dw_desc(dwc->active_list.next);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070081}
82
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070083static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
84{
85 struct dw_desc *desc, *_desc;
86 struct dw_desc *ret = NULL;
87 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +053088 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070089
Viresh Kumar69cea5a2011-04-15 16:03:35 +053090 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070091 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
Andy Shevchenko2ab37272012-06-19 13:34:04 +030092 i++;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070093 if (async_tx_test_ack(&desc->txd)) {
94 list_del(&desc->desc_node);
95 ret = desc;
96 break;
97 }
Dan Williams41d5e592009-01-06 11:38:21 -070098 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070099 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530100 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700101
Dan Williams41d5e592009-01-06 11:38:21 -0700102 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700103
104 return ret;
105}
106
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700107/*
108 * Move a descriptor, including any children, to the free list.
109 * `desc' must not be on any lists.
110 */
111static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
112{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530113 unsigned long flags;
114
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700115 if (desc) {
116 struct dw_desc *child;
117
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530118 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700119 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700120 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700121 "moving child desc %p to freelist\n",
122 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700123 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700124 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700125 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530126 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700127 }
128}
129
Viresh Kumar61e183f2011-11-17 16:01:29 +0530130static void dwc_initialize(struct dw_dma_chan *dwc)
131{
132 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
133 struct dw_dma_slave *dws = dwc->chan.private;
134 u32 cfghi = DWC_CFGH_FIFO_MODE;
135 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
136
137 if (dwc->initialized == true)
138 return;
139
Arnd Bergmannf7760762013-03-26 16:53:57 +0200140 if (dws) {
Viresh Kumar61e183f2011-11-17 16:01:29 +0530141 /*
142 * We need controller-specific data to set up slave
143 * transfers.
144 */
145 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
146
Andy Shevchenko7e1e2f22014-08-19 20:29:14 +0300147 cfghi |= DWC_CFGH_DST_PER(dws->dst_id);
148 cfghi |= DWC_CFGH_SRC_PER(dws->src_id);
Andy Shevchenko8fccc5b2012-09-03 13:46:19 +0300149 } else {
Andy Shevchenko89500522014-08-19 20:29:15 +0300150 cfghi |= DWC_CFGH_DST_PER(dwc->dst_id);
151 cfghi |= DWC_CFGH_SRC_PER(dwc->src_id);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530152 }
153
154 channel_writel(dwc, CFG_LO, cfglo);
155 channel_writel(dwc, CFG_HI, cfghi);
156
157 /* Enable interrupts */
158 channel_set_bit(dw, MASK.XFER, dwc->mask);
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000159 channel_set_bit(dw, MASK.BLOCK, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530160 channel_set_bit(dw, MASK.ERROR, dwc->mask);
161
162 dwc->initialized = true;
163}
164
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700165/*----------------------------------------------------------------------*/
166
Andy Shevchenko39416672015-09-28 18:57:04 +0300167static inline unsigned int dwc_fast_ffs(unsigned long long v)
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300168{
169 /*
170 * We can be a lot more clever here, but this should take care
171 * of the most common optimization.
172 */
173 if (!(v & 7))
174 return 3;
175 else if (!(v & 3))
176 return 2;
177 else if (!(v & 1))
178 return 1;
179 return 0;
180}
181
Andy Shevchenkof52b36d2012-09-21 15:05:44 +0300182static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
Andy Shevchenko1d455432012-06-19 13:34:03 +0300183{
184 dev_err(chan2dev(&dwc->chan),
185 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
186 channel_readl(dwc, SAR),
187 channel_readl(dwc, DAR),
188 channel_readl(dwc, LLP),
189 channel_readl(dwc, CTL_HI),
190 channel_readl(dwc, CTL_LO));
191}
192
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300193static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
194{
195 channel_clear_bit(dw, CH_EN, dwc->mask);
196 while (dma_readl(dw, CH_EN) & dwc->mask)
197 cpu_relax();
198}
199
Andy Shevchenko1d455432012-06-19 13:34:03 +0300200/*----------------------------------------------------------------------*/
201
Andy Shevchenkofed25742012-09-21 15:05:49 +0300202/* Perform single block transfer */
203static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
204 struct dw_desc *desc)
205{
206 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
207 u32 ctllo;
208
Andy Shevchenko1d566f12014-01-13 14:04:48 +0200209 /*
210 * Software emulation of LLP mode relies on interrupts to continue
211 * multi block transfer.
212 */
Andy Shevchenkofed25742012-09-21 15:05:49 +0300213 ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
214
215 channel_writel(dwc, SAR, desc->lli.sar);
216 channel_writel(dwc, DAR, desc->lli.dar);
217 channel_writel(dwc, CTL_LO, ctllo);
218 channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
219 channel_set_bit(dw, CH_EN, dwc->mask);
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200220
221 /* Move pointer to next descriptor */
222 dwc->tx_node_active = dwc->tx_node_active->next;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300223}
224
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700225/* Called with dwc->lock held and bh disabled */
226static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
227{
228 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300229 unsigned long was_soft_llp;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700230
231 /* ASSERT: channel is idle */
232 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700233 dev_err(chan2dev(&dwc->chan),
Jarkko Nikula550da642015-03-10 11:37:23 +0200234 "%s: BUG: Attempted to start non-idle channel\n",
235 __func__);
Andy Shevchenko1d455432012-06-19 13:34:03 +0300236 dwc_dump_chan_regs(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700237
238 /* The tasklet will hopefully advance the queue... */
239 return;
240 }
241
Andy Shevchenkofed25742012-09-21 15:05:49 +0300242 if (dwc->nollp) {
243 was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
244 &dwc->flags);
245 if (was_soft_llp) {
246 dev_err(chan2dev(&dwc->chan),
Andy Shevchenkofc61f6b2014-01-13 14:04:49 +0200247 "BUG: Attempted to start new LLP transfer inside ongoing one\n");
Andy Shevchenkofed25742012-09-21 15:05:49 +0300248 return;
249 }
250
251 dwc_initialize(dwc);
252
Andy Shevchenko4702d522013-01-25 11:48:03 +0200253 dwc->residue = first->total_len;
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200254 dwc->tx_node_active = &first->tx_list;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300255
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200256 /* Submit first block */
Andy Shevchenkofed25742012-09-21 15:05:49 +0300257 dwc_do_single_block(dwc, first);
258
259 return;
260 }
261
Viresh Kumar61e183f2011-11-17 16:01:29 +0530262 dwc_initialize(dwc);
263
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700264 channel_writel(dwc, LLP, first->txd.phys);
265 channel_writel(dwc, CTL_LO,
266 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
267 channel_writel(dwc, CTL_HI, 0);
268 channel_set_bit(dw, CH_EN, dwc->mask);
269}
270
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300271static void dwc_dostart_first_queued(struct dw_dma_chan *dwc)
272{
Andy Shevchenkocba15612014-06-18 12:15:37 +0300273 struct dw_desc *desc;
274
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300275 if (list_empty(&dwc->queue))
276 return;
277
278 list_move(dwc->queue.next, &dwc->active_list);
Andy Shevchenkocba15612014-06-18 12:15:37 +0300279 desc = dwc_first_active(dwc);
280 dev_vdbg(chan2dev(&dwc->chan), "%s: started %u\n", __func__, desc->txd.cookie);
281 dwc_dostart(dwc, desc);
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300282}
283
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700284/*----------------------------------------------------------------------*/
285
286static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530287dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
288 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700289{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530290 dma_async_tx_callback callback = NULL;
291 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700292 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530293 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530294 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700295
Dan Williams41d5e592009-01-06 11:38:21 -0700296 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700297
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530298 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000299 dma_cookie_complete(txd);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530300 if (callback_required) {
301 callback = txd->callback;
302 param = txd->callback_param;
303 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700304
Viresh Kumare5180762011-03-03 15:47:20 +0530305 /* async_tx_ack */
306 list_for_each_entry(child, &desc->tx_list, desc_node)
307 async_tx_ack(&child->txd);
308 async_tx_ack(&desc->txd);
309
Dan Williamse0bd0f82009-09-08 17:53:02 -0700310 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700311 list_move(&desc->desc_node, &dwc->free_list);
312
Dan Williamsd38a8c62013-10-18 19:35:23 +0200313 dma_descriptor_unmap(txd);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530314 spin_unlock_irqrestore(&dwc->lock, flags);
315
Andy Shevchenko21e93c12013-01-09 10:17:12 +0200316 if (callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700317 callback(param);
318}
319
320static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
321{
322 struct dw_desc *desc, *_desc;
323 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530324 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700325
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530326 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700327 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700328 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700329 "BUG: XFER bit set, but channel not idle!\n");
330
331 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300332 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700333 }
334
335 /*
336 * Submit queued descriptors ASAP, i.e. before we go through
337 * the completed ones.
338 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700339 list_splice_init(&dwc->active_list, &list);
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300340 dwc_dostart_first_queued(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700341
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530342 spin_unlock_irqrestore(&dwc->lock, flags);
343
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700344 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530345 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700346}
347
Andy Shevchenko4702d522013-01-25 11:48:03 +0200348/* Returns how many bytes were already received from source */
349static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
350{
351 u32 ctlhi = channel_readl(dwc, CTL_HI);
352 u32 ctllo = channel_readl(dwc, CTL_LO);
353
354 return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
355}
356
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700357static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
358{
359 dma_addr_t llp;
360 struct dw_desc *desc, *_desc;
361 struct dw_desc *child;
362 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530363 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700364
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530365 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700366 llp = channel_readl(dwc, LLP);
367 status_xfer = dma_readl(dw, RAW.XFER);
368
369 if (status_xfer & dwc->mask) {
370 /* Everything we've submitted is done */
371 dma_writel(dw, CLEAR.XFER, dwc->mask);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200372
373 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200374 struct list_head *head, *active = dwc->tx_node_active;
375
376 /*
377 * We are inside first active descriptor.
378 * Otherwise something is really wrong.
379 */
380 desc = dwc_first_active(dwc);
381
382 head = &desc->tx_list;
383 if (active != head) {
Andy Shevchenko4702d522013-01-25 11:48:03 +0200384 /* Update desc to reflect last sent one */
385 if (active != head->next)
386 desc = to_dw_desc(active->prev);
387
388 dwc->residue -= desc->len;
389
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200390 child = to_dw_desc(active);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200391
392 /* Submit next block */
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200393 dwc_do_single_block(dwc, child);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200394
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200395 spin_unlock_irqrestore(&dwc->lock, flags);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200396 return;
397 }
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200398
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200399 /* We are done here */
400 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
401 }
Andy Shevchenko4702d522013-01-25 11:48:03 +0200402
403 dwc->residue = 0;
404
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530405 spin_unlock_irqrestore(&dwc->lock, flags);
406
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700407 dwc_complete_all(dw, dwc);
408 return;
409 }
410
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530411 if (list_empty(&dwc->active_list)) {
Andy Shevchenko4702d522013-01-25 11:48:03 +0200412 dwc->residue = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530413 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000414 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530415 }
Jamie Iles087809f2011-01-21 14:11:52 +0000416
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200417 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
418 dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700419 spin_unlock_irqrestore(&dwc->lock, flags);
Dan Williams41d5e592009-01-06 11:38:21 -0700420 return;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700421 }
422
Andy Shevchenko5a87f0e2014-01-13 14:04:50 +0200423 dev_vdbg(chan2dev(&dwc->chan), "%s: llp=%pad\n", __func__, &llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700424
425 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Andy Shevchenko75c61222013-03-26 16:53:54 +0200426 /* Initial residue value */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200427 dwc->residue = desc->total_len;
428
Andy Shevchenko75c61222013-03-26 16:53:54 +0200429 /* Check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530430 if (desc->txd.phys == llp) {
431 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700432 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530433 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530434
Andy Shevchenko75c61222013-03-26 16:53:54 +0200435 /* Check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530436 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700437 /* This one is currently in progress */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200438 dwc->residue -= dwc_get_sent(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530439 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700440 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530441 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700442
Andy Shevchenko4702d522013-01-25 11:48:03 +0200443 dwc->residue -= desc->len;
444 list_for_each_entry(child, &desc->tx_list, desc_node) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530445 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700446 /* Currently in progress */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200447 dwc->residue -= dwc_get_sent(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530448 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700449 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530450 }
Andy Shevchenko4702d522013-01-25 11:48:03 +0200451 dwc->residue -= child->len;
452 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700453
454 /*
455 * No descriptors so far seem to be in progress, i.e.
456 * this one must be done.
457 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530458 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530459 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530460 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700461 }
462
Dan Williams41d5e592009-01-06 11:38:21 -0700463 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700464 "BUG: All descriptors done, but channel not idle!\n");
465
466 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300467 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700468
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300469 dwc_dostart_first_queued(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530470 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700471}
472
Andy Shevchenko93aad1b2012-07-13 11:09:32 +0300473static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700474{
Andy Shevchenko21d43f42012-10-18 17:34:09 +0300475 dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
476 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700477}
478
479static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
480{
481 struct dw_desc *bad_desc;
482 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530483 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700484
485 dwc_scan_descriptors(dw, dwc);
486
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530487 spin_lock_irqsave(&dwc->lock, flags);
488
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700489 /*
490 * The descriptor currently at the head of the active list is
491 * borked. Since we don't have any way to report errors, we'll
492 * just have to scream loudly and try to carry on.
493 */
494 bad_desc = dwc_first_active(dwc);
495 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530496 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700497
498 /* Clear the error flag and try to restart the controller */
499 dma_writel(dw, CLEAR.ERROR, dwc->mask);
500 if (!list_empty(&dwc->active_list))
501 dwc_dostart(dwc, dwc_first_active(dwc));
502
503 /*
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300504 * WARN may seem harsh, but since this only happens
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700505 * when someone submits a bad physical address in a
506 * descriptor, we should consider ourselves lucky that the
507 * controller flagged an error instead of scribbling over
508 * random memory locations.
509 */
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300510 dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
511 " cookie: %d\n", bad_desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700512 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700513 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700514 dwc_dump_lli(dwc, &child->lli);
515
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530516 spin_unlock_irqrestore(&dwc->lock, flags);
517
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700518 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530519 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700520}
521
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200522/* --------------------- Cyclic DMA API extensions -------------------- */
523
Denis Efremov8004cbb2013-05-09 13:19:40 +0400524dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200525{
526 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
527 return channel_readl(dwc, SAR);
528}
529EXPORT_SYMBOL(dw_dma_get_src_addr);
530
Denis Efremov8004cbb2013-05-09 13:19:40 +0400531dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200532{
533 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
534 return channel_readl(dwc, DAR);
535}
536EXPORT_SYMBOL(dw_dma_get_dst_addr);
537
Andy Shevchenko75c61222013-03-26 16:53:54 +0200538/* Called with dwc->lock held and all DMAC interrupts disabled */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200539static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000540 u32 status_block, u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200541{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530542 unsigned long flags;
543
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000544 if (status_block & dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200545 void (*callback)(void *param);
546 void *callback_param;
547
548 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
549 channel_readl(dwc, LLP));
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000550 dma_writel(dw, CLEAR.BLOCK, dwc->mask);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200551
552 callback = dwc->cdesc->period_callback;
553 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530554
555 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200556 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200557 }
558
559 /*
560 * Error and transfer complete are highly unlikely, and will most
561 * likely be due to a configuration error by the user.
562 */
563 if (unlikely(status_err & dwc->mask) ||
564 unlikely(status_xfer & dwc->mask)) {
565 int i;
566
Andy Shevchenkofc61f6b2014-01-13 14:04:49 +0200567 dev_err(chan2dev(&dwc->chan),
568 "cyclic DMA unexpected %s interrupt, stopping DMA transfer\n",
569 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530570
571 spin_lock_irqsave(&dwc->lock, flags);
572
Andy Shevchenko1d455432012-06-19 13:34:03 +0300573 dwc_dump_chan_regs(dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200574
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300575 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200576
Andy Shevchenko75c61222013-03-26 16:53:54 +0200577 /* Make sure DMA does not restart by loading a new list */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200578 channel_writel(dwc, LLP, 0);
579 channel_writel(dwc, CTL_LO, 0);
580 channel_writel(dwc, CTL_HI, 0);
581
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000582 dma_writel(dw, CLEAR.BLOCK, dwc->mask);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200583 dma_writel(dw, CLEAR.ERROR, dwc->mask);
584 dma_writel(dw, CLEAR.XFER, dwc->mask);
585
586 for (i = 0; i < dwc->cdesc->periods; i++)
587 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530588
589 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200590 }
591}
592
593/* ------------------------------------------------------------------------- */
594
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700595static void dw_dma_tasklet(unsigned long data)
596{
597 struct dw_dma *dw = (struct dw_dma *)data;
598 struct dw_dma_chan *dwc;
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000599 u32 status_block;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700600 u32 status_xfer;
601 u32 status_err;
602 int i;
603
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000604 status_block = dma_readl(dw, RAW.BLOCK);
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700605 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700606 status_err = dma_readl(dw, RAW.ERROR);
607
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300608 dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700609
610 for (i = 0; i < dw->dma.chancnt; i++) {
611 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200612 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000613 dwc_handle_cyclic(dw, dwc, status_block, status_err,
614 status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200615 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700616 dwc_handle_error(dw, dwc);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200617 else if (status_xfer & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700618 dwc_scan_descriptors(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700619 }
620
621 /*
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530622 * Re-enable interrupts.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700623 */
624 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000625 channel_set_bit(dw, MASK.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700626 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
627}
628
629static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
630{
631 struct dw_dma *dw = dev_id;
Andy Shevchenko02a21b72015-12-04 23:49:24 +0200632 u32 status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700633
Andy Shevchenko02a21b72015-12-04 23:49:24 +0200634 /* Check if we have any interrupt from the DMAC which is not in use */
635 if (!dw->in_use)
636 return IRQ_NONE;
637
638 status = dma_readl(dw, STATUS_INT);
Andy Shevchenko3783cef2013-07-15 15:04:39 +0300639 dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, status);
640
641 /* Check if we have any interrupt from the DMAC */
Andy Shevchenko02a21b72015-12-04 23:49:24 +0200642 if (!status)
Andy Shevchenko3783cef2013-07-15 15:04:39 +0300643 return IRQ_NONE;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700644
645 /*
646 * Just disable the interrupts. We'll turn them back on in the
647 * softirq handler.
648 */
649 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000650 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700651 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
652
653 status = dma_readl(dw, STATUS_INT);
654 if (status) {
655 dev_err(dw->dma.dev,
656 "BUG: Unexpected interrupts pending: 0x%x\n",
657 status);
658
659 /* Try to recover */
660 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000661 channel_clear_bit(dw, MASK.BLOCK, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700662 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
663 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
664 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
665 }
666
667 tasklet_schedule(&dw->tasklet);
668
669 return IRQ_HANDLED;
670}
671
672/*----------------------------------------------------------------------*/
673
674static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
675{
676 struct dw_desc *desc = txd_to_dw_desc(tx);
677 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
678 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530679 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700680
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530681 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000682 cookie = dma_cookie_assign(tx);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700683
684 /*
685 * REVISIT: We should attempt to chain as many descriptors as
686 * possible, perhaps even appending to those already submitted
687 * for DMA. But this is hard to do in a race-free manner.
688 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700689
Andy Shevchenkodd8ecfca2014-06-18 12:15:38 +0300690 dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__, desc->txd.cookie);
691 list_add_tail(&desc->desc_node, &dwc->queue);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700692
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530693 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700694
695 return cookie;
696}
697
698static struct dma_async_tx_descriptor *
699dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
700 size_t len, unsigned long flags)
701{
702 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Arnd Bergmannf7760762013-03-26 16:53:57 +0200703 struct dw_dma *dw = to_dw_dma(chan->device);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700704 struct dw_desc *desc;
705 struct dw_desc *first;
706 struct dw_desc *prev;
707 size_t xfer_count;
708 size_t offset;
709 unsigned int src_width;
710 unsigned int dst_width;
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300711 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700712 u32 ctllo;
713
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300714 dev_vdbg(chan2dev(chan),
Andy Shevchenko5a87f0e2014-01-13 14:04:50 +0200715 "%s: d%pad s%pad l0x%zx f0x%lx\n", __func__,
716 &dest, &src, len, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700717
718 if (unlikely(!len)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300719 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700720 return NULL;
721 }
722
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200723 dwc->direction = DMA_MEM_TO_MEM;
724
Arnd Bergmannf7760762013-03-26 16:53:57 +0200725 data_width = min_t(unsigned int, dw->data_width[dwc->src_master],
726 dw->data_width[dwc->dst_master]);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300727
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300728 src_width = dst_width = min_t(unsigned int, data_width,
Andy Shevchenko39416672015-09-28 18:57:04 +0300729 dwc_fast_ffs(src | dest | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700730
Viresh Kumar327e6972012-02-01 16:12:26 +0530731 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700732 | DWC_CTLL_DST_WIDTH(dst_width)
733 | DWC_CTLL_SRC_WIDTH(src_width)
734 | DWC_CTLL_DST_INC
735 | DWC_CTLL_SRC_INC
736 | DWC_CTLL_FC_M2M;
737 prev = first = NULL;
738
739 for (offset = 0; offset < len; offset += xfer_count << src_width) {
740 xfer_count = min_t(size_t, (len - offset) >> src_width,
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300741 dwc->block_size);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700742
743 desc = dwc_desc_get(dwc);
744 if (!desc)
745 goto err_desc_get;
746
747 desc->lli.sar = src + offset;
748 desc->lli.dar = dest + offset;
749 desc->lli.ctllo = ctllo;
750 desc->lli.ctlhi = xfer_count;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200751 desc->len = xfer_count << src_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700752
753 if (!first) {
754 first = desc;
755 } else {
756 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700757 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700758 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700759 }
760 prev = desc;
761 }
762
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700763 if (flags & DMA_PREP_INTERRUPT)
764 /* Trigger interrupt after last block */
765 prev->lli.ctllo |= DWC_CTLL_INT_EN;
766
767 prev->lli.llp = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700768 first->txd.flags = flags;
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200769 first->total_len = len;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700770
771 return &first->txd;
772
773err_desc_get:
774 dwc_desc_put(dwc, first);
775 return NULL;
776}
777
778static struct dma_async_tx_descriptor *
779dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530780 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500781 unsigned long flags, void *context)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700782{
783 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Arnd Bergmannf7760762013-03-26 16:53:57 +0200784 struct dw_dma *dw = to_dw_dma(chan->device);
Viresh Kumar327e6972012-02-01 16:12:26 +0530785 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700786 struct dw_desc *prev;
787 struct dw_desc *first;
788 u32 ctllo;
789 dma_addr_t reg;
790 unsigned int reg_width;
791 unsigned int mem_width;
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300792 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700793 unsigned int i;
794 struct scatterlist *sg;
795 size_t total_len = 0;
796
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300797 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700798
Andy Shevchenko495aea42013-01-10 11:11:41 +0200799 if (unlikely(!is_slave_direction(direction) || !sg_len))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700800 return NULL;
801
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200802 dwc->direction = direction;
803
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700804 prev = first = NULL;
805
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700806 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530807 case DMA_MEM_TO_DEV:
Andy Shevchenko39416672015-09-28 18:57:04 +0300808 reg_width = __ffs(sconfig->dst_addr_width);
Viresh Kumar327e6972012-02-01 16:12:26 +0530809 reg = sconfig->dst_addr;
810 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700811 | DWC_CTLL_DST_WIDTH(reg_width)
812 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530813 | DWC_CTLL_SRC_INC);
814
815 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
816 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
817
Arnd Bergmannf7760762013-03-26 16:53:57 +0200818 data_width = dw->data_width[dwc->src_master];
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300819
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700820 for_each_sg(sgl, sg, sg_len, i) {
821 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530822 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700823
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200824 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700825 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530826
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300827 mem_width = min_t(unsigned int,
Andy Shevchenko39416672015-09-28 18:57:04 +0300828 data_width, dwc_fast_ffs(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700829
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530830slave_sg_todev_fill_desc:
831 desc = dwc_desc_get(dwc);
Jarkko Nikulab2607222015-03-10 11:37:24 +0200832 if (!desc)
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530833 goto err_desc_get;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530834
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700835 desc->lli.sar = mem;
836 desc->lli.dar = reg;
837 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300838 if ((len >> mem_width) > dwc->block_size) {
839 dlen = dwc->block_size << mem_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530840 mem += dlen;
841 len -= dlen;
842 } else {
843 dlen = len;
844 len = 0;
845 }
846
847 desc->lli.ctlhi = dlen >> mem_width;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200848 desc->len = dlen;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700849
850 if (!first) {
851 first = desc;
852 } else {
853 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700854 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700855 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700856 }
857 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530858 total_len += dlen;
859
860 if (len)
861 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700862 }
863 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530864 case DMA_DEV_TO_MEM:
Andy Shevchenko39416672015-09-28 18:57:04 +0300865 reg_width = __ffs(sconfig->src_addr_width);
Viresh Kumar327e6972012-02-01 16:12:26 +0530866 reg = sconfig->src_addr;
867 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700868 | DWC_CTLL_SRC_WIDTH(reg_width)
869 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530870 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700871
Viresh Kumar327e6972012-02-01 16:12:26 +0530872 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
873 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
874
Arnd Bergmannf7760762013-03-26 16:53:57 +0200875 data_width = dw->data_width[dwc->dst_master];
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300876
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700877 for_each_sg(sgl, sg, sg_len, i) {
878 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530879 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700880
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200881 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700882 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530883
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300884 mem_width = min_t(unsigned int,
Andy Shevchenko39416672015-09-28 18:57:04 +0300885 data_width, dwc_fast_ffs(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700886
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530887slave_sg_fromdev_fill_desc:
888 desc = dwc_desc_get(dwc);
Jarkko Nikulab2607222015-03-10 11:37:24 +0200889 if (!desc)
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530890 goto err_desc_get;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530891
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700892 desc->lli.sar = reg;
893 desc->lli.dar = mem;
894 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300895 if ((len >> reg_width) > dwc->block_size) {
896 dlen = dwc->block_size << reg_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530897 mem += dlen;
898 len -= dlen;
899 } else {
900 dlen = len;
901 len = 0;
902 }
903 desc->lli.ctlhi = dlen >> reg_width;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200904 desc->len = dlen;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700905
906 if (!first) {
907 first = desc;
908 } else {
909 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700910 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700911 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700912 }
913 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530914 total_len += dlen;
915
916 if (len)
917 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700918 }
919 break;
920 default:
921 return NULL;
922 }
923
924 if (flags & DMA_PREP_INTERRUPT)
925 /* Trigger interrupt after last block */
926 prev->lli.ctllo |= DWC_CTLL_INT_EN;
927
928 prev->lli.llp = 0;
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200929 first->total_len = total_len;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700930
931 return &first->txd;
932
933err_desc_get:
Jarkko Nikulab2607222015-03-10 11:37:24 +0200934 dev_err(chan2dev(chan),
935 "not enough descriptors available. Direction %d\n", direction);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700936 dwc_desc_put(dwc, first);
937 return NULL;
938}
939
Andy Shevchenko4d130de2014-08-19 20:29:16 +0300940bool dw_dma_filter(struct dma_chan *chan, void *param)
941{
942 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
943 struct dw_dma_slave *dws = param;
944
945 if (!dws || dws->dma_dev != chan->device->dev)
946 return false;
947
948 /* We have to copy data since dws can be temporary storage */
949
950 dwc->src_id = dws->src_id;
951 dwc->dst_id = dws->dst_id;
952
953 dwc->src_master = dws->src_master;
954 dwc->dst_master = dws->dst_master;
955
956 return true;
957}
958EXPORT_SYMBOL_GPL(dw_dma_filter);
959
Viresh Kumar327e6972012-02-01 16:12:26 +0530960/*
961 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
962 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
963 *
964 * NOTE: burst size 2 is not supported by controller.
965 *
966 * This can be done by finding least significant bit set: n & (n - 1)
967 */
968static inline void convert_burst(u32 *maxburst)
969{
970 if (*maxburst > 1)
971 *maxburst = fls(*maxburst) - 2;
972 else
973 *maxburst = 0;
974}
975
Maxime Riparda4b0d342014-11-17 14:42:12 +0100976static int dwc_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
Viresh Kumar327e6972012-02-01 16:12:26 +0530977{
978 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
979
Andy Shevchenko495aea42013-01-10 11:11:41 +0200980 /* Check if chan will be configured for slave transfers */
981 if (!is_slave_direction(sconfig->direction))
Viresh Kumar327e6972012-02-01 16:12:26 +0530982 return -EINVAL;
983
984 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200985 dwc->direction = sconfig->direction;
Viresh Kumar327e6972012-02-01 16:12:26 +0530986
987 convert_burst(&dwc->dma_sconfig.src_maxburst);
988 convert_burst(&dwc->dma_sconfig.dst_maxburst);
989
990 return 0;
991}
992
Maxime Riparda4b0d342014-11-17 14:42:12 +0100993static int dwc_pause(struct dma_chan *chan)
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200994{
Maxime Riparda4b0d342014-11-17 14:42:12 +0100995 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
996 unsigned long flags;
997 unsigned int count = 20; /* timeout iterations */
998 u32 cfglo;
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200999
Maxime Riparda4b0d342014-11-17 14:42:12 +01001000 spin_lock_irqsave(&dwc->lock, flags);
1001
1002 cfglo = channel_readl(dwc, CFG_LO);
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001003 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
Andy Shevchenko123b69a2013-03-21 11:49:17 +02001004 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
1005 udelay(2);
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001006
1007 dwc->paused = true;
Maxime Riparda4b0d342014-11-17 14:42:12 +01001008
1009 spin_unlock_irqrestore(&dwc->lock, flags);
1010
1011 return 0;
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001012}
1013
1014static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
1015{
1016 u32 cfglo = channel_readl(dwc, CFG_LO);
1017
1018 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
1019
1020 dwc->paused = false;
1021}
1022
Maxime Riparda4b0d342014-11-17 14:42:12 +01001023static int dwc_resume(struct dma_chan *chan)
1024{
1025 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1026 unsigned long flags;
1027
1028 if (!dwc->paused)
1029 return 0;
1030
1031 spin_lock_irqsave(&dwc->lock, flags);
1032
1033 dwc_chan_resume(dwc);
1034
1035 spin_unlock_irqrestore(&dwc->lock, flags);
1036
1037 return 0;
1038}
1039
1040static int dwc_terminate_all(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001041{
1042 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1043 struct dw_dma *dw = to_dw_dma(chan->device);
1044 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301045 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001046 LIST_HEAD(list);
1047
Maxime Riparda4b0d342014-11-17 14:42:12 +01001048 spin_lock_irqsave(&dwc->lock, flags);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001049
Maxime Riparda4b0d342014-11-17 14:42:12 +01001050 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001051
Maxime Riparda4b0d342014-11-17 14:42:12 +01001052 dwc_chan_disable(dw, dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001053
Maxime Riparda4b0d342014-11-17 14:42:12 +01001054 dwc_chan_resume(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001055
Maxime Riparda4b0d342014-11-17 14:42:12 +01001056 /* active_list entries will end up before queued entries */
1057 list_splice_init(&dwc->queue, &list);
1058 list_splice_init(&dwc->active_list, &list);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001059
Maxime Riparda4b0d342014-11-17 14:42:12 +01001060 spin_unlock_irqrestore(&dwc->lock, flags);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001061
Maxime Riparda4b0d342014-11-17 14:42:12 +01001062 /* Flush all pending and queued descriptors */
1063 list_for_each_entry_safe(desc, _desc, &list, desc_node)
1064 dwc_descriptor_complete(dwc, desc, false);
Linus Walleijc3635c72010-03-26 16:44:01 -07001065
Linus Walleijc3635c72010-03-26 16:44:01 -07001066 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001067}
1068
Andy Shevchenko4702d522013-01-25 11:48:03 +02001069static inline u32 dwc_get_residue(struct dw_dma_chan *dwc)
1070{
1071 unsigned long flags;
1072 u32 residue;
1073
1074 spin_lock_irqsave(&dwc->lock, flags);
1075
1076 residue = dwc->residue;
1077 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
1078 residue -= dwc_get_sent(dwc);
1079
1080 spin_unlock_irqrestore(&dwc->lock, flags);
1081 return residue;
1082}
1083
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001084static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -07001085dwc_tx_status(struct dma_chan *chan,
1086 dma_cookie_t cookie,
1087 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001088{
1089 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001090 enum dma_status ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001091
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001092 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Koul2c404102013-10-16 13:41:15 +05301093 if (ret == DMA_COMPLETE)
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001094 return ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001095
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001096 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001097
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001098 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Koul2c404102013-10-16 13:41:15 +05301099 if (ret != DMA_COMPLETE)
Andy Shevchenko4702d522013-01-25 11:48:03 +02001100 dma_set_residue(txstate, dwc_get_residue(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001101
Andy Shevchenkoeffd5cf2013-07-15 15:04:41 +03001102 if (dwc->paused && ret == DMA_IN_PROGRESS)
Linus Walleija7c57cf2011-04-19 08:31:32 +08001103 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001104
1105 return ret;
1106}
1107
1108static void dwc_issue_pending(struct dma_chan *chan)
1109{
1110 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Andy Shevchenkodd8ecfca2014-06-18 12:15:38 +03001111 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001112
Andy Shevchenkodd8ecfca2014-06-18 12:15:38 +03001113 spin_lock_irqsave(&dwc->lock, flags);
1114 if (list_empty(&dwc->active_list))
1115 dwc_dostart_first_queued(dwc);
1116 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001117}
1118
Andy Shevchenko99d9bf42014-09-23 17:18:14 +03001119/*----------------------------------------------------------------------*/
1120
1121static void dw_dma_off(struct dw_dma *dw)
1122{
1123 int i;
1124
1125 dma_writel(dw, CFG, 0);
1126
1127 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Mans Rullgard2895b2c2016-01-11 13:04:29 +00001128 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
Andy Shevchenko99d9bf42014-09-23 17:18:14 +03001129 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1130 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1131 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1132
1133 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1134 cpu_relax();
1135
1136 for (i = 0; i < dw->dma.chancnt; i++)
1137 dw->chan[i].initialized = false;
1138}
1139
1140static void dw_dma_on(struct dw_dma *dw)
1141{
1142 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1143}
1144
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001145static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001146{
1147 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1148 struct dw_dma *dw = to_dw_dma(chan->device);
1149 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001150 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301151 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001152
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001153 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001154
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001155 /* ASSERT: channel is idle */
1156 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001157 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001158 return -EIO;
1159 }
1160
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001161 dma_cookie_init(chan);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001162
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001163 /*
1164 * NOTE: some controllers may have additional features that we
1165 * need to initialize here, like "scatter-gather" (which
1166 * doesn't mean what you think it means), and status writeback.
1167 */
1168
Andy Shevchenko99d9bf42014-09-23 17:18:14 +03001169 /* Enable controller here if needed */
1170 if (!dw->in_use)
1171 dw_dma_on(dw);
1172 dw->in_use |= dwc->mask;
1173
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301174 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001175 i = dwc->descs_allocated;
1176 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001177 dma_addr_t phys;
1178
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301179 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001180
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001181 desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001182 if (!desc)
1183 goto err_desc_alloc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001184
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001185 memset(desc, 0, sizeof(struct dw_desc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001186
Dan Williamse0bd0f82009-09-08 17:53:02 -07001187 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001188 dma_async_tx_descriptor_init(&desc->txd, chan);
1189 desc->txd.tx_submit = dwc_tx_submit;
1190 desc->txd.flags = DMA_CTRL_ACK;
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001191 desc->txd.phys = phys;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001192
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001193 dwc_desc_put(dwc, desc);
1194
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301195 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001196 i = ++dwc->descs_allocated;
1197 }
1198
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301199 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001200
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001201 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001202
1203 return i;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001204
1205err_desc_alloc:
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001206 dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);
1207
1208 return i;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001209}
1210
1211static void dwc_free_chan_resources(struct dma_chan *chan)
1212{
1213 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1214 struct dw_dma *dw = to_dw_dma(chan->device);
1215 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301216 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001217 LIST_HEAD(list);
1218
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001219 dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001220 dwc->descs_allocated);
1221
1222 /* ASSERT: channel is idle */
1223 BUG_ON(!list_empty(&dwc->active_list));
1224 BUG_ON(!list_empty(&dwc->queue));
1225 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1226
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301227 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001228 list_splice_init(&dwc->free_list, &list);
1229 dwc->descs_allocated = 0;
Viresh Kumar61e183f2011-11-17 16:01:29 +05301230 dwc->initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001231
1232 /* Disable interrupts */
1233 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Mans Rullgard2895b2c2016-01-11 13:04:29 +00001234 channel_clear_bit(dw, MASK.BLOCK, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001235 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1236
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301237 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001238
Andy Shevchenko99d9bf42014-09-23 17:18:14 +03001239 /* Disable controller in case it was a last user */
1240 dw->in_use &= ~dwc->mask;
1241 if (!dw->in_use)
1242 dw_dma_off(dw);
1243
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001244 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001245 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001246 dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001247 }
1248
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001249 dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001250}
1251
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001252/* --------------------- Cyclic DMA API extensions -------------------- */
1253
1254/**
1255 * dw_dma_cyclic_start - start the cyclic DMA transfer
1256 * @chan: the DMA channel to start
1257 *
1258 * Must be called with soft interrupts disabled. Returns zero on success or
1259 * -errno on failure.
1260 */
1261int dw_dma_cyclic_start(struct dma_chan *chan)
1262{
1263 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301264 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001265
1266 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1267 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1268 return -ENODEV;
1269 }
1270
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301271 spin_lock_irqsave(&dwc->lock, flags);
Mans Rullgarddf3bb8a2016-01-11 13:04:28 +00001272 dwc_dostart(dwc, dwc->cdesc->desc[0]);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301273 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001274
1275 return 0;
1276}
1277EXPORT_SYMBOL(dw_dma_cyclic_start);
1278
1279/**
1280 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1281 * @chan: the DMA channel to stop
1282 *
1283 * Must be called with soft interrupts disabled.
1284 */
1285void dw_dma_cyclic_stop(struct dma_chan *chan)
1286{
1287 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1288 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301289 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001290
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301291 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001292
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001293 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001294
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301295 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001296}
1297EXPORT_SYMBOL(dw_dma_cyclic_stop);
1298
1299/**
1300 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1301 * @chan: the DMA channel to prepare
1302 * @buf_addr: physical DMA address where the buffer starts
1303 * @buf_len: total number of bytes for the entire buffer
1304 * @period_len: number of bytes for each period
1305 * @direction: transfer direction, to or from device
1306 *
1307 * Must be called before trying to start the transfer. Returns a valid struct
1308 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1309 */
1310struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1311 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301312 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001313{
1314 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301315 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001316 struct dw_cyclic_desc *cdesc;
1317 struct dw_cyclic_desc *retval = NULL;
1318 struct dw_desc *desc;
1319 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001320 unsigned long was_cyclic;
1321 unsigned int reg_width;
1322 unsigned int periods;
1323 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301324 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001325
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301326 spin_lock_irqsave(&dwc->lock, flags);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001327 if (dwc->nollp) {
1328 spin_unlock_irqrestore(&dwc->lock, flags);
1329 dev_dbg(chan2dev(&dwc->chan),
1330 "channel doesn't support LLP transfers\n");
1331 return ERR_PTR(-EINVAL);
1332 }
1333
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001334 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301335 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001336 dev_dbg(chan2dev(&dwc->chan),
1337 "queue and/or active list are not empty\n");
1338 return ERR_PTR(-EBUSY);
1339 }
1340
1341 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301342 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001343 if (was_cyclic) {
1344 dev_dbg(chan2dev(&dwc->chan),
1345 "channel already prepared for cyclic DMA\n");
1346 return ERR_PTR(-EBUSY);
1347 }
1348
1349 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301350
Andy Shevchenkof44b92f2013-01-10 10:52:58 +02001351 if (unlikely(!is_slave_direction(direction)))
1352 goto out_err;
1353
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001354 dwc->direction = direction;
1355
Viresh Kumar327e6972012-02-01 16:12:26 +05301356 if (direction == DMA_MEM_TO_DEV)
1357 reg_width = __ffs(sconfig->dst_addr_width);
1358 else
1359 reg_width = __ffs(sconfig->src_addr_width);
1360
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001361 periods = buf_len / period_len;
1362
1363 /* Check for too big/unaligned periods and unaligned DMA buffer. */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001364 if (period_len > (dwc->block_size << reg_width))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001365 goto out_err;
1366 if (unlikely(period_len & ((1 << reg_width) - 1)))
1367 goto out_err;
1368 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1369 goto out_err;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001370
1371 retval = ERR_PTR(-ENOMEM);
1372
1373 if (periods > NR_DESCS_PER_CHANNEL)
1374 goto out_err;
1375
1376 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1377 if (!cdesc)
1378 goto out_err;
1379
1380 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1381 if (!cdesc->desc)
1382 goto out_err_alloc;
1383
1384 for (i = 0; i < periods; i++) {
1385 desc = dwc_desc_get(dwc);
1386 if (!desc)
1387 goto out_err_desc_get;
1388
1389 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301390 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301391 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001392 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301393 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001394 | DWC_CTLL_DST_WIDTH(reg_width)
1395 | DWC_CTLL_SRC_WIDTH(reg_width)
1396 | DWC_CTLL_DST_FIX
1397 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001398 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301399
1400 desc->lli.ctllo |= sconfig->device_fc ?
1401 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1402 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1403
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001404 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301405 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001406 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301407 desc->lli.sar = sconfig->src_addr;
1408 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001409 | DWC_CTLL_SRC_WIDTH(reg_width)
1410 | DWC_CTLL_DST_WIDTH(reg_width)
1411 | DWC_CTLL_DST_INC
1412 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001413 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301414
1415 desc->lli.ctllo |= sconfig->device_fc ?
1416 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1417 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1418
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001419 break;
1420 default:
1421 break;
1422 }
1423
1424 desc->lli.ctlhi = (period_len >> reg_width);
1425 cdesc->desc[i] = desc;
1426
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001427 if (last)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001428 last->lli.llp = desc->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001429
1430 last = desc;
1431 }
1432
Andy Shevchenko75c61222013-03-26 16:53:54 +02001433 /* Let's make a cyclic list */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001434 last->lli.llp = cdesc->desc[0]->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001435
Andy Shevchenko5a87f0e2014-01-13 14:04:50 +02001436 dev_dbg(chan2dev(&dwc->chan),
1437 "cyclic prepared buf %pad len %zu period %zu periods %d\n",
1438 &buf_addr, buf_len, period_len, periods);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001439
1440 cdesc->periods = periods;
1441 dwc->cdesc = cdesc;
1442
1443 return cdesc;
1444
1445out_err_desc_get:
1446 while (i--)
1447 dwc_desc_put(dwc, cdesc->desc[i]);
1448out_err_alloc:
1449 kfree(cdesc);
1450out_err:
1451 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1452 return (struct dw_cyclic_desc *)retval;
1453}
1454EXPORT_SYMBOL(dw_dma_cyclic_prep);
1455
1456/**
1457 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1458 * @chan: the DMA channel to free
1459 */
1460void dw_dma_cyclic_free(struct dma_chan *chan)
1461{
1462 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1463 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1464 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1465 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301466 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001467
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001468 dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001469
1470 if (!cdesc)
1471 return;
1472
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301473 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001474
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001475 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001476
Mans Rullgard2895b2c2016-01-11 13:04:29 +00001477 dma_writel(dw, CLEAR.BLOCK, dwc->mask);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001478 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1479 dma_writel(dw, CLEAR.XFER, dwc->mask);
1480
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301481 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001482
1483 for (i = 0; i < cdesc->periods; i++)
1484 dwc_desc_put(dwc, cdesc->desc[i]);
1485
1486 kfree(cdesc->desc);
1487 kfree(cdesc);
1488
1489 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1490}
1491EXPORT_SYMBOL(dw_dma_cyclic_free);
1492
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001493/*----------------------------------------------------------------------*/
1494
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001495int dw_dma_probe(struct dw_dma_chip *chip, struct dw_dma_platform_data *pdata)
Viresh Kumara9ddb572012-10-16 09:49:17 +05301496{
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001497 struct dw_dma *dw;
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001498 bool autocfg = false;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001499 unsigned int dw_params;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001500 unsigned int max_blk_size = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001501 int err;
1502 int i;
1503
Andy Shevchenko000871c2014-03-05 15:48:12 +02001504 dw = devm_kzalloc(chip->dev, sizeof(*dw), GFP_KERNEL);
1505 if (!dw)
1506 return -ENOMEM;
1507
1508 dw->regs = chip->regs;
1509 chip->dw = dw;
1510
Andy Shevchenkobb32baf2014-11-05 18:34:48 +02001511 pm_runtime_get_sync(chip->dev);
1512
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001513 if (!pdata) {
1514 dw_params = dma_read_byaddr(chip->regs, DW_PARAMS);
1515 dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001516
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001517 autocfg = dw_params >> DW_PARAMS_EN & 1;
1518 if (!autocfg) {
1519 err = -EINVAL;
1520 goto err_pdata;
1521 }
Andy Shevchenko123de542013-01-09 10:17:01 +02001522
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001523 pdata = devm_kzalloc(chip->dev, sizeof(*pdata), GFP_KERNEL);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001524 if (!pdata) {
1525 err = -ENOMEM;
1526 goto err_pdata;
1527 }
Andy Shevchenko123de542013-01-09 10:17:01 +02001528
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001529 /* Get hardware configuration parameters */
1530 pdata->nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 7) + 1;
1531 pdata->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
1532 for (i = 0; i < pdata->nr_masters; i++) {
1533 pdata->data_width[i] =
1534 (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
1535 }
1536 max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
1537
Andy Shevchenko123de542013-01-09 10:17:01 +02001538 /* Fill platform data with the default values */
1539 pdata->is_private = true;
Andy Shevchenkodf5c7382015-10-13 20:09:19 +03001540 pdata->is_memcpy = true;
Andy Shevchenko123de542013-01-09 10:17:01 +02001541 pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
1542 pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001543 } else if (pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS) {
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001544 err = -EINVAL;
1545 goto err_pdata;
1546 }
Andy Shevchenko123de542013-01-09 10:17:01 +02001547
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001548 dw->chan = devm_kcalloc(chip->dev, pdata->nr_channels, sizeof(*dw->chan),
Andy Shevchenko000871c2014-03-05 15:48:12 +02001549 GFP_KERNEL);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001550 if (!dw->chan) {
1551 err = -ENOMEM;
1552 goto err_pdata;
1553 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001554
Andy Shevchenko75c61222013-03-26 16:53:54 +02001555 /* Get hardware configuration parameters */
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001556 dw->nr_masters = pdata->nr_masters;
1557 for (i = 0; i < dw->nr_masters; i++)
1558 dw->data_width[i] = pdata->data_width[i];
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001559
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001560 /* Calculate all channel mask before DMA setup */
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001561 dw->all_chan_mask = (1 << pdata->nr_channels) - 1;
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001562
Andy Shevchenko75c61222013-03-26 16:53:54 +02001563 /* Force dma off, just in case */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001564 dw_dma_off(dw);
1565
Andy Shevchenko75c61222013-03-26 16:53:54 +02001566 /* Create a pool of consistent memory blocks for hardware descriptors */
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001567 dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", chip->dev,
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001568 sizeof(struct dw_desc), 4, 0);
1569 if (!dw->desc_pool) {
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001570 dev_err(chip->dev, "No memory for descriptors dma pool\n");
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001571 err = -ENOMEM;
1572 goto err_pdata;
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001573 }
1574
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001575 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1576
Andy Shevchenko97977f72014-05-07 10:56:24 +03001577 err = request_irq(chip->irq, dw_dma_interrupt, IRQF_SHARED,
1578 "dw_dmac", dw);
1579 if (err)
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001580 goto err_pdata;
Andy Shevchenko97977f72014-05-07 10:56:24 +03001581
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001582 INIT_LIST_HEAD(&dw->dma.channels);
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001583 for (i = 0; i < pdata->nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001584 struct dw_dma_chan *dwc = &dw->chan[i];
1585
1586 dwc->chan.device = &dw->dma;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001587 dma_cookie_init(&dwc->chan);
Viresh Kumarb0c31302011-03-03 15:47:21 +05301588 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1589 list_add_tail(&dwc->chan.device_node,
1590 &dw->dma.channels);
1591 else
1592 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001593
Viresh Kumar93317e82011-03-03 15:47:22 +05301594 /* 7 is highest priority & 0 is lowest. */
1595 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001596 dwc->priority = pdata->nr_channels - i - 1;
Viresh Kumar93317e82011-03-03 15:47:22 +05301597 else
1598 dwc->priority = i;
1599
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001600 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1601 spin_lock_init(&dwc->lock);
1602 dwc->mask = 1 << i;
1603
1604 INIT_LIST_HEAD(&dwc->active_list);
1605 INIT_LIST_HEAD(&dwc->queue);
1606 INIT_LIST_HEAD(&dwc->free_list);
1607
1608 channel_clear_bit(dw, CH_EN, dwc->mask);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001609
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001610 dwc->direction = DMA_TRANS_NONE;
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001611
Andy Shevchenko75c61222013-03-26 16:53:54 +02001612 /* Hardware configuration */
Andy Shevchenkofed25742012-09-21 15:05:49 +03001613 if (autocfg) {
1614 unsigned int dwc_params;
Andy Shevchenko6bea0f62015-09-28 18:57:03 +03001615 unsigned int r = DW_DMA_MAX_NR_CHANNELS - i - 1;
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001616 void __iomem *addr = chip->regs + r * sizeof(u32);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001617
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001618 dwc_params = dma_read_byaddr(addr, DWC_PARAMS);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001619
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001620 dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
1621 dwc_params);
Andy Shevchenko985a6c72013-01-18 17:10:59 +02001622
Andy Shevchenko1d566f12014-01-13 14:04:48 +02001623 /*
1624 * Decode maximum block size for given channel. The
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001625 * stored 4 bit value represents blocks from 0x00 for 3
Andy Shevchenko1d566f12014-01-13 14:04:48 +02001626 * up to 0x0a for 4095.
1627 */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001628 dwc->block_size =
1629 (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001630 dwc->nollp =
1631 (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
1632 } else {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001633 dwc->block_size = pdata->block_size;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001634
1635 /* Check if channel supports multi block transfer */
1636 channel_writel(dwc, LLP, 0xfffffffc);
1637 dwc->nollp =
1638 (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
1639 channel_writel(dwc, LLP, 0);
1640 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001641 }
1642
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001643 /* Clear all interrupts on all channels. */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001644 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Andy Shevchenko236b1062012-06-19 13:34:07 +03001645 dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001646 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1647 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1648 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1649
Andy Shevchenkodf5c7382015-10-13 20:09:19 +03001650 /* Set capabilities */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001651 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001652 if (pdata->is_private)
1653 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Andy Shevchenkodf5c7382015-10-13 20:09:19 +03001654 if (pdata->is_memcpy)
1655 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1656
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001657 dw->dma.dev = chip->dev;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001658 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1659 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1660
1661 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001662 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Andy Shevchenko029a40e2015-01-02 16:17:24 +02001663
Maxime Riparda4b0d342014-11-17 14:42:12 +01001664 dw->dma.device_config = dwc_config;
1665 dw->dma.device_pause = dwc_pause;
1666 dw->dma.device_resume = dwc_resume;
1667 dw->dma.device_terminate_all = dwc_terminate_all;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001668
Linus Walleij07934482010-03-26 16:50:49 -07001669 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001670 dw->dma.device_issue_pending = dwc_issue_pending;
1671
Andy Shevchenko029a40e2015-01-02 16:17:24 +02001672 /* DMA capabilities */
1673 dw->dma.src_addr_widths = DW_DMA_BUSWIDTHS;
1674 dw->dma.dst_addr_widths = DW_DMA_BUSWIDTHS;
1675 dw->dma.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV) |
1676 BIT(DMA_MEM_TO_MEM);
1677 dw->dma.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
1678
Andy Shevchenko12229342014-05-08 12:01:50 +03001679 err = dma_async_device_register(&dw->dma);
1680 if (err)
1681 goto err_dma_register;
1682
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001683 dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001684 pdata->nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001685
Andy Shevchenkobb32baf2014-11-05 18:34:48 +02001686 pm_runtime_put_sync_suspend(chip->dev);
1687
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001688 return 0;
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001689
Andy Shevchenko12229342014-05-08 12:01:50 +03001690err_dma_register:
1691 free_irq(chip->irq, dw);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001692err_pdata:
Andy Shevchenkobb32baf2014-11-05 18:34:48 +02001693 pm_runtime_put_sync_suspend(chip->dev);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001694 return err;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001695}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001696EXPORT_SYMBOL_GPL(dw_dma_probe);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001697
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001698int dw_dma_remove(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001699{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001700 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001701 struct dw_dma_chan *dwc, *_dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001702
Andy Shevchenkobb32baf2014-11-05 18:34:48 +02001703 pm_runtime_get_sync(chip->dev);
1704
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001705 dw_dma_off(dw);
1706 dma_async_device_unregister(&dw->dma);
1707
Andy Shevchenko97977f72014-05-07 10:56:24 +03001708 free_irq(chip->irq, dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001709 tasklet_kill(&dw->tasklet);
1710
1711 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1712 chan.device_node) {
1713 list_del(&dwc->chan.device_node);
1714 channel_clear_bit(dw, CH_EN, dwc->mask);
1715 }
1716
Andy Shevchenkobb32baf2014-11-05 18:34:48 +02001717 pm_runtime_put_sync_suspend(chip->dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001718 return 0;
1719}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001720EXPORT_SYMBOL_GPL(dw_dma_remove);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001721
Andy Shevchenko2540f742014-09-23 17:18:13 +03001722int dw_dma_disable(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001723{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001724 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001725
Andy Shevchenko6168d562012-10-18 17:34:10 +03001726 dw_dma_off(dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001727 return 0;
1728}
Andy Shevchenko2540f742014-09-23 17:18:13 +03001729EXPORT_SYMBOL_GPL(dw_dma_disable);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001730
Andy Shevchenko2540f742014-09-23 17:18:13 +03001731int dw_dma_enable(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001732{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001733 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001734
Andy Shevchenko7a83c042014-09-23 17:18:12 +03001735 dw_dma_on(dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001736 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001737}
Andy Shevchenko2540f742014-09-23 17:18:13 +03001738EXPORT_SYMBOL_GPL(dw_dma_enable);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001739
1740MODULE_LICENSE("GPL v2");
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001741MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller core driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001742MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumarda899472015-07-17 16:23:50 -07001743MODULE_AUTHOR("Viresh Kumar <vireshk@kernel.org>");