blob: fe3537f6ec5838aead7c6489fa06afa35d80e64f [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Felix Fietkau09d8e312013-11-18 20:14:43 +010020#include <linux/time.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070021#include <asm/unaligned.h>
22
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070023#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040024#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070025#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040026#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053027#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053028#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070029#include "debug.h"
30#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070031
Sujithcbe61d82009-02-09 13:27:12 +053032static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070033
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040034MODULE_AUTHOR("Atheros Communications");
35MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
36MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
37MODULE_LICENSE("Dual BSD/GPL");
38
39static int __init ath9k_init(void)
40{
41 return 0;
42}
43module_init(ath9k_init);
44
45static void __exit ath9k_exit(void)
46{
47 return;
48}
49module_exit(ath9k_exit);
50
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040051/* Private hardware callbacks */
52
53static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
54{
55 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
56}
57
Luis R. Rodriguez64773962010-04-15 17:38:17 -040058static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
59 struct ath9k_channel *chan)
60{
61 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
62}
63
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040064static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
65{
66 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
67 return;
68
69 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
70}
71
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040072static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
73{
74 /* You will not have this callback if using the old ANI */
75 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
76 return;
77
78 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
79}
80
Sujithf1dc5602008-10-29 10:16:30 +053081/********************/
82/* Helper Functions */
83/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070084
Ben Greear462e58f2012-04-12 10:04:00 -070085#ifdef CONFIG_ATH9K_DEBUGFS
86
87void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
88{
89 struct ath_softc *sc = common->priv;
90 if (sync_cause)
91 sc->debug.stats.istats.sync_cause_all++;
92 if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
93 sc->debug.stats.istats.sync_rtc_irq++;
94 if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
95 sc->debug.stats.istats.sync_mac_irq++;
96 if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
97 sc->debug.stats.istats.eeprom_illegal_access++;
98 if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
99 sc->debug.stats.istats.apb_timeout++;
100 if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
101 sc->debug.stats.istats.pci_mode_conflict++;
102 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
103 sc->debug.stats.istats.host1_fatal++;
104 if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
105 sc->debug.stats.istats.host1_perr++;
106 if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
107 sc->debug.stats.istats.trcv_fifo_perr++;
108 if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
109 sc->debug.stats.istats.radm_cpl_ep++;
110 if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
111 sc->debug.stats.istats.radm_cpl_dllp_abort++;
112 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
113 sc->debug.stats.istats.radm_cpl_tlp_abort++;
114 if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
115 sc->debug.stats.istats.radm_cpl_ecrc_err++;
116 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
117 sc->debug.stats.istats.radm_cpl_timeout++;
118 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
119 sc->debug.stats.istats.local_timeout++;
120 if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
121 sc->debug.stats.istats.pm_access++;
122 if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
123 sc->debug.stats.istats.mac_awake++;
124 if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
125 sc->debug.stats.istats.mac_asleep++;
126 if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
127 sc->debug.stats.istats.mac_sleep_access++;
128}
129#endif
130
131
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200132static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530133{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200134 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200135 struct ath9k_channel *chan = ah->curchan;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200136 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +0530137
Felix Fietkau087b6ff2011-07-09 11:12:49 +0700138 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
139 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
140 clockrate = 117;
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200141 else if (!chan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200142 clockrate = ATH9K_CLOCK_RATE_CCK;
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200143 else if (IS_CHAN_2GHZ(chan))
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200144 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
145 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
146 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400147 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200148 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
149
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200150 if (IS_CHAN_HT40(chan))
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200151 clockrate *= 2;
152
Felix Fietkau906c7202011-07-09 11:12:48 +0700153 if (ah->curchan) {
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200154 if (IS_CHAN_HALF_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +0700155 clockrate /= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200156 if (IS_CHAN_QUARTER_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +0700157 clockrate /= 4;
158 }
159
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200160 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530161}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700162
Sujithcbe61d82009-02-09 13:27:12 +0530163static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530164{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200165 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530166
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200167 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530168}
169
Sujith0caa7b12009-02-16 13:23:20 +0530170bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700171{
172 int i;
173
Sujith0caa7b12009-02-16 13:23:20 +0530174 BUG_ON(timeout < AH_TIME_QUANTUM);
175
176 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700177 if ((REG_READ(ah, reg) & mask) == val)
178 return true;
179
180 udelay(AH_TIME_QUANTUM);
181 }
Sujith04bd4632008-11-28 22:18:05 +0530182
Joe Perchesd2182b62011-12-15 14:55:53 -0800183 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -0800184 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
185 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530186
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700187 return false;
188}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400189EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700190
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200191void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
192 int hw_delay)
193{
Felix Fietkau1a5e6322013-10-11 23:30:54 +0200194 hw_delay /= 10;
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200195
196 if (IS_CHAN_HALF_RATE(chan))
197 hw_delay *= 2;
198 else if (IS_CHAN_QUARTER_RATE(chan))
199 hw_delay *= 4;
200
201 udelay(hw_delay + BASE_ACTIVATE_DELAY);
202}
203
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100204void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100205 int column, unsigned int *writecnt)
206{
207 int r;
208
209 ENABLE_REGWRITE_BUFFER(ah);
210 for (r = 0; r < array->ia_rows; r++) {
211 REG_WRITE(ah, INI_RA(array, r, 0),
212 INI_RA(array, r, column));
213 DO_DELAY(*writecnt);
214 }
215 REGWRITE_BUFFER_FLUSH(ah);
216}
217
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700218u32 ath9k_hw_reverse_bits(u32 val, u32 n)
219{
220 u32 retval;
221 int i;
222
223 for (i = 0, retval = 0; i < n; i++) {
224 retval = (retval << 1) | (val & 1);
225 val >>= 1;
226 }
227 return retval;
228}
229
Sujithcbe61d82009-02-09 13:27:12 +0530230u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100231 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530232 u32 frameLen, u16 rateix,
233 bool shortPreamble)
234{
235 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530236
237 if (kbps == 0)
238 return 0;
239
Felix Fietkau545750d2009-11-23 22:21:01 +0100240 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530241 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530242 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100243 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530244 phyTime >>= 1;
245 numBits = frameLen << 3;
246 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
247 break;
Sujith46d14a52008-11-18 09:08:13 +0530248 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530249 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530250 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
251 numBits = OFDM_PLCP_BITS + (frameLen << 3);
252 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
253 txTime = OFDM_SIFS_TIME_QUARTER
254 + OFDM_PREAMBLE_TIME_QUARTER
255 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530256 } else if (ah->curchan &&
257 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530258 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
259 numBits = OFDM_PLCP_BITS + (frameLen << 3);
260 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
261 txTime = OFDM_SIFS_TIME_HALF +
262 OFDM_PREAMBLE_TIME_HALF
263 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
264 } else {
265 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
266 numBits = OFDM_PLCP_BITS + (frameLen << 3);
267 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
268 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
269 + (numSymbols * OFDM_SYMBOL_TIME);
270 }
271 break;
272 default:
Joe Perches38002762010-12-02 19:12:36 -0800273 ath_err(ath9k_hw_common(ah),
274 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530275 txTime = 0;
276 break;
277 }
278
279 return txTime;
280}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400281EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530282
Sujithcbe61d82009-02-09 13:27:12 +0530283void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530284 struct ath9k_channel *chan,
285 struct chan_centers *centers)
286{
287 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530288
289 if (!IS_CHAN_HT40(chan)) {
290 centers->ctl_center = centers->ext_center =
291 centers->synth_center = chan->channel;
292 return;
293 }
294
Felix Fietkau88969342013-10-11 23:30:53 +0200295 if (IS_CHAN_HT40PLUS(chan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530296 centers->synth_center =
297 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
298 extoff = 1;
299 } else {
300 centers->synth_center =
301 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
302 extoff = -1;
303 }
304
305 centers->ctl_center =
306 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700307 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530308 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700309 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530310}
311
312/******************/
313/* Chip Revisions */
314/******************/
315
Sujithcbe61d82009-02-09 13:27:12 +0530316static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530317{
318 u32 val;
319
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530320 switch (ah->hw_version.devid) {
321 case AR5416_AR9100_DEVID:
322 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
323 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200324 case AR9300_DEVID_AR9330:
325 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
326 if (ah->get_mac_revision) {
327 ah->hw_version.macRev = ah->get_mac_revision();
328 } else {
329 val = REG_READ(ah, AR_SREV);
330 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
331 }
332 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530333 case AR9300_DEVID_AR9340:
334 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
335 val = REG_READ(ah, AR_SREV);
336 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
337 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200338 case AR9300_DEVID_QCA955X:
339 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
340 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530341 }
342
Sujithf1dc5602008-10-29 10:16:30 +0530343 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
344
345 if (val == 0xFF) {
346 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530347 ah->hw_version.macVersion =
348 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
349 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530350
Sujith Manoharan77fac462012-09-11 20:09:18 +0530351 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530352 ah->is_pciexpress = true;
353 else
354 ah->is_pciexpress = (val &
355 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530356 } else {
357 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530358 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530359
Sujithd535a422009-02-09 13:27:06 +0530360 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530361
Sujithd535a422009-02-09 13:27:06 +0530362 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530363 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530364 }
365}
366
Sujithf1dc5602008-10-29 10:16:30 +0530367/************************************/
368/* HW Attach, Detach, Init Routines */
369/************************************/
370
Sujithcbe61d82009-02-09 13:27:12 +0530371static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530372{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100373 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530374 return;
375
376 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
377 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
378 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
379 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
380 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
381 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
382 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
383 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
384 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
385
386 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
387}
388
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400389/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530390static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530391{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700392 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400393 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530394 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800395 static const u32 patternData[4] = {
396 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
397 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400398 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530399
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400400 if (!AR_SREV_9300_20_OR_LATER(ah)) {
401 loop_max = 2;
402 regAddr[1] = AR_PHY_BASE + (8 << 2);
403 } else
404 loop_max = 1;
405
406 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530407 u32 addr = regAddr[i];
408 u32 wrData, rdData;
409
410 regHold[i] = REG_READ(ah, addr);
411 for (j = 0; j < 0x100; j++) {
412 wrData = (j << 16) | j;
413 REG_WRITE(ah, addr, wrData);
414 rdData = REG_READ(ah, addr);
415 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800416 ath_err(common,
417 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
418 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530419 return false;
420 }
421 }
422 for (j = 0; j < 4; j++) {
423 wrData = patternData[j];
424 REG_WRITE(ah, addr, wrData);
425 rdData = REG_READ(ah, addr);
426 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800427 ath_err(common,
428 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
429 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530430 return false;
431 }
432 }
433 REG_WRITE(ah, regAddr[i], regHold[i]);
434 }
435 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530436
Sujithf1dc5602008-10-29 10:16:30 +0530437 return true;
438}
439
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700440static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700441{
442 int i;
443
Felix Fietkau689e7562012-04-12 22:35:56 +0200444 ah->config.dma_beacon_response_time = 1;
445 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530446 ah->config.additional_swba_backoff = 0;
447 ah->config.ack_6mb = 0x0;
448 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530449 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530450 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700451
452 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530453 ah->config.spurchans[i][0] = AR_NO_SPUR;
454 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700455 }
456
Sujith0ce024c2009-12-14 14:57:00 +0530457 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400458
459 /*
460 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
461 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
462 * This means we use it for all AR5416 devices, and the few
463 * minor PCI AR9280 devices out there.
464 *
465 * Serialization is required because these devices do not handle
466 * well the case of two concurrent reads/writes due to the latency
467 * involved. During one read/write another read/write can be issued
468 * on another CPU while the previous read/write may still be working
469 * on our hardware, if we hit this case the hardware poops in a loop.
470 * We prevent this by serializing reads and writes.
471 *
472 * This issue is not present on PCI-Express devices or pre-AR5416
473 * devices (legacy, 802.11abg).
474 */
475 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700476 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700477}
478
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700479static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700480{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700481 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
482
483 regulatory->country_code = CTRY_DEFAULT;
484 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700485
Sujithd535a422009-02-09 13:27:06 +0530486 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530487 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700488
Sujith2660b812009-02-09 13:27:26 +0530489 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200490 ah->sta_id1_defaults =
491 AR_STA_ID1_CRPT_MIC_ENABLE |
492 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100493 if (AR_SREV_9100(ah))
494 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530495 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530496 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200497 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100498 ah->htc_reset_init = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700499}
500
Sujithcbe61d82009-02-09 13:27:12 +0530501static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700502{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700503 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530504 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700505 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530506 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800507 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700508
Sujithf1dc5602008-10-29 10:16:30 +0530509 sum = 0;
510 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400511 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530512 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700513 common->macaddr[2 * i] = eeval >> 8;
514 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700515 }
Sujithd8baa932009-03-30 15:28:25 +0530516 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530517 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700518
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700519 return 0;
520}
521
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700522static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700523{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530524 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700525 int ecode;
526
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530527 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530528 if (!ath9k_hw_chip_test(ah))
529 return -ENODEV;
530 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700531
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400532 if (!AR_SREV_9300_20_OR_LATER(ah)) {
533 ecode = ar9002_hw_rf_claim(ah);
534 if (ecode != 0)
535 return ecode;
536 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700537
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700538 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700539 if (ecode != 0)
540 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530541
Joe Perchesd2182b62011-12-15 14:55:53 -0800542 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800543 ah->eep_ops->get_eeprom_ver(ah),
544 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530545
Sujith Manoharane3233002013-06-03 09:19:26 +0530546 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530547
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530548 /*
549 * EEPROM needs to be initialized before we do this.
550 * This is required for regulatory compliance.
551 */
552 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
553 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
554 if ((regdmn & 0xF0) == CTL_FCC) {
555 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9462_FCC_2GHZ;
556 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9462_FCC_5GHZ;
557 }
558 }
559
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700560 return 0;
561}
562
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100563static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700564{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100565 if (!AR_SREV_9300_20_OR_LATER(ah))
566 return ar9002_hw_attach_ops(ah);
567
568 ar9003_hw_attach_ops(ah);
569 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700570}
571
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400572/* Called for all hardware families */
573static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700574{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700575 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700576 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700577
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530578 ath9k_hw_read_revisions(ah);
579
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530580 /*
581 * Read back AR_WA into a permanent copy and set bits 14 and 17.
582 * We need to do this to avoid RMW of this register. We cannot
583 * read the reg when chip is asleep.
584 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530585 if (AR_SREV_9300_20_OR_LATER(ah)) {
586 ah->WARegVal = REG_READ(ah, AR_WA);
587 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
588 AR_WA_ASPM_TIMER_BASED_DISABLE);
589 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530590
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700591 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800592 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700593 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700594 }
595
Sujith Manoharana4a29542012-09-10 09:20:03 +0530596 if (AR_SREV_9565(ah)) {
597 ah->WARegVal |= AR_WA_BIT22;
598 REG_WRITE(ah, AR_WA, ah->WARegVal);
599 }
600
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400601 ath9k_hw_init_defaults(ah);
602 ath9k_hw_init_config(ah);
603
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100604 r = ath9k_hw_attach_ops(ah);
605 if (r)
606 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400607
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700608 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800609 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700610 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700611 }
612
Felix Fietkauf3eef642012-03-14 16:40:25 +0100613 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700614 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
Panayiotis Karabassis7508b652012-06-26 23:37:17 +0300615 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
John W. Linville4c85ab12010-07-28 10:06:35 -0400616 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700617 ah->config.serialize_regmode =
618 SER_REG_MODE_ON;
619 } else {
620 ah->config.serialize_regmode =
621 SER_REG_MODE_OFF;
622 }
623 }
624
Joe Perchesd2182b62011-12-15 14:55:53 -0800625 ath_dbg(common, RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700626 ah->config.serialize_regmode);
627
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500628 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
629 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
630 else
631 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
632
Felix Fietkau6da5a722010-12-12 00:51:12 +0100633 switch (ah->hw_version.macVersion) {
634 case AR_SREV_VERSION_5416_PCI:
635 case AR_SREV_VERSION_5416_PCIE:
636 case AR_SREV_VERSION_9160:
637 case AR_SREV_VERSION_9100:
638 case AR_SREV_VERSION_9280:
639 case AR_SREV_VERSION_9285:
640 case AR_SREV_VERSION_9287:
641 case AR_SREV_VERSION_9271:
642 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200643 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100644 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530645 case AR_SREV_VERSION_9340:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530646 case AR_SREV_VERSION_9462:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200647 case AR_SREV_VERSION_9550:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530648 case AR_SREV_VERSION_9565:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100649 break;
650 default:
Joe Perches38002762010-12-02 19:12:36 -0800651 ath_err(common,
652 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
653 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700654 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700655 }
656
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200657 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200658 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400659 ah->is_pciexpress = false;
660
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700661 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700662 ath9k_hw_init_cal_settings(ah);
663
664 ah->ani_function = ATH9K_ANI_ALL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400665 if (!AR_SREV_9300_20_OR_LATER(ah))
666 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700667
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200668 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700669 ath9k_hw_disablepcie(ah);
670
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700671 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700672 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700673 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700674
675 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100676 r = ath9k_hw_fill_cap_info(ah);
677 if (r)
678 return r;
679
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700680 r = ath9k_hw_init_macaddr(ah);
681 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800682 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700683 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700684 }
685
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400686 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530687 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700688 else
Sujith2660b812009-02-09 13:27:26 +0530689 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700690
Gabor Juhos88e641d2011-06-21 11:23:30 +0200691 if (AR_SREV_9330(ah))
692 ah->bb_watchdog_timeout_ms = 85;
693 else
694 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700695
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400696 common->state = ATH_HW_INITIALIZED;
697
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700698 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700699}
700
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400701int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530702{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400703 int ret;
704 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530705
Sujith Manoharan77fac462012-09-11 20:09:18 +0530706 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400707 switch (ah->hw_version.devid) {
708 case AR5416_DEVID_PCI:
709 case AR5416_DEVID_PCIE:
710 case AR5416_AR9100_DEVID:
711 case AR9160_DEVID_PCI:
712 case AR9280_DEVID_PCI:
713 case AR9280_DEVID_PCIE:
714 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400715 case AR9287_DEVID_PCI:
716 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400717 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400718 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800719 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200720 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530721 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200722 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700723 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530724 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530725 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530726 case AR9300_DEVID_AR9565:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400727 break;
728 default:
729 if (common->bus_ops->ath_bus_type == ATH_USB)
730 break;
Joe Perches38002762010-12-02 19:12:36 -0800731 ath_err(common, "Hardware device ID 0x%04x not supported\n",
732 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400733 return -EOPNOTSUPP;
734 }
Sujithf1dc5602008-10-29 10:16:30 +0530735
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400736 ret = __ath9k_hw_init(ah);
737 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800738 ath_err(common,
739 "Unable to initialize hardware; initialization status: %d\n",
740 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400741 return ret;
742 }
Sujithf1dc5602008-10-29 10:16:30 +0530743
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400744 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530745}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400746EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530747
Sujithcbe61d82009-02-09 13:27:12 +0530748static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530749{
Sujith7d0d0df2010-04-16 11:53:57 +0530750 ENABLE_REGWRITE_BUFFER(ah);
751
Sujithf1dc5602008-10-29 10:16:30 +0530752 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
753 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
754
755 REG_WRITE(ah, AR_QOS_NO_ACK,
756 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
757 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
758 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
759
760 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
761 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
762 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
763 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
764 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530765
766 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530767}
768
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530769u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530770{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530771 struct ath_common *common = ath9k_hw_common(ah);
772 int i = 0;
773
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100774 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
775 udelay(100);
776 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
777
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530778 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
779
Vivek Natarajanb1415812011-01-27 14:45:07 +0530780 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530781
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530782 if (WARN_ON_ONCE(i >= 100)) {
783 ath_err(common, "PLL4 meaurement not done\n");
784 break;
785 }
786
787 i++;
788 }
789
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100790 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530791}
792EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
793
Sujithcbe61d82009-02-09 13:27:12 +0530794static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530795 struct ath9k_channel *chan)
796{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800797 u32 pll;
798
Sujith Manoharana4a29542012-09-10 09:20:03 +0530799 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530800 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
801 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
802 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
803 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
804 AR_CH0_DPLL2_KD, 0x40);
805 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
806 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530807
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530808 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
809 AR_CH0_BB_DPLL1_REFDIV, 0x5);
810 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
811 AR_CH0_BB_DPLL1_NINI, 0x58);
812 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
813 AR_CH0_BB_DPLL1_NFRAC, 0x0);
814
815 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
816 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
817 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
818 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
819 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
820 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
821
822 /* program BB PLL phase_shift to 0x6 */
823 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
824 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
825
826 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
827 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530828 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200829 } else if (AR_SREV_9330(ah)) {
830 u32 ddr_dpll2, pll_control2, kd;
831
832 if (ah->is_clk_25mhz) {
833 ddr_dpll2 = 0x18e82f01;
834 pll_control2 = 0xe04a3d;
835 kd = 0x1d;
836 } else {
837 ddr_dpll2 = 0x19e82f01;
838 pll_control2 = 0x886666;
839 kd = 0x3d;
840 }
841
842 /* program DDR PLL ki and kd value */
843 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
844
845 /* program DDR PLL phase_shift */
846 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
847 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
848
849 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
850 udelay(1000);
851
852 /* program refdiv, nint, frac to RTC register */
853 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
854
855 /* program BB PLL kd and ki value */
856 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
857 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
858
859 /* program BB PLL phase_shift */
860 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
861 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200862 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530863 u32 regval, pll2_divint, pll2_divfrac, refdiv;
864
865 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
866 udelay(1000);
867
868 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
869 udelay(100);
870
871 if (ah->is_clk_25mhz) {
872 pll2_divint = 0x54;
873 pll2_divfrac = 0x1eb85;
874 refdiv = 3;
875 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200876 if (AR_SREV_9340(ah)) {
877 pll2_divint = 88;
878 pll2_divfrac = 0;
879 refdiv = 5;
880 } else {
881 pll2_divint = 0x11;
882 pll2_divfrac = 0x26666;
883 refdiv = 1;
884 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530885 }
886
887 regval = REG_READ(ah, AR_PHY_PLL_MODE);
888 regval |= (0x1 << 16);
889 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
890 udelay(100);
891
892 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
893 (pll2_divint << 18) | pll2_divfrac);
894 udelay(100);
895
896 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200897 if (AR_SREV_9340(ah))
898 regval = (regval & 0x80071fff) | (0x1 << 30) |
899 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
900 else
901 regval = (regval & 0x80071fff) | (0x3 << 30) |
902 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530903 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
904 REG_WRITE(ah, AR_PHY_PLL_MODE,
905 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
906 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530907 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800908
909 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530910 if (AR_SREV_9565(ah))
911 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100912 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530913
Gabor Juhosfc05a312012-07-03 19:13:31 +0200914 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
915 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530916 udelay(1000);
917
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400918 /* Switch the core clock for ar9271 to 117Mhz */
919 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530920 udelay(500);
921 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400922 }
923
Sujithf1dc5602008-10-29 10:16:30 +0530924 udelay(RTC_PLL_SETTLE_DELAY);
925
926 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530927
Gabor Juhosfc05a312012-07-03 19:13:31 +0200928 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530929 if (ah->is_clk_25mhz) {
930 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
931 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
932 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
933 } else {
934 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
935 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
936 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
937 }
938 udelay(100);
939 }
Sujithf1dc5602008-10-29 10:16:30 +0530940}
941
Sujithcbe61d82009-02-09 13:27:12 +0530942static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800943 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530944{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530945 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400946 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530947 AR_IMR_TXURN |
948 AR_IMR_RXERR |
949 AR_IMR_RXORN |
950 AR_IMR_BCNMISC;
951
Gabor Juhos3b8a0572012-07-03 19:13:29 +0200952 if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530953 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
954
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400955 if (AR_SREV_9300_20_OR_LATER(ah)) {
956 imr_reg |= AR_IMR_RXOK_HP;
957 if (ah->config.rx_intr_mitigation)
958 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
959 else
960 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530961
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400962 } else {
963 if (ah->config.rx_intr_mitigation)
964 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
965 else
966 imr_reg |= AR_IMR_RXOK;
967 }
968
969 if (ah->config.tx_intr_mitigation)
970 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
971 else
972 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530973
Sujith7d0d0df2010-04-16 11:53:57 +0530974 ENABLE_REGWRITE_BUFFER(ah);
975
Pavel Roskin152d5302010-03-31 18:05:37 -0400976 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500977 ah->imrs2_reg |= AR_IMR_S2_GTT;
978 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530979
980 if (!AR_SREV_9100(ah)) {
981 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530982 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530983 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
984 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400985
Sujith7d0d0df2010-04-16 11:53:57 +0530986 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530987
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400988 if (AR_SREV_9300_20_OR_LATER(ah)) {
989 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
990 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
991 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
992 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
993 }
Sujithf1dc5602008-10-29 10:16:30 +0530994}
995
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700996static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
997{
998 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
999 val = min(val, (u32) 0xFFFF);
1000 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
1001}
1002
Felix Fietkau0005baf2010-01-15 02:33:40 +01001003static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301004{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001005 u32 val = ath9k_hw_mac_to_clks(ah, us);
1006 val = min(val, (u32) 0xFFFF);
1007 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +05301008}
1009
Felix Fietkau0005baf2010-01-15 02:33:40 +01001010static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301011{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001012 u32 val = ath9k_hw_mac_to_clks(ah, us);
1013 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
1014 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
1015}
1016
1017static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1018{
1019 u32 val = ath9k_hw_mac_to_clks(ah, us);
1020 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
1021 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +05301022}
1023
Sujithcbe61d82009-02-09 13:27:12 +05301024static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301025{
Sujithf1dc5602008-10-29 10:16:30 +05301026 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001027 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
1028 tu);
Sujith2660b812009-02-09 13:27:26 +05301029 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301030 return false;
1031 } else {
1032 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301033 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301034 return true;
1035 }
1036}
1037
Felix Fietkau0005baf2010-01-15 02:33:40 +01001038void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301039{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001040 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001041 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001042 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +01001043 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001044 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001045 int rx_lat = 0, tx_lat = 0, eifs = 0;
1046 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001047
Joe Perchesd2182b62011-12-15 14:55:53 -08001048 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001049 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301050
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001051 if (!chan)
1052 return;
1053
Sujith2660b812009-02-09 13:27:26 +05301054 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001055 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001056
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301057 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1058 rx_lat = 41;
1059 else
1060 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001061 tx_lat = 54;
1062
Felix Fietkaue88e4862012-04-19 21:18:22 +02001063 if (IS_CHAN_5GHZ(chan))
1064 sifstime = 16;
1065 else
1066 sifstime = 10;
1067
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001068 if (IS_CHAN_HALF_RATE(chan)) {
1069 eifs = 175;
1070 rx_lat *= 2;
1071 tx_lat *= 2;
1072 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1073 tx_lat += 11;
1074
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001075 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001076 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001077 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001078 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1079 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301080 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001081 tx_lat *= 4;
1082 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1083 tx_lat += 22;
1084
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001085 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001086 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001087 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001088 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301089 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1090 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1091 reg = AR_USEC_ASYNC_FIFO;
1092 } else {
1093 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1094 common->clockrate;
1095 reg = REG_READ(ah, AR_USEC);
1096 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001097 rx_lat = MS(reg, AR_USEC_RX_LAT);
1098 tx_lat = MS(reg, AR_USEC_TX_LAT);
1099
1100 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001101 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001102
Felix Fietkaue239d852010-01-15 02:34:58 +01001103 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001104 slottime += 3 * ah->coverage_class;
1105 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001106 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001107
1108 /*
1109 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001110 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001111 * This was initially only meant to work around an issue with delayed
1112 * BA frames in some implementations, but it has been found to fix ACK
1113 * timeout issues in other cases as well.
1114 */
Felix Fietkaue4744ec2013-10-11 23:31:01 +02001115 if (IS_CHAN_2GHZ(chan) &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001116 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001117 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001118 ctstimeout += 48 - sifstime - ah->slottime;
1119 }
1120
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001121 ath9k_hw_set_sifs_time(ah, sifstime);
1122 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001123 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001124 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301125 if (ah->globaltxtimeout != (u32) -1)
1126 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001127
1128 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1129 REG_RMW(ah, AR_USEC,
1130 (common->clockrate - 1) |
1131 SM(rx_lat, AR_USEC_RX_LAT) |
1132 SM(tx_lat, AR_USEC_TX_LAT),
1133 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1134
Sujithf1dc5602008-10-29 10:16:30 +05301135}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001136EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301137
Sujith285f2dd2010-01-08 10:36:07 +05301138void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001139{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001140 struct ath_common *common = ath9k_hw_common(ah);
1141
Sujith736b3a22010-03-17 14:25:24 +05301142 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001143 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001144
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001145 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001146}
Sujith285f2dd2010-01-08 10:36:07 +05301147EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001148
Sujithf1dc5602008-10-29 10:16:30 +05301149/*******/
1150/* INI */
1151/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001152
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001153u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001154{
1155 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1156
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001157 if (IS_CHAN_2GHZ(chan))
Bob Copeland3a702e42009-03-30 22:30:29 -04001158 ctl |= CTL_11G;
1159 else
1160 ctl |= CTL_11A;
1161
1162 return ctl;
1163}
1164
Sujithf1dc5602008-10-29 10:16:30 +05301165/****************************************/
1166/* Reset and Channel Switching Routines */
1167/****************************************/
1168
Sujithcbe61d82009-02-09 13:27:12 +05301169static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301170{
Felix Fietkau57b32222010-04-15 17:39:22 -04001171 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001172 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301173
Sujith7d0d0df2010-04-16 11:53:57 +05301174 ENABLE_REGWRITE_BUFFER(ah);
1175
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001176 /*
1177 * set AHB_MODE not to do cacheline prefetches
1178 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001179 if (!AR_SREV_9300_20_OR_LATER(ah))
1180 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301181
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001182 /*
1183 * let mac dma reads be in 128 byte chunks
1184 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001185 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301186
Sujith7d0d0df2010-04-16 11:53:57 +05301187 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301188
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001189 /*
1190 * Restore TX Trigger Level to its pre-reset value.
1191 * The initial value depends on whether aggregation is enabled, and is
1192 * adjusted whenever underruns are detected.
1193 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001194 if (!AR_SREV_9300_20_OR_LATER(ah))
1195 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301196
Sujith7d0d0df2010-04-16 11:53:57 +05301197 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301198
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001199 /*
1200 * let mac dma writes be in 128 byte chunks
1201 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001202 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301203
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001204 /*
1205 * Setup receive FIFO threshold to hold off TX activities
1206 */
Sujithf1dc5602008-10-29 10:16:30 +05301207 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1208
Felix Fietkau57b32222010-04-15 17:39:22 -04001209 if (AR_SREV_9300_20_OR_LATER(ah)) {
1210 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1211 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1212
1213 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1214 ah->caps.rx_status_len);
1215 }
1216
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001217 /*
1218 * reduce the number of usable entries in PCU TXBUF to avoid
1219 * wrap around issues.
1220 */
Sujithf1dc5602008-10-29 10:16:30 +05301221 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001222 /* For AR9285 the number of Fifos are reduced to half.
1223 * So set the usable tx buf size also to half to
1224 * avoid data/delimiter underruns
1225 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001226 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1227 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1228 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1229 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1230 } else {
1231 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301232 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001233
Felix Fietkau86c157b2013-05-23 12:20:56 +02001234 if (!AR_SREV_9271(ah))
1235 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1236
Sujith7d0d0df2010-04-16 11:53:57 +05301237 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301238
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001239 if (AR_SREV_9300_20_OR_LATER(ah))
1240 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301241}
1242
Sujithcbe61d82009-02-09 13:27:12 +05301243static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301244{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001245 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1246 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301247
Sujithf1dc5602008-10-29 10:16:30 +05301248 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001249 case NL80211_IFTYPE_ADHOC:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001250 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301251 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1252 break;
Thomas Pedersen2664d662013-05-08 10:16:48 -07001253 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001254 case NL80211_IFTYPE_AP:
1255 set |= AR_STA_ID1_STA_AP;
1256 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001257 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001258 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301259 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301260 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001261 if (!ah->is_monitoring)
1262 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301263 break;
Sujithf1dc5602008-10-29 10:16:30 +05301264 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001265 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301266}
1267
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001268void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1269 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001270{
1271 u32 coef_exp, coef_man;
1272
1273 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1274 if ((coef_scaled >> coef_exp) & 0x1)
1275 break;
1276
1277 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1278
1279 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1280
1281 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1282 *coef_exponent = coef_exp - 16;
1283}
1284
Sujithcbe61d82009-02-09 13:27:12 +05301285static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301286{
1287 u32 rst_flags;
1288 u32 tmpReg;
1289
Sujith70768492009-02-16 13:23:12 +05301290 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001291 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1292 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301293 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1294 }
1295
Sujith7d0d0df2010-04-16 11:53:57 +05301296 ENABLE_REGWRITE_BUFFER(ah);
1297
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001298 if (AR_SREV_9300_20_OR_LATER(ah)) {
1299 REG_WRITE(ah, AR_WA, ah->WARegVal);
1300 udelay(10);
1301 }
1302
Sujithf1dc5602008-10-29 10:16:30 +05301303 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1304 AR_RTC_FORCE_WAKE_ON_INT);
1305
1306 if (AR_SREV_9100(ah)) {
1307 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1308 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1309 } else {
1310 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001311 if (AR_SREV_9340(ah))
1312 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1313 else
1314 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1315 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1316
1317 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001318 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301319 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001320
1321 val = AR_RC_HOSTIF;
1322 if (!AR_SREV_9300_20_OR_LATER(ah))
1323 val |= AR_RC_AHB;
1324 REG_WRITE(ah, AR_RC, val);
1325
1326 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301327 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301328
1329 rst_flags = AR_RTC_RC_MAC_WARM;
1330 if (type == ATH9K_RESET_COLD)
1331 rst_flags |= AR_RTC_RC_MAC_COLD;
1332 }
1333
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001334 if (AR_SREV_9330(ah)) {
1335 int npend = 0;
1336 int i;
1337
1338 /* AR9330 WAR:
1339 * call external reset function to reset WMAC if:
1340 * - doing a cold reset
1341 * - we have pending frames in the TX queues
1342 */
1343
1344 for (i = 0; i < AR_NUM_QCU; i++) {
1345 npend = ath9k_hw_numtxpending(ah, i);
1346 if (npend)
1347 break;
1348 }
1349
1350 if (ah->external_reset &&
1351 (npend || type == ATH9K_RESET_COLD)) {
1352 int reset_err = 0;
1353
Joe Perchesd2182b62011-12-15 14:55:53 -08001354 ath_dbg(ath9k_hw_common(ah), RESET,
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001355 "reset MAC via external reset\n");
1356
1357 reset_err = ah->external_reset();
1358 if (reset_err) {
1359 ath_err(ath9k_hw_common(ah),
1360 "External reset failed, err=%d\n",
1361 reset_err);
1362 return false;
1363 }
1364
1365 REG_WRITE(ah, AR_RTC_RESET, 1);
1366 }
1367 }
1368
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301369 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301370 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301371
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001372 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301373
1374 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301375
Sujithf1dc5602008-10-29 10:16:30 +05301376 udelay(50);
1377
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001378 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301379 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001380 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301381 return false;
1382 }
1383
1384 if (!AR_SREV_9100(ah))
1385 REG_WRITE(ah, AR_RC, 0);
1386
Sujithf1dc5602008-10-29 10:16:30 +05301387 if (AR_SREV_9100(ah))
1388 udelay(50);
1389
1390 return true;
1391}
1392
Sujithcbe61d82009-02-09 13:27:12 +05301393static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301394{
Sujith7d0d0df2010-04-16 11:53:57 +05301395 ENABLE_REGWRITE_BUFFER(ah);
1396
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001397 if (AR_SREV_9300_20_OR_LATER(ah)) {
1398 REG_WRITE(ah, AR_WA, ah->WARegVal);
1399 udelay(10);
1400 }
1401
Sujithf1dc5602008-10-29 10:16:30 +05301402 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1403 AR_RTC_FORCE_WAKE_ON_INT);
1404
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001405 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301406 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1407
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001408 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301409
Sujith7d0d0df2010-04-16 11:53:57 +05301410 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301411
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001412 if (!AR_SREV_9300_20_OR_LATER(ah))
1413 udelay(2);
1414
1415 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301416 REG_WRITE(ah, AR_RC, 0);
1417
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001418 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301419
1420 if (!ath9k_hw_wait(ah,
1421 AR_RTC_STATUS,
1422 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301423 AR_RTC_STATUS_ON,
1424 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001425 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301426 return false;
1427 }
1428
Sujithf1dc5602008-10-29 10:16:30 +05301429 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1430}
1431
Sujithcbe61d82009-02-09 13:27:12 +05301432static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301433{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301434 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301435
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001436 if (AR_SREV_9300_20_OR_LATER(ah)) {
1437 REG_WRITE(ah, AR_WA, ah->WARegVal);
1438 udelay(10);
1439 }
1440
Sujithf1dc5602008-10-29 10:16:30 +05301441 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1442 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1443
Felix Fietkauceb26a62012-10-03 21:07:51 +02001444 if (!ah->reset_power_on)
1445 type = ATH9K_RESET_POWER_ON;
1446
Sujithf1dc5602008-10-29 10:16:30 +05301447 switch (type) {
1448 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301449 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301450 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001451 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301452 break;
Sujithf1dc5602008-10-29 10:16:30 +05301453 case ATH9K_RESET_WARM:
1454 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301455 ret = ath9k_hw_set_reset(ah, type);
1456 break;
Sujithf1dc5602008-10-29 10:16:30 +05301457 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301458 break;
Sujithf1dc5602008-10-29 10:16:30 +05301459 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301460
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301461 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301462}
1463
Sujithcbe61d82009-02-09 13:27:12 +05301464static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301465 struct ath9k_channel *chan)
1466{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001467 int reset_type = ATH9K_RESET_WARM;
1468
1469 if (AR_SREV_9280(ah)) {
1470 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1471 reset_type = ATH9K_RESET_POWER_ON;
1472 else
1473 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001474 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1475 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1476 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001477
1478 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301479 return false;
1480
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001481 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301482 return false;
1483
Sujith2660b812009-02-09 13:27:26 +05301484 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001485
1486 if (AR_SREV_9330(ah))
1487 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301488 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301489 ath9k_hw_set_rfmode(ah, chan);
1490
1491 return true;
1492}
1493
Sujithcbe61d82009-02-09 13:27:12 +05301494static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001495 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301496{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001497 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301498 struct ath9k_hw_capabilities *pCap = &ah->caps;
1499 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301500 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001501 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001502 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301503
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301504 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001505 u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
1506 band_switch = !!(flags_diff & CHANNEL_5GHZ);
1507 mode_diff = !!(flags_diff & ~CHANNEL_HT);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301508 }
Sujithf1dc5602008-10-29 10:16:30 +05301509
1510 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1511 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001512 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001513 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301514 return false;
1515 }
1516 }
1517
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001518 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001519 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301520 return false;
1521 }
1522
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301523 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301524 ath9k_hw_mark_phy_inactive(ah);
1525 udelay(5);
1526
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301527 if (band_switch)
1528 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301529
1530 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1531 ath_err(common, "Failed to do fast channel change\n");
1532 return false;
1533 }
1534 }
1535
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001536 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301537
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001538 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001539 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001540 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001541 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301542 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001543 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001544 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301545
Felix Fietkau81c507a2013-10-11 23:30:55 +02001546 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001547 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301548
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301549 if (band_switch || ini_reloaded)
1550 ah->eep_ops->set_board_values(ah, chan);
1551
1552 ath9k_hw_init_bb(ah, chan);
1553 ath9k_hw_rfbus_done(ah);
1554
1555 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301556 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301557 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301558 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301559 }
1560
Sujithf1dc5602008-10-29 10:16:30 +05301561 return true;
1562}
1563
Felix Fietkau691680b2011-03-19 13:55:38 +01001564static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1565{
1566 u32 gpio_mask = ah->gpio_mask;
1567 int i;
1568
1569 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1570 if (!(gpio_mask & 1))
1571 continue;
1572
1573 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1574 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1575 }
1576}
1577
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301578static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
1579 int *hang_state, int *hang_pos)
1580{
1581 static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
1582 u32 chain_state, dcs_pos, i;
1583
1584 for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
1585 chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
1586 for (i = 0; i < 3; i++) {
1587 if (chain_state == dcu_chain_state[i]) {
1588 *hang_state = chain_state;
1589 *hang_pos = dcs_pos;
1590 return true;
1591 }
1592 }
1593 }
1594 return false;
1595}
1596
1597#define DCU_COMPLETE_STATE 1
1598#define DCU_COMPLETE_STATE_MASK 0x3
1599#define NUM_STATUS_READS 50
1600static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
1601{
1602 u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
1603 u32 i, hang_pos, hang_state, num_state = 6;
1604
1605 comp_state = REG_READ(ah, AR_DMADBG_6);
1606
1607 if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
1608 ath_dbg(ath9k_hw_common(ah), RESET,
1609 "MAC Hang signature not found at DCU complete\n");
1610 return false;
1611 }
1612
1613 chain_state = REG_READ(ah, dcs_reg);
1614 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1615 goto hang_check_iter;
1616
1617 dcs_reg = AR_DMADBG_5;
1618 num_state = 4;
1619 chain_state = REG_READ(ah, dcs_reg);
1620 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1621 goto hang_check_iter;
1622
1623 ath_dbg(ath9k_hw_common(ah), RESET,
1624 "MAC Hang signature 1 not found\n");
1625 return false;
1626
1627hang_check_iter:
1628 ath_dbg(ath9k_hw_common(ah), RESET,
1629 "DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
1630 chain_state, comp_state, hang_state, hang_pos);
1631
1632 for (i = 0; i < NUM_STATUS_READS; i++) {
1633 chain_state = REG_READ(ah, dcs_reg);
1634 chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
1635 comp_state = REG_READ(ah, AR_DMADBG_6);
1636
1637 if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
1638 DCU_COMPLETE_STATE) ||
1639 (chain_state != hang_state))
1640 return false;
1641 }
1642
1643 ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");
1644
1645 return true;
1646}
1647
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301648void ath9k_hw_check_nav(struct ath_hw *ah)
1649{
1650 struct ath_common *common = ath9k_hw_common(ah);
1651 u32 val;
1652
1653 val = REG_READ(ah, AR_NAV);
1654 if (val != 0xdeadbeef && val > 0x7fff) {
1655 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1656 REG_WRITE(ah, AR_NAV, 0);
1657 }
1658}
1659EXPORT_SYMBOL(ath9k_hw_check_nav);
1660
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001661bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301662{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001663 int count = 50;
1664 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301665
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301666 if (AR_SREV_9300(ah))
1667 return !ath9k_hw_detect_mac_hang(ah);
1668
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001669 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001670 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301671
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001672 do {
1673 reg = REG_READ(ah, AR_OBS_BUS_1);
1674
1675 if ((reg & 0x7E7FFFEF) == 0x00702400)
1676 continue;
1677
1678 switch (reg & 0x7E000B00) {
1679 case 0x1E000000:
1680 case 0x52000B00:
1681 case 0x18000B00:
1682 continue;
1683 default:
1684 return true;
1685 }
1686 } while (count-- > 0);
1687
1688 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301689}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001690EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301691
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301692static void ath9k_hw_init_mfp(struct ath_hw *ah)
1693{
1694 /* Setup MFP options for CCMP */
1695 if (AR_SREV_9280_20_OR_LATER(ah)) {
1696 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1697 * frames when constructing CCMP AAD. */
1698 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1699 0xc7ff);
1700 ah->sw_mgmt_crypto = false;
1701 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1702 /* Disable hardware crypto for management frames */
1703 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1704 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1705 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1706 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1707 ah->sw_mgmt_crypto = true;
1708 } else {
1709 ah->sw_mgmt_crypto = true;
1710 }
1711}
1712
1713static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1714 u32 macStaId1, u32 saveDefAntenna)
1715{
1716 struct ath_common *common = ath9k_hw_common(ah);
1717
1718 ENABLE_REGWRITE_BUFFER(ah);
1719
Felix Fietkauecbbed32013-04-16 12:51:56 +02001720 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301721 | AR_STA_ID1_RTS_USE_DEF
1722 | (ah->config.ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Felix Fietkauecbbed32013-04-16 12:51:56 +02001723 | ah->sta_id1_defaults,
1724 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301725 ath_hw_setbssidmask(common);
1726 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1727 ath9k_hw_write_associd(ah);
1728 REG_WRITE(ah, AR_ISR, ~0);
1729 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1730
1731 REGWRITE_BUFFER_FLUSH(ah);
1732
1733 ath9k_hw_set_operating_mode(ah, ah->opmode);
1734}
1735
1736static void ath9k_hw_init_queues(struct ath_hw *ah)
1737{
1738 int i;
1739
1740 ENABLE_REGWRITE_BUFFER(ah);
1741
1742 for (i = 0; i < AR_NUM_DCU; i++)
1743 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1744
1745 REGWRITE_BUFFER_FLUSH(ah);
1746
1747 ah->intr_txqs = 0;
1748 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1749 ath9k_hw_resettxqueue(ah, i);
1750}
1751
1752/*
1753 * For big endian systems turn on swapping for descriptors
1754 */
1755static void ath9k_hw_init_desc(struct ath_hw *ah)
1756{
1757 struct ath_common *common = ath9k_hw_common(ah);
1758
1759 if (AR_SREV_9100(ah)) {
1760 u32 mask;
1761 mask = REG_READ(ah, AR_CFG);
1762 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1763 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1764 mask);
1765 } else {
1766 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1767 REG_WRITE(ah, AR_CFG, mask);
1768 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1769 REG_READ(ah, AR_CFG));
1770 }
1771 } else {
1772 if (common->bus_ops->ath_bus_type == ATH_USB) {
1773 /* Configure AR9271 target WLAN */
1774 if (AR_SREV_9271(ah))
1775 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1776 else
1777 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1778 }
1779#ifdef __BIG_ENDIAN
1780 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
1781 AR_SREV_9550(ah))
1782 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1783 else
1784 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1785#endif
1786 }
1787}
1788
Sujith Manoharancaed6572012-03-14 14:40:46 +05301789/*
1790 * Fast channel change:
1791 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301792 */
1793static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1794{
1795 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301796 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301797 int ret;
1798
1799 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1800 goto fail;
1801
1802 if (ah->chip_fullsleep)
1803 goto fail;
1804
1805 if (!ah->curchan)
1806 goto fail;
1807
1808 if (chan->channel == ah->curchan->channel)
1809 goto fail;
1810
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001811 if ((ah->curchan->channelFlags | chan->channelFlags) &
1812 (CHANNEL_HALF | CHANNEL_QUARTER))
1813 goto fail;
1814
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301815 /*
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001816 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301817 */
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001818 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001819 ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001820 goto fail;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301821
1822 if (!ath9k_hw_check_alive(ah))
1823 goto fail;
1824
1825 /*
1826 * For AR9462, make sure that calibration data for
1827 * re-using are present.
1828 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301829 if (AR_SREV_9462(ah) && (ah->caldata &&
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301830 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
1831 !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
1832 !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301833 goto fail;
1834
1835 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1836 ah->curchan->channel, chan->channel);
1837
1838 ret = ath9k_hw_channel_change(ah, chan);
1839 if (!ret)
1840 goto fail;
1841
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301842 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301843 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301844
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301845 ath9k_hw_loadnf(ah, ah->curchan);
1846 ath9k_hw_start_nfcal(ah, true);
1847
Sujith Manoharancaed6572012-03-14 14:40:46 +05301848 if (AR_SREV_9271(ah))
1849 ar9002_hw_load_ani_reg(ah, chan);
1850
1851 return 0;
1852fail:
1853 return -EINVAL;
1854}
1855
Sujithcbe61d82009-02-09 13:27:12 +05301856int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301857 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001858{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001859 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau09d8e312013-11-18 20:14:43 +01001860 struct timespec ts;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001861 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001862 u32 saveDefAntenna;
1863 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301864 u64 tsf = 0;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001865 s64 usec = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301866 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301867 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301868 bool save_fullsleep = ah->chip_fullsleep;
1869
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301870 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301871 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1872 if (start_mci_reset)
1873 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301874 }
1875
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001876 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001877 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001878
Sujith Manoharancaed6572012-03-14 14:40:46 +05301879 if (ah->curchan && !ah->chip_fullsleep)
1880 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001881
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001882 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301883 if (caldata && (chan->channel != caldata->channel ||
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001884 chan->channelFlags != caldata->channelFlags)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001885 /* Operating channel changed, reset channel calibration data */
1886 memset(caldata, 0, sizeof(*caldata));
1887 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001888 } else if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301889 clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001890 }
Lorenzo Bianconi5bc225a2013-10-11 14:09:54 +02001891 ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001892
Sujith Manoharancaed6572012-03-14 14:40:46 +05301893 if (fastcc) {
1894 r = ath9k_hw_do_fastcc(ah, chan);
1895 if (!r)
1896 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001897 }
1898
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301899 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301900 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301901
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001902 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1903 if (saveDefAntenna == 0)
1904 saveDefAntenna = 1;
1905
1906 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1907
Felix Fietkau09d8e312013-11-18 20:14:43 +01001908 /* Save TSF before chip reset, a cold reset clears it */
1909 tsf = ath9k_hw_gettsf64(ah);
1910 getrawmonotonic(&ts);
1911 usec = ts.tv_sec * 1000 + ts.tv_nsec / 1000;
Sujith46fe7822009-09-17 09:25:25 +05301912
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001913 saveLedState = REG_READ(ah, AR_CFG_LED) &
1914 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1915 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1916
1917 ath9k_hw_mark_phy_inactive(ah);
1918
Vasanthakumar Thiagarajan45ef6a0b2010-12-15 07:30:53 -08001919 ah->paprd_table_write_done = false;
1920
Sujith05020d22010-03-17 14:25:23 +05301921 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001922 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1923 REG_WRITE(ah,
1924 AR9271_RESET_POWER_DOWN_CONTROL,
1925 AR9271_RADIO_RF_RST);
1926 udelay(50);
1927 }
1928
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001929 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001930 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001931 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001932 }
1933
Sujith05020d22010-03-17 14:25:23 +05301934 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001935 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1936 ah->htc_reset_init = false;
1937 REG_WRITE(ah,
1938 AR9271_RESET_POWER_DOWN_CONTROL,
1939 AR9271_GATE_MAC_CTL);
1940 udelay(50);
1941 }
1942
Sujith46fe7822009-09-17 09:25:25 +05301943 /* Restore TSF */
Felix Fietkau09d8e312013-11-18 20:14:43 +01001944 getrawmonotonic(&ts);
1945 usec = ts.tv_sec * 1000 + ts.tv_nsec / 1000 - usec;
1946 ath9k_hw_settsf64(ah, tsf + usec);
Sujith46fe7822009-09-17 09:25:25 +05301947
Felix Fietkau7a370812010-09-22 12:34:52 +02001948 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301949 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001950
Sujithe9141f72010-06-01 15:14:10 +05301951 if (!AR_SREV_9300_20_OR_LATER(ah))
1952 ar9002_hw_enable_async_fifo(ah);
1953
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001954 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001955 if (r)
1956 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001957
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301958 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301959 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1960
Felix Fietkauf860d522010-06-30 02:07:48 +02001961 /*
1962 * Some AR91xx SoC devices frequently fail to accept TSF writes
1963 * right after the chip reset. When that happens, write a new
1964 * value after the initvals have been applied, with an offset
1965 * based on measured time difference
1966 */
1967 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1968 tsf += 1500;
1969 ath9k_hw_settsf64(ah, tsf);
1970 }
1971
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301972 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001973
Felix Fietkau81c507a2013-10-11 23:30:55 +02001974 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001975 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301976 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001977
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301978 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301979
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001980 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001981 if (r)
1982 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001983
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001984 ath9k_hw_set_clockrate(ah);
1985
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301986 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301987 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001988 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001989 ath9k_hw_init_qos(ah);
1990
Sujith2660b812009-02-09 13:27:26 +05301991 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001992 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301993
Felix Fietkau0005baf2010-01-15 02:33:40 +01001994 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001995
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001996 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1997 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1998 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1999 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
2000 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
2001 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
2002 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302003 }
2004
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002005 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002006
2007 ath9k_hw_set_dma(ah);
2008
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05302009 if (!ath9k_hw_mci_is_enabled(ah))
2010 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002011
Sujith0ce024c2009-12-14 14:57:00 +05302012 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002013 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
2014 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
2015 }
2016
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04002017 if (ah->config.tx_intr_mitigation) {
2018 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
2019 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
2020 }
2021
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002022 ath9k_hw_init_bb(ah, chan);
2023
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05302024 if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05302025 clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
2026 clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05302027 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002028 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07002029 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002030
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302031 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302032 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302033
Sujith7d0d0df2010-04-16 11:53:57 +05302034 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002035
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04002036 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002037 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
2038
Sujith7d0d0df2010-04-16 11:53:57 +05302039 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302040
Sujith Manoharan15d2b582013-03-04 12:42:53 +05302041 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002042
Sujith Manoharandbccdd12012-02-22 17:55:47 +05302043 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302044 ath9k_hw_btcoex_enable(ah);
2045
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302046 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302047 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302048
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05302049 ath9k_hw_loadnf(ah, chan);
2050 ath9k_hw_start_nfcal(ah, true);
2051
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302052 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04002053 ar9003_hw_bb_watchdog_config(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302054 ar9003_hw_disable_phy_restart(ah);
2055 }
2056
Felix Fietkau691680b2011-03-19 13:55:38 +01002057 ath9k_hw_apply_gpio_override(ah);
2058
Sujith Manoharan7bdea962013-08-04 14:22:00 +05302059 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05302060 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
2061
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002062 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002063}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002064EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002065
Sujithf1dc5602008-10-29 10:16:30 +05302066/******************************/
2067/* Power Management (Chipset) */
2068/******************************/
2069
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002070/*
2071 * Notify Power Mgt is disabled in self-generated frames.
2072 * If requested, force chip to sleep.
2073 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302074static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302075{
2076 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302077
Sujith Manoharana4a29542012-09-10 09:20:03 +05302078 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302079 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2080 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2081 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302082 /* xxx Required for WLAN only case ? */
2083 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2084 udelay(100);
2085 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302086
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302087 /*
2088 * Clear the RTC force wake bit to allow the
2089 * mac to go to sleep.
2090 */
2091 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302092
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302093 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302094 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302095
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302096 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2097 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2098
2099 /* Shutdown chip. Active low */
2100 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2101 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2102 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302103 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002104
2105 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002106 if (AR_SREV_9300_20_OR_LATER(ah))
2107 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002108}
2109
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002110/*
2111 * Notify Power Management is enabled in self-generating
2112 * frames. If request, set power mode of chip to
2113 * auto/normal. Duration in units of 128us (1/8 TU).
2114 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302115static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002116{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302117 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302118
Sujithf1dc5602008-10-29 10:16:30 +05302119 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002120
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302121 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2122 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2123 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2124 AR_RTC_FORCE_WAKE_ON_INT);
2125 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302126
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302127 /* When chip goes into network sleep, it could be waken
2128 * up by MCI_INT interrupt caused by BT's HW messages
2129 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2130 * rate (~100us). This will cause chip to leave and
2131 * re-enter network sleep mode frequently, which in
2132 * consequence will have WLAN MCI HW to generate lots of
2133 * SYS_WAKING and SYS_SLEEPING messages which will make
2134 * BT CPU to busy to process.
2135 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302136 if (ath9k_hw_mci_is_enabled(ah))
2137 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2138 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302139 /*
2140 * Clear the RTC force wake bit to allow the
2141 * mac to go to sleep.
2142 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302143 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302144
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302145 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302146 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302147 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002148
2149 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2150 if (AR_SREV_9300_20_OR_LATER(ah))
2151 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302152}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002153
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302154static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302155{
2156 u32 val;
2157 int i;
2158
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002159 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2160 if (AR_SREV_9300_20_OR_LATER(ah)) {
2161 REG_WRITE(ah, AR_WA, ah->WARegVal);
2162 udelay(10);
2163 }
2164
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302165 if ((REG_READ(ah, AR_RTC_STATUS) &
2166 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2167 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302168 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002169 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302170 if (!AR_SREV_9300_20_OR_LATER(ah))
2171 ath9k_hw_init_pll(ah, NULL);
2172 }
2173 if (AR_SREV_9100(ah))
2174 REG_SET_BIT(ah, AR_RTC_RESET,
2175 AR_RTC_RESET_EN);
2176
2177 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2178 AR_RTC_FORCE_WAKE_EN);
2179 udelay(50);
2180
2181 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2182 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2183 if (val == AR_RTC_STATUS_ON)
2184 break;
2185 udelay(50);
2186 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2187 AR_RTC_FORCE_WAKE_EN);
2188 }
2189 if (i == 0) {
2190 ath_err(ath9k_hw_common(ah),
2191 "Failed to wakeup in %uus\n",
2192 POWER_UP_TIME / 20);
2193 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002194 }
2195
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302196 if (ath9k_hw_mci_is_enabled(ah))
2197 ar9003_mci_set_power_awake(ah);
2198
Sujithf1dc5602008-10-29 10:16:30 +05302199 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2200
2201 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002202}
2203
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002204bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302205{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002206 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302207 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302208 static const char *modes[] = {
2209 "AWAKE",
2210 "FULL-SLEEP",
2211 "NETWORK SLEEP",
2212 "UNDEFINED"
2213 };
Sujithf1dc5602008-10-29 10:16:30 +05302214
Gabor Juhoscbdec972009-07-24 17:27:22 +02002215 if (ah->power_mode == mode)
2216 return status;
2217
Joe Perchesd2182b62011-12-15 14:55:53 -08002218 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002219 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302220
2221 switch (mode) {
2222 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302223 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302224 break;
2225 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302226 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302227 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302228
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302229 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302230 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302231 break;
2232 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302233 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302234 break;
2235 default:
Joe Perches38002762010-12-02 19:12:36 -08002236 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302237 return false;
2238 }
Sujith2660b812009-02-09 13:27:26 +05302239 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302240
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002241 /*
2242 * XXX: If this warning never comes up after a while then
2243 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2244 * ath9k_hw_setpower() return type void.
2245 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302246
2247 if (!(ah->ah_flags & AH_UNPLUGGED))
2248 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002249
Sujithf1dc5602008-10-29 10:16:30 +05302250 return status;
2251}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002252EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302253
Sujithf1dc5602008-10-29 10:16:30 +05302254/*******************/
2255/* Beacon Handling */
2256/*******************/
2257
Sujithcbe61d82009-02-09 13:27:12 +05302258void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002259{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002260 int flags = 0;
2261
Sujith7d0d0df2010-04-16 11:53:57 +05302262 ENABLE_REGWRITE_BUFFER(ah);
2263
Sujith2660b812009-02-09 13:27:26 +05302264 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002265 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002266 REG_SET_BIT(ah, AR_TXCFG,
2267 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01002268 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
2269 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002270 flags |= AR_NDP_TIMER_EN;
Thomas Pedersen2664d662013-05-08 10:16:48 -07002271 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002272 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002273 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2274 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2275 TU_TO_USEC(ah->config.dma_beacon_response_time));
2276 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2277 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002278 flags |=
2279 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2280 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002281 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002282 ath_dbg(ath9k_hw_common(ah), BEACON,
2283 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002284 return;
2285 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002286 }
2287
Felix Fietkaudd347f22011-03-22 21:54:17 +01002288 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2289 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2290 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2291 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002292
Sujith7d0d0df2010-04-16 11:53:57 +05302293 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302294
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002295 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2296}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002297EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002298
Sujithcbe61d82009-02-09 13:27:12 +05302299void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302300 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002301{
2302 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302303 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002304 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002305
Sujith7d0d0df2010-04-16 11:53:57 +05302306 ENABLE_REGWRITE_BUFFER(ah);
2307
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002308 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
2309
2310 REG_WRITE(ah, AR_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302311 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002312 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302313 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002314
Sujith7d0d0df2010-04-16 11:53:57 +05302315 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302316
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002317 REG_RMW_FIELD(ah, AR_RSSI_THR,
2318 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2319
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302320 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002321
2322 if (bs->bs_sleepduration > beaconintval)
2323 beaconintval = bs->bs_sleepduration;
2324
2325 dtimperiod = bs->bs_dtimperiod;
2326 if (bs->bs_sleepduration > dtimperiod)
2327 dtimperiod = bs->bs_sleepduration;
2328
2329 if (beaconintval == dtimperiod)
2330 nextTbtt = bs->bs_nextdtim;
2331 else
2332 nextTbtt = bs->bs_nexttbtt;
2333
Joe Perchesd2182b62011-12-15 14:55:53 -08002334 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2335 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2336 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2337 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002338
Sujith7d0d0df2010-04-16 11:53:57 +05302339 ENABLE_REGWRITE_BUFFER(ah);
2340
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002341 REG_WRITE(ah, AR_NEXT_DTIM,
2342 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
2343 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2344
2345 REG_WRITE(ah, AR_SLEEP1,
2346 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2347 | AR_SLEEP1_ASSUME_DTIM);
2348
Sujith60b67f52008-08-07 10:52:38 +05302349 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002350 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2351 else
2352 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2353
2354 REG_WRITE(ah, AR_SLEEP2,
2355 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2356
2357 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
2358 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2359
Sujith7d0d0df2010-04-16 11:53:57 +05302360 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302361
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002362 REG_SET_BIT(ah, AR_TIMER_MODE,
2363 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2364 AR_DTIM_TIMER_EN);
2365
Sujith4af9cf42009-02-12 10:06:47 +05302366 /* TSF Out of Range Threshold */
2367 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002368}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002369EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002370
Sujithf1dc5602008-10-29 10:16:30 +05302371/*******************/
2372/* HW Capabilities */
2373/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002374
Felix Fietkau60540692011-07-19 08:46:44 +02002375static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2376{
2377 eeprom_chainmask &= chip_chainmask;
2378 if (eeprom_chainmask)
2379 return eeprom_chainmask;
2380 else
2381 return chip_chainmask;
2382}
2383
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002384/**
2385 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2386 * @ah: the atheros hardware data structure
2387 *
2388 * We enable DFS support upstream on chipsets which have passed a series
2389 * of tests. The testing requirements are going to be documented. Desired
2390 * test requirements are documented at:
2391 *
2392 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2393 *
2394 * Once a new chipset gets properly tested an individual commit can be used
2395 * to document the testing for DFS for that chipset.
2396 */
2397static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2398{
2399
2400 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002401 /* for temporary testing DFS with 9280 */
2402 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002403 /* AR9580 will likely be our first target to get testing on */
2404 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002405 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002406 default:
2407 return false;
2408 }
2409}
2410
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002411int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002412{
Sujith2660b812009-02-09 13:27:26 +05302413 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002414 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002415 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002416 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002417
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302418 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002419 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002420
Sujithf74df6f2009-02-09 13:27:24 +05302421 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002422 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302423
Sujith2660b812009-02-09 13:27:26 +05302424 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302425 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002426 if (regulatory->current_rd == 0x64 ||
2427 regulatory->current_rd == 0x65)
2428 regulatory->current_rd += 5;
2429 else if (regulatory->current_rd == 0x41)
2430 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002431 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2432 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002433 }
Sujithdc2222a2008-08-14 13:26:55 +05302434
Sujithf74df6f2009-02-09 13:27:24 +05302435 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002436 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002437 ath_err(common,
2438 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002439 return -EINVAL;
2440 }
2441
Felix Fietkaud4659912010-10-14 16:02:39 +02002442 if (eeval & AR5416_OPFLAGS_11A)
2443 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002444
Felix Fietkaud4659912010-10-14 16:02:39 +02002445 if (eeval & AR5416_OPFLAGS_11G)
2446 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302447
Sujith Manoharane41db612012-09-10 09:20:12 +05302448 if (AR_SREV_9485(ah) ||
2449 AR_SREV_9285(ah) ||
2450 AR_SREV_9330(ah) ||
2451 AR_SREV_9565(ah))
Felix Fietkau60540692011-07-19 08:46:44 +02002452 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302453 else if (AR_SREV_9462(ah))
2454 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002455 else if (!AR_SREV_9280_20_OR_LATER(ah))
2456 chip_chainmask = 7;
2457 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2458 chip_chainmask = 3;
2459 else
2460 chip_chainmask = 7;
2461
Sujithf74df6f2009-02-09 13:27:24 +05302462 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002463 /*
2464 * For AR9271 we will temporarilly uses the rx chainmax as read from
2465 * the EEPROM.
2466 */
Sujith8147f5d2009-02-20 15:13:23 +05302467 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002468 !(eeval & AR5416_OPFLAGS_11A) &&
2469 !(AR_SREV_9271(ah)))
2470 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302471 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002472 else if (AR_SREV_9100(ah))
2473 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302474 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002475 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302476 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302477
Felix Fietkau60540692011-07-19 08:46:44 +02002478 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2479 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002480 ah->txchainmask = pCap->tx_chainmask;
2481 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002482
Felix Fietkau7a370812010-09-22 12:34:52 +02002483 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302484
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002485 /* enable key search for every frame in an aggregate */
2486 if (AR_SREV_9300_20_OR_LATER(ah))
2487 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2488
Bruno Randolfce2220d2010-09-17 11:36:25 +09002489 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2490
Felix Fietkau0db156e2011-03-23 20:57:29 +01002491 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302492 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2493 else
2494 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2495
Sujith5b5fa352010-03-17 14:25:15 +05302496 if (AR_SREV_9271(ah))
2497 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302498 else if (AR_DEVID_7010(ah))
2499 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302500 else if (AR_SREV_9300_20_OR_LATER(ah))
2501 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2502 else if (AR_SREV_9287_11_OR_LATER(ah))
2503 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002504 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302505 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002506 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302507 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2508 else
2509 pCap->num_gpio_pins = AR_NUM_GPIO;
2510
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302511 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302512 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302513 else
Sujithf1dc5602008-10-29 10:16:30 +05302514 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302515
Johannes Berg74e13062013-07-03 20:55:38 +02002516#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302517 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2518 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2519 ah->rfkill_gpio =
2520 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2521 ah->rfkill_polarity =
2522 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302523
2524 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2525 }
2526#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002527 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302528 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2529 else
2530 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302531
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302532 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302533 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2534 else
2535 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2536
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002537 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002538 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302539 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002540 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2541
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002542 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2543 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2544 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002545 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002546 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002547 } else {
2548 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002549 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002550 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002551 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002552
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002553 if (AR_SREV_9300_20_OR_LATER(ah))
2554 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2555
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002556 if (AR_SREV_9300_20_OR_LATER(ah))
2557 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2558
Felix Fietkaua42acef2010-09-22 12:34:54 +02002559 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002560 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2561
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302562 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002563 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2564 ant_div_ctl1 =
2565 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302566 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002567 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302568 ath_info(common, "Enable LNA combining\n");
2569 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002570 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302571 }
2572
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302573 if (AR_SREV_9300_20_OR_LATER(ah)) {
2574 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2575 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2576 }
2577
Sujith Manoharan06236e52012-09-16 08:07:12 +05302578 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302579 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302580 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302581 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302582 ath_info(common, "Enable LNA combining\n");
2583 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302584 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002585
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002586 if (ath9k_hw_dfs_tested(ah))
2587 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2588
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002589 tx_chainmask = pCap->tx_chainmask;
2590 rx_chainmask = pCap->rx_chainmask;
2591 while (tx_chainmask || rx_chainmask) {
2592 if (tx_chainmask & BIT(0))
2593 pCap->max_txchains++;
2594 if (rx_chainmask & BIT(0))
2595 pCap->max_rxchains++;
2596
2597 tx_chainmask >>= 1;
2598 rx_chainmask >>= 1;
2599 }
2600
Sujith Manoharana4a29542012-09-10 09:20:03 +05302601 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302602 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2603 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2604
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302605 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302606 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302607 }
2608
Sujith Manoharan846e4382013-06-03 09:19:24 +05302609 if (AR_SREV_9462(ah))
2610 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302611
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302612 if (AR_SREV_9300_20_OR_LATER(ah) &&
2613 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2614 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2615
Sujith Manoharan81dc75b2013-07-16 12:03:18 +05302616 /*
2617 * Fast channel change across bands is available
2618 * only for AR9462 and AR9565.
2619 */
2620 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2621 pCap->hw_caps |= ATH9K_HW_CAP_FCC_BAND_SWITCH;
2622
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002623 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002624}
2625
Sujithf1dc5602008-10-29 10:16:30 +05302626/****************************/
2627/* GPIO / RFKILL / Antennae */
2628/****************************/
2629
Sujithcbe61d82009-02-09 13:27:12 +05302630static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302631 u32 gpio, u32 type)
2632{
2633 int addr;
2634 u32 gpio_shift, tmp;
2635
2636 if (gpio > 11)
2637 addr = AR_GPIO_OUTPUT_MUX3;
2638 else if (gpio > 5)
2639 addr = AR_GPIO_OUTPUT_MUX2;
2640 else
2641 addr = AR_GPIO_OUTPUT_MUX1;
2642
2643 gpio_shift = (gpio % 6) * 5;
2644
2645 if (AR_SREV_9280_20_OR_LATER(ah)
2646 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2647 REG_RMW(ah, addr, (type << gpio_shift),
2648 (0x1f << gpio_shift));
2649 } else {
2650 tmp = REG_READ(ah, addr);
2651 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2652 tmp &= ~(0x1f << gpio_shift);
2653 tmp |= (type << gpio_shift);
2654 REG_WRITE(ah, addr, tmp);
2655 }
2656}
2657
Sujithcbe61d82009-02-09 13:27:12 +05302658void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302659{
2660 u32 gpio_shift;
2661
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002662 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302663
Sujith88c1f4f2010-06-30 14:46:31 +05302664 if (AR_DEVID_7010(ah)) {
2665 gpio_shift = gpio;
2666 REG_RMW(ah, AR7010_GPIO_OE,
2667 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2668 (AR7010_GPIO_OE_MASK << gpio_shift));
2669 return;
2670 }
Sujithf1dc5602008-10-29 10:16:30 +05302671
Sujith88c1f4f2010-06-30 14:46:31 +05302672 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302673 REG_RMW(ah,
2674 AR_GPIO_OE_OUT,
2675 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2676 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2677}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002678EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302679
Sujithcbe61d82009-02-09 13:27:12 +05302680u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302681{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302682#define MS_REG_READ(x, y) \
2683 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2684
Sujith2660b812009-02-09 13:27:26 +05302685 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302686 return 0xffffffff;
2687
Sujith88c1f4f2010-06-30 14:46:31 +05302688 if (AR_DEVID_7010(ah)) {
2689 u32 val;
2690 val = REG_READ(ah, AR7010_GPIO_IN);
2691 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2692 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002693 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2694 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002695 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302696 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002697 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302698 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002699 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302700 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002701 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302702 return MS_REG_READ(AR928X, gpio) != 0;
2703 else
2704 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302705}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002706EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302707
Sujithcbe61d82009-02-09 13:27:12 +05302708void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302709 u32 ah_signal_type)
2710{
2711 u32 gpio_shift;
2712
Sujith88c1f4f2010-06-30 14:46:31 +05302713 if (AR_DEVID_7010(ah)) {
2714 gpio_shift = gpio;
2715 REG_RMW(ah, AR7010_GPIO_OE,
2716 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2717 (AR7010_GPIO_OE_MASK << gpio_shift));
2718 return;
2719 }
2720
Sujithf1dc5602008-10-29 10:16:30 +05302721 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302722 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302723 REG_RMW(ah,
2724 AR_GPIO_OE_OUT,
2725 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2726 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2727}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002728EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302729
Sujithcbe61d82009-02-09 13:27:12 +05302730void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302731{
Sujith88c1f4f2010-06-30 14:46:31 +05302732 if (AR_DEVID_7010(ah)) {
2733 val = val ? 0 : 1;
2734 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2735 AR_GPIO_BIT(gpio));
2736 return;
2737 }
2738
Sujith5b5fa352010-03-17 14:25:15 +05302739 if (AR_SREV_9271(ah))
2740 val = ~val;
2741
Sujithf1dc5602008-10-29 10:16:30 +05302742 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2743 AR_GPIO_BIT(gpio));
2744}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002745EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302746
Sujithcbe61d82009-02-09 13:27:12 +05302747void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302748{
2749 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2750}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002751EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302752
Sujithf1dc5602008-10-29 10:16:30 +05302753/*********************/
2754/* General Operation */
2755/*********************/
2756
Sujithcbe61d82009-02-09 13:27:12 +05302757u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302758{
2759 u32 bits = REG_READ(ah, AR_RX_FILTER);
2760 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2761
2762 if (phybits & AR_PHY_ERR_RADAR)
2763 bits |= ATH9K_RX_FILTER_PHYRADAR;
2764 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2765 bits |= ATH9K_RX_FILTER_PHYERR;
2766
2767 return bits;
2768}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002769EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302770
Sujithcbe61d82009-02-09 13:27:12 +05302771void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302772{
2773 u32 phybits;
2774
Sujith7d0d0df2010-04-16 11:53:57 +05302775 ENABLE_REGWRITE_BUFFER(ah);
2776
Sujith Manoharana4a29542012-09-10 09:20:03 +05302777 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302778 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2779
Sujith7ea310b2009-09-03 12:08:43 +05302780 REG_WRITE(ah, AR_RX_FILTER, bits);
2781
Sujithf1dc5602008-10-29 10:16:30 +05302782 phybits = 0;
2783 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2784 phybits |= AR_PHY_ERR_RADAR;
2785 if (bits & ATH9K_RX_FILTER_PHYERR)
2786 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2787 REG_WRITE(ah, AR_PHY_ERR, phybits);
2788
2789 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002790 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302791 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002792 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302793
2794 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302795}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002796EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302797
Sujithcbe61d82009-02-09 13:27:12 +05302798bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302799{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302800 if (ath9k_hw_mci_is_enabled(ah))
2801 ar9003_mci_bt_gain_ctrl(ah);
2802
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302803 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2804 return false;
2805
2806 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002807 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302808 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302809}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002810EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302811
Sujithcbe61d82009-02-09 13:27:12 +05302812bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302813{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002814 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302815 return false;
2816
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302817 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2818 return false;
2819
2820 ath9k_hw_init_pll(ah, NULL);
2821 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302822}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002823EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302824
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002825static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302826{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002827 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002828
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002829 if (IS_CHAN_2GHZ(chan))
2830 gain_param = EEP_ANTENNA_GAIN_2G;
2831 else
2832 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302833
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002834 return ah->eep_ops->get_eeprom(ah, gain_param);
2835}
2836
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002837void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2838 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002839{
2840 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2841 struct ieee80211_channel *channel;
2842 int chan_pwr, new_pwr, max_gain;
2843 int ant_gain, ant_reduction = 0;
2844
2845 if (!chan)
2846 return;
2847
2848 channel = chan->chan;
2849 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2850 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2851 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2852
2853 ant_gain = get_antenna_gain(ah, chan);
2854 if (ant_gain > max_gain)
2855 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302856
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002857 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002858 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002859 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002860}
2861
2862void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2863{
2864 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2865 struct ath9k_channel *chan = ah->curchan;
2866 struct ieee80211_channel *channel = chan->chan;
2867
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002868 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002869 if (test)
2870 channel->max_power = MAX_RATE_POWER / 2;
2871
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002872 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002873
2874 if (test)
2875 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302876}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002877EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302878
Sujithcbe61d82009-02-09 13:27:12 +05302879void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302880{
Sujith2660b812009-02-09 13:27:26 +05302881 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302882}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002883EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302884
Sujithcbe61d82009-02-09 13:27:12 +05302885void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302886{
2887 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2888 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2889}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002890EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302891
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002892void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302893{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002894 struct ath_common *common = ath9k_hw_common(ah);
2895
2896 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2897 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2898 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302899}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002900EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302901
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002902#define ATH9K_MAX_TSF_READ 10
2903
Sujithcbe61d82009-02-09 13:27:12 +05302904u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302905{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002906 u32 tsf_lower, tsf_upper1, tsf_upper2;
2907 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302908
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002909 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2910 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2911 tsf_lower = REG_READ(ah, AR_TSF_L32);
2912 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2913 if (tsf_upper2 == tsf_upper1)
2914 break;
2915 tsf_upper1 = tsf_upper2;
2916 }
Sujithf1dc5602008-10-29 10:16:30 +05302917
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002918 WARN_ON( i == ATH9K_MAX_TSF_READ );
2919
2920 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302921}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002922EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302923
Sujithcbe61d82009-02-09 13:27:12 +05302924void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002925{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002926 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002927 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002928}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002929EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002930
Sujithcbe61d82009-02-09 13:27:12 +05302931void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302932{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002933 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2934 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002935 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002936 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002937
Sujithf1dc5602008-10-29 10:16:30 +05302938 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002939}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002940EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002941
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302942void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002943{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302944 if (set)
Sujith2660b812009-02-09 13:27:26 +05302945 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002946 else
Sujith2660b812009-02-09 13:27:26 +05302947 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002948}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002949EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002950
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002951void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002952{
Sujithf1dc5602008-10-29 10:16:30 +05302953 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002954
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002955 if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302956 macmode = AR_2040_JOINED_RX_CLEAR;
2957 else
2958 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002959
Sujithf1dc5602008-10-29 10:16:30 +05302960 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002961}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302962
2963/* HW Generic timers configuration */
2964
2965static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2966{
2967 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2968 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2969 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2970 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2971 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2972 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2973 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2974 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2975 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2976 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2977 AR_NDP2_TIMER_MODE, 0x0002},
2978 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2979 AR_NDP2_TIMER_MODE, 0x0004},
2980 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2981 AR_NDP2_TIMER_MODE, 0x0008},
2982 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2983 AR_NDP2_TIMER_MODE, 0x0010},
2984 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2985 AR_NDP2_TIMER_MODE, 0x0020},
2986 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2987 AR_NDP2_TIMER_MODE, 0x0040},
2988 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2989 AR_NDP2_TIMER_MODE, 0x0080}
2990};
2991
2992/* HW generic timer primitives */
2993
2994/* compute and clear index of rightmost 1 */
2995static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2996{
2997 u32 b;
2998
2999 b = *mask;
3000 b &= (0-b);
3001 *mask &= ~b;
3002 b *= debruijn32;
3003 b >>= 27;
3004
3005 return timer_table->gen_timer_index[b];
3006}
3007
Felix Fietkaudd347f22011-03-22 21:54:17 +01003008u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303009{
3010 return REG_READ(ah, AR_TSF_L32);
3011}
Felix Fietkaudd347f22011-03-22 21:54:17 +01003012EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303013
3014struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
3015 void (*trigger)(void *),
3016 void (*overflow)(void *),
3017 void *arg,
3018 u8 timer_index)
3019{
3020 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3021 struct ath_gen_timer *timer;
3022
3023 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00003024 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303025 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303026
3027 /* allocate a hardware generic timer slot */
3028 timer_table->timers[timer_index] = timer;
3029 timer->index = timer_index;
3030 timer->trigger = trigger;
3031 timer->overflow = overflow;
3032 timer->arg = arg;
3033
3034 return timer;
3035}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003036EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303037
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003038void ath9k_hw_gen_timer_start(struct ath_hw *ah,
3039 struct ath_gen_timer *timer,
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303040 u32 trig_timeout,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003041 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303042{
3043 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303044 u32 tsf, timer_next;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303045
3046 BUG_ON(!timer_period);
3047
3048 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
3049
3050 tsf = ath9k_hw_gettsf32(ah);
3051
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303052 timer_next = tsf + trig_timeout;
3053
Sujith Manoharan14335312013-06-18 10:13:39 +05303054 ath_dbg(ath9k_hw_common(ah), BTCOEX,
Joe Perches226afe62010-12-02 19:12:37 -08003055 "current tsf %x period %x timer_next %x\n",
3056 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303057
3058 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303059 * Program generic timer registers
3060 */
3061 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
3062 timer_next);
3063 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3064 timer_period);
3065 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3066 gen_tmr_configuration[timer->index].mode_mask);
3067
Sujith Manoharana4a29542012-09-10 09:20:03 +05303068 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303069 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303070 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303071 * to use. But we still follow the old rule, 0 - 7 use tsf and
3072 * 8 - 15 use tsf2.
3073 */
3074 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3075 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3076 (1 << timer->index));
3077 else
3078 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3079 (1 << timer->index));
3080 }
3081
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303082 /* Enable both trigger and thresh interrupt masks */
3083 REG_SET_BIT(ah, AR_IMR_S5,
3084 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3085 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303086}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003087EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303088
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003089void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303090{
3091 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3092
3093 if ((timer->index < AR_FIRST_NDP_TIMER) ||
3094 (timer->index >= ATH_MAX_GEN_TIMER)) {
3095 return;
3096 }
3097
3098 /* Clear generic timer enable bits. */
3099 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3100 gen_tmr_configuration[timer->index].mode_mask);
3101
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303102 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3103 /*
3104 * Need to switch back to TSF if it was using TSF2.
3105 */
3106 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3107 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3108 (1 << timer->index));
3109 }
3110 }
3111
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303112 /* Disable both trigger and thresh interrupt masks */
3113 REG_CLR_BIT(ah, AR_IMR_S5,
3114 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3115 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3116
3117 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303118}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003119EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303120
3121void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3122{
3123 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3124
3125 /* free the hardware generic timer slot */
3126 timer_table->timers[timer->index] = NULL;
3127 kfree(timer);
3128}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003129EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303130
3131/*
3132 * Generic Timer Interrupts handling
3133 */
3134void ath_gen_timer_isr(struct ath_hw *ah)
3135{
3136 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3137 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003138 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303139 u32 trigger_mask, thresh_mask, index;
3140
3141 /* get hardware generic timer interrupt status */
3142 trigger_mask = ah->intr_gen_timer_trigger;
3143 thresh_mask = ah->intr_gen_timer_thresh;
3144 trigger_mask &= timer_table->timer_mask.val;
3145 thresh_mask &= timer_table->timer_mask.val;
3146
3147 trigger_mask &= ~thresh_mask;
3148
3149 while (thresh_mask) {
3150 index = rightmost_index(timer_table, &thresh_mask);
3151 timer = timer_table->timers[index];
3152 BUG_ON(!timer);
Sujith Manoharan14335312013-06-18 10:13:39 +05303153 ath_dbg(common, BTCOEX, "TSF overflow for Gen timer %d\n",
Joe Perchesd2182b62011-12-15 14:55:53 -08003154 index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303155 timer->overflow(timer->arg);
3156 }
3157
3158 while (trigger_mask) {
3159 index = rightmost_index(timer_table, &trigger_mask);
3160 timer = timer_table->timers[index];
3161 BUG_ON(!timer);
Sujith Manoharan14335312013-06-18 10:13:39 +05303162 ath_dbg(common, BTCOEX,
Joe Perches226afe62010-12-02 19:12:37 -08003163 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303164 timer->trigger(timer->arg);
3165 }
3166}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003167EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003168
Sujith05020d22010-03-17 14:25:23 +05303169/********/
3170/* HTC */
3171/********/
3172
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003173static struct {
3174 u32 version;
3175 const char * name;
3176} ath_mac_bb_names[] = {
3177 /* Devices with external radios */
3178 { AR_SREV_VERSION_5416_PCI, "5416" },
3179 { AR_SREV_VERSION_5416_PCIE, "5418" },
3180 { AR_SREV_VERSION_9100, "9100" },
3181 { AR_SREV_VERSION_9160, "9160" },
3182 /* Single-chip solutions */
3183 { AR_SREV_VERSION_9280, "9280" },
3184 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003185 { AR_SREV_VERSION_9287, "9287" },
3186 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003187 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003188 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003189 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303190 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303191 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003192 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303193 { AR_SREV_VERSION_9565, "9565" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003194};
3195
3196/* For devices with external radios */
3197static struct {
3198 u16 version;
3199 const char * name;
3200} ath_rf_names[] = {
3201 { 0, "5133" },
3202 { AR_RAD5133_SREV_MAJOR, "5133" },
3203 { AR_RAD5122_SREV_MAJOR, "5122" },
3204 { AR_RAD2133_SREV_MAJOR, "2133" },
3205 { AR_RAD2122_SREV_MAJOR, "2122" }
3206};
3207
3208/*
3209 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3210 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003211static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003212{
3213 int i;
3214
3215 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3216 if (ath_mac_bb_names[i].version == mac_bb_version) {
3217 return ath_mac_bb_names[i].name;
3218 }
3219 }
3220
3221 return "????";
3222}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003223
3224/*
3225 * Return the RF name. "????" is returned if the RF is unknown.
3226 * Used for devices with external radios.
3227 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003228static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003229{
3230 int i;
3231
3232 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3233 if (ath_rf_names[i].version == rf_version) {
3234 return ath_rf_names[i].name;
3235 }
3236 }
3237
3238 return "????";
3239}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003240
3241void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3242{
3243 int used;
3244
3245 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003246 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003247 used = scnprintf(hw_name, len,
3248 "Atheros AR%s Rev:%x",
3249 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3250 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003251 }
3252 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003253 used = scnprintf(hw_name, len,
3254 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3255 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3256 ah->hw_version.macRev,
3257 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3258 & AR_RADIO_SREV_MAJOR)),
3259 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003260 }
3261
3262 hw_name[used] = '\0';
3263}
3264EXPORT_SYMBOL(ath9k_hw_name);