blob: cc3575b5783fdb71bb572744f9a8ed395c7b520d [file] [log] [blame]
Mark Brown2159ad92012-10-11 11:54:02 +09001/*
2 * wm_adsp.c -- Wolfson ADSP support
3 *
4 * Copyright 2012 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/firmware.h>
Mark Browncf17c832013-01-30 14:37:23 +080018#include <linux/list.h>
Mark Brown2159ad92012-10-11 11:54:02 +090019#include <linux/pm.h>
20#include <linux/pm_runtime.h>
21#include <linux/regmap.h>
Mark Brown973838a2012-11-28 17:20:32 +000022#include <linux/regulator/consumer.h>
Mark Brown2159ad92012-10-11 11:54:02 +090023#include <linux/slab.h>
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +010024#include <linux/workqueue.h>
Mark Brown2159ad92012-10-11 11:54:02 +090025#include <sound/core.h>
26#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
29#include <sound/jack.h>
30#include <sound/initval.h>
31#include <sound/tlv.h>
32
33#include <linux/mfd/arizona/registers.h>
34
Mark Browndc914282013-02-18 19:09:23 +000035#include "arizona.h"
Mark Brown2159ad92012-10-11 11:54:02 +090036#include "wm_adsp.h"
37
38#define adsp_crit(_dsp, fmt, ...) \
39 dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
40#define adsp_err(_dsp, fmt, ...) \
41 dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
42#define adsp_warn(_dsp, fmt, ...) \
43 dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
44#define adsp_info(_dsp, fmt, ...) \
45 dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
46#define adsp_dbg(_dsp, fmt, ...) \
47 dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
48
49#define ADSP1_CONTROL_1 0x00
50#define ADSP1_CONTROL_2 0x02
51#define ADSP1_CONTROL_3 0x03
52#define ADSP1_CONTROL_4 0x04
53#define ADSP1_CONTROL_5 0x06
54#define ADSP1_CONTROL_6 0x07
55#define ADSP1_CONTROL_7 0x08
56#define ADSP1_CONTROL_8 0x09
57#define ADSP1_CONTROL_9 0x0A
58#define ADSP1_CONTROL_10 0x0B
59#define ADSP1_CONTROL_11 0x0C
60#define ADSP1_CONTROL_12 0x0D
61#define ADSP1_CONTROL_13 0x0F
62#define ADSP1_CONTROL_14 0x10
63#define ADSP1_CONTROL_15 0x11
64#define ADSP1_CONTROL_16 0x12
65#define ADSP1_CONTROL_17 0x13
66#define ADSP1_CONTROL_18 0x14
67#define ADSP1_CONTROL_19 0x16
68#define ADSP1_CONTROL_20 0x17
69#define ADSP1_CONTROL_21 0x18
70#define ADSP1_CONTROL_22 0x1A
71#define ADSP1_CONTROL_23 0x1B
72#define ADSP1_CONTROL_24 0x1C
73#define ADSP1_CONTROL_25 0x1E
74#define ADSP1_CONTROL_26 0x20
75#define ADSP1_CONTROL_27 0x21
76#define ADSP1_CONTROL_28 0x22
77#define ADSP1_CONTROL_29 0x23
78#define ADSP1_CONTROL_30 0x24
79#define ADSP1_CONTROL_31 0x26
80
81/*
82 * ADSP1 Control 19
83 */
84#define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
85#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
86#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
87
88
89/*
90 * ADSP1 Control 30
91 */
92#define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
93#define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
94#define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
95#define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
96#define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
97#define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
98#define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
99#define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
100#define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
101#define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
102#define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
103#define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
104#define ADSP1_START 0x0001 /* DSP1_START */
105#define ADSP1_START_MASK 0x0001 /* DSP1_START */
106#define ADSP1_START_SHIFT 0 /* DSP1_START */
107#define ADSP1_START_WIDTH 1 /* DSP1_START */
108
Chris Rattray94e205b2013-01-18 08:43:09 +0000109/*
110 * ADSP1 Control 31
111 */
112#define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
113#define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
114#define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
115
Mark Brown2d30b572013-01-28 20:18:17 +0800116#define ADSP2_CONTROL 0x0
117#define ADSP2_CLOCKING 0x1
118#define ADSP2_STATUS1 0x4
119#define ADSP2_WDMA_CONFIG_1 0x30
120#define ADSP2_WDMA_CONFIG_2 0x31
121#define ADSP2_RDMA_CONFIG_1 0x34
Mark Brown2159ad92012-10-11 11:54:02 +0900122
123/*
124 * ADSP2 Control
125 */
126
127#define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
128#define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
129#define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
130#define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
131#define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
132#define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
133#define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
134#define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
135#define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
136#define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
137#define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
138#define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
139#define ADSP2_START 0x0001 /* DSP1_START */
140#define ADSP2_START_MASK 0x0001 /* DSP1_START */
141#define ADSP2_START_SHIFT 0 /* DSP1_START */
142#define ADSP2_START_WIDTH 1 /* DSP1_START */
143
144/*
Mark Brown973838a2012-11-28 17:20:32 +0000145 * ADSP2 clocking
146 */
147#define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
148#define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
149#define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
150
151/*
Mark Brown2159ad92012-10-11 11:54:02 +0900152 * ADSP2 Status 1
153 */
154#define ADSP2_RAM_RDY 0x0001
155#define ADSP2_RAM_RDY_MASK 0x0001
156#define ADSP2_RAM_RDY_SHIFT 0
157#define ADSP2_RAM_RDY_WIDTH 1
158
Mark Browncf17c832013-01-30 14:37:23 +0800159struct wm_adsp_buf {
160 struct list_head list;
161 void *buf;
162};
163
164static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
165 struct list_head *list)
166{
167 struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
168
169 if (buf == NULL)
170 return NULL;
171
172 buf->buf = kmemdup(src, len, GFP_KERNEL | GFP_DMA);
173 if (!buf->buf) {
174 kfree(buf);
175 return NULL;
176 }
177
178 if (list)
179 list_add_tail(&buf->list, list);
180
181 return buf;
182}
183
184static void wm_adsp_buf_free(struct list_head *list)
185{
186 while (!list_empty(list)) {
187 struct wm_adsp_buf *buf = list_first_entry(list,
188 struct wm_adsp_buf,
189 list);
190 list_del(&buf->list);
191 kfree(buf->buf);
192 kfree(buf);
193 }
194}
195
Mark Brown36e8fe92013-01-25 17:47:48 +0800196#define WM_ADSP_NUM_FW 4
Mark Brown1023dbd2013-01-11 22:58:28 +0000197
Mark Browndd84f922013-03-08 15:25:58 +0800198#define WM_ADSP_FW_MBC_VSS 0
199#define WM_ADSP_FW_TX 1
200#define WM_ADSP_FW_TX_SPK 2
201#define WM_ADSP_FW_RX_ANC 3
202
Mark Brown1023dbd2013-01-11 22:58:28 +0000203static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
Mark Browndd84f922013-03-08 15:25:58 +0800204 [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
205 [WM_ADSP_FW_TX] = "Tx",
206 [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
207 [WM_ADSP_FW_RX_ANC] = "Rx ANC",
Mark Brown1023dbd2013-01-11 22:58:28 +0000208};
209
210static struct {
211 const char *file;
212} wm_adsp_fw[WM_ADSP_NUM_FW] = {
Mark Browndd84f922013-03-08 15:25:58 +0800213 [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
214 [WM_ADSP_FW_TX] = { .file = "tx" },
215 [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
216 [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
Mark Brown1023dbd2013-01-11 22:58:28 +0000217};
218
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100219struct wm_coeff_ctl_ops {
220 int (*xget)(struct snd_kcontrol *kcontrol,
221 struct snd_ctl_elem_value *ucontrol);
222 int (*xput)(struct snd_kcontrol *kcontrol,
223 struct snd_ctl_elem_value *ucontrol);
224 int (*xinfo)(struct snd_kcontrol *kcontrol,
225 struct snd_ctl_elem_info *uinfo);
226};
227
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100228struct wm_coeff_ctl {
229 const char *name;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100230 struct wm_adsp_alg_region region;
231 struct wm_coeff_ctl_ops ops;
232 struct wm_adsp *adsp;
233 void *private;
234 unsigned int enabled:1;
235 struct list_head list;
236 void *cache;
237 size_t len;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100238 unsigned int set:1;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100239 struct snd_kcontrol *kcontrol;
240};
241
Mark Brown1023dbd2013-01-11 22:58:28 +0000242static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
243 struct snd_ctl_elem_value *ucontrol)
244{
245 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
246 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
247 struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
248
249 ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;
250
251 return 0;
252}
253
254static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
255 struct snd_ctl_elem_value *ucontrol)
256{
257 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
258 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
259 struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
260
261 if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
262 return 0;
263
264 if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
265 return -EINVAL;
266
267 if (adsp[e->shift_l].running)
268 return -EBUSY;
269
Mark Brown31522762013-01-30 20:11:01 +0800270 adsp[e->shift_l].fw = ucontrol->value.integer.value[0];
Mark Brown1023dbd2013-01-11 22:58:28 +0000271
272 return 0;
273}
274
275static const struct soc_enum wm_adsp_fw_enum[] = {
276 SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
277 SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
278 SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
279 SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
280};
281
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000282const struct snd_kcontrol_new wm_adsp1_fw_controls[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000283 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
284 wm_adsp_fw_get, wm_adsp_fw_put),
285 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
286 wm_adsp_fw_get, wm_adsp_fw_put),
287 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
288 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000289};
290EXPORT_SYMBOL_GPL(wm_adsp1_fw_controls);
291
292#if IS_ENABLED(CONFIG_SND_SOC_ARIZONA)
293static const struct soc_enum wm_adsp2_rate_enum[] = {
Mark Browndc914282013-02-18 19:09:23 +0000294 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
295 ARIZONA_DSP1_RATE_SHIFT, 0xf,
296 ARIZONA_RATE_ENUM_SIZE,
297 arizona_rate_text, arizona_rate_val),
298 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
299 ARIZONA_DSP1_RATE_SHIFT, 0xf,
300 ARIZONA_RATE_ENUM_SIZE,
301 arizona_rate_text, arizona_rate_val),
302 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
303 ARIZONA_DSP1_RATE_SHIFT, 0xf,
304 ARIZONA_RATE_ENUM_SIZE,
305 arizona_rate_text, arizona_rate_val),
Charles Keepax5be9c5b2013-06-14 14:19:36 +0100306 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP4_CONTROL_1,
Mark Browndc914282013-02-18 19:09:23 +0000307 ARIZONA_DSP1_RATE_SHIFT, 0xf,
308 ARIZONA_RATE_ENUM_SIZE,
309 arizona_rate_text, arizona_rate_val),
310};
311
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000312const struct snd_kcontrol_new wm_adsp2_fw_controls[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000313 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
314 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000315 SOC_ENUM("DSP1 Rate", wm_adsp2_rate_enum[0]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000316 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
317 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000318 SOC_ENUM("DSP2 Rate", wm_adsp2_rate_enum[1]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000319 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
320 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000321 SOC_ENUM("DSP3 Rate", wm_adsp2_rate_enum[2]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000322 SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
323 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000324 SOC_ENUM("DSP4 Rate", wm_adsp2_rate_enum[3]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000325};
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000326EXPORT_SYMBOL_GPL(wm_adsp2_fw_controls);
327#endif
Mark Brown2159ad92012-10-11 11:54:02 +0900328
329static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
330 int type)
331{
332 int i;
333
334 for (i = 0; i < dsp->num_mems; i++)
335 if (dsp->mem[i].type == type)
336 return &dsp->mem[i];
337
338 return NULL;
339}
340
Mark Brown45b9ee72013-01-08 16:02:06 +0000341static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
342 unsigned int offset)
343{
344 switch (region->type) {
345 case WMFW_ADSP1_PM:
346 return region->base + (offset * 3);
347 case WMFW_ADSP1_DM:
348 return region->base + (offset * 2);
349 case WMFW_ADSP2_XM:
350 return region->base + (offset * 2);
351 case WMFW_ADSP2_YM:
352 return region->base + (offset * 2);
353 case WMFW_ADSP1_ZM:
354 return region->base + (offset * 2);
355 default:
356 WARN_ON(NULL != "Unknown memory region type");
357 return offset;
358 }
359}
360
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100361static int wm_coeff_info(struct snd_kcontrol *kcontrol,
362 struct snd_ctl_elem_info *uinfo)
363{
364 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
365
366 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
367 uinfo->count = ctl->len;
368 return 0;
369}
370
371static int wm_coeff_write_control(struct snd_kcontrol *kcontrol,
372 const void *buf, size_t len)
373{
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100374 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
375 struct wm_adsp_alg_region *region = &ctl->region;
376 const struct wm_adsp_region *mem;
377 struct wm_adsp *adsp = ctl->adsp;
378 void *scratch;
379 int ret;
380 unsigned int reg;
381
382 mem = wm_adsp_find_region(adsp, region->type);
383 if (!mem) {
384 adsp_err(adsp, "No base for region %x\n",
385 region->type);
386 return -EINVAL;
387 }
388
389 reg = ctl->region.base;
390 reg = wm_adsp_region_to_reg(mem, reg);
391
392 scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
393 if (!scratch)
394 return -ENOMEM;
395
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100396 ret = regmap_raw_write(adsp->regmap, reg, scratch,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100397 ctl->len);
398 if (ret) {
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +0000399 adsp_err(adsp, "Failed to write %zu bytes to %x: %d\n",
400 ctl->len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100401 kfree(scratch);
402 return ret;
403 }
Dimitris Papastamos562c5e62013-11-01 15:56:55 +0000404 adsp_dbg(adsp, "Wrote %zu bytes to %x\n", ctl->len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100405
406 kfree(scratch);
407
408 return 0;
409}
410
411static int wm_coeff_put(struct snd_kcontrol *kcontrol,
412 struct snd_ctl_elem_value *ucontrol)
413{
414 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
415 char *p = ucontrol->value.bytes.data;
416
417 memcpy(ctl->cache, p, ctl->len);
418
419 if (!ctl->enabled) {
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100420 ctl->set = 1;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100421 return 0;
422 }
423
424 return wm_coeff_write_control(kcontrol, p, ctl->len);
425}
426
427static int wm_coeff_read_control(struct snd_kcontrol *kcontrol,
428 void *buf, size_t len)
429{
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100430 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
431 struct wm_adsp_alg_region *region = &ctl->region;
432 const struct wm_adsp_region *mem;
433 struct wm_adsp *adsp = ctl->adsp;
434 void *scratch;
435 int ret;
436 unsigned int reg;
437
438 mem = wm_adsp_find_region(adsp, region->type);
439 if (!mem) {
440 adsp_err(adsp, "No base for region %x\n",
441 region->type);
442 return -EINVAL;
443 }
444
445 reg = ctl->region.base;
446 reg = wm_adsp_region_to_reg(mem, reg);
447
448 scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
449 if (!scratch)
450 return -ENOMEM;
451
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100452 ret = regmap_raw_read(adsp->regmap, reg, scratch, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100453 if (ret) {
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +0000454 adsp_err(adsp, "Failed to read %zu bytes from %x: %d\n",
455 ctl->len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100456 kfree(scratch);
457 return ret;
458 }
Dimitris Papastamos562c5e62013-11-01 15:56:55 +0000459 adsp_dbg(adsp, "Read %zu bytes from %x\n", ctl->len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100460
461 memcpy(buf, scratch, ctl->len);
462 kfree(scratch);
463
464 return 0;
465}
466
467static int wm_coeff_get(struct snd_kcontrol *kcontrol,
468 struct snd_ctl_elem_value *ucontrol)
469{
470 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
471 char *p = ucontrol->value.bytes.data;
472
473 memcpy(p, ctl->cache, ctl->len);
474 return 0;
475}
476
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100477struct wmfw_ctl_work {
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100478 struct wm_adsp *adsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100479 struct wm_coeff_ctl *ctl;
480 struct work_struct work;
481};
482
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100483static int wmfw_add_ctl(struct wm_adsp *adsp, struct wm_coeff_ctl *ctl)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100484{
485 struct snd_kcontrol_new *kcontrol;
486 int ret;
487
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100488 if (!ctl || !ctl->name)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100489 return -EINVAL;
490
491 kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
492 if (!kcontrol)
493 return -ENOMEM;
494 kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
495
496 kcontrol->name = ctl->name;
497 kcontrol->info = wm_coeff_info;
498 kcontrol->get = wm_coeff_get;
499 kcontrol->put = wm_coeff_put;
500 kcontrol->private_value = (unsigned long)ctl;
501
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100502 ret = snd_soc_add_card_controls(adsp->card,
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100503 kcontrol, 1);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100504 if (ret < 0)
505 goto err_kcontrol;
506
507 kfree(kcontrol);
508
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100509 ctl->kcontrol = snd_soc_card_get_kcontrol(adsp->card,
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100510 ctl->name);
511
512 list_add(&ctl->list, &adsp->ctl_list);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100513 return 0;
514
515err_kcontrol:
516 kfree(kcontrol);
517 return ret;
518}
519
Mark Brown2159ad92012-10-11 11:54:02 +0900520static int wm_adsp_load(struct wm_adsp *dsp)
521{
Mark Browncf17c832013-01-30 14:37:23 +0800522 LIST_HEAD(buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +0900523 const struct firmware *firmware;
524 struct regmap *regmap = dsp->regmap;
525 unsigned int pos = 0;
526 const struct wmfw_header *header;
527 const struct wmfw_adsp1_sizes *adsp1_sizes;
528 const struct wmfw_adsp2_sizes *adsp2_sizes;
529 const struct wmfw_footer *footer;
530 const struct wmfw_region *region;
531 const struct wm_adsp_region *mem;
532 const char *region_name;
533 char *file, *text;
Mark Browncf17c832013-01-30 14:37:23 +0800534 struct wm_adsp_buf *buf;
Mark Brown2159ad92012-10-11 11:54:02 +0900535 unsigned int reg;
536 int regions = 0;
537 int ret, offset, type, sizes;
538
539 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
540 if (file == NULL)
541 return -ENOMEM;
542
Mark Brown1023dbd2013-01-11 22:58:28 +0000543 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
544 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad92012-10-11 11:54:02 +0900545 file[PAGE_SIZE - 1] = '\0';
546
547 ret = request_firmware(&firmware, file, dsp->dev);
548 if (ret != 0) {
549 adsp_err(dsp, "Failed to request '%s'\n", file);
550 goto out;
551 }
552 ret = -EINVAL;
553
554 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
555 if (pos >= firmware->size) {
556 adsp_err(dsp, "%s: file too short, %zu bytes\n",
557 file, firmware->size);
558 goto out_fw;
559 }
560
561 header = (void*)&firmware->data[0];
562
563 if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
564 adsp_err(dsp, "%s: invalid magic\n", file);
565 goto out_fw;
566 }
567
568 if (header->ver != 0) {
569 adsp_err(dsp, "%s: unknown file format %d\n",
570 file, header->ver);
571 goto out_fw;
572 }
573
574 if (header->core != dsp->type) {
575 adsp_err(dsp, "%s: invalid core %d != %d\n",
576 file, header->core, dsp->type);
577 goto out_fw;
578 }
579
580 switch (dsp->type) {
581 case WMFW_ADSP1:
582 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
583 adsp1_sizes = (void *)&(header[1]);
584 footer = (void *)&(adsp1_sizes[1]);
585 sizes = sizeof(*adsp1_sizes);
586
587 adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
588 file, le32_to_cpu(adsp1_sizes->dm),
589 le32_to_cpu(adsp1_sizes->pm),
590 le32_to_cpu(adsp1_sizes->zm));
591 break;
592
593 case WMFW_ADSP2:
594 pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
595 adsp2_sizes = (void *)&(header[1]);
596 footer = (void *)&(adsp2_sizes[1]);
597 sizes = sizeof(*adsp2_sizes);
598
599 adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
600 file, le32_to_cpu(adsp2_sizes->xm),
601 le32_to_cpu(adsp2_sizes->ym),
602 le32_to_cpu(adsp2_sizes->pm),
603 le32_to_cpu(adsp2_sizes->zm));
604 break;
605
606 default:
607 BUG_ON(NULL == "Unknown DSP type");
608 goto out_fw;
609 }
610
611 if (le32_to_cpu(header->len) != sizeof(*header) +
612 sizes + sizeof(*footer)) {
613 adsp_err(dsp, "%s: unexpected header length %d\n",
614 file, le32_to_cpu(header->len));
615 goto out_fw;
616 }
617
618 adsp_dbg(dsp, "%s: timestamp %llu\n", file,
619 le64_to_cpu(footer->timestamp));
620
621 while (pos < firmware->size &&
622 pos - firmware->size > sizeof(*region)) {
623 region = (void *)&(firmware->data[pos]);
624 region_name = "Unknown";
625 reg = 0;
626 text = NULL;
627 offset = le32_to_cpu(region->offset) & 0xffffff;
628 type = be32_to_cpu(region->type) & 0xff;
629 mem = wm_adsp_find_region(dsp, type);
630
631 switch (type) {
632 case WMFW_NAME_TEXT:
633 region_name = "Firmware name";
634 text = kzalloc(le32_to_cpu(region->len) + 1,
635 GFP_KERNEL);
636 break;
637 case WMFW_INFO_TEXT:
638 region_name = "Information";
639 text = kzalloc(le32_to_cpu(region->len) + 1,
640 GFP_KERNEL);
641 break;
642 case WMFW_ABSOLUTE:
643 region_name = "Absolute";
644 reg = offset;
645 break;
646 case WMFW_ADSP1_PM:
647 BUG_ON(!mem);
648 region_name = "PM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000649 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900650 break;
651 case WMFW_ADSP1_DM:
652 BUG_ON(!mem);
653 region_name = "DM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000654 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900655 break;
656 case WMFW_ADSP2_XM:
657 BUG_ON(!mem);
658 region_name = "XM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000659 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900660 break;
661 case WMFW_ADSP2_YM:
662 BUG_ON(!mem);
663 region_name = "YM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000664 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900665 break;
666 case WMFW_ADSP1_ZM:
667 BUG_ON(!mem);
668 region_name = "ZM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000669 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900670 break;
671 default:
672 adsp_warn(dsp,
673 "%s.%d: Unknown region type %x at %d(%x)\n",
674 file, regions, type, pos, pos);
675 break;
676 }
677
678 adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
679 regions, le32_to_cpu(region->len), offset,
680 region_name);
681
682 if (text) {
683 memcpy(text, region->data, le32_to_cpu(region->len));
684 adsp_info(dsp, "%s: %s\n", file, text);
685 kfree(text);
686 }
687
688 if (reg) {
Mark Browncf17c832013-01-30 14:37:23 +0800689 buf = wm_adsp_buf_alloc(region->data,
690 le32_to_cpu(region->len),
691 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +0000692 if (!buf) {
693 adsp_err(dsp, "Out of memory\n");
Dimitris Papastamos73288232013-11-01 15:56:53 +0000694 ret = -ENOMEM;
695 goto out_fw;
Mark Browna76fefa2013-01-07 19:03:17 +0000696 }
697
Mark Browncf17c832013-01-30 14:37:23 +0800698 ret = regmap_raw_write_async(regmap, reg, buf->buf,
699 le32_to_cpu(region->len));
Mark Brown2159ad92012-10-11 11:54:02 +0900700 if (ret != 0) {
701 adsp_err(dsp,
702 "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
703 file, regions,
704 le32_to_cpu(region->len), offset,
705 region_name, ret);
706 goto out_fw;
707 }
708 }
709
710 pos += le32_to_cpu(region->len) + sizeof(*region);
711 regions++;
712 }
Mark Browncf17c832013-01-30 14:37:23 +0800713
714 ret = regmap_async_complete(regmap);
715 if (ret != 0) {
716 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
717 goto out_fw;
718 }
719
Mark Brown2159ad92012-10-11 11:54:02 +0900720 if (pos > firmware->size)
721 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
722 file, regions, pos - firmware->size);
723
724out_fw:
Mark Browncf17c832013-01-30 14:37:23 +0800725 regmap_async_complete(regmap);
726 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +0900727 release_firmware(firmware);
728out:
729 kfree(file);
730
731 return ret;
732}
733
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100734static int wm_coeff_init_control_caches(struct wm_adsp *adsp)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100735{
736 struct wm_coeff_ctl *ctl;
737 int ret;
738
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100739 list_for_each_entry(ctl, &adsp->ctl_list, list) {
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100740 if (!ctl->enabled || ctl->set)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100741 continue;
742 ret = wm_coeff_read_control(ctl->kcontrol,
743 ctl->cache,
744 ctl->len);
745 if (ret < 0)
746 return ret;
747 }
748
749 return 0;
750}
751
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100752static int wm_coeff_sync_controls(struct wm_adsp *adsp)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100753{
754 struct wm_coeff_ctl *ctl;
755 int ret;
756
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100757 list_for_each_entry(ctl, &adsp->ctl_list, list) {
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100758 if (!ctl->enabled)
759 continue;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100760 if (ctl->set) {
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100761 ret = wm_coeff_write_control(ctl->kcontrol,
762 ctl->cache,
763 ctl->len);
764 if (ret < 0)
765 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100766 }
767 }
768
769 return 0;
770}
771
772static void wm_adsp_ctl_work(struct work_struct *work)
773{
774 struct wmfw_ctl_work *ctl_work = container_of(work,
775 struct wmfw_ctl_work,
776 work);
777
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100778 wmfw_add_ctl(ctl_work->adsp, ctl_work->ctl);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100779 kfree(ctl_work);
780}
781
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100782static int wm_adsp_create_control(struct wm_adsp *dsp,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100783 const struct wm_adsp_alg_region *region)
784
785{
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100786 struct wm_coeff_ctl *ctl;
787 struct wmfw_ctl_work *ctl_work;
788 char *name;
789 char *region_name;
790 int ret;
791
792 name = kmalloc(PAGE_SIZE, GFP_KERNEL);
793 if (!name)
794 return -ENOMEM;
795
796 switch (region->type) {
797 case WMFW_ADSP1_PM:
798 region_name = "PM";
799 break;
800 case WMFW_ADSP1_DM:
801 region_name = "DM";
802 break;
803 case WMFW_ADSP2_XM:
804 region_name = "XM";
805 break;
806 case WMFW_ADSP2_YM:
807 region_name = "YM";
808 break;
809 case WMFW_ADSP1_ZM:
810 region_name = "ZM";
811 break;
812 default:
Dan Carpenter9dbce042013-05-14 15:02:44 +0300813 ret = -EINVAL;
814 goto err_name;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100815 }
816
817 snprintf(name, PAGE_SIZE, "DSP%d %s %x",
818 dsp->num, region_name, region->alg);
819
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100820 list_for_each_entry(ctl, &dsp->ctl_list,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100821 list) {
822 if (!strcmp(ctl->name, name)) {
823 if (!ctl->enabled)
824 ctl->enabled = 1;
Dan Carpenter9dbce042013-05-14 15:02:44 +0300825 goto found;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100826 }
827 }
828
829 ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
830 if (!ctl) {
831 ret = -ENOMEM;
832 goto err_name;
833 }
834 ctl->region = *region;
835 ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
836 if (!ctl->name) {
837 ret = -ENOMEM;
838 goto err_ctl;
839 }
840 ctl->enabled = 1;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100841 ctl->set = 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100842 ctl->ops.xget = wm_coeff_get;
843 ctl->ops.xput = wm_coeff_put;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100844 ctl->adsp = dsp;
845
846 ctl->len = region->len;
847 ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
848 if (!ctl->cache) {
849 ret = -ENOMEM;
850 goto err_ctl_name;
851 }
852
853 ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
854 if (!ctl_work) {
855 ret = -ENOMEM;
856 goto err_ctl_cache;
857 }
858
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100859 ctl_work->adsp = dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100860 ctl_work->ctl = ctl;
861 INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
862 schedule_work(&ctl_work->work);
863
Dan Carpenter9dbce042013-05-14 15:02:44 +0300864found:
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100865 kfree(name);
866
867 return 0;
868
869err_ctl_cache:
870 kfree(ctl->cache);
871err_ctl_name:
872 kfree(ctl->name);
873err_ctl:
874 kfree(ctl);
875err_name:
876 kfree(name);
877 return ret;
878}
879
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100880static int wm_adsp_setup_algs(struct wm_adsp *dsp)
Mark Browndb405172012-10-26 19:30:40 +0100881{
882 struct regmap *regmap = dsp->regmap;
883 struct wmfw_adsp1_id_hdr adsp1_id;
884 struct wmfw_adsp2_id_hdr adsp2_id;
885 struct wmfw_adsp1_alg_hdr *adsp1_alg;
886 struct wmfw_adsp2_alg_hdr *adsp2_alg;
Mark Brownd62f4bc2012-12-19 14:00:30 +0000887 void *alg, *buf;
Mark Brown471f4882013-01-08 16:09:31 +0000888 struct wm_adsp_alg_region *region;
Mark Browndb405172012-10-26 19:30:40 +0100889 const struct wm_adsp_region *mem;
890 unsigned int pos, term;
Mark Brownd62f4bc2012-12-19 14:00:30 +0000891 size_t algs, buf_size;
Mark Browndb405172012-10-26 19:30:40 +0100892 __be32 val;
893 int i, ret;
894
895 switch (dsp->type) {
896 case WMFW_ADSP1:
897 mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
898 break;
899 case WMFW_ADSP2:
900 mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
901 break;
902 default:
903 mem = NULL;
904 break;
905 }
906
907 if (mem == NULL) {
908 BUG_ON(mem != NULL);
909 return -EINVAL;
910 }
911
912 switch (dsp->type) {
913 case WMFW_ADSP1:
914 ret = regmap_raw_read(regmap, mem->base, &adsp1_id,
915 sizeof(adsp1_id));
916 if (ret != 0) {
917 adsp_err(dsp, "Failed to read algorithm info: %d\n",
918 ret);
919 return ret;
920 }
921
Mark Brownd62f4bc2012-12-19 14:00:30 +0000922 buf = &adsp1_id;
923 buf_size = sizeof(adsp1_id);
924
Mark Browndb405172012-10-26 19:30:40 +0100925 algs = be32_to_cpu(adsp1_id.algs);
Mark Brownf395a212013-03-05 22:39:54 +0800926 dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
Mark Browndb405172012-10-26 19:30:40 +0100927 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
Mark Brownf395a212013-03-05 22:39:54 +0800928 dsp->fw_id,
Mark Browndb405172012-10-26 19:30:40 +0100929 (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
930 (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
931 be32_to_cpu(adsp1_id.fw.ver) & 0xff,
932 algs);
933
Mark Brownac500092013-04-09 17:08:24 +0100934 region = kzalloc(sizeof(*region), GFP_KERNEL);
935 if (!region)
936 return -ENOMEM;
937 region->type = WMFW_ADSP1_ZM;
938 region->alg = be32_to_cpu(adsp1_id.fw.id);
939 region->base = be32_to_cpu(adsp1_id.zm);
940 list_add_tail(&region->list, &dsp->alg_regions);
941
942 region = kzalloc(sizeof(*region), GFP_KERNEL);
943 if (!region)
944 return -ENOMEM;
945 region->type = WMFW_ADSP1_DM;
946 region->alg = be32_to_cpu(adsp1_id.fw.id);
947 region->base = be32_to_cpu(adsp1_id.dm);
948 list_add_tail(&region->list, &dsp->alg_regions);
949
Mark Browndb405172012-10-26 19:30:40 +0100950 pos = sizeof(adsp1_id) / 2;
951 term = pos + ((sizeof(*adsp1_alg) * algs) / 2);
952 break;
953
954 case WMFW_ADSP2:
955 ret = regmap_raw_read(regmap, mem->base, &adsp2_id,
956 sizeof(adsp2_id));
957 if (ret != 0) {
958 adsp_err(dsp, "Failed to read algorithm info: %d\n",
959 ret);
960 return ret;
961 }
962
Mark Brownd62f4bc2012-12-19 14:00:30 +0000963 buf = &adsp2_id;
964 buf_size = sizeof(adsp2_id);
965
Mark Browndb405172012-10-26 19:30:40 +0100966 algs = be32_to_cpu(adsp2_id.algs);
Mark Brownf395a212013-03-05 22:39:54 +0800967 dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
Mark Browndb405172012-10-26 19:30:40 +0100968 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
Mark Brownf395a212013-03-05 22:39:54 +0800969 dsp->fw_id,
Mark Browndb405172012-10-26 19:30:40 +0100970 (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
971 (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
972 be32_to_cpu(adsp2_id.fw.ver) & 0xff,
973 algs);
974
Mark Brownac500092013-04-09 17:08:24 +0100975 region = kzalloc(sizeof(*region), GFP_KERNEL);
976 if (!region)
977 return -ENOMEM;
978 region->type = WMFW_ADSP2_XM;
979 region->alg = be32_to_cpu(adsp2_id.fw.id);
980 region->base = be32_to_cpu(adsp2_id.xm);
981 list_add_tail(&region->list, &dsp->alg_regions);
982
983 region = kzalloc(sizeof(*region), GFP_KERNEL);
984 if (!region)
985 return -ENOMEM;
986 region->type = WMFW_ADSP2_YM;
987 region->alg = be32_to_cpu(adsp2_id.fw.id);
988 region->base = be32_to_cpu(adsp2_id.ym);
989 list_add_tail(&region->list, &dsp->alg_regions);
990
991 region = kzalloc(sizeof(*region), GFP_KERNEL);
992 if (!region)
993 return -ENOMEM;
994 region->type = WMFW_ADSP2_ZM;
995 region->alg = be32_to_cpu(adsp2_id.fw.id);
996 region->base = be32_to_cpu(adsp2_id.zm);
997 list_add_tail(&region->list, &dsp->alg_regions);
998
Mark Browndb405172012-10-26 19:30:40 +0100999 pos = sizeof(adsp2_id) / 2;
1000 term = pos + ((sizeof(*adsp2_alg) * algs) / 2);
1001 break;
1002
1003 default:
1004 BUG_ON(NULL == "Unknown DSP type");
1005 return -EINVAL;
1006 }
1007
1008 if (algs == 0) {
1009 adsp_err(dsp, "No algorithms\n");
1010 return -EINVAL;
1011 }
1012
Mark Brownd62f4bc2012-12-19 14:00:30 +00001013 if (algs > 1024) {
1014 adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
1015 print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET,
1016 buf, buf_size);
1017 return -EINVAL;
1018 }
1019
Mark Browndb405172012-10-26 19:30:40 +01001020 /* Read the terminator first to validate the length */
1021 ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val));
1022 if (ret != 0) {
1023 adsp_err(dsp, "Failed to read algorithm list end: %d\n",
1024 ret);
1025 return ret;
1026 }
1027
1028 if (be32_to_cpu(val) != 0xbedead)
1029 adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
1030 term, be32_to_cpu(val));
1031
Mark Brownf2a93e22013-01-20 22:17:30 +09001032 alg = kzalloc((term - pos) * 2, GFP_KERNEL | GFP_DMA);
Mark Browndb405172012-10-26 19:30:40 +01001033 if (!alg)
1034 return -ENOMEM;
1035
1036 ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2);
1037 if (ret != 0) {
1038 adsp_err(dsp, "Failed to read algorithm list: %d\n",
1039 ret);
1040 goto out;
1041 }
1042
1043 adsp1_alg = alg;
1044 adsp2_alg = alg;
1045
1046 for (i = 0; i < algs; i++) {
1047 switch (dsp->type) {
1048 case WMFW_ADSP1:
Mark Brown471f4882013-01-08 16:09:31 +00001049 adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
Mark Browndb405172012-10-26 19:30:40 +01001050 i, be32_to_cpu(adsp1_alg[i].alg.id),
1051 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
1052 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
Mark Brown471f4882013-01-08 16:09:31 +00001053 be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
1054 be32_to_cpu(adsp1_alg[i].dm),
1055 be32_to_cpu(adsp1_alg[i].zm));
1056
Mark Brown74808002013-01-26 00:29:51 +08001057 region = kzalloc(sizeof(*region), GFP_KERNEL);
1058 if (!region)
1059 return -ENOMEM;
1060 region->type = WMFW_ADSP1_DM;
1061 region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
1062 region->base = be32_to_cpu(adsp1_alg[i].dm);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001063 region->len = 0;
Mark Brown74808002013-01-26 00:29:51 +08001064 list_add_tail(&region->list, &dsp->alg_regions);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001065 if (i + 1 < algs) {
1066 region->len = be32_to_cpu(adsp1_alg[i + 1].dm);
1067 region->len -= be32_to_cpu(adsp1_alg[i].dm);
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001068 wm_adsp_create_control(dsp, region);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001069 } else {
1070 adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
1071 be32_to_cpu(adsp1_alg[i].alg.id));
1072 }
Mark Brown471f4882013-01-08 16:09:31 +00001073
Mark Brown74808002013-01-26 00:29:51 +08001074 region = kzalloc(sizeof(*region), GFP_KERNEL);
1075 if (!region)
1076 return -ENOMEM;
1077 region->type = WMFW_ADSP1_ZM;
1078 region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
1079 region->base = be32_to_cpu(adsp1_alg[i].zm);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001080 region->len = 0;
Mark Brown74808002013-01-26 00:29:51 +08001081 list_add_tail(&region->list, &dsp->alg_regions);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001082 if (i + 1 < algs) {
1083 region->len = be32_to_cpu(adsp1_alg[i + 1].zm);
1084 region->len -= be32_to_cpu(adsp1_alg[i].zm);
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001085 wm_adsp_create_control(dsp, region);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001086 } else {
1087 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1088 be32_to_cpu(adsp1_alg[i].alg.id));
1089 }
Mark Browndb405172012-10-26 19:30:40 +01001090 break;
1091
1092 case WMFW_ADSP2:
Mark Brown471f4882013-01-08 16:09:31 +00001093 adsp_info(dsp,
1094 "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
Mark Browndb405172012-10-26 19:30:40 +01001095 i, be32_to_cpu(adsp2_alg[i].alg.id),
1096 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
1097 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
Mark Brown471f4882013-01-08 16:09:31 +00001098 be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
1099 be32_to_cpu(adsp2_alg[i].xm),
1100 be32_to_cpu(adsp2_alg[i].ym),
1101 be32_to_cpu(adsp2_alg[i].zm));
1102
Mark Brown74808002013-01-26 00:29:51 +08001103 region = kzalloc(sizeof(*region), GFP_KERNEL);
1104 if (!region)
1105 return -ENOMEM;
1106 region->type = WMFW_ADSP2_XM;
1107 region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
1108 region->base = be32_to_cpu(adsp2_alg[i].xm);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001109 region->len = 0;
Mark Brown74808002013-01-26 00:29:51 +08001110 list_add_tail(&region->list, &dsp->alg_regions);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001111 if (i + 1 < algs) {
1112 region->len = be32_to_cpu(adsp2_alg[i + 1].xm);
1113 region->len -= be32_to_cpu(adsp2_alg[i].xm);
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001114 wm_adsp_create_control(dsp, region);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001115 } else {
1116 adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
1117 be32_to_cpu(adsp2_alg[i].alg.id));
1118 }
Mark Brown471f4882013-01-08 16:09:31 +00001119
Mark Brown74808002013-01-26 00:29:51 +08001120 region = kzalloc(sizeof(*region), GFP_KERNEL);
1121 if (!region)
1122 return -ENOMEM;
1123 region->type = WMFW_ADSP2_YM;
1124 region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
1125 region->base = be32_to_cpu(adsp2_alg[i].ym);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001126 region->len = 0;
Mark Brown74808002013-01-26 00:29:51 +08001127 list_add_tail(&region->list, &dsp->alg_regions);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001128 if (i + 1 < algs) {
1129 region->len = be32_to_cpu(adsp2_alg[i + 1].ym);
1130 region->len -= be32_to_cpu(adsp2_alg[i].ym);
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001131 wm_adsp_create_control(dsp, region);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001132 } else {
1133 adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
1134 be32_to_cpu(adsp2_alg[i].alg.id));
1135 }
Mark Brown471f4882013-01-08 16:09:31 +00001136
Mark Brown74808002013-01-26 00:29:51 +08001137 region = kzalloc(sizeof(*region), GFP_KERNEL);
1138 if (!region)
1139 return -ENOMEM;
1140 region->type = WMFW_ADSP2_ZM;
1141 region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
1142 region->base = be32_to_cpu(adsp2_alg[i].zm);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001143 region->len = 0;
Mark Brown74808002013-01-26 00:29:51 +08001144 list_add_tail(&region->list, &dsp->alg_regions);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001145 if (i + 1 < algs) {
1146 region->len = be32_to_cpu(adsp2_alg[i + 1].zm);
1147 region->len -= be32_to_cpu(adsp2_alg[i].zm);
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001148 wm_adsp_create_control(dsp, region);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001149 } else {
1150 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1151 be32_to_cpu(adsp2_alg[i].alg.id));
1152 }
Mark Browndb405172012-10-26 19:30:40 +01001153 break;
1154 }
1155 }
1156
1157out:
1158 kfree(alg);
1159 return ret;
1160}
1161
Mark Brown2159ad92012-10-11 11:54:02 +09001162static int wm_adsp_load_coeff(struct wm_adsp *dsp)
1163{
Mark Browncf17c832013-01-30 14:37:23 +08001164 LIST_HEAD(buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001165 struct regmap *regmap = dsp->regmap;
1166 struct wmfw_coeff_hdr *hdr;
1167 struct wmfw_coeff_item *blk;
1168 const struct firmware *firmware;
Mark Brown471f4882013-01-08 16:09:31 +00001169 const struct wm_adsp_region *mem;
1170 struct wm_adsp_alg_region *alg_region;
Mark Brown2159ad92012-10-11 11:54:02 +09001171 const char *region_name;
1172 int ret, pos, blocks, type, offset, reg;
1173 char *file;
Mark Browncf17c832013-01-30 14:37:23 +08001174 struct wm_adsp_buf *buf;
Chris Rattraybdaacea2013-02-08 14:32:15 +00001175 int tmp;
Mark Brown2159ad92012-10-11 11:54:02 +09001176
1177 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1178 if (file == NULL)
1179 return -ENOMEM;
1180
Mark Brown1023dbd2013-01-11 22:58:28 +00001181 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
1182 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad92012-10-11 11:54:02 +09001183 file[PAGE_SIZE - 1] = '\0';
1184
1185 ret = request_firmware(&firmware, file, dsp->dev);
1186 if (ret != 0) {
1187 adsp_warn(dsp, "Failed to request '%s'\n", file);
1188 ret = 0;
1189 goto out;
1190 }
1191 ret = -EINVAL;
1192
1193 if (sizeof(*hdr) >= firmware->size) {
1194 adsp_err(dsp, "%s: file too short, %zu bytes\n",
1195 file, firmware->size);
1196 goto out_fw;
1197 }
1198
1199 hdr = (void*)&firmware->data[0];
1200 if (memcmp(hdr->magic, "WMDR", 4) != 0) {
1201 adsp_err(dsp, "%s: invalid magic\n", file);
Charles Keepaxa4cdbec2013-01-21 09:02:31 +00001202 goto out_fw;
Mark Brown2159ad92012-10-11 11:54:02 +09001203 }
1204
Mark Brownc7123262013-01-16 16:59:04 +09001205 switch (be32_to_cpu(hdr->rev) & 0xff) {
1206 case 1:
1207 break;
1208 default:
1209 adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
1210 file, be32_to_cpu(hdr->rev) & 0xff);
1211 ret = -EINVAL;
1212 goto out_fw;
1213 }
1214
Mark Brown2159ad92012-10-11 11:54:02 +09001215 adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
1216 (le32_to_cpu(hdr->ver) >> 16) & 0xff,
1217 (le32_to_cpu(hdr->ver) >> 8) & 0xff,
1218 le32_to_cpu(hdr->ver) & 0xff);
1219
1220 pos = le32_to_cpu(hdr->len);
1221
1222 blocks = 0;
1223 while (pos < firmware->size &&
1224 pos - firmware->size > sizeof(*blk)) {
1225 blk = (void*)(&firmware->data[pos]);
1226
Mark Brownc7123262013-01-16 16:59:04 +09001227 type = le16_to_cpu(blk->type);
1228 offset = le16_to_cpu(blk->offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001229
1230 adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
1231 file, blocks, le32_to_cpu(blk->id),
1232 (le32_to_cpu(blk->ver) >> 16) & 0xff,
1233 (le32_to_cpu(blk->ver) >> 8) & 0xff,
1234 le32_to_cpu(blk->ver) & 0xff);
1235 adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
1236 file, blocks, le32_to_cpu(blk->len), offset, type);
1237
1238 reg = 0;
1239 region_name = "Unknown";
1240 switch (type) {
Mark Brownc7123262013-01-16 16:59:04 +09001241 case (WMFW_NAME_TEXT << 8):
1242 case (WMFW_INFO_TEXT << 8):
Mark Brown2159ad92012-10-11 11:54:02 +09001243 break;
Mark Brownc7123262013-01-16 16:59:04 +09001244 case (WMFW_ABSOLUTE << 8):
Mark Brownf395a212013-03-05 22:39:54 +08001245 /*
1246 * Old files may use this for global
1247 * coefficients.
1248 */
1249 if (le32_to_cpu(blk->id) == dsp->fw_id &&
1250 offset == 0) {
1251 region_name = "global coefficients";
1252 mem = wm_adsp_find_region(dsp, type);
1253 if (!mem) {
1254 adsp_err(dsp, "No ZM\n");
1255 break;
1256 }
1257 reg = wm_adsp_region_to_reg(mem, 0);
1258
1259 } else {
1260 region_name = "register";
1261 reg = offset;
1262 }
Mark Brown2159ad92012-10-11 11:54:02 +09001263 break;
Mark Brown471f4882013-01-08 16:09:31 +00001264
1265 case WMFW_ADSP1_DM:
1266 case WMFW_ADSP1_ZM:
1267 case WMFW_ADSP2_XM:
1268 case WMFW_ADSP2_YM:
1269 adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
1270 file, blocks, le32_to_cpu(blk->len),
1271 type, le32_to_cpu(blk->id));
1272
1273 mem = wm_adsp_find_region(dsp, type);
1274 if (!mem) {
1275 adsp_err(dsp, "No base for region %x\n", type);
1276 break;
1277 }
1278
1279 reg = 0;
1280 list_for_each_entry(alg_region,
1281 &dsp->alg_regions, list) {
1282 if (le32_to_cpu(blk->id) == alg_region->alg &&
1283 type == alg_region->type) {
Mark Brown338c5182013-01-24 00:35:48 +08001284 reg = alg_region->base;
Mark Brown471f4882013-01-08 16:09:31 +00001285 reg = wm_adsp_region_to_reg(mem,
1286 reg);
Mark Brown338c5182013-01-24 00:35:48 +08001287 reg += offset;
Mark Brown471f4882013-01-08 16:09:31 +00001288 }
1289 }
1290
1291 if (reg == 0)
1292 adsp_err(dsp, "No %x for algorithm %x\n",
1293 type, le32_to_cpu(blk->id));
1294 break;
1295
Mark Brown2159ad92012-10-11 11:54:02 +09001296 default:
Mark Brown25c62f7e2013-01-20 19:02:19 +09001297 adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
1298 file, blocks, type, pos);
Mark Brown2159ad92012-10-11 11:54:02 +09001299 break;
1300 }
1301
1302 if (reg) {
Mark Browncf17c832013-01-30 14:37:23 +08001303 buf = wm_adsp_buf_alloc(blk->data,
1304 le32_to_cpu(blk->len),
1305 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +00001306 if (!buf) {
1307 adsp_err(dsp, "Out of memory\n");
Wei Yongjunf4b82812013-03-12 00:23:15 +08001308 ret = -ENOMEM;
1309 goto out_fw;
Mark Browna76fefa2013-01-07 19:03:17 +00001310 }
1311
Mark Brown20da6d52013-01-12 19:58:17 +00001312 adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
1313 file, blocks, le32_to_cpu(blk->len),
1314 reg);
Mark Browncf17c832013-01-30 14:37:23 +08001315 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1316 le32_to_cpu(blk->len));
Mark Brown2159ad92012-10-11 11:54:02 +09001317 if (ret != 0) {
1318 adsp_err(dsp,
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +00001319 "%s.%d: Failed to write to %x in %s: %d\n",
1320 file, blocks, reg, region_name, ret);
Mark Brown2159ad92012-10-11 11:54:02 +09001321 }
1322 }
1323
Chris Rattraybdaacea2013-02-08 14:32:15 +00001324 tmp = le32_to_cpu(blk->len) % 4;
1325 if (tmp)
1326 pos += le32_to_cpu(blk->len) + (4 - tmp) + sizeof(*blk);
1327 else
1328 pos += le32_to_cpu(blk->len) + sizeof(*blk);
1329
Mark Brown2159ad92012-10-11 11:54:02 +09001330 blocks++;
1331 }
1332
Mark Browncf17c832013-01-30 14:37:23 +08001333 ret = regmap_async_complete(regmap);
1334 if (ret != 0)
1335 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1336
Mark Brown2159ad92012-10-11 11:54:02 +09001337 if (pos > firmware->size)
1338 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1339 file, blocks, pos - firmware->size);
1340
1341out_fw:
1342 release_firmware(firmware);
Mark Browncf17c832013-01-30 14:37:23 +08001343 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001344out:
1345 kfree(file);
Wei Yongjunf4b82812013-03-12 00:23:15 +08001346 return ret;
Mark Brown2159ad92012-10-11 11:54:02 +09001347}
1348
Mark Brown5e7a7a22013-01-16 10:03:56 +09001349int wm_adsp1_init(struct wm_adsp *adsp)
1350{
1351 INIT_LIST_HEAD(&adsp->alg_regions);
1352
1353 return 0;
1354}
1355EXPORT_SYMBOL_GPL(wm_adsp1_init);
1356
Mark Brown2159ad92012-10-11 11:54:02 +09001357int wm_adsp1_event(struct snd_soc_dapm_widget *w,
1358 struct snd_kcontrol *kcontrol,
1359 int event)
1360{
1361 struct snd_soc_codec *codec = w->codec;
1362 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1363 struct wm_adsp *dsp = &dsps[w->shift];
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00001364 struct wm_adsp_alg_region *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001365 struct wm_coeff_ctl *ctl;
Mark Brown2159ad92012-10-11 11:54:02 +09001366 int ret;
Chris Rattray94e205b2013-01-18 08:43:09 +00001367 int val;
Mark Brown2159ad92012-10-11 11:54:02 +09001368
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001369 dsp->card = codec->card;
1370
Mark Brown2159ad92012-10-11 11:54:02 +09001371 switch (event) {
1372 case SND_SOC_DAPM_POST_PMU:
1373 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1374 ADSP1_SYS_ENA, ADSP1_SYS_ENA);
1375
Chris Rattray94e205b2013-01-18 08:43:09 +00001376 /*
1377 * For simplicity set the DSP clock rate to be the
1378 * SYSCLK rate rather than making it configurable.
1379 */
1380 if(dsp->sysclk_reg) {
1381 ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
1382 if (ret != 0) {
1383 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
1384 ret);
1385 return ret;
1386 }
1387
1388 val = (val & dsp->sysclk_mask)
1389 >> dsp->sysclk_shift;
1390
1391 ret = regmap_update_bits(dsp->regmap,
1392 dsp->base + ADSP1_CONTROL_31,
1393 ADSP1_CLK_SEL_MASK, val);
1394 if (ret != 0) {
1395 adsp_err(dsp, "Failed to set clock rate: %d\n",
1396 ret);
1397 return ret;
1398 }
1399 }
1400
Mark Brown2159ad92012-10-11 11:54:02 +09001401 ret = wm_adsp_load(dsp);
1402 if (ret != 0)
1403 goto err;
1404
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001405 ret = wm_adsp_setup_algs(dsp);
Mark Browndb405172012-10-26 19:30:40 +01001406 if (ret != 0)
1407 goto err;
1408
Mark Brown2159ad92012-10-11 11:54:02 +09001409 ret = wm_adsp_load_coeff(dsp);
1410 if (ret != 0)
1411 goto err;
1412
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01001413 /* Initialize caches for enabled and unset controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001414 ret = wm_coeff_init_control_caches(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001415 if (ret != 0)
1416 goto err;
1417
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01001418 /* Sync set controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001419 ret = wm_coeff_sync_controls(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001420 if (ret != 0)
1421 goto err;
1422
Mark Brown2159ad92012-10-11 11:54:02 +09001423 /* Start the core running */
1424 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1425 ADSP1_CORE_ENA | ADSP1_START,
1426 ADSP1_CORE_ENA | ADSP1_START);
1427 break;
1428
1429 case SND_SOC_DAPM_PRE_PMD:
1430 /* Halt the core */
1431 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1432 ADSP1_CORE_ENA | ADSP1_START, 0);
1433
1434 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
1435 ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
1436
1437 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1438 ADSP1_SYS_ENA, 0);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001439
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001440 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001441 ctl->enabled = 0;
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00001442
1443 while (!list_empty(&dsp->alg_regions)) {
1444 alg_region = list_first_entry(&dsp->alg_regions,
1445 struct wm_adsp_alg_region,
1446 list);
1447 list_del(&alg_region->list);
1448 kfree(alg_region);
1449 }
Mark Brown2159ad92012-10-11 11:54:02 +09001450 break;
1451
1452 default:
1453 break;
1454 }
1455
1456 return 0;
1457
1458err:
1459 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1460 ADSP1_SYS_ENA, 0);
1461 return ret;
1462}
1463EXPORT_SYMBOL_GPL(wm_adsp1_event);
1464
1465static int wm_adsp2_ena(struct wm_adsp *dsp)
1466{
1467 unsigned int val;
1468 int ret, count;
1469
1470 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
1471 ADSP2_SYS_ENA, ADSP2_SYS_ENA);
1472 if (ret != 0)
1473 return ret;
1474
1475 /* Wait for the RAM to start, should be near instantaneous */
1476 count = 0;
1477 do {
1478 ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
1479 &val);
1480 if (ret != 0)
1481 return ret;
1482 } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
1483
1484 if (!(val & ADSP2_RAM_RDY)) {
1485 adsp_err(dsp, "Failed to start DSP RAM\n");
1486 return -EBUSY;
1487 }
1488
1489 adsp_dbg(dsp, "RAM ready after %d polls\n", count);
1490 adsp_info(dsp, "RAM ready after %d polls\n", count);
1491
1492 return 0;
1493}
1494
1495int wm_adsp2_event(struct snd_soc_dapm_widget *w,
1496 struct snd_kcontrol *kcontrol, int event)
1497{
1498 struct snd_soc_codec *codec = w->codec;
1499 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1500 struct wm_adsp *dsp = &dsps[w->shift];
Mark Brown471f4882013-01-08 16:09:31 +00001501 struct wm_adsp_alg_region *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001502 struct wm_coeff_ctl *ctl;
Mark Brown973838a2012-11-28 17:20:32 +00001503 unsigned int val;
Mark Brown2159ad92012-10-11 11:54:02 +09001504 int ret;
1505
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001506 dsp->card = codec->card;
1507
Mark Brown2159ad92012-10-11 11:54:02 +09001508 switch (event) {
1509 case SND_SOC_DAPM_POST_PMU:
Mark Browndd49e2c2012-12-02 21:50:46 +09001510 /*
1511 * For simplicity set the DSP clock rate to be the
1512 * SYSCLK rate rather than making it configurable.
1513 */
1514 ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
1515 if (ret != 0) {
1516 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
1517 ret);
1518 return ret;
1519 }
1520 val = (val & ARIZONA_SYSCLK_FREQ_MASK)
1521 >> ARIZONA_SYSCLK_FREQ_SHIFT;
1522
1523 ret = regmap_update_bits(dsp->regmap,
1524 dsp->base + ADSP2_CLOCKING,
1525 ADSP2_CLK_SEL_MASK, val);
1526 if (ret != 0) {
1527 adsp_err(dsp, "Failed to set clock rate: %d\n",
1528 ret);
1529 return ret;
1530 }
1531
Mark Brown973838a2012-11-28 17:20:32 +00001532 if (dsp->dvfs) {
1533 ret = regmap_read(dsp->regmap,
1534 dsp->base + ADSP2_CLOCKING, &val);
1535 if (ret != 0) {
1536 dev_err(dsp->dev,
1537 "Failed to read clocking: %d\n", ret);
1538 return ret;
1539 }
1540
Mark Brown25c6fdb2012-11-29 15:16:10 +00001541 if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
Mark Brown973838a2012-11-28 17:20:32 +00001542 ret = regulator_enable(dsp->dvfs);
1543 if (ret != 0) {
1544 dev_err(dsp->dev,
1545 "Failed to enable supply: %d\n",
1546 ret);
1547 return ret;
1548 }
1549
1550 ret = regulator_set_voltage(dsp->dvfs,
1551 1800000,
1552 1800000);
1553 if (ret != 0) {
1554 dev_err(dsp->dev,
1555 "Failed to raise supply: %d\n",
1556 ret);
1557 return ret;
1558 }
1559 }
1560 }
1561
Mark Brown2159ad92012-10-11 11:54:02 +09001562 ret = wm_adsp2_ena(dsp);
1563 if (ret != 0)
1564 return ret;
1565
1566 ret = wm_adsp_load(dsp);
1567 if (ret != 0)
1568 goto err;
1569
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001570 ret = wm_adsp_setup_algs(dsp);
Mark Browndb405172012-10-26 19:30:40 +01001571 if (ret != 0)
1572 goto err;
1573
Mark Brown2159ad92012-10-11 11:54:02 +09001574 ret = wm_adsp_load_coeff(dsp);
1575 if (ret != 0)
1576 goto err;
1577
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01001578 /* Initialize caches for enabled and unset controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001579 ret = wm_coeff_init_control_caches(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001580 if (ret != 0)
1581 goto err;
1582
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01001583 /* Sync set controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001584 ret = wm_coeff_sync_controls(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001585 if (ret != 0)
1586 goto err;
1587
Mark Brown2159ad92012-10-11 11:54:02 +09001588 ret = regmap_update_bits(dsp->regmap,
1589 dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00001590 ADSP2_CORE_ENA | ADSP2_START,
1591 ADSP2_CORE_ENA | ADSP2_START);
Mark Brown2159ad92012-10-11 11:54:02 +09001592 if (ret != 0)
1593 goto err;
Mark Brown1023dbd2013-01-11 22:58:28 +00001594
1595 dsp->running = true;
Mark Brown2159ad92012-10-11 11:54:02 +09001596 break;
1597
1598 case SND_SOC_DAPM_PRE_PMD:
Mark Brown1023dbd2013-01-11 22:58:28 +00001599 dsp->running = false;
1600
Mark Brown2159ad92012-10-11 11:54:02 +09001601 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00001602 ADSP2_SYS_ENA | ADSP2_CORE_ENA |
1603 ADSP2_START, 0);
Mark Brown973838a2012-11-28 17:20:32 +00001604
Mark Brown2d30b572013-01-28 20:18:17 +08001605 /* Make sure DMAs are quiesced */
1606 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
1607 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
1608 regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
1609
Mark Brown973838a2012-11-28 17:20:32 +00001610 if (dsp->dvfs) {
1611 ret = regulator_set_voltage(dsp->dvfs, 1200000,
1612 1800000);
1613 if (ret != 0)
1614 dev_warn(dsp->dev,
1615 "Failed to lower supply: %d\n",
1616 ret);
1617
1618 ret = regulator_disable(dsp->dvfs);
1619 if (ret != 0)
1620 dev_err(dsp->dev,
1621 "Failed to enable supply: %d\n",
1622 ret);
1623 }
Mark Brown471f4882013-01-08 16:09:31 +00001624
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001625 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001626 ctl->enabled = 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001627
Mark Brown471f4882013-01-08 16:09:31 +00001628 while (!list_empty(&dsp->alg_regions)) {
1629 alg_region = list_first_entry(&dsp->alg_regions,
1630 struct wm_adsp_alg_region,
1631 list);
1632 list_del(&alg_region->list);
1633 kfree(alg_region);
1634 }
Mark Brown2159ad92012-10-11 11:54:02 +09001635 break;
1636
1637 default:
1638 break;
1639 }
1640
1641 return 0;
1642err:
1643 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00001644 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Mark Brown2159ad92012-10-11 11:54:02 +09001645 return ret;
1646}
1647EXPORT_SYMBOL_GPL(wm_adsp2_event);
Mark Brown973838a2012-11-28 17:20:32 +00001648
1649int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
1650{
1651 int ret;
1652
Mark Brown10a2b662012-12-02 21:37:00 +09001653 /*
1654 * Disable the DSP memory by default when in reset for a small
1655 * power saving.
1656 */
1657 ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
1658 ADSP2_MEM_ENA, 0);
1659 if (ret != 0) {
1660 adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
1661 return ret;
1662 }
1663
Mark Brown471f4882013-01-08 16:09:31 +00001664 INIT_LIST_HEAD(&adsp->alg_regions);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001665 INIT_LIST_HEAD(&adsp->ctl_list);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001666
Mark Brown973838a2012-11-28 17:20:32 +00001667 if (dvfs) {
1668 adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
1669 if (IS_ERR(adsp->dvfs)) {
1670 ret = PTR_ERR(adsp->dvfs);
1671 dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001672 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001673 }
1674
1675 ret = regulator_enable(adsp->dvfs);
1676 if (ret != 0) {
1677 dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
1678 ret);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001679 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001680 }
1681
1682 ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
1683 if (ret != 0) {
1684 dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
1685 ret);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001686 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001687 }
1688
1689 ret = regulator_disable(adsp->dvfs);
1690 if (ret != 0) {
1691 dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
1692 ret);
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001693 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001694 }
1695 }
1696
1697 return 0;
1698}
1699EXPORT_SYMBOL_GPL(wm_adsp2_init);